clock44xx_data.c 102 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369
  1. /*
  2. * OMAP4 Clock data
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. *
  21. * XXX Some of the ES1 clocks have been removed/changed; once support
  22. * is added for discriminating clocks by ES level, these should be added back
  23. * in.
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/list.h>
  27. #include <linux/clk.h>
  28. #include <plat/clkdev_omap.h>
  29. #include "clock.h"
  30. #include "clock44xx.h"
  31. #include "cm1_44xx.h"
  32. #include "cm2_44xx.h"
  33. #include "cm-regbits-44xx.h"
  34. #include "prm44xx.h"
  35. #include "prm-regbits-44xx.h"
  36. #include "control.h"
  37. #include "scrm44xx.h"
  38. /* OMAP4 modulemode control */
  39. #define OMAP4430_MODULEMODE_HWCTRL 0
  40. #define OMAP4430_MODULEMODE_SWCTRL 1
  41. /* Root clocks */
  42. static struct clk extalt_clkin_ck = {
  43. .name = "extalt_clkin_ck",
  44. .rate = 59000000,
  45. .ops = &clkops_null,
  46. };
  47. static struct clk pad_clks_ck = {
  48. .name = "pad_clks_ck",
  49. .rate = 12000000,
  50. .ops = &clkops_omap2_dflt,
  51. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  52. .enable_bit = OMAP4430_PAD_CLKS_GATE_SHIFT,
  53. };
  54. static struct clk pad_slimbus_core_clks_ck = {
  55. .name = "pad_slimbus_core_clks_ck",
  56. .rate = 12000000,
  57. .ops = &clkops_null,
  58. };
  59. static struct clk secure_32k_clk_src_ck = {
  60. .name = "secure_32k_clk_src_ck",
  61. .rate = 32768,
  62. .ops = &clkops_null,
  63. };
  64. static struct clk slimbus_clk = {
  65. .name = "slimbus_clk",
  66. .rate = 12000000,
  67. .ops = &clkops_omap2_dflt,
  68. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  69. .enable_bit = OMAP4430_SLIMBUS_CLK_GATE_SHIFT,
  70. };
  71. static struct clk sys_32k_ck = {
  72. .name = "sys_32k_ck",
  73. .rate = 32768,
  74. .ops = &clkops_null,
  75. };
  76. static struct clk virt_12000000_ck = {
  77. .name = "virt_12000000_ck",
  78. .ops = &clkops_null,
  79. .rate = 12000000,
  80. };
  81. static struct clk virt_13000000_ck = {
  82. .name = "virt_13000000_ck",
  83. .ops = &clkops_null,
  84. .rate = 13000000,
  85. };
  86. static struct clk virt_16800000_ck = {
  87. .name = "virt_16800000_ck",
  88. .ops = &clkops_null,
  89. .rate = 16800000,
  90. };
  91. static struct clk virt_19200000_ck = {
  92. .name = "virt_19200000_ck",
  93. .ops = &clkops_null,
  94. .rate = 19200000,
  95. };
  96. static struct clk virt_26000000_ck = {
  97. .name = "virt_26000000_ck",
  98. .ops = &clkops_null,
  99. .rate = 26000000,
  100. };
  101. static struct clk virt_27000000_ck = {
  102. .name = "virt_27000000_ck",
  103. .ops = &clkops_null,
  104. .rate = 27000000,
  105. };
  106. static struct clk virt_38400000_ck = {
  107. .name = "virt_38400000_ck",
  108. .ops = &clkops_null,
  109. .rate = 38400000,
  110. };
  111. static const struct clksel_rate div_1_0_rates[] = {
  112. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  113. { .div = 0 },
  114. };
  115. static const struct clksel_rate div_1_1_rates[] = {
  116. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  117. { .div = 0 },
  118. };
  119. static const struct clksel_rate div_1_2_rates[] = {
  120. { .div = 1, .val = 2, .flags = RATE_IN_4430 },
  121. { .div = 0 },
  122. };
  123. static const struct clksel_rate div_1_3_rates[] = {
  124. { .div = 1, .val = 3, .flags = RATE_IN_4430 },
  125. { .div = 0 },
  126. };
  127. static const struct clksel_rate div_1_4_rates[] = {
  128. { .div = 1, .val = 4, .flags = RATE_IN_4430 },
  129. { .div = 0 },
  130. };
  131. static const struct clksel_rate div_1_5_rates[] = {
  132. { .div = 1, .val = 5, .flags = RATE_IN_4430 },
  133. { .div = 0 },
  134. };
  135. static const struct clksel_rate div_1_6_rates[] = {
  136. { .div = 1, .val = 6, .flags = RATE_IN_4430 },
  137. { .div = 0 },
  138. };
  139. static const struct clksel_rate div_1_7_rates[] = {
  140. { .div = 1, .val = 7, .flags = RATE_IN_4430 },
  141. { .div = 0 },
  142. };
  143. static const struct clksel sys_clkin_sel[] = {
  144. { .parent = &virt_12000000_ck, .rates = div_1_1_rates },
  145. { .parent = &virt_13000000_ck, .rates = div_1_2_rates },
  146. { .parent = &virt_16800000_ck, .rates = div_1_3_rates },
  147. { .parent = &virt_19200000_ck, .rates = div_1_4_rates },
  148. { .parent = &virt_26000000_ck, .rates = div_1_5_rates },
  149. { .parent = &virt_27000000_ck, .rates = div_1_6_rates },
  150. { .parent = &virt_38400000_ck, .rates = div_1_7_rates },
  151. { .parent = NULL },
  152. };
  153. static struct clk sys_clkin_ck = {
  154. .name = "sys_clkin_ck",
  155. .rate = 38400000,
  156. .clksel = sys_clkin_sel,
  157. .init = &omap2_init_clksel_parent,
  158. .clksel_reg = OMAP4430_CM_SYS_CLKSEL,
  159. .clksel_mask = OMAP4430_SYS_CLKSEL_MASK,
  160. .ops = &clkops_null,
  161. .recalc = &omap2_clksel_recalc,
  162. };
  163. static struct clk tie_low_clock_ck = {
  164. .name = "tie_low_clock_ck",
  165. .rate = 0,
  166. .ops = &clkops_null,
  167. };
  168. static struct clk utmi_phy_clkout_ck = {
  169. .name = "utmi_phy_clkout_ck",
  170. .rate = 60000000,
  171. .ops = &clkops_null,
  172. };
  173. static struct clk xclk60mhsp1_ck = {
  174. .name = "xclk60mhsp1_ck",
  175. .rate = 60000000,
  176. .ops = &clkops_null,
  177. };
  178. static struct clk xclk60mhsp2_ck = {
  179. .name = "xclk60mhsp2_ck",
  180. .rate = 60000000,
  181. .ops = &clkops_null,
  182. };
  183. static struct clk xclk60motg_ck = {
  184. .name = "xclk60motg_ck",
  185. .rate = 60000000,
  186. .ops = &clkops_null,
  187. };
  188. /* Module clocks and DPLL outputs */
  189. static const struct clksel abe_dpll_bypass_clk_mux_sel[] = {
  190. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  191. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  192. { .parent = NULL },
  193. };
  194. static struct clk abe_dpll_bypass_clk_mux_ck = {
  195. .name = "abe_dpll_bypass_clk_mux_ck",
  196. .parent = &sys_clkin_ck,
  197. .ops = &clkops_null,
  198. .recalc = &followparent_recalc,
  199. };
  200. static struct clk abe_dpll_refclk_mux_ck = {
  201. .name = "abe_dpll_refclk_mux_ck",
  202. .parent = &sys_clkin_ck,
  203. .clksel = abe_dpll_bypass_clk_mux_sel,
  204. .init = &omap2_init_clksel_parent,
  205. .clksel_reg = OMAP4430_CM_ABE_PLL_REF_CLKSEL,
  206. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  207. .ops = &clkops_null,
  208. .recalc = &omap2_clksel_recalc,
  209. };
  210. /* DPLL_ABE */
  211. static struct dpll_data dpll_abe_dd = {
  212. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
  213. .clk_bypass = &abe_dpll_bypass_clk_mux_ck,
  214. .clk_ref = &abe_dpll_refclk_mux_ck,
  215. .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
  216. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  217. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
  218. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
  219. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  220. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  221. .enable_mask = OMAP4430_DPLL_EN_MASK,
  222. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  223. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  224. .max_multiplier = 2047,
  225. .max_divider = 128,
  226. .min_divider = 1,
  227. };
  228. static struct clk dpll_abe_ck = {
  229. .name = "dpll_abe_ck",
  230. .parent = &abe_dpll_refclk_mux_ck,
  231. .dpll_data = &dpll_abe_dd,
  232. .init = &omap2_init_dpll_parent,
  233. .ops = &clkops_omap3_noncore_dpll_ops,
  234. .recalc = &omap3_dpll_recalc,
  235. .round_rate = &omap2_dpll_round_rate,
  236. .set_rate = &omap3_noncore_dpll_set_rate,
  237. };
  238. static struct clk dpll_abe_x2_ck = {
  239. .name = "dpll_abe_x2_ck",
  240. .parent = &dpll_abe_ck,
  241. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  242. .flags = CLOCK_CLKOUTX2,
  243. .ops = &clkops_omap4_dpllmx_ops,
  244. .recalc = &omap3_clkoutx2_recalc,
  245. };
  246. static const struct clksel_rate div31_1to31_rates[] = {
  247. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  248. { .div = 2, .val = 2, .flags = RATE_IN_4430 },
  249. { .div = 3, .val = 3, .flags = RATE_IN_4430 },
  250. { .div = 4, .val = 4, .flags = RATE_IN_4430 },
  251. { .div = 5, .val = 5, .flags = RATE_IN_4430 },
  252. { .div = 6, .val = 6, .flags = RATE_IN_4430 },
  253. { .div = 7, .val = 7, .flags = RATE_IN_4430 },
  254. { .div = 8, .val = 8, .flags = RATE_IN_4430 },
  255. { .div = 9, .val = 9, .flags = RATE_IN_4430 },
  256. { .div = 10, .val = 10, .flags = RATE_IN_4430 },
  257. { .div = 11, .val = 11, .flags = RATE_IN_4430 },
  258. { .div = 12, .val = 12, .flags = RATE_IN_4430 },
  259. { .div = 13, .val = 13, .flags = RATE_IN_4430 },
  260. { .div = 14, .val = 14, .flags = RATE_IN_4430 },
  261. { .div = 15, .val = 15, .flags = RATE_IN_4430 },
  262. { .div = 16, .val = 16, .flags = RATE_IN_4430 },
  263. { .div = 17, .val = 17, .flags = RATE_IN_4430 },
  264. { .div = 18, .val = 18, .flags = RATE_IN_4430 },
  265. { .div = 19, .val = 19, .flags = RATE_IN_4430 },
  266. { .div = 20, .val = 20, .flags = RATE_IN_4430 },
  267. { .div = 21, .val = 21, .flags = RATE_IN_4430 },
  268. { .div = 22, .val = 22, .flags = RATE_IN_4430 },
  269. { .div = 23, .val = 23, .flags = RATE_IN_4430 },
  270. { .div = 24, .val = 24, .flags = RATE_IN_4430 },
  271. { .div = 25, .val = 25, .flags = RATE_IN_4430 },
  272. { .div = 26, .val = 26, .flags = RATE_IN_4430 },
  273. { .div = 27, .val = 27, .flags = RATE_IN_4430 },
  274. { .div = 28, .val = 28, .flags = RATE_IN_4430 },
  275. { .div = 29, .val = 29, .flags = RATE_IN_4430 },
  276. { .div = 30, .val = 30, .flags = RATE_IN_4430 },
  277. { .div = 31, .val = 31, .flags = RATE_IN_4430 },
  278. { .div = 0 },
  279. };
  280. static const struct clksel dpll_abe_m2x2_div[] = {
  281. { .parent = &dpll_abe_x2_ck, .rates = div31_1to31_rates },
  282. { .parent = NULL },
  283. };
  284. static struct clk dpll_abe_m2x2_ck = {
  285. .name = "dpll_abe_m2x2_ck",
  286. .parent = &dpll_abe_x2_ck,
  287. .clksel = dpll_abe_m2x2_div,
  288. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  289. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  290. .ops = &clkops_omap4_dpllmx_ops,
  291. .recalc = &omap2_clksel_recalc,
  292. .round_rate = &omap2_clksel_round_rate,
  293. .set_rate = &omap2_clksel_set_rate,
  294. };
  295. static struct clk abe_24m_fclk = {
  296. .name = "abe_24m_fclk",
  297. .parent = &dpll_abe_m2x2_ck,
  298. .ops = &clkops_null,
  299. .fixed_div = 8,
  300. .recalc = &omap_fixed_divisor_recalc,
  301. };
  302. static const struct clksel_rate div3_1to4_rates[] = {
  303. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  304. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  305. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  306. { .div = 0 },
  307. };
  308. static const struct clksel abe_clk_div[] = {
  309. { .parent = &dpll_abe_m2x2_ck, .rates = div3_1to4_rates },
  310. { .parent = NULL },
  311. };
  312. static struct clk abe_clk = {
  313. .name = "abe_clk",
  314. .parent = &dpll_abe_m2x2_ck,
  315. .clksel = abe_clk_div,
  316. .clksel_reg = OMAP4430_CM_CLKSEL_ABE,
  317. .clksel_mask = OMAP4430_CLKSEL_OPP_MASK,
  318. .ops = &clkops_null,
  319. .recalc = &omap2_clksel_recalc,
  320. .round_rate = &omap2_clksel_round_rate,
  321. .set_rate = &omap2_clksel_set_rate,
  322. };
  323. static const struct clksel_rate div2_1to2_rates[] = {
  324. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  325. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  326. { .div = 0 },
  327. };
  328. static const struct clksel aess_fclk_div[] = {
  329. { .parent = &abe_clk, .rates = div2_1to2_rates },
  330. { .parent = NULL },
  331. };
  332. static struct clk aess_fclk = {
  333. .name = "aess_fclk",
  334. .parent = &abe_clk,
  335. .clksel = aess_fclk_div,
  336. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  337. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  338. .ops = &clkops_null,
  339. .recalc = &omap2_clksel_recalc,
  340. .round_rate = &omap2_clksel_round_rate,
  341. .set_rate = &omap2_clksel_set_rate,
  342. };
  343. static struct clk dpll_abe_m3x2_ck = {
  344. .name = "dpll_abe_m3x2_ck",
  345. .parent = &dpll_abe_x2_ck,
  346. .clksel = dpll_abe_m2x2_div,
  347. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_ABE,
  348. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  349. .ops = &clkops_omap4_dpllmx_ops,
  350. .recalc = &omap2_clksel_recalc,
  351. .round_rate = &omap2_clksel_round_rate,
  352. .set_rate = &omap2_clksel_set_rate,
  353. };
  354. static const struct clksel core_hsd_byp_clk_mux_sel[] = {
  355. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  356. { .parent = &dpll_abe_m3x2_ck, .rates = div_1_1_rates },
  357. { .parent = NULL },
  358. };
  359. static struct clk core_hsd_byp_clk_mux_ck = {
  360. .name = "core_hsd_byp_clk_mux_ck",
  361. .parent = &sys_clkin_ck,
  362. .clksel = core_hsd_byp_clk_mux_sel,
  363. .init = &omap2_init_clksel_parent,
  364. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  365. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  366. .ops = &clkops_null,
  367. .recalc = &omap2_clksel_recalc,
  368. };
  369. /* DPLL_CORE */
  370. static struct dpll_data dpll_core_dd = {
  371. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  372. .clk_bypass = &core_hsd_byp_clk_mux_ck,
  373. .clk_ref = &sys_clkin_ck,
  374. .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
  375. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  376. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
  377. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
  378. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  379. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  380. .enable_mask = OMAP4430_DPLL_EN_MASK,
  381. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  382. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  383. .max_multiplier = 2047,
  384. .max_divider = 128,
  385. .min_divider = 1,
  386. };
  387. static struct clk dpll_core_ck = {
  388. .name = "dpll_core_ck",
  389. .parent = &sys_clkin_ck,
  390. .dpll_data = &dpll_core_dd,
  391. .init = &omap2_init_dpll_parent,
  392. .ops = &clkops_omap3_core_dpll_ops,
  393. .recalc = &omap3_dpll_recalc,
  394. };
  395. static struct clk dpll_core_x2_ck = {
  396. .name = "dpll_core_x2_ck",
  397. .parent = &dpll_core_ck,
  398. .flags = CLOCK_CLKOUTX2,
  399. .ops = &clkops_null,
  400. .recalc = &omap3_clkoutx2_recalc,
  401. };
  402. static const struct clksel dpll_core_m6x2_div[] = {
  403. { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
  404. { .parent = NULL },
  405. };
  406. static struct clk dpll_core_m6x2_ck = {
  407. .name = "dpll_core_m6x2_ck",
  408. .parent = &dpll_core_x2_ck,
  409. .clksel = dpll_core_m6x2_div,
  410. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_CORE,
  411. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  412. .ops = &clkops_omap4_dpllmx_ops,
  413. .recalc = &omap2_clksel_recalc,
  414. .round_rate = &omap2_clksel_round_rate,
  415. .set_rate = &omap2_clksel_set_rate,
  416. };
  417. static const struct clksel dbgclk_mux_sel[] = {
  418. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  419. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  420. { .parent = NULL },
  421. };
  422. static struct clk dbgclk_mux_ck = {
  423. .name = "dbgclk_mux_ck",
  424. .parent = &sys_clkin_ck,
  425. .ops = &clkops_null,
  426. .recalc = &followparent_recalc,
  427. };
  428. static const struct clksel dpll_core_m2_div[] = {
  429. { .parent = &dpll_core_ck, .rates = div31_1to31_rates },
  430. { .parent = NULL },
  431. };
  432. static struct clk dpll_core_m2_ck = {
  433. .name = "dpll_core_m2_ck",
  434. .parent = &dpll_core_ck,
  435. .clksel = dpll_core_m2_div,
  436. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_CORE,
  437. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  438. .ops = &clkops_omap4_dpllmx_ops,
  439. .recalc = &omap2_clksel_recalc,
  440. .round_rate = &omap2_clksel_round_rate,
  441. .set_rate = &omap2_clksel_set_rate,
  442. };
  443. static struct clk ddrphy_ck = {
  444. .name = "ddrphy_ck",
  445. .parent = &dpll_core_m2_ck,
  446. .ops = &clkops_null,
  447. .fixed_div = 2,
  448. .recalc = &omap_fixed_divisor_recalc,
  449. };
  450. static struct clk dpll_core_m5x2_ck = {
  451. .name = "dpll_core_m5x2_ck",
  452. .parent = &dpll_core_x2_ck,
  453. .clksel = dpll_core_m6x2_div,
  454. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_CORE,
  455. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  456. .ops = &clkops_omap4_dpllmx_ops,
  457. .recalc = &omap2_clksel_recalc,
  458. .round_rate = &omap2_clksel_round_rate,
  459. .set_rate = &omap2_clksel_set_rate,
  460. };
  461. static const struct clksel div_core_div[] = {
  462. { .parent = &dpll_core_m5x2_ck, .rates = div2_1to2_rates },
  463. { .parent = NULL },
  464. };
  465. static struct clk div_core_ck = {
  466. .name = "div_core_ck",
  467. .parent = &dpll_core_m5x2_ck,
  468. .clksel = div_core_div,
  469. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  470. .clksel_mask = OMAP4430_CLKSEL_CORE_MASK,
  471. .ops = &clkops_null,
  472. .recalc = &omap2_clksel_recalc,
  473. .round_rate = &omap2_clksel_round_rate,
  474. .set_rate = &omap2_clksel_set_rate,
  475. };
  476. static const struct clksel_rate div4_1to8_rates[] = {
  477. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  478. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  479. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  480. { .div = 8, .val = 3, .flags = RATE_IN_4430 },
  481. { .div = 0 },
  482. };
  483. static const struct clksel div_iva_hs_clk_div[] = {
  484. { .parent = &dpll_core_m5x2_ck, .rates = div4_1to8_rates },
  485. { .parent = NULL },
  486. };
  487. static struct clk div_iva_hs_clk = {
  488. .name = "div_iva_hs_clk",
  489. .parent = &dpll_core_m5x2_ck,
  490. .clksel = div_iva_hs_clk_div,
  491. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_IVA,
  492. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  493. .ops = &clkops_null,
  494. .recalc = &omap2_clksel_recalc,
  495. .round_rate = &omap2_clksel_round_rate,
  496. .set_rate = &omap2_clksel_set_rate,
  497. };
  498. static struct clk div_mpu_hs_clk = {
  499. .name = "div_mpu_hs_clk",
  500. .parent = &dpll_core_m5x2_ck,
  501. .clksel = div_iva_hs_clk_div,
  502. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_MPU,
  503. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  504. .ops = &clkops_null,
  505. .recalc = &omap2_clksel_recalc,
  506. .round_rate = &omap2_clksel_round_rate,
  507. .set_rate = &omap2_clksel_set_rate,
  508. };
  509. static struct clk dpll_core_m4x2_ck = {
  510. .name = "dpll_core_m4x2_ck",
  511. .parent = &dpll_core_x2_ck,
  512. .clksel = dpll_core_m6x2_div,
  513. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_CORE,
  514. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  515. .ops = &clkops_omap4_dpllmx_ops,
  516. .recalc = &omap2_clksel_recalc,
  517. .round_rate = &omap2_clksel_round_rate,
  518. .set_rate = &omap2_clksel_set_rate,
  519. };
  520. static struct clk dll_clk_div_ck = {
  521. .name = "dll_clk_div_ck",
  522. .parent = &dpll_core_m4x2_ck,
  523. .ops = &clkops_null,
  524. .fixed_div = 2,
  525. .recalc = &omap_fixed_divisor_recalc,
  526. };
  527. static const struct clksel dpll_abe_m2_div[] = {
  528. { .parent = &dpll_abe_ck, .rates = div31_1to31_rates },
  529. { .parent = NULL },
  530. };
  531. static struct clk dpll_abe_m2_ck = {
  532. .name = "dpll_abe_m2_ck",
  533. .parent = &dpll_abe_ck,
  534. .clksel = dpll_abe_m2_div,
  535. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  536. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  537. .ops = &clkops_omap4_dpllmx_ops,
  538. .recalc = &omap2_clksel_recalc,
  539. .round_rate = &omap2_clksel_round_rate,
  540. .set_rate = &omap2_clksel_set_rate,
  541. };
  542. static struct clk dpll_core_m3x2_ck = {
  543. .name = "dpll_core_m3x2_ck",
  544. .parent = &dpll_core_x2_ck,
  545. .clksel = dpll_core_m6x2_div,
  546. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  547. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  548. .ops = &clkops_omap2_dflt,
  549. .recalc = &omap2_clksel_recalc,
  550. .round_rate = &omap2_clksel_round_rate,
  551. .set_rate = &omap2_clksel_set_rate,
  552. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  553. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  554. };
  555. static struct clk dpll_core_m7x2_ck = {
  556. .name = "dpll_core_m7x2_ck",
  557. .parent = &dpll_core_x2_ck,
  558. .clksel = dpll_core_m6x2_div,
  559. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_CORE,
  560. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  561. .ops = &clkops_omap4_dpllmx_ops,
  562. .recalc = &omap2_clksel_recalc,
  563. .round_rate = &omap2_clksel_round_rate,
  564. .set_rate = &omap2_clksel_set_rate,
  565. };
  566. static const struct clksel iva_hsd_byp_clk_mux_sel[] = {
  567. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  568. { .parent = &div_iva_hs_clk, .rates = div_1_1_rates },
  569. { .parent = NULL },
  570. };
  571. static struct clk iva_hsd_byp_clk_mux_ck = {
  572. .name = "iva_hsd_byp_clk_mux_ck",
  573. .parent = &sys_clkin_ck,
  574. .clksel = iva_hsd_byp_clk_mux_sel,
  575. .init = &omap2_init_clksel_parent,
  576. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  577. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  578. .ops = &clkops_null,
  579. .recalc = &omap2_clksel_recalc,
  580. };
  581. /* DPLL_IVA */
  582. static struct dpll_data dpll_iva_dd = {
  583. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  584. .clk_bypass = &iva_hsd_byp_clk_mux_ck,
  585. .clk_ref = &sys_clkin_ck,
  586. .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
  587. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  588. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
  589. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
  590. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  591. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  592. .enable_mask = OMAP4430_DPLL_EN_MASK,
  593. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  594. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  595. .max_multiplier = 2047,
  596. .max_divider = 128,
  597. .min_divider = 1,
  598. };
  599. static struct clk dpll_iva_ck = {
  600. .name = "dpll_iva_ck",
  601. .parent = &sys_clkin_ck,
  602. .dpll_data = &dpll_iva_dd,
  603. .init = &omap2_init_dpll_parent,
  604. .ops = &clkops_omap3_noncore_dpll_ops,
  605. .recalc = &omap3_dpll_recalc,
  606. .round_rate = &omap2_dpll_round_rate,
  607. .set_rate = &omap3_noncore_dpll_set_rate,
  608. };
  609. static struct clk dpll_iva_x2_ck = {
  610. .name = "dpll_iva_x2_ck",
  611. .parent = &dpll_iva_ck,
  612. .flags = CLOCK_CLKOUTX2,
  613. .ops = &clkops_null,
  614. .recalc = &omap3_clkoutx2_recalc,
  615. };
  616. static const struct clksel dpll_iva_m4x2_div[] = {
  617. { .parent = &dpll_iva_x2_ck, .rates = div31_1to31_rates },
  618. { .parent = NULL },
  619. };
  620. static struct clk dpll_iva_m4x2_ck = {
  621. .name = "dpll_iva_m4x2_ck",
  622. .parent = &dpll_iva_x2_ck,
  623. .clksel = dpll_iva_m4x2_div,
  624. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_IVA,
  625. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  626. .ops = &clkops_omap4_dpllmx_ops,
  627. .recalc = &omap2_clksel_recalc,
  628. .round_rate = &omap2_clksel_round_rate,
  629. .set_rate = &omap2_clksel_set_rate,
  630. };
  631. static struct clk dpll_iva_m5x2_ck = {
  632. .name = "dpll_iva_m5x2_ck",
  633. .parent = &dpll_iva_x2_ck,
  634. .clksel = dpll_iva_m4x2_div,
  635. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_IVA,
  636. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  637. .ops = &clkops_omap4_dpllmx_ops,
  638. .recalc = &omap2_clksel_recalc,
  639. .round_rate = &omap2_clksel_round_rate,
  640. .set_rate = &omap2_clksel_set_rate,
  641. };
  642. /* DPLL_MPU */
  643. static struct dpll_data dpll_mpu_dd = {
  644. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
  645. .clk_bypass = &div_mpu_hs_clk,
  646. .clk_ref = &sys_clkin_ck,
  647. .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
  648. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  649. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
  650. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
  651. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  652. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  653. .enable_mask = OMAP4430_DPLL_EN_MASK,
  654. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  655. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  656. .max_multiplier = 2047,
  657. .max_divider = 128,
  658. .min_divider = 1,
  659. };
  660. static struct clk dpll_mpu_ck = {
  661. .name = "dpll_mpu_ck",
  662. .parent = &sys_clkin_ck,
  663. .dpll_data = &dpll_mpu_dd,
  664. .init = &omap2_init_dpll_parent,
  665. .ops = &clkops_omap3_noncore_dpll_ops,
  666. .recalc = &omap3_dpll_recalc,
  667. .round_rate = &omap2_dpll_round_rate,
  668. .set_rate = &omap3_noncore_dpll_set_rate,
  669. };
  670. static const struct clksel dpll_mpu_m2_div[] = {
  671. { .parent = &dpll_mpu_ck, .rates = div31_1to31_rates },
  672. { .parent = NULL },
  673. };
  674. static struct clk dpll_mpu_m2_ck = {
  675. .name = "dpll_mpu_m2_ck",
  676. .parent = &dpll_mpu_ck,
  677. .clksel = dpll_mpu_m2_div,
  678. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_MPU,
  679. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  680. .ops = &clkops_omap4_dpllmx_ops,
  681. .recalc = &omap2_clksel_recalc,
  682. .round_rate = &omap2_clksel_round_rate,
  683. .set_rate = &omap2_clksel_set_rate,
  684. };
  685. static struct clk per_hs_clk_div_ck = {
  686. .name = "per_hs_clk_div_ck",
  687. .parent = &dpll_abe_m3x2_ck,
  688. .ops = &clkops_null,
  689. .fixed_div = 2,
  690. .recalc = &omap_fixed_divisor_recalc,
  691. };
  692. static const struct clksel per_hsd_byp_clk_mux_sel[] = {
  693. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  694. { .parent = &per_hs_clk_div_ck, .rates = div_1_1_rates },
  695. { .parent = NULL },
  696. };
  697. static struct clk per_hsd_byp_clk_mux_ck = {
  698. .name = "per_hsd_byp_clk_mux_ck",
  699. .parent = &sys_clkin_ck,
  700. .clksel = per_hsd_byp_clk_mux_sel,
  701. .init = &omap2_init_clksel_parent,
  702. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  703. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  704. .ops = &clkops_null,
  705. .recalc = &omap2_clksel_recalc,
  706. };
  707. /* DPLL_PER */
  708. static struct dpll_data dpll_per_dd = {
  709. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  710. .clk_bypass = &per_hsd_byp_clk_mux_ck,
  711. .clk_ref = &sys_clkin_ck,
  712. .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
  713. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  714. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
  715. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
  716. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  717. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  718. .enable_mask = OMAP4430_DPLL_EN_MASK,
  719. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  720. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  721. .max_multiplier = 2047,
  722. .max_divider = 128,
  723. .min_divider = 1,
  724. };
  725. static struct clk dpll_per_ck = {
  726. .name = "dpll_per_ck",
  727. .parent = &sys_clkin_ck,
  728. .dpll_data = &dpll_per_dd,
  729. .init = &omap2_init_dpll_parent,
  730. .ops = &clkops_omap3_noncore_dpll_ops,
  731. .recalc = &omap3_dpll_recalc,
  732. .round_rate = &omap2_dpll_round_rate,
  733. .set_rate = &omap3_noncore_dpll_set_rate,
  734. };
  735. static const struct clksel dpll_per_m2_div[] = {
  736. { .parent = &dpll_per_ck, .rates = div31_1to31_rates },
  737. { .parent = NULL },
  738. };
  739. static struct clk dpll_per_m2_ck = {
  740. .name = "dpll_per_m2_ck",
  741. .parent = &dpll_per_ck,
  742. .clksel = dpll_per_m2_div,
  743. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  744. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  745. .ops = &clkops_omap4_dpllmx_ops,
  746. .recalc = &omap2_clksel_recalc,
  747. .round_rate = &omap2_clksel_round_rate,
  748. .set_rate = &omap2_clksel_set_rate,
  749. };
  750. static struct clk dpll_per_x2_ck = {
  751. .name = "dpll_per_x2_ck",
  752. .parent = &dpll_per_ck,
  753. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  754. .flags = CLOCK_CLKOUTX2,
  755. .ops = &clkops_omap4_dpllmx_ops,
  756. .recalc = &omap3_clkoutx2_recalc,
  757. };
  758. static const struct clksel dpll_per_m2x2_div[] = {
  759. { .parent = &dpll_per_x2_ck, .rates = div31_1to31_rates },
  760. { .parent = NULL },
  761. };
  762. static struct clk dpll_per_m2x2_ck = {
  763. .name = "dpll_per_m2x2_ck",
  764. .parent = &dpll_per_x2_ck,
  765. .clksel = dpll_per_m2x2_div,
  766. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  767. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  768. .ops = &clkops_omap4_dpllmx_ops,
  769. .recalc = &omap2_clksel_recalc,
  770. .round_rate = &omap2_clksel_round_rate,
  771. .set_rate = &omap2_clksel_set_rate,
  772. };
  773. static struct clk dpll_per_m3x2_ck = {
  774. .name = "dpll_per_m3x2_ck",
  775. .parent = &dpll_per_x2_ck,
  776. .clksel = dpll_per_m2x2_div,
  777. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  778. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  779. .ops = &clkops_omap2_dflt,
  780. .recalc = &omap2_clksel_recalc,
  781. .round_rate = &omap2_clksel_round_rate,
  782. .set_rate = &omap2_clksel_set_rate,
  783. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  784. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  785. };
  786. static struct clk dpll_per_m4x2_ck = {
  787. .name = "dpll_per_m4x2_ck",
  788. .parent = &dpll_per_x2_ck,
  789. .clksel = dpll_per_m2x2_div,
  790. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_PER,
  791. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  792. .ops = &clkops_omap4_dpllmx_ops,
  793. .recalc = &omap2_clksel_recalc,
  794. .round_rate = &omap2_clksel_round_rate,
  795. .set_rate = &omap2_clksel_set_rate,
  796. };
  797. static struct clk dpll_per_m5x2_ck = {
  798. .name = "dpll_per_m5x2_ck",
  799. .parent = &dpll_per_x2_ck,
  800. .clksel = dpll_per_m2x2_div,
  801. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_PER,
  802. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  803. .ops = &clkops_omap4_dpllmx_ops,
  804. .recalc = &omap2_clksel_recalc,
  805. .round_rate = &omap2_clksel_round_rate,
  806. .set_rate = &omap2_clksel_set_rate,
  807. };
  808. static struct clk dpll_per_m6x2_ck = {
  809. .name = "dpll_per_m6x2_ck",
  810. .parent = &dpll_per_x2_ck,
  811. .clksel = dpll_per_m2x2_div,
  812. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_PER,
  813. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  814. .ops = &clkops_omap4_dpllmx_ops,
  815. .recalc = &omap2_clksel_recalc,
  816. .round_rate = &omap2_clksel_round_rate,
  817. .set_rate = &omap2_clksel_set_rate,
  818. };
  819. static struct clk dpll_per_m7x2_ck = {
  820. .name = "dpll_per_m7x2_ck",
  821. .parent = &dpll_per_x2_ck,
  822. .clksel = dpll_per_m2x2_div,
  823. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_PER,
  824. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  825. .ops = &clkops_omap4_dpllmx_ops,
  826. .recalc = &omap2_clksel_recalc,
  827. .round_rate = &omap2_clksel_round_rate,
  828. .set_rate = &omap2_clksel_set_rate,
  829. };
  830. static struct clk usb_hs_clk_div_ck = {
  831. .name = "usb_hs_clk_div_ck",
  832. .parent = &dpll_abe_m3x2_ck,
  833. .ops = &clkops_null,
  834. .fixed_div = 3,
  835. .recalc = &omap_fixed_divisor_recalc,
  836. };
  837. /* DPLL_USB */
  838. static struct dpll_data dpll_usb_dd = {
  839. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
  840. .clk_bypass = &usb_hs_clk_div_ck,
  841. .flags = DPLL_J_TYPE,
  842. .clk_ref = &sys_clkin_ck,
  843. .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
  844. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  845. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
  846. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
  847. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  848. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  849. .enable_mask = OMAP4430_DPLL_EN_MASK,
  850. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  851. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  852. .sddiv_mask = OMAP4430_DPLL_SD_DIV_MASK,
  853. .max_multiplier = 4095,
  854. .max_divider = 256,
  855. .min_divider = 1,
  856. };
  857. static struct clk dpll_usb_ck = {
  858. .name = "dpll_usb_ck",
  859. .parent = &sys_clkin_ck,
  860. .dpll_data = &dpll_usb_dd,
  861. .init = &omap2_init_dpll_parent,
  862. .ops = &clkops_omap3_noncore_dpll_ops,
  863. .recalc = &omap3_dpll_recalc,
  864. .round_rate = &omap2_dpll_round_rate,
  865. .set_rate = &omap3_noncore_dpll_set_rate,
  866. };
  867. static struct clk dpll_usb_clkdcoldo_ck = {
  868. .name = "dpll_usb_clkdcoldo_ck",
  869. .parent = &dpll_usb_ck,
  870. .clksel_reg = OMAP4430_CM_CLKDCOLDO_DPLL_USB,
  871. .ops = &clkops_omap4_dpllmx_ops,
  872. .recalc = &followparent_recalc,
  873. };
  874. static const struct clksel dpll_usb_m2_div[] = {
  875. { .parent = &dpll_usb_ck, .rates = div31_1to31_rates },
  876. { .parent = NULL },
  877. };
  878. static struct clk dpll_usb_m2_ck = {
  879. .name = "dpll_usb_m2_ck",
  880. .parent = &dpll_usb_ck,
  881. .clksel = dpll_usb_m2_div,
  882. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_USB,
  883. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK,
  884. .ops = &clkops_omap4_dpllmx_ops,
  885. .recalc = &omap2_clksel_recalc,
  886. .round_rate = &omap2_clksel_round_rate,
  887. .set_rate = &omap2_clksel_set_rate,
  888. };
  889. static const struct clksel ducati_clk_mux_sel[] = {
  890. { .parent = &div_core_ck, .rates = div_1_0_rates },
  891. { .parent = &dpll_per_m6x2_ck, .rates = div_1_1_rates },
  892. { .parent = NULL },
  893. };
  894. static struct clk ducati_clk_mux_ck = {
  895. .name = "ducati_clk_mux_ck",
  896. .parent = &div_core_ck,
  897. .clksel = ducati_clk_mux_sel,
  898. .init = &omap2_init_clksel_parent,
  899. .clksel_reg = OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT,
  900. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  901. .ops = &clkops_null,
  902. .recalc = &omap2_clksel_recalc,
  903. };
  904. static struct clk func_12m_fclk = {
  905. .name = "func_12m_fclk",
  906. .parent = &dpll_per_m2x2_ck,
  907. .ops = &clkops_null,
  908. .fixed_div = 16,
  909. .recalc = &omap_fixed_divisor_recalc,
  910. };
  911. static struct clk func_24m_clk = {
  912. .name = "func_24m_clk",
  913. .parent = &dpll_per_m2_ck,
  914. .ops = &clkops_null,
  915. .fixed_div = 4,
  916. .recalc = &omap_fixed_divisor_recalc,
  917. };
  918. static struct clk func_24mc_fclk = {
  919. .name = "func_24mc_fclk",
  920. .parent = &dpll_per_m2x2_ck,
  921. .ops = &clkops_null,
  922. .fixed_div = 8,
  923. .recalc = &omap_fixed_divisor_recalc,
  924. };
  925. static const struct clksel_rate div2_4to8_rates[] = {
  926. { .div = 4, .val = 0, .flags = RATE_IN_4430 },
  927. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  928. { .div = 0 },
  929. };
  930. static const struct clksel func_48m_fclk_div[] = {
  931. { .parent = &dpll_per_m2x2_ck, .rates = div2_4to8_rates },
  932. { .parent = NULL },
  933. };
  934. static struct clk func_48m_fclk = {
  935. .name = "func_48m_fclk",
  936. .parent = &dpll_per_m2x2_ck,
  937. .clksel = func_48m_fclk_div,
  938. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  939. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  940. .ops = &clkops_null,
  941. .recalc = &omap2_clksel_recalc,
  942. .round_rate = &omap2_clksel_round_rate,
  943. .set_rate = &omap2_clksel_set_rate,
  944. };
  945. static struct clk func_48mc_fclk = {
  946. .name = "func_48mc_fclk",
  947. .parent = &dpll_per_m2x2_ck,
  948. .ops = &clkops_null,
  949. .fixed_div = 4,
  950. .recalc = &omap_fixed_divisor_recalc,
  951. };
  952. static const struct clksel_rate div2_2to4_rates[] = {
  953. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  954. { .div = 4, .val = 1, .flags = RATE_IN_4430 },
  955. { .div = 0 },
  956. };
  957. static const struct clksel func_64m_fclk_div[] = {
  958. { .parent = &dpll_per_m4x2_ck, .rates = div2_2to4_rates },
  959. { .parent = NULL },
  960. };
  961. static struct clk func_64m_fclk = {
  962. .name = "func_64m_fclk",
  963. .parent = &dpll_per_m4x2_ck,
  964. .clksel = func_64m_fclk_div,
  965. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  966. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  967. .ops = &clkops_null,
  968. .recalc = &omap2_clksel_recalc,
  969. .round_rate = &omap2_clksel_round_rate,
  970. .set_rate = &omap2_clksel_set_rate,
  971. };
  972. static const struct clksel func_96m_fclk_div[] = {
  973. { .parent = &dpll_per_m2x2_ck, .rates = div2_2to4_rates },
  974. { .parent = NULL },
  975. };
  976. static struct clk func_96m_fclk = {
  977. .name = "func_96m_fclk",
  978. .parent = &dpll_per_m2x2_ck,
  979. .clksel = func_96m_fclk_div,
  980. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  981. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  982. .ops = &clkops_null,
  983. .recalc = &omap2_clksel_recalc,
  984. .round_rate = &omap2_clksel_round_rate,
  985. .set_rate = &omap2_clksel_set_rate,
  986. };
  987. static const struct clksel_rate div2_1to8_rates[] = {
  988. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  989. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  990. { .div = 0 },
  991. };
  992. static const struct clksel init_60m_fclk_div[] = {
  993. { .parent = &dpll_usb_m2_ck, .rates = div2_1to8_rates },
  994. { .parent = NULL },
  995. };
  996. static struct clk init_60m_fclk = {
  997. .name = "init_60m_fclk",
  998. .parent = &dpll_usb_m2_ck,
  999. .clksel = init_60m_fclk_div,
  1000. .clksel_reg = OMAP4430_CM_CLKSEL_USB_60MHZ,
  1001. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1002. .ops = &clkops_null,
  1003. .recalc = &omap2_clksel_recalc,
  1004. .round_rate = &omap2_clksel_round_rate,
  1005. .set_rate = &omap2_clksel_set_rate,
  1006. };
  1007. static const struct clksel l3_div_div[] = {
  1008. { .parent = &div_core_ck, .rates = div2_1to2_rates },
  1009. { .parent = NULL },
  1010. };
  1011. static struct clk l3_div_ck = {
  1012. .name = "l3_div_ck",
  1013. .parent = &div_core_ck,
  1014. .clksel = l3_div_div,
  1015. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1016. .clksel_mask = OMAP4430_CLKSEL_L3_MASK,
  1017. .ops = &clkops_null,
  1018. .recalc = &omap2_clksel_recalc,
  1019. .round_rate = &omap2_clksel_round_rate,
  1020. .set_rate = &omap2_clksel_set_rate,
  1021. };
  1022. static const struct clksel l4_div_div[] = {
  1023. { .parent = &l3_div_ck, .rates = div2_1to2_rates },
  1024. { .parent = NULL },
  1025. };
  1026. static struct clk l4_div_ck = {
  1027. .name = "l4_div_ck",
  1028. .parent = &l3_div_ck,
  1029. .clksel = l4_div_div,
  1030. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1031. .clksel_mask = OMAP4430_CLKSEL_L4_MASK,
  1032. .ops = &clkops_null,
  1033. .recalc = &omap2_clksel_recalc,
  1034. .round_rate = &omap2_clksel_round_rate,
  1035. .set_rate = &omap2_clksel_set_rate,
  1036. };
  1037. static struct clk lp_clk_div_ck = {
  1038. .name = "lp_clk_div_ck",
  1039. .parent = &dpll_abe_m2x2_ck,
  1040. .ops = &clkops_null,
  1041. .fixed_div = 16,
  1042. .recalc = &omap_fixed_divisor_recalc,
  1043. };
  1044. static const struct clksel l4_wkup_clk_mux_sel[] = {
  1045. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1046. { .parent = &lp_clk_div_ck, .rates = div_1_1_rates },
  1047. { .parent = NULL },
  1048. };
  1049. static struct clk l4_wkup_clk_mux_ck = {
  1050. .name = "l4_wkup_clk_mux_ck",
  1051. .parent = &sys_clkin_ck,
  1052. .clksel = l4_wkup_clk_mux_sel,
  1053. .init = &omap2_init_clksel_parent,
  1054. .clksel_reg = OMAP4430_CM_L4_WKUP_CLKSEL,
  1055. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1056. .ops = &clkops_null,
  1057. .recalc = &omap2_clksel_recalc,
  1058. };
  1059. static struct clk ocp_abe_iclk = {
  1060. .name = "ocp_abe_iclk",
  1061. .parent = &aess_fclk,
  1062. .ops = &clkops_null,
  1063. .recalc = &followparent_recalc,
  1064. };
  1065. static struct clk per_abe_24m_fclk = {
  1066. .name = "per_abe_24m_fclk",
  1067. .parent = &dpll_abe_m2_ck,
  1068. .ops = &clkops_null,
  1069. .fixed_div = 4,
  1070. .recalc = &omap_fixed_divisor_recalc,
  1071. };
  1072. static const struct clksel per_abe_nc_fclk_div[] = {
  1073. { .parent = &dpll_abe_m2_ck, .rates = div2_1to2_rates },
  1074. { .parent = NULL },
  1075. };
  1076. static struct clk per_abe_nc_fclk = {
  1077. .name = "per_abe_nc_fclk",
  1078. .parent = &dpll_abe_m2_ck,
  1079. .clksel = per_abe_nc_fclk_div,
  1080. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1081. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1082. .ops = &clkops_null,
  1083. .recalc = &omap2_clksel_recalc,
  1084. .round_rate = &omap2_clksel_round_rate,
  1085. .set_rate = &omap2_clksel_set_rate,
  1086. };
  1087. static const struct clksel pmd_stm_clock_mux_sel[] = {
  1088. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1089. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  1090. { .parent = &tie_low_clock_ck, .rates = div_1_2_rates },
  1091. { .parent = NULL },
  1092. };
  1093. static struct clk pmd_stm_clock_mux_ck = {
  1094. .name = "pmd_stm_clock_mux_ck",
  1095. .parent = &sys_clkin_ck,
  1096. .ops = &clkops_null,
  1097. .recalc = &followparent_recalc,
  1098. };
  1099. static struct clk pmd_trace_clk_mux_ck = {
  1100. .name = "pmd_trace_clk_mux_ck",
  1101. .parent = &sys_clkin_ck,
  1102. .ops = &clkops_null,
  1103. .recalc = &followparent_recalc,
  1104. };
  1105. static const struct clksel syc_clk_div_div[] = {
  1106. { .parent = &sys_clkin_ck, .rates = div2_1to2_rates },
  1107. { .parent = NULL },
  1108. };
  1109. static struct clk syc_clk_div_ck = {
  1110. .name = "syc_clk_div_ck",
  1111. .parent = &sys_clkin_ck,
  1112. .clksel = syc_clk_div_div,
  1113. .clksel_reg = OMAP4430_CM_ABE_DSS_SYS_CLKSEL,
  1114. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1115. .ops = &clkops_null,
  1116. .recalc = &omap2_clksel_recalc,
  1117. .round_rate = &omap2_clksel_round_rate,
  1118. .set_rate = &omap2_clksel_set_rate,
  1119. };
  1120. /* Leaf clocks controlled by modules */
  1121. static struct clk aes1_fck = {
  1122. .name = "aes1_fck",
  1123. .ops = &clkops_omap2_dflt,
  1124. .enable_reg = OMAP4430_CM_L4SEC_AES1_CLKCTRL,
  1125. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1126. .clkdm_name = "l4_secure_clkdm",
  1127. .parent = &l3_div_ck,
  1128. .recalc = &followparent_recalc,
  1129. };
  1130. static struct clk aes2_fck = {
  1131. .name = "aes2_fck",
  1132. .ops = &clkops_omap2_dflt,
  1133. .enable_reg = OMAP4430_CM_L4SEC_AES2_CLKCTRL,
  1134. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1135. .clkdm_name = "l4_secure_clkdm",
  1136. .parent = &l3_div_ck,
  1137. .recalc = &followparent_recalc,
  1138. };
  1139. static struct clk aess_fck = {
  1140. .name = "aess_fck",
  1141. .ops = &clkops_omap2_dflt,
  1142. .enable_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1143. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1144. .clkdm_name = "abe_clkdm",
  1145. .parent = &aess_fclk,
  1146. .recalc = &followparent_recalc,
  1147. };
  1148. static struct clk bandgap_fclk = {
  1149. .name = "bandgap_fclk",
  1150. .ops = &clkops_omap2_dflt,
  1151. .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1152. .enable_bit = OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT,
  1153. .clkdm_name = "l4_wkup_clkdm",
  1154. .parent = &sys_32k_ck,
  1155. .recalc = &followparent_recalc,
  1156. };
  1157. static struct clk des3des_fck = {
  1158. .name = "des3des_fck",
  1159. .ops = &clkops_omap2_dflt,
  1160. .enable_reg = OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
  1161. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1162. .clkdm_name = "l4_secure_clkdm",
  1163. .parent = &l4_div_ck,
  1164. .recalc = &followparent_recalc,
  1165. };
  1166. static const struct clksel dmic_sync_mux_sel[] = {
  1167. { .parent = &abe_24m_fclk, .rates = div_1_0_rates },
  1168. { .parent = &syc_clk_div_ck, .rates = div_1_1_rates },
  1169. { .parent = &func_24m_clk, .rates = div_1_2_rates },
  1170. { .parent = NULL },
  1171. };
  1172. static struct clk dmic_sync_mux_ck = {
  1173. .name = "dmic_sync_mux_ck",
  1174. .parent = &abe_24m_fclk,
  1175. .clksel = dmic_sync_mux_sel,
  1176. .init = &omap2_init_clksel_parent,
  1177. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1178. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1179. .ops = &clkops_null,
  1180. .recalc = &omap2_clksel_recalc,
  1181. };
  1182. static const struct clksel func_dmic_abe_gfclk_sel[] = {
  1183. { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
  1184. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1185. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1186. { .parent = NULL },
  1187. };
  1188. /* Merged func_dmic_abe_gfclk into dmic */
  1189. static struct clk dmic_fck = {
  1190. .name = "dmic_fck",
  1191. .parent = &dmic_sync_mux_ck,
  1192. .clksel = func_dmic_abe_gfclk_sel,
  1193. .init = &omap2_init_clksel_parent,
  1194. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1195. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1196. .ops = &clkops_omap2_dflt,
  1197. .recalc = &omap2_clksel_recalc,
  1198. .enable_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1199. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1200. .clkdm_name = "abe_clkdm",
  1201. };
  1202. static struct clk dsp_fck = {
  1203. .name = "dsp_fck",
  1204. .ops = &clkops_omap2_dflt,
  1205. .enable_reg = OMAP4430_CM_TESLA_TESLA_CLKCTRL,
  1206. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1207. .clkdm_name = "tesla_clkdm",
  1208. .parent = &dpll_iva_m4x2_ck,
  1209. .recalc = &followparent_recalc,
  1210. };
  1211. static struct clk dss_sys_clk = {
  1212. .name = "dss_sys_clk",
  1213. .ops = &clkops_omap2_dflt,
  1214. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1215. .enable_bit = OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT,
  1216. .clkdm_name = "l3_dss_clkdm",
  1217. .parent = &syc_clk_div_ck,
  1218. .recalc = &followparent_recalc,
  1219. };
  1220. static struct clk dss_tv_clk = {
  1221. .name = "dss_tv_clk",
  1222. .ops = &clkops_omap2_dflt,
  1223. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1224. .enable_bit = OMAP4430_OPTFCLKEN_TV_CLK_SHIFT,
  1225. .clkdm_name = "l3_dss_clkdm",
  1226. .parent = &extalt_clkin_ck,
  1227. .recalc = &followparent_recalc,
  1228. };
  1229. static struct clk dss_dss_clk = {
  1230. .name = "dss_dss_clk",
  1231. .ops = &clkops_omap2_dflt,
  1232. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1233. .enable_bit = OMAP4430_OPTFCLKEN_DSSCLK_SHIFT,
  1234. .clkdm_name = "l3_dss_clkdm",
  1235. .parent = &dpll_per_m5x2_ck,
  1236. .recalc = &followparent_recalc,
  1237. };
  1238. static struct clk dss_48mhz_clk = {
  1239. .name = "dss_48mhz_clk",
  1240. .ops = &clkops_omap2_dflt,
  1241. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1242. .enable_bit = OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT,
  1243. .clkdm_name = "l3_dss_clkdm",
  1244. .parent = &func_48mc_fclk,
  1245. .recalc = &followparent_recalc,
  1246. };
  1247. static struct clk dss_fck = {
  1248. .name = "dss_fck",
  1249. .ops = &clkops_omap2_dflt,
  1250. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1251. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1252. .clkdm_name = "l3_dss_clkdm",
  1253. .parent = &l3_div_ck,
  1254. .recalc = &followparent_recalc,
  1255. };
  1256. static struct clk efuse_ctrl_cust_fck = {
  1257. .name = "efuse_ctrl_cust_fck",
  1258. .ops = &clkops_omap2_dflt,
  1259. .enable_reg = OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
  1260. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1261. .clkdm_name = "l4_cefuse_clkdm",
  1262. .parent = &sys_clkin_ck,
  1263. .recalc = &followparent_recalc,
  1264. };
  1265. static struct clk emif1_fck = {
  1266. .name = "emif1_fck",
  1267. .ops = &clkops_omap2_dflt,
  1268. .enable_reg = OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
  1269. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1270. .flags = ENABLE_ON_INIT,
  1271. .clkdm_name = "l3_emif_clkdm",
  1272. .parent = &ddrphy_ck,
  1273. .recalc = &followparent_recalc,
  1274. };
  1275. static struct clk emif2_fck = {
  1276. .name = "emif2_fck",
  1277. .ops = &clkops_omap2_dflt,
  1278. .enable_reg = OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
  1279. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1280. .flags = ENABLE_ON_INIT,
  1281. .clkdm_name = "l3_emif_clkdm",
  1282. .parent = &ddrphy_ck,
  1283. .recalc = &followparent_recalc,
  1284. };
  1285. static const struct clksel fdif_fclk_div[] = {
  1286. { .parent = &dpll_per_m4x2_ck, .rates = div3_1to4_rates },
  1287. { .parent = NULL },
  1288. };
  1289. /* Merged fdif_fclk into fdif */
  1290. static struct clk fdif_fck = {
  1291. .name = "fdif_fck",
  1292. .parent = &dpll_per_m4x2_ck,
  1293. .clksel = fdif_fclk_div,
  1294. .clksel_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1295. .clksel_mask = OMAP4430_CLKSEL_FCLK_MASK,
  1296. .ops = &clkops_omap2_dflt,
  1297. .recalc = &omap2_clksel_recalc,
  1298. .round_rate = &omap2_clksel_round_rate,
  1299. .set_rate = &omap2_clksel_set_rate,
  1300. .enable_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1301. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1302. .clkdm_name = "iss_clkdm",
  1303. };
  1304. static struct clk fpka_fck = {
  1305. .name = "fpka_fck",
  1306. .ops = &clkops_omap2_dflt,
  1307. .enable_reg = OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
  1308. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1309. .clkdm_name = "l4_secure_clkdm",
  1310. .parent = &l4_div_ck,
  1311. .recalc = &followparent_recalc,
  1312. };
  1313. static struct clk gpio1_dbclk = {
  1314. .name = "gpio1_dbclk",
  1315. .ops = &clkops_omap2_dflt,
  1316. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1317. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1318. .clkdm_name = "l4_wkup_clkdm",
  1319. .parent = &sys_32k_ck,
  1320. .recalc = &followparent_recalc,
  1321. };
  1322. static struct clk gpio1_ick = {
  1323. .name = "gpio1_ick",
  1324. .ops = &clkops_omap2_dflt,
  1325. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1326. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1327. .clkdm_name = "l4_wkup_clkdm",
  1328. .parent = &l4_wkup_clk_mux_ck,
  1329. .recalc = &followparent_recalc,
  1330. };
  1331. static struct clk gpio2_dbclk = {
  1332. .name = "gpio2_dbclk",
  1333. .ops = &clkops_omap2_dflt,
  1334. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1335. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1336. .clkdm_name = "l4_per_clkdm",
  1337. .parent = &sys_32k_ck,
  1338. .recalc = &followparent_recalc,
  1339. };
  1340. static struct clk gpio2_ick = {
  1341. .name = "gpio2_ick",
  1342. .ops = &clkops_omap2_dflt,
  1343. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1344. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1345. .clkdm_name = "l4_per_clkdm",
  1346. .parent = &l4_div_ck,
  1347. .recalc = &followparent_recalc,
  1348. };
  1349. static struct clk gpio3_dbclk = {
  1350. .name = "gpio3_dbclk",
  1351. .ops = &clkops_omap2_dflt,
  1352. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1353. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1354. .clkdm_name = "l4_per_clkdm",
  1355. .parent = &sys_32k_ck,
  1356. .recalc = &followparent_recalc,
  1357. };
  1358. static struct clk gpio3_ick = {
  1359. .name = "gpio3_ick",
  1360. .ops = &clkops_omap2_dflt,
  1361. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1362. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1363. .clkdm_name = "l4_per_clkdm",
  1364. .parent = &l4_div_ck,
  1365. .recalc = &followparent_recalc,
  1366. };
  1367. static struct clk gpio4_dbclk = {
  1368. .name = "gpio4_dbclk",
  1369. .ops = &clkops_omap2_dflt,
  1370. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1371. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1372. .clkdm_name = "l4_per_clkdm",
  1373. .parent = &sys_32k_ck,
  1374. .recalc = &followparent_recalc,
  1375. };
  1376. static struct clk gpio4_ick = {
  1377. .name = "gpio4_ick",
  1378. .ops = &clkops_omap2_dflt,
  1379. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1380. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1381. .clkdm_name = "l4_per_clkdm",
  1382. .parent = &l4_div_ck,
  1383. .recalc = &followparent_recalc,
  1384. };
  1385. static struct clk gpio5_dbclk = {
  1386. .name = "gpio5_dbclk",
  1387. .ops = &clkops_omap2_dflt,
  1388. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1389. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1390. .clkdm_name = "l4_per_clkdm",
  1391. .parent = &sys_32k_ck,
  1392. .recalc = &followparent_recalc,
  1393. };
  1394. static struct clk gpio5_ick = {
  1395. .name = "gpio5_ick",
  1396. .ops = &clkops_omap2_dflt,
  1397. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1398. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1399. .clkdm_name = "l4_per_clkdm",
  1400. .parent = &l4_div_ck,
  1401. .recalc = &followparent_recalc,
  1402. };
  1403. static struct clk gpio6_dbclk = {
  1404. .name = "gpio6_dbclk",
  1405. .ops = &clkops_omap2_dflt,
  1406. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1407. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1408. .clkdm_name = "l4_per_clkdm",
  1409. .parent = &sys_32k_ck,
  1410. .recalc = &followparent_recalc,
  1411. };
  1412. static struct clk gpio6_ick = {
  1413. .name = "gpio6_ick",
  1414. .ops = &clkops_omap2_dflt,
  1415. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1416. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1417. .clkdm_name = "l4_per_clkdm",
  1418. .parent = &l4_div_ck,
  1419. .recalc = &followparent_recalc,
  1420. };
  1421. static struct clk gpmc_ick = {
  1422. .name = "gpmc_ick",
  1423. .ops = &clkops_omap2_dflt,
  1424. .enable_reg = OMAP4430_CM_L3_2_GPMC_CLKCTRL,
  1425. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1426. .flags = ENABLE_ON_INIT,
  1427. .clkdm_name = "l3_2_clkdm",
  1428. .parent = &l3_div_ck,
  1429. .recalc = &followparent_recalc,
  1430. };
  1431. static const struct clksel sgx_clk_mux_sel[] = {
  1432. { .parent = &dpll_core_m7x2_ck, .rates = div_1_0_rates },
  1433. { .parent = &dpll_per_m7x2_ck, .rates = div_1_1_rates },
  1434. { .parent = NULL },
  1435. };
  1436. /* Merged sgx_clk_mux into gpu */
  1437. static struct clk gpu_fck = {
  1438. .name = "gpu_fck",
  1439. .parent = &dpll_core_m7x2_ck,
  1440. .clksel = sgx_clk_mux_sel,
  1441. .init = &omap2_init_clksel_parent,
  1442. .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1443. .clksel_mask = OMAP4430_CLKSEL_SGX_FCLK_MASK,
  1444. .ops = &clkops_omap2_dflt,
  1445. .recalc = &omap2_clksel_recalc,
  1446. .enable_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1447. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1448. .clkdm_name = "l3_gfx_clkdm",
  1449. };
  1450. static struct clk hdq1w_fck = {
  1451. .name = "hdq1w_fck",
  1452. .ops = &clkops_omap2_dflt,
  1453. .enable_reg = OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
  1454. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1455. .clkdm_name = "l4_per_clkdm",
  1456. .parent = &func_12m_fclk,
  1457. .recalc = &followparent_recalc,
  1458. };
  1459. static const struct clksel hsi_fclk_div[] = {
  1460. { .parent = &dpll_per_m2x2_ck, .rates = div3_1to4_rates },
  1461. { .parent = NULL },
  1462. };
  1463. /* Merged hsi_fclk into hsi */
  1464. static struct clk hsi_fck = {
  1465. .name = "hsi_fck",
  1466. .parent = &dpll_per_m2x2_ck,
  1467. .clksel = hsi_fclk_div,
  1468. .clksel_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1469. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1470. .ops = &clkops_omap2_dflt,
  1471. .recalc = &omap2_clksel_recalc,
  1472. .round_rate = &omap2_clksel_round_rate,
  1473. .set_rate = &omap2_clksel_set_rate,
  1474. .enable_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1475. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1476. .clkdm_name = "l3_init_clkdm",
  1477. };
  1478. static struct clk i2c1_fck = {
  1479. .name = "i2c1_fck",
  1480. .ops = &clkops_omap2_dflt,
  1481. .enable_reg = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
  1482. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1483. .clkdm_name = "l4_per_clkdm",
  1484. .parent = &func_96m_fclk,
  1485. .recalc = &followparent_recalc,
  1486. };
  1487. static struct clk i2c2_fck = {
  1488. .name = "i2c2_fck",
  1489. .ops = &clkops_omap2_dflt,
  1490. .enable_reg = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
  1491. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1492. .clkdm_name = "l4_per_clkdm",
  1493. .parent = &func_96m_fclk,
  1494. .recalc = &followparent_recalc,
  1495. };
  1496. static struct clk i2c3_fck = {
  1497. .name = "i2c3_fck",
  1498. .ops = &clkops_omap2_dflt,
  1499. .enable_reg = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
  1500. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1501. .clkdm_name = "l4_per_clkdm",
  1502. .parent = &func_96m_fclk,
  1503. .recalc = &followparent_recalc,
  1504. };
  1505. static struct clk i2c4_fck = {
  1506. .name = "i2c4_fck",
  1507. .ops = &clkops_omap2_dflt,
  1508. .enable_reg = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
  1509. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1510. .clkdm_name = "l4_per_clkdm",
  1511. .parent = &func_96m_fclk,
  1512. .recalc = &followparent_recalc,
  1513. };
  1514. static struct clk ipu_fck = {
  1515. .name = "ipu_fck",
  1516. .ops = &clkops_omap2_dflt,
  1517. .enable_reg = OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
  1518. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1519. .clkdm_name = "ducati_clkdm",
  1520. .parent = &ducati_clk_mux_ck,
  1521. .recalc = &followparent_recalc,
  1522. };
  1523. static struct clk iss_ctrlclk = {
  1524. .name = "iss_ctrlclk",
  1525. .ops = &clkops_omap2_dflt,
  1526. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1527. .enable_bit = OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT,
  1528. .clkdm_name = "iss_clkdm",
  1529. .parent = &func_96m_fclk,
  1530. .recalc = &followparent_recalc,
  1531. };
  1532. static struct clk iss_fck = {
  1533. .name = "iss_fck",
  1534. .ops = &clkops_omap2_dflt,
  1535. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1536. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1537. .clkdm_name = "iss_clkdm",
  1538. .parent = &ducati_clk_mux_ck,
  1539. .recalc = &followparent_recalc,
  1540. };
  1541. static struct clk iva_fck = {
  1542. .name = "iva_fck",
  1543. .ops = &clkops_omap2_dflt,
  1544. .enable_reg = OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
  1545. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1546. .clkdm_name = "ivahd_clkdm",
  1547. .parent = &dpll_iva_m5x2_ck,
  1548. .recalc = &followparent_recalc,
  1549. };
  1550. static struct clk kbd_fck = {
  1551. .name = "kbd_fck",
  1552. .ops = &clkops_omap2_dflt,
  1553. .enable_reg = OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
  1554. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1555. .clkdm_name = "l4_wkup_clkdm",
  1556. .parent = &sys_32k_ck,
  1557. .recalc = &followparent_recalc,
  1558. };
  1559. static struct clk l3_instr_ick = {
  1560. .name = "l3_instr_ick",
  1561. .ops = &clkops_omap2_dflt,
  1562. .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
  1563. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1564. .flags = ENABLE_ON_INIT,
  1565. .clkdm_name = "l3_instr_clkdm",
  1566. .parent = &l3_div_ck,
  1567. .recalc = &followparent_recalc,
  1568. };
  1569. static struct clk l3_main_3_ick = {
  1570. .name = "l3_main_3_ick",
  1571. .ops = &clkops_omap2_dflt,
  1572. .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
  1573. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1574. .flags = ENABLE_ON_INIT,
  1575. .clkdm_name = "l3_instr_clkdm",
  1576. .parent = &l3_div_ck,
  1577. .recalc = &followparent_recalc,
  1578. };
  1579. static struct clk mcasp_sync_mux_ck = {
  1580. .name = "mcasp_sync_mux_ck",
  1581. .parent = &abe_24m_fclk,
  1582. .clksel = dmic_sync_mux_sel,
  1583. .init = &omap2_init_clksel_parent,
  1584. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1585. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1586. .ops = &clkops_null,
  1587. .recalc = &omap2_clksel_recalc,
  1588. };
  1589. static const struct clksel func_mcasp_abe_gfclk_sel[] = {
  1590. { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
  1591. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1592. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1593. { .parent = NULL },
  1594. };
  1595. /* Merged func_mcasp_abe_gfclk into mcasp */
  1596. static struct clk mcasp_fck = {
  1597. .name = "mcasp_fck",
  1598. .parent = &mcasp_sync_mux_ck,
  1599. .clksel = func_mcasp_abe_gfclk_sel,
  1600. .init = &omap2_init_clksel_parent,
  1601. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1602. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1603. .ops = &clkops_omap2_dflt,
  1604. .recalc = &omap2_clksel_recalc,
  1605. .enable_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1606. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1607. .clkdm_name = "abe_clkdm",
  1608. };
  1609. static struct clk mcbsp1_sync_mux_ck = {
  1610. .name = "mcbsp1_sync_mux_ck",
  1611. .parent = &abe_24m_fclk,
  1612. .clksel = dmic_sync_mux_sel,
  1613. .init = &omap2_init_clksel_parent,
  1614. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1615. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1616. .ops = &clkops_null,
  1617. .recalc = &omap2_clksel_recalc,
  1618. };
  1619. static const struct clksel func_mcbsp1_gfclk_sel[] = {
  1620. { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
  1621. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1622. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1623. { .parent = NULL },
  1624. };
  1625. /* Merged func_mcbsp1_gfclk into mcbsp1 */
  1626. static struct clk mcbsp1_fck = {
  1627. .name = "mcbsp1_fck",
  1628. .parent = &mcbsp1_sync_mux_ck,
  1629. .clksel = func_mcbsp1_gfclk_sel,
  1630. .init = &omap2_init_clksel_parent,
  1631. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1632. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1633. .ops = &clkops_omap2_dflt,
  1634. .recalc = &omap2_clksel_recalc,
  1635. .enable_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1636. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1637. .clkdm_name = "abe_clkdm",
  1638. };
  1639. static struct clk mcbsp2_sync_mux_ck = {
  1640. .name = "mcbsp2_sync_mux_ck",
  1641. .parent = &abe_24m_fclk,
  1642. .clksel = dmic_sync_mux_sel,
  1643. .init = &omap2_init_clksel_parent,
  1644. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1645. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1646. .ops = &clkops_null,
  1647. .recalc = &omap2_clksel_recalc,
  1648. };
  1649. static const struct clksel func_mcbsp2_gfclk_sel[] = {
  1650. { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
  1651. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1652. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1653. { .parent = NULL },
  1654. };
  1655. /* Merged func_mcbsp2_gfclk into mcbsp2 */
  1656. static struct clk mcbsp2_fck = {
  1657. .name = "mcbsp2_fck",
  1658. .parent = &mcbsp2_sync_mux_ck,
  1659. .clksel = func_mcbsp2_gfclk_sel,
  1660. .init = &omap2_init_clksel_parent,
  1661. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1662. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1663. .ops = &clkops_omap2_dflt,
  1664. .recalc = &omap2_clksel_recalc,
  1665. .enable_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1666. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1667. .clkdm_name = "abe_clkdm",
  1668. };
  1669. static struct clk mcbsp3_sync_mux_ck = {
  1670. .name = "mcbsp3_sync_mux_ck",
  1671. .parent = &abe_24m_fclk,
  1672. .clksel = dmic_sync_mux_sel,
  1673. .init = &omap2_init_clksel_parent,
  1674. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1675. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1676. .ops = &clkops_null,
  1677. .recalc = &omap2_clksel_recalc,
  1678. };
  1679. static const struct clksel func_mcbsp3_gfclk_sel[] = {
  1680. { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
  1681. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1682. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1683. { .parent = NULL },
  1684. };
  1685. /* Merged func_mcbsp3_gfclk into mcbsp3 */
  1686. static struct clk mcbsp3_fck = {
  1687. .name = "mcbsp3_fck",
  1688. .parent = &mcbsp3_sync_mux_ck,
  1689. .clksel = func_mcbsp3_gfclk_sel,
  1690. .init = &omap2_init_clksel_parent,
  1691. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1692. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1693. .ops = &clkops_omap2_dflt,
  1694. .recalc = &omap2_clksel_recalc,
  1695. .enable_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1696. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1697. .clkdm_name = "abe_clkdm",
  1698. };
  1699. static const struct clksel mcbsp4_sync_mux_sel[] = {
  1700. { .parent = &func_96m_fclk, .rates = div_1_0_rates },
  1701. { .parent = &per_abe_nc_fclk, .rates = div_1_1_rates },
  1702. { .parent = NULL },
  1703. };
  1704. static struct clk mcbsp4_sync_mux_ck = {
  1705. .name = "mcbsp4_sync_mux_ck",
  1706. .parent = &func_96m_fclk,
  1707. .clksel = mcbsp4_sync_mux_sel,
  1708. .init = &omap2_init_clksel_parent,
  1709. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1710. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1711. .ops = &clkops_null,
  1712. .recalc = &omap2_clksel_recalc,
  1713. };
  1714. static const struct clksel per_mcbsp4_gfclk_sel[] = {
  1715. { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
  1716. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1717. { .parent = NULL },
  1718. };
  1719. /* Merged per_mcbsp4_gfclk into mcbsp4 */
  1720. static struct clk mcbsp4_fck = {
  1721. .name = "mcbsp4_fck",
  1722. .parent = &mcbsp4_sync_mux_ck,
  1723. .clksel = per_mcbsp4_gfclk_sel,
  1724. .init = &omap2_init_clksel_parent,
  1725. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1726. .clksel_mask = OMAP4430_CLKSEL_SOURCE_24_24_MASK,
  1727. .ops = &clkops_omap2_dflt,
  1728. .recalc = &omap2_clksel_recalc,
  1729. .enable_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1730. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1731. .clkdm_name = "l4_per_clkdm",
  1732. };
  1733. static struct clk mcpdm_fck = {
  1734. .name = "mcpdm_fck",
  1735. .ops = &clkops_omap2_dflt,
  1736. .enable_reg = OMAP4430_CM1_ABE_PDM_CLKCTRL,
  1737. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1738. .clkdm_name = "abe_clkdm",
  1739. .parent = &pad_clks_ck,
  1740. .recalc = &followparent_recalc,
  1741. };
  1742. static struct clk mcspi1_fck = {
  1743. .name = "mcspi1_fck",
  1744. .ops = &clkops_omap2_dflt,
  1745. .enable_reg = OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
  1746. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1747. .clkdm_name = "l4_per_clkdm",
  1748. .parent = &func_48m_fclk,
  1749. .recalc = &followparent_recalc,
  1750. };
  1751. static struct clk mcspi2_fck = {
  1752. .name = "mcspi2_fck",
  1753. .ops = &clkops_omap2_dflt,
  1754. .enable_reg = OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
  1755. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1756. .clkdm_name = "l4_per_clkdm",
  1757. .parent = &func_48m_fclk,
  1758. .recalc = &followparent_recalc,
  1759. };
  1760. static struct clk mcspi3_fck = {
  1761. .name = "mcspi3_fck",
  1762. .ops = &clkops_omap2_dflt,
  1763. .enable_reg = OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
  1764. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1765. .clkdm_name = "l4_per_clkdm",
  1766. .parent = &func_48m_fclk,
  1767. .recalc = &followparent_recalc,
  1768. };
  1769. static struct clk mcspi4_fck = {
  1770. .name = "mcspi4_fck",
  1771. .ops = &clkops_omap2_dflt,
  1772. .enable_reg = OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
  1773. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1774. .clkdm_name = "l4_per_clkdm",
  1775. .parent = &func_48m_fclk,
  1776. .recalc = &followparent_recalc,
  1777. };
  1778. static const struct clksel hsmmc1_fclk_sel[] = {
  1779. { .parent = &func_64m_fclk, .rates = div_1_0_rates },
  1780. { .parent = &func_96m_fclk, .rates = div_1_1_rates },
  1781. { .parent = NULL },
  1782. };
  1783. /* Merged hsmmc1_fclk into mmc1 */
  1784. static struct clk mmc1_fck = {
  1785. .name = "mmc1_fck",
  1786. .parent = &func_64m_fclk,
  1787. .clksel = hsmmc1_fclk_sel,
  1788. .init = &omap2_init_clksel_parent,
  1789. .clksel_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1790. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1791. .ops = &clkops_omap2_dflt,
  1792. .recalc = &omap2_clksel_recalc,
  1793. .enable_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1794. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1795. .clkdm_name = "l3_init_clkdm",
  1796. };
  1797. /* Merged hsmmc2_fclk into mmc2 */
  1798. static struct clk mmc2_fck = {
  1799. .name = "mmc2_fck",
  1800. .parent = &func_64m_fclk,
  1801. .clksel = hsmmc1_fclk_sel,
  1802. .init = &omap2_init_clksel_parent,
  1803. .clksel_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1804. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1805. .ops = &clkops_omap2_dflt,
  1806. .recalc = &omap2_clksel_recalc,
  1807. .enable_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1808. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1809. .clkdm_name = "l3_init_clkdm",
  1810. };
  1811. static struct clk mmc3_fck = {
  1812. .name = "mmc3_fck",
  1813. .ops = &clkops_omap2_dflt,
  1814. .enable_reg = OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
  1815. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1816. .clkdm_name = "l4_per_clkdm",
  1817. .parent = &func_48m_fclk,
  1818. .recalc = &followparent_recalc,
  1819. };
  1820. static struct clk mmc4_fck = {
  1821. .name = "mmc4_fck",
  1822. .ops = &clkops_omap2_dflt,
  1823. .enable_reg = OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
  1824. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1825. .clkdm_name = "l4_per_clkdm",
  1826. .parent = &func_48m_fclk,
  1827. .recalc = &followparent_recalc,
  1828. };
  1829. static struct clk mmc5_fck = {
  1830. .name = "mmc5_fck",
  1831. .ops = &clkops_omap2_dflt,
  1832. .enable_reg = OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
  1833. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1834. .clkdm_name = "l4_per_clkdm",
  1835. .parent = &func_48m_fclk,
  1836. .recalc = &followparent_recalc,
  1837. };
  1838. static struct clk ocp2scp_usb_phy_phy_48m = {
  1839. .name = "ocp2scp_usb_phy_phy_48m",
  1840. .ops = &clkops_omap2_dflt,
  1841. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1842. .enable_bit = OMAP4430_OPTFCLKEN_PHY_48M_SHIFT,
  1843. .clkdm_name = "l3_init_clkdm",
  1844. .parent = &func_48m_fclk,
  1845. .recalc = &followparent_recalc,
  1846. };
  1847. static struct clk ocp2scp_usb_phy_ick = {
  1848. .name = "ocp2scp_usb_phy_ick",
  1849. .ops = &clkops_omap2_dflt,
  1850. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1851. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1852. .clkdm_name = "l3_init_clkdm",
  1853. .parent = &l4_div_ck,
  1854. .recalc = &followparent_recalc,
  1855. };
  1856. static struct clk ocp_wp_noc_ick = {
  1857. .name = "ocp_wp_noc_ick",
  1858. .ops = &clkops_omap2_dflt,
  1859. .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
  1860. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1861. .flags = ENABLE_ON_INIT,
  1862. .clkdm_name = "l3_instr_clkdm",
  1863. .parent = &l3_div_ck,
  1864. .recalc = &followparent_recalc,
  1865. };
  1866. static struct clk rng_ick = {
  1867. .name = "rng_ick",
  1868. .ops = &clkops_omap2_dflt,
  1869. .enable_reg = OMAP4430_CM_L4SEC_RNG_CLKCTRL,
  1870. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1871. .clkdm_name = "l4_secure_clkdm",
  1872. .parent = &l4_div_ck,
  1873. .recalc = &followparent_recalc,
  1874. };
  1875. static struct clk sha2md5_fck = {
  1876. .name = "sha2md5_fck",
  1877. .ops = &clkops_omap2_dflt,
  1878. .enable_reg = OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
  1879. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1880. .clkdm_name = "l4_secure_clkdm",
  1881. .parent = &l3_div_ck,
  1882. .recalc = &followparent_recalc,
  1883. };
  1884. static struct clk sl2if_ick = {
  1885. .name = "sl2if_ick",
  1886. .ops = &clkops_omap2_dflt,
  1887. .enable_reg = OMAP4430_CM_IVAHD_SL2_CLKCTRL,
  1888. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1889. .clkdm_name = "ivahd_clkdm",
  1890. .parent = &dpll_iva_m5x2_ck,
  1891. .recalc = &followparent_recalc,
  1892. };
  1893. static struct clk slimbus1_fclk_1 = {
  1894. .name = "slimbus1_fclk_1",
  1895. .ops = &clkops_omap2_dflt,
  1896. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1897. .enable_bit = OMAP4430_OPTFCLKEN_FCLK1_SHIFT,
  1898. .clkdm_name = "abe_clkdm",
  1899. .parent = &func_24m_clk,
  1900. .recalc = &followparent_recalc,
  1901. };
  1902. static struct clk slimbus1_fclk_0 = {
  1903. .name = "slimbus1_fclk_0",
  1904. .ops = &clkops_omap2_dflt,
  1905. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1906. .enable_bit = OMAP4430_OPTFCLKEN_FCLK0_SHIFT,
  1907. .clkdm_name = "abe_clkdm",
  1908. .parent = &abe_24m_fclk,
  1909. .recalc = &followparent_recalc,
  1910. };
  1911. static struct clk slimbus1_fclk_2 = {
  1912. .name = "slimbus1_fclk_2",
  1913. .ops = &clkops_omap2_dflt,
  1914. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1915. .enable_bit = OMAP4430_OPTFCLKEN_FCLK2_SHIFT,
  1916. .clkdm_name = "abe_clkdm",
  1917. .parent = &pad_clks_ck,
  1918. .recalc = &followparent_recalc,
  1919. };
  1920. static struct clk slimbus1_slimbus_clk = {
  1921. .name = "slimbus1_slimbus_clk",
  1922. .ops = &clkops_omap2_dflt,
  1923. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1924. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT,
  1925. .clkdm_name = "abe_clkdm",
  1926. .parent = &slimbus_clk,
  1927. .recalc = &followparent_recalc,
  1928. };
  1929. static struct clk slimbus1_fck = {
  1930. .name = "slimbus1_fck",
  1931. .ops = &clkops_omap2_dflt,
  1932. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1933. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1934. .clkdm_name = "abe_clkdm",
  1935. .parent = &ocp_abe_iclk,
  1936. .recalc = &followparent_recalc,
  1937. };
  1938. static struct clk slimbus2_fclk_1 = {
  1939. .name = "slimbus2_fclk_1",
  1940. .ops = &clkops_omap2_dflt,
  1941. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1942. .enable_bit = OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT,
  1943. .clkdm_name = "l4_per_clkdm",
  1944. .parent = &per_abe_24m_fclk,
  1945. .recalc = &followparent_recalc,
  1946. };
  1947. static struct clk slimbus2_fclk_0 = {
  1948. .name = "slimbus2_fclk_0",
  1949. .ops = &clkops_omap2_dflt,
  1950. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1951. .enable_bit = OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT,
  1952. .clkdm_name = "l4_per_clkdm",
  1953. .parent = &func_24mc_fclk,
  1954. .recalc = &followparent_recalc,
  1955. };
  1956. static struct clk slimbus2_slimbus_clk = {
  1957. .name = "slimbus2_slimbus_clk",
  1958. .ops = &clkops_omap2_dflt,
  1959. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1960. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT,
  1961. .clkdm_name = "l4_per_clkdm",
  1962. .parent = &pad_slimbus_core_clks_ck,
  1963. .recalc = &followparent_recalc,
  1964. };
  1965. static struct clk slimbus2_fck = {
  1966. .name = "slimbus2_fck",
  1967. .ops = &clkops_omap2_dflt,
  1968. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1969. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1970. .clkdm_name = "l4_per_clkdm",
  1971. .parent = &l4_div_ck,
  1972. .recalc = &followparent_recalc,
  1973. };
  1974. static struct clk smartreflex_core_fck = {
  1975. .name = "smartreflex_core_fck",
  1976. .ops = &clkops_omap2_dflt,
  1977. .enable_reg = OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
  1978. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1979. .clkdm_name = "l4_ao_clkdm",
  1980. .parent = &l4_wkup_clk_mux_ck,
  1981. .recalc = &followparent_recalc,
  1982. };
  1983. static struct clk smartreflex_iva_fck = {
  1984. .name = "smartreflex_iva_fck",
  1985. .ops = &clkops_omap2_dflt,
  1986. .enable_reg = OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
  1987. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1988. .clkdm_name = "l4_ao_clkdm",
  1989. .parent = &l4_wkup_clk_mux_ck,
  1990. .recalc = &followparent_recalc,
  1991. };
  1992. static struct clk smartreflex_mpu_fck = {
  1993. .name = "smartreflex_mpu_fck",
  1994. .ops = &clkops_omap2_dflt,
  1995. .enable_reg = OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
  1996. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1997. .clkdm_name = "l4_ao_clkdm",
  1998. .parent = &l4_wkup_clk_mux_ck,
  1999. .recalc = &followparent_recalc,
  2000. };
  2001. /* Merged dmt1_clk_mux into timer1 */
  2002. static struct clk timer1_fck = {
  2003. .name = "timer1_fck",
  2004. .parent = &sys_clkin_ck,
  2005. .clksel = abe_dpll_bypass_clk_mux_sel,
  2006. .init = &omap2_init_clksel_parent,
  2007. .clksel_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2008. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2009. .ops = &clkops_omap2_dflt,
  2010. .recalc = &omap2_clksel_recalc,
  2011. .enable_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2012. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2013. .clkdm_name = "l4_wkup_clkdm",
  2014. };
  2015. /* Merged cm2_dm10_mux into timer10 */
  2016. static struct clk timer10_fck = {
  2017. .name = "timer10_fck",
  2018. .parent = &sys_clkin_ck,
  2019. .clksel = abe_dpll_bypass_clk_mux_sel,
  2020. .init = &omap2_init_clksel_parent,
  2021. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2022. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2023. .ops = &clkops_omap2_dflt,
  2024. .recalc = &omap2_clksel_recalc,
  2025. .enable_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2026. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2027. .clkdm_name = "l4_per_clkdm",
  2028. };
  2029. /* Merged cm2_dm11_mux into timer11 */
  2030. static struct clk timer11_fck = {
  2031. .name = "timer11_fck",
  2032. .parent = &sys_clkin_ck,
  2033. .clksel = abe_dpll_bypass_clk_mux_sel,
  2034. .init = &omap2_init_clksel_parent,
  2035. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2036. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2037. .ops = &clkops_omap2_dflt,
  2038. .recalc = &omap2_clksel_recalc,
  2039. .enable_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2040. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2041. .clkdm_name = "l4_per_clkdm",
  2042. };
  2043. /* Merged cm2_dm2_mux into timer2 */
  2044. static struct clk timer2_fck = {
  2045. .name = "timer2_fck",
  2046. .parent = &sys_clkin_ck,
  2047. .clksel = abe_dpll_bypass_clk_mux_sel,
  2048. .init = &omap2_init_clksel_parent,
  2049. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2050. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2051. .ops = &clkops_omap2_dflt,
  2052. .recalc = &omap2_clksel_recalc,
  2053. .enable_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2054. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2055. .clkdm_name = "l4_per_clkdm",
  2056. };
  2057. /* Merged cm2_dm3_mux into timer3 */
  2058. static struct clk timer3_fck = {
  2059. .name = "timer3_fck",
  2060. .parent = &sys_clkin_ck,
  2061. .clksel = abe_dpll_bypass_clk_mux_sel,
  2062. .init = &omap2_init_clksel_parent,
  2063. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2064. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2065. .ops = &clkops_omap2_dflt,
  2066. .recalc = &omap2_clksel_recalc,
  2067. .enable_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2068. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2069. .clkdm_name = "l4_per_clkdm",
  2070. };
  2071. /* Merged cm2_dm4_mux into timer4 */
  2072. static struct clk timer4_fck = {
  2073. .name = "timer4_fck",
  2074. .parent = &sys_clkin_ck,
  2075. .clksel = abe_dpll_bypass_clk_mux_sel,
  2076. .init = &omap2_init_clksel_parent,
  2077. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2078. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2079. .ops = &clkops_omap2_dflt,
  2080. .recalc = &omap2_clksel_recalc,
  2081. .enable_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2082. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2083. .clkdm_name = "l4_per_clkdm",
  2084. };
  2085. static const struct clksel timer5_sync_mux_sel[] = {
  2086. { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
  2087. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  2088. { .parent = NULL },
  2089. };
  2090. /* Merged timer5_sync_mux into timer5 */
  2091. static struct clk timer5_fck = {
  2092. .name = "timer5_fck",
  2093. .parent = &syc_clk_div_ck,
  2094. .clksel = timer5_sync_mux_sel,
  2095. .init = &omap2_init_clksel_parent,
  2096. .clksel_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2097. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2098. .ops = &clkops_omap2_dflt,
  2099. .recalc = &omap2_clksel_recalc,
  2100. .enable_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2101. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2102. .clkdm_name = "abe_clkdm",
  2103. };
  2104. /* Merged timer6_sync_mux into timer6 */
  2105. static struct clk timer6_fck = {
  2106. .name = "timer6_fck",
  2107. .parent = &syc_clk_div_ck,
  2108. .clksel = timer5_sync_mux_sel,
  2109. .init = &omap2_init_clksel_parent,
  2110. .clksel_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2111. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2112. .ops = &clkops_omap2_dflt,
  2113. .recalc = &omap2_clksel_recalc,
  2114. .enable_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2115. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2116. .clkdm_name = "abe_clkdm",
  2117. };
  2118. /* Merged timer7_sync_mux into timer7 */
  2119. static struct clk timer7_fck = {
  2120. .name = "timer7_fck",
  2121. .parent = &syc_clk_div_ck,
  2122. .clksel = timer5_sync_mux_sel,
  2123. .init = &omap2_init_clksel_parent,
  2124. .clksel_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2125. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2126. .ops = &clkops_omap2_dflt,
  2127. .recalc = &omap2_clksel_recalc,
  2128. .enable_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2129. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2130. .clkdm_name = "abe_clkdm",
  2131. };
  2132. /* Merged timer8_sync_mux into timer8 */
  2133. static struct clk timer8_fck = {
  2134. .name = "timer8_fck",
  2135. .parent = &syc_clk_div_ck,
  2136. .clksel = timer5_sync_mux_sel,
  2137. .init = &omap2_init_clksel_parent,
  2138. .clksel_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2139. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2140. .ops = &clkops_omap2_dflt,
  2141. .recalc = &omap2_clksel_recalc,
  2142. .enable_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2143. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2144. .clkdm_name = "abe_clkdm",
  2145. };
  2146. /* Merged cm2_dm9_mux into timer9 */
  2147. static struct clk timer9_fck = {
  2148. .name = "timer9_fck",
  2149. .parent = &sys_clkin_ck,
  2150. .clksel = abe_dpll_bypass_clk_mux_sel,
  2151. .init = &omap2_init_clksel_parent,
  2152. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2153. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2154. .ops = &clkops_omap2_dflt,
  2155. .recalc = &omap2_clksel_recalc,
  2156. .enable_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2157. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2158. .clkdm_name = "l4_per_clkdm",
  2159. };
  2160. static struct clk uart1_fck = {
  2161. .name = "uart1_fck",
  2162. .ops = &clkops_omap2_dflt,
  2163. .enable_reg = OMAP4430_CM_L4PER_UART1_CLKCTRL,
  2164. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2165. .clkdm_name = "l4_per_clkdm",
  2166. .parent = &func_48m_fclk,
  2167. .recalc = &followparent_recalc,
  2168. };
  2169. static struct clk uart2_fck = {
  2170. .name = "uart2_fck",
  2171. .ops = &clkops_omap2_dflt,
  2172. .enable_reg = OMAP4430_CM_L4PER_UART2_CLKCTRL,
  2173. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2174. .clkdm_name = "l4_per_clkdm",
  2175. .parent = &func_48m_fclk,
  2176. .recalc = &followparent_recalc,
  2177. };
  2178. static struct clk uart3_fck = {
  2179. .name = "uart3_fck",
  2180. .ops = &clkops_omap2_dflt,
  2181. .enable_reg = OMAP4430_CM_L4PER_UART3_CLKCTRL,
  2182. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2183. .clkdm_name = "l4_per_clkdm",
  2184. .parent = &func_48m_fclk,
  2185. .recalc = &followparent_recalc,
  2186. };
  2187. static struct clk uart4_fck = {
  2188. .name = "uart4_fck",
  2189. .ops = &clkops_omap2_dflt,
  2190. .enable_reg = OMAP4430_CM_L4PER_UART4_CLKCTRL,
  2191. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2192. .clkdm_name = "l4_per_clkdm",
  2193. .parent = &func_48m_fclk,
  2194. .recalc = &followparent_recalc,
  2195. };
  2196. static struct clk usb_host_fs_fck = {
  2197. .name = "usb_host_fs_fck",
  2198. .ops = &clkops_omap2_dflt,
  2199. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
  2200. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2201. .clkdm_name = "l3_init_clkdm",
  2202. .parent = &func_48mc_fclk,
  2203. .recalc = &followparent_recalc,
  2204. };
  2205. static const struct clksel utmi_p1_gfclk_sel[] = {
  2206. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2207. { .parent = &xclk60mhsp1_ck, .rates = div_1_1_rates },
  2208. { .parent = NULL },
  2209. };
  2210. static struct clk utmi_p1_gfclk = {
  2211. .name = "utmi_p1_gfclk",
  2212. .parent = &init_60m_fclk,
  2213. .clksel = utmi_p1_gfclk_sel,
  2214. .init = &omap2_init_clksel_parent,
  2215. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2216. .clksel_mask = OMAP4430_CLKSEL_UTMI_P1_MASK,
  2217. .ops = &clkops_null,
  2218. .recalc = &omap2_clksel_recalc,
  2219. };
  2220. static struct clk usb_host_hs_utmi_p1_clk = {
  2221. .name = "usb_host_hs_utmi_p1_clk",
  2222. .ops = &clkops_omap2_dflt,
  2223. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2224. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT,
  2225. .clkdm_name = "l3_init_clkdm",
  2226. .parent = &utmi_p1_gfclk,
  2227. .recalc = &followparent_recalc,
  2228. };
  2229. static const struct clksel utmi_p2_gfclk_sel[] = {
  2230. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2231. { .parent = &xclk60mhsp2_ck, .rates = div_1_1_rates },
  2232. { .parent = NULL },
  2233. };
  2234. static struct clk utmi_p2_gfclk = {
  2235. .name = "utmi_p2_gfclk",
  2236. .parent = &init_60m_fclk,
  2237. .clksel = utmi_p2_gfclk_sel,
  2238. .init = &omap2_init_clksel_parent,
  2239. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2240. .clksel_mask = OMAP4430_CLKSEL_UTMI_P2_MASK,
  2241. .ops = &clkops_null,
  2242. .recalc = &omap2_clksel_recalc,
  2243. };
  2244. static struct clk usb_host_hs_utmi_p2_clk = {
  2245. .name = "usb_host_hs_utmi_p2_clk",
  2246. .ops = &clkops_omap2_dflt,
  2247. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2248. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT,
  2249. .clkdm_name = "l3_init_clkdm",
  2250. .parent = &utmi_p2_gfclk,
  2251. .recalc = &followparent_recalc,
  2252. };
  2253. static struct clk usb_host_hs_utmi_p3_clk = {
  2254. .name = "usb_host_hs_utmi_p3_clk",
  2255. .ops = &clkops_omap2_dflt,
  2256. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2257. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT,
  2258. .clkdm_name = "l3_init_clkdm",
  2259. .parent = &init_60m_fclk,
  2260. .recalc = &followparent_recalc,
  2261. };
  2262. static struct clk usb_host_hs_hsic480m_p1_clk = {
  2263. .name = "usb_host_hs_hsic480m_p1_clk",
  2264. .ops = &clkops_omap2_dflt,
  2265. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2266. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT,
  2267. .clkdm_name = "l3_init_clkdm",
  2268. .parent = &dpll_usb_m2_ck,
  2269. .recalc = &followparent_recalc,
  2270. };
  2271. static struct clk usb_host_hs_hsic60m_p1_clk = {
  2272. .name = "usb_host_hs_hsic60m_p1_clk",
  2273. .ops = &clkops_omap2_dflt,
  2274. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2275. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT,
  2276. .clkdm_name = "l3_init_clkdm",
  2277. .parent = &init_60m_fclk,
  2278. .recalc = &followparent_recalc,
  2279. };
  2280. static struct clk usb_host_hs_hsic60m_p2_clk = {
  2281. .name = "usb_host_hs_hsic60m_p2_clk",
  2282. .ops = &clkops_omap2_dflt,
  2283. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2284. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT,
  2285. .clkdm_name = "l3_init_clkdm",
  2286. .parent = &init_60m_fclk,
  2287. .recalc = &followparent_recalc,
  2288. };
  2289. static struct clk usb_host_hs_hsic480m_p2_clk = {
  2290. .name = "usb_host_hs_hsic480m_p2_clk",
  2291. .ops = &clkops_omap2_dflt,
  2292. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2293. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT,
  2294. .clkdm_name = "l3_init_clkdm",
  2295. .parent = &dpll_usb_m2_ck,
  2296. .recalc = &followparent_recalc,
  2297. };
  2298. static struct clk usb_host_hs_func48mclk = {
  2299. .name = "usb_host_hs_func48mclk",
  2300. .ops = &clkops_omap2_dflt,
  2301. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2302. .enable_bit = OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT,
  2303. .clkdm_name = "l3_init_clkdm",
  2304. .parent = &func_48mc_fclk,
  2305. .recalc = &followparent_recalc,
  2306. };
  2307. static struct clk usb_host_hs_fck = {
  2308. .name = "usb_host_hs_fck",
  2309. .ops = &clkops_omap2_dflt,
  2310. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2311. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2312. .clkdm_name = "l3_init_clkdm",
  2313. .parent = &init_60m_fclk,
  2314. .recalc = &followparent_recalc,
  2315. };
  2316. static const struct clksel otg_60m_gfclk_sel[] = {
  2317. { .parent = &utmi_phy_clkout_ck, .rates = div_1_0_rates },
  2318. { .parent = &xclk60motg_ck, .rates = div_1_1_rates },
  2319. { .parent = NULL },
  2320. };
  2321. static struct clk otg_60m_gfclk = {
  2322. .name = "otg_60m_gfclk",
  2323. .parent = &utmi_phy_clkout_ck,
  2324. .clksel = otg_60m_gfclk_sel,
  2325. .init = &omap2_init_clksel_parent,
  2326. .clksel_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2327. .clksel_mask = OMAP4430_CLKSEL_60M_MASK,
  2328. .ops = &clkops_null,
  2329. .recalc = &omap2_clksel_recalc,
  2330. };
  2331. static struct clk usb_otg_hs_xclk = {
  2332. .name = "usb_otg_hs_xclk",
  2333. .ops = &clkops_omap2_dflt,
  2334. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2335. .enable_bit = OMAP4430_OPTFCLKEN_XCLK_SHIFT,
  2336. .clkdm_name = "l3_init_clkdm",
  2337. .parent = &otg_60m_gfclk,
  2338. .recalc = &followparent_recalc,
  2339. };
  2340. static struct clk usb_otg_hs_ick = {
  2341. .name = "usb_otg_hs_ick",
  2342. .ops = &clkops_omap2_dflt,
  2343. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2344. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2345. .clkdm_name = "l3_init_clkdm",
  2346. .parent = &l3_div_ck,
  2347. .recalc = &followparent_recalc,
  2348. };
  2349. static struct clk usb_phy_cm_clk32k = {
  2350. .name = "usb_phy_cm_clk32k",
  2351. .ops = &clkops_omap2_dflt,
  2352. .enable_reg = OMAP4430_CM_ALWON_USBPHY_CLKCTRL,
  2353. .enable_bit = OMAP4430_OPTFCLKEN_CLK32K_SHIFT,
  2354. .clkdm_name = "l4_ao_clkdm",
  2355. .parent = &sys_32k_ck,
  2356. .recalc = &followparent_recalc,
  2357. };
  2358. static struct clk usb_tll_hs_usb_ch2_clk = {
  2359. .name = "usb_tll_hs_usb_ch2_clk",
  2360. .ops = &clkops_omap2_dflt,
  2361. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2362. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT,
  2363. .clkdm_name = "l3_init_clkdm",
  2364. .parent = &init_60m_fclk,
  2365. .recalc = &followparent_recalc,
  2366. };
  2367. static struct clk usb_tll_hs_usb_ch0_clk = {
  2368. .name = "usb_tll_hs_usb_ch0_clk",
  2369. .ops = &clkops_omap2_dflt,
  2370. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2371. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT,
  2372. .clkdm_name = "l3_init_clkdm",
  2373. .parent = &init_60m_fclk,
  2374. .recalc = &followparent_recalc,
  2375. };
  2376. static struct clk usb_tll_hs_usb_ch1_clk = {
  2377. .name = "usb_tll_hs_usb_ch1_clk",
  2378. .ops = &clkops_omap2_dflt,
  2379. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2380. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT,
  2381. .clkdm_name = "l3_init_clkdm",
  2382. .parent = &init_60m_fclk,
  2383. .recalc = &followparent_recalc,
  2384. };
  2385. static struct clk usb_tll_hs_ick = {
  2386. .name = "usb_tll_hs_ick",
  2387. .ops = &clkops_omap2_dflt,
  2388. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2389. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2390. .clkdm_name = "l3_init_clkdm",
  2391. .parent = &l4_div_ck,
  2392. .recalc = &followparent_recalc,
  2393. };
  2394. static const struct clksel_rate div2_14to18_rates[] = {
  2395. { .div = 14, .val = 0, .flags = RATE_IN_4430 },
  2396. { .div = 18, .val = 1, .flags = RATE_IN_4430 },
  2397. { .div = 0 },
  2398. };
  2399. static const struct clksel usim_fclk_div[] = {
  2400. { .parent = &dpll_per_m4x2_ck, .rates = div2_14to18_rates },
  2401. { .parent = NULL },
  2402. };
  2403. static struct clk usim_ck = {
  2404. .name = "usim_ck",
  2405. .parent = &dpll_per_m4x2_ck,
  2406. .clksel = usim_fclk_div,
  2407. .clksel_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2408. .clksel_mask = OMAP4430_CLKSEL_DIV_MASK,
  2409. .ops = &clkops_null,
  2410. .recalc = &omap2_clksel_recalc,
  2411. .round_rate = &omap2_clksel_round_rate,
  2412. .set_rate = &omap2_clksel_set_rate,
  2413. };
  2414. static struct clk usim_fclk = {
  2415. .name = "usim_fclk",
  2416. .ops = &clkops_omap2_dflt,
  2417. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2418. .enable_bit = OMAP4430_OPTFCLKEN_FCLK_SHIFT,
  2419. .clkdm_name = "l4_wkup_clkdm",
  2420. .parent = &usim_ck,
  2421. .recalc = &followparent_recalc,
  2422. };
  2423. static struct clk usim_fck = {
  2424. .name = "usim_fck",
  2425. .ops = &clkops_omap2_dflt,
  2426. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2427. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2428. .clkdm_name = "l4_wkup_clkdm",
  2429. .parent = &sys_32k_ck,
  2430. .recalc = &followparent_recalc,
  2431. };
  2432. static struct clk wd_timer2_fck = {
  2433. .name = "wd_timer2_fck",
  2434. .ops = &clkops_omap2_dflt,
  2435. .enable_reg = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
  2436. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2437. .clkdm_name = "l4_wkup_clkdm",
  2438. .parent = &sys_32k_ck,
  2439. .recalc = &followparent_recalc,
  2440. };
  2441. static struct clk wd_timer3_fck = {
  2442. .name = "wd_timer3_fck",
  2443. .ops = &clkops_omap2_dflt,
  2444. .enable_reg = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
  2445. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2446. .clkdm_name = "abe_clkdm",
  2447. .parent = &sys_32k_ck,
  2448. .recalc = &followparent_recalc,
  2449. };
  2450. /* Remaining optional clocks */
  2451. static const struct clksel stm_clk_div_div[] = {
  2452. { .parent = &pmd_stm_clock_mux_ck, .rates = div3_1to4_rates },
  2453. { .parent = NULL },
  2454. };
  2455. static struct clk stm_clk_div_ck = {
  2456. .name = "stm_clk_div_ck",
  2457. .parent = &pmd_stm_clock_mux_ck,
  2458. .clksel = stm_clk_div_div,
  2459. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2460. .clksel_mask = OMAP4430_CLKSEL_PMD_STM_CLK_MASK,
  2461. .ops = &clkops_null,
  2462. .recalc = &omap2_clksel_recalc,
  2463. .round_rate = &omap2_clksel_round_rate,
  2464. .set_rate = &omap2_clksel_set_rate,
  2465. };
  2466. static const struct clksel trace_clk_div_div[] = {
  2467. { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
  2468. { .parent = NULL },
  2469. };
  2470. static struct clk trace_clk_div_ck = {
  2471. .name = "trace_clk_div_ck",
  2472. .parent = &pmd_trace_clk_mux_ck,
  2473. .clksel = trace_clk_div_div,
  2474. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2475. .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
  2476. .ops = &clkops_null,
  2477. .recalc = &omap2_clksel_recalc,
  2478. .round_rate = &omap2_clksel_round_rate,
  2479. .set_rate = &omap2_clksel_set_rate,
  2480. };
  2481. /* SCRM aux clk nodes */
  2482. static const struct clksel auxclk_src_sel[] = {
  2483. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  2484. { .parent = &dpll_core_m3x2_ck, .rates = div_1_1_rates },
  2485. { .parent = &dpll_per_m3x2_ck, .rates = div_1_2_rates },
  2486. { .parent = NULL },
  2487. };
  2488. static const struct clksel_rate div16_1to16_rates[] = {
  2489. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  2490. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  2491. { .div = 3, .val = 2, .flags = RATE_IN_4430 },
  2492. { .div = 4, .val = 3, .flags = RATE_IN_4430 },
  2493. { .div = 5, .val = 4, .flags = RATE_IN_4430 },
  2494. { .div = 6, .val = 5, .flags = RATE_IN_4430 },
  2495. { .div = 7, .val = 6, .flags = RATE_IN_4430 },
  2496. { .div = 8, .val = 7, .flags = RATE_IN_4430 },
  2497. { .div = 9, .val = 8, .flags = RATE_IN_4430 },
  2498. { .div = 10, .val = 9, .flags = RATE_IN_4430 },
  2499. { .div = 11, .val = 10, .flags = RATE_IN_4430 },
  2500. { .div = 12, .val = 11, .flags = RATE_IN_4430 },
  2501. { .div = 13, .val = 12, .flags = RATE_IN_4430 },
  2502. { .div = 14, .val = 13, .flags = RATE_IN_4430 },
  2503. { .div = 15, .val = 14, .flags = RATE_IN_4430 },
  2504. { .div = 16, .val = 15, .flags = RATE_IN_4430 },
  2505. { .div = 0 },
  2506. };
  2507. static struct clk auxclk0_src_ck = {
  2508. .name = "auxclk0_src_ck",
  2509. .parent = &sys_clkin_ck,
  2510. .init = &omap2_init_clksel_parent,
  2511. .ops = &clkops_omap2_dflt,
  2512. .clksel = auxclk_src_sel,
  2513. .clksel_reg = OMAP4_SCRM_AUXCLK0,
  2514. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2515. .recalc = &omap2_clksel_recalc,
  2516. .enable_reg = OMAP4_SCRM_AUXCLK0,
  2517. .enable_bit = OMAP4_ENABLE_SHIFT,
  2518. };
  2519. static const struct clksel auxclk0_sel[] = {
  2520. { .parent = &auxclk0_src_ck, .rates = div16_1to16_rates },
  2521. { .parent = NULL },
  2522. };
  2523. static struct clk auxclk0_ck = {
  2524. .name = "auxclk0_ck",
  2525. .parent = &auxclk0_src_ck,
  2526. .clksel = auxclk0_sel,
  2527. .clksel_reg = OMAP4_SCRM_AUXCLK0,
  2528. .clksel_mask = OMAP4_CLKDIV_MASK,
  2529. .ops = &clkops_null,
  2530. .recalc = &omap2_clksel_recalc,
  2531. .round_rate = &omap2_clksel_round_rate,
  2532. .set_rate = &omap2_clksel_set_rate,
  2533. };
  2534. static struct clk auxclk1_src_ck = {
  2535. .name = "auxclk1_src_ck",
  2536. .parent = &sys_clkin_ck,
  2537. .init = &omap2_init_clksel_parent,
  2538. .ops = &clkops_omap2_dflt,
  2539. .clksel = auxclk_src_sel,
  2540. .clksel_reg = OMAP4_SCRM_AUXCLK1,
  2541. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2542. .recalc = &omap2_clksel_recalc,
  2543. .enable_reg = OMAP4_SCRM_AUXCLK1,
  2544. .enable_bit = OMAP4_ENABLE_SHIFT,
  2545. };
  2546. static const struct clksel auxclk1_sel[] = {
  2547. { .parent = &auxclk1_src_ck, .rates = div16_1to16_rates },
  2548. { .parent = NULL },
  2549. };
  2550. static struct clk auxclk1_ck = {
  2551. .name = "auxclk1_ck",
  2552. .parent = &auxclk1_src_ck,
  2553. .clksel = auxclk1_sel,
  2554. .clksel_reg = OMAP4_SCRM_AUXCLK1,
  2555. .clksel_mask = OMAP4_CLKDIV_MASK,
  2556. .ops = &clkops_null,
  2557. .recalc = &omap2_clksel_recalc,
  2558. .round_rate = &omap2_clksel_round_rate,
  2559. .set_rate = &omap2_clksel_set_rate,
  2560. };
  2561. static struct clk auxclk2_src_ck = {
  2562. .name = "auxclk2_src_ck",
  2563. .parent = &sys_clkin_ck,
  2564. .init = &omap2_init_clksel_parent,
  2565. .ops = &clkops_omap2_dflt,
  2566. .clksel = auxclk_src_sel,
  2567. .clksel_reg = OMAP4_SCRM_AUXCLK2,
  2568. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2569. .recalc = &omap2_clksel_recalc,
  2570. .enable_reg = OMAP4_SCRM_AUXCLK2,
  2571. .enable_bit = OMAP4_ENABLE_SHIFT,
  2572. };
  2573. static const struct clksel auxclk2_sel[] = {
  2574. { .parent = &auxclk2_src_ck, .rates = div16_1to16_rates },
  2575. { .parent = NULL },
  2576. };
  2577. static struct clk auxclk2_ck = {
  2578. .name = "auxclk2_ck",
  2579. .parent = &auxclk2_src_ck,
  2580. .clksel = auxclk2_sel,
  2581. .clksel_reg = OMAP4_SCRM_AUXCLK2,
  2582. .clksel_mask = OMAP4_CLKDIV_MASK,
  2583. .ops = &clkops_null,
  2584. .recalc = &omap2_clksel_recalc,
  2585. .round_rate = &omap2_clksel_round_rate,
  2586. .set_rate = &omap2_clksel_set_rate,
  2587. };
  2588. static struct clk auxclk3_src_ck = {
  2589. .name = "auxclk3_src_ck",
  2590. .parent = &sys_clkin_ck,
  2591. .init = &omap2_init_clksel_parent,
  2592. .ops = &clkops_omap2_dflt,
  2593. .clksel = auxclk_src_sel,
  2594. .clksel_reg = OMAP4_SCRM_AUXCLK3,
  2595. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2596. .recalc = &omap2_clksel_recalc,
  2597. .enable_reg = OMAP4_SCRM_AUXCLK3,
  2598. .enable_bit = OMAP4_ENABLE_SHIFT,
  2599. };
  2600. static const struct clksel auxclk3_sel[] = {
  2601. { .parent = &auxclk3_src_ck, .rates = div16_1to16_rates },
  2602. { .parent = NULL },
  2603. };
  2604. static struct clk auxclk3_ck = {
  2605. .name = "auxclk3_ck",
  2606. .parent = &auxclk3_src_ck,
  2607. .clksel = auxclk3_sel,
  2608. .clksel_reg = OMAP4_SCRM_AUXCLK3,
  2609. .clksel_mask = OMAP4_CLKDIV_MASK,
  2610. .ops = &clkops_null,
  2611. .recalc = &omap2_clksel_recalc,
  2612. .round_rate = &omap2_clksel_round_rate,
  2613. .set_rate = &omap2_clksel_set_rate,
  2614. };
  2615. static struct clk auxclk4_src_ck = {
  2616. .name = "auxclk4_src_ck",
  2617. .parent = &sys_clkin_ck,
  2618. .init = &omap2_init_clksel_parent,
  2619. .ops = &clkops_omap2_dflt,
  2620. .clksel = auxclk_src_sel,
  2621. .clksel_reg = OMAP4_SCRM_AUXCLK4,
  2622. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2623. .recalc = &omap2_clksel_recalc,
  2624. .enable_reg = OMAP4_SCRM_AUXCLK4,
  2625. .enable_bit = OMAP4_ENABLE_SHIFT,
  2626. };
  2627. static const struct clksel auxclk4_sel[] = {
  2628. { .parent = &auxclk4_src_ck, .rates = div16_1to16_rates },
  2629. { .parent = NULL },
  2630. };
  2631. static struct clk auxclk4_ck = {
  2632. .name = "auxclk4_ck",
  2633. .parent = &auxclk4_src_ck,
  2634. .clksel = auxclk4_sel,
  2635. .clksel_reg = OMAP4_SCRM_AUXCLK4,
  2636. .clksel_mask = OMAP4_CLKDIV_MASK,
  2637. .ops = &clkops_null,
  2638. .recalc = &omap2_clksel_recalc,
  2639. .round_rate = &omap2_clksel_round_rate,
  2640. .set_rate = &omap2_clksel_set_rate,
  2641. };
  2642. static struct clk auxclk5_src_ck = {
  2643. .name = "auxclk5_src_ck",
  2644. .parent = &sys_clkin_ck,
  2645. .init = &omap2_init_clksel_parent,
  2646. .ops = &clkops_omap2_dflt,
  2647. .clksel = auxclk_src_sel,
  2648. .clksel_reg = OMAP4_SCRM_AUXCLK5,
  2649. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2650. .recalc = &omap2_clksel_recalc,
  2651. .enable_reg = OMAP4_SCRM_AUXCLK5,
  2652. .enable_bit = OMAP4_ENABLE_SHIFT,
  2653. };
  2654. static const struct clksel auxclk5_sel[] = {
  2655. { .parent = &auxclk5_src_ck, .rates = div16_1to16_rates },
  2656. { .parent = NULL },
  2657. };
  2658. static struct clk auxclk5_ck = {
  2659. .name = "auxclk5_ck",
  2660. .parent = &auxclk5_src_ck,
  2661. .clksel = auxclk5_sel,
  2662. .clksel_reg = OMAP4_SCRM_AUXCLK5,
  2663. .clksel_mask = OMAP4_CLKDIV_MASK,
  2664. .ops = &clkops_null,
  2665. .recalc = &omap2_clksel_recalc,
  2666. .round_rate = &omap2_clksel_round_rate,
  2667. .set_rate = &omap2_clksel_set_rate,
  2668. };
  2669. static const struct clksel auxclkreq_sel[] = {
  2670. { .parent = &auxclk0_ck, .rates = div_1_0_rates },
  2671. { .parent = &auxclk1_ck, .rates = div_1_1_rates },
  2672. { .parent = &auxclk2_ck, .rates = div_1_2_rates },
  2673. { .parent = &auxclk3_ck, .rates = div_1_3_rates },
  2674. { .parent = &auxclk4_ck, .rates = div_1_4_rates },
  2675. { .parent = &auxclk5_ck, .rates = div_1_5_rates },
  2676. { .parent = NULL },
  2677. };
  2678. static struct clk auxclkreq0_ck = {
  2679. .name = "auxclkreq0_ck",
  2680. .parent = &auxclk0_ck,
  2681. .init = &omap2_init_clksel_parent,
  2682. .ops = &clkops_null,
  2683. .clksel = auxclkreq_sel,
  2684. .clksel_reg = OMAP4_SCRM_AUXCLKREQ0,
  2685. .clksel_mask = OMAP4_MAPPING_MASK,
  2686. .recalc = &omap2_clksel_recalc,
  2687. };
  2688. static struct clk auxclkreq1_ck = {
  2689. .name = "auxclkreq1_ck",
  2690. .parent = &auxclk1_ck,
  2691. .init = &omap2_init_clksel_parent,
  2692. .ops = &clkops_null,
  2693. .clksel = auxclkreq_sel,
  2694. .clksel_reg = OMAP4_SCRM_AUXCLKREQ1,
  2695. .clksel_mask = OMAP4_MAPPING_MASK,
  2696. .recalc = &omap2_clksel_recalc,
  2697. };
  2698. static struct clk auxclkreq2_ck = {
  2699. .name = "auxclkreq2_ck",
  2700. .parent = &auxclk2_ck,
  2701. .init = &omap2_init_clksel_parent,
  2702. .ops = &clkops_null,
  2703. .clksel = auxclkreq_sel,
  2704. .clksel_reg = OMAP4_SCRM_AUXCLKREQ2,
  2705. .clksel_mask = OMAP4_MAPPING_MASK,
  2706. .recalc = &omap2_clksel_recalc,
  2707. };
  2708. static struct clk auxclkreq3_ck = {
  2709. .name = "auxclkreq3_ck",
  2710. .parent = &auxclk3_ck,
  2711. .init = &omap2_init_clksel_parent,
  2712. .ops = &clkops_null,
  2713. .clksel = auxclkreq_sel,
  2714. .clksel_reg = OMAP4_SCRM_AUXCLKREQ3,
  2715. .clksel_mask = OMAP4_MAPPING_MASK,
  2716. .recalc = &omap2_clksel_recalc,
  2717. };
  2718. static struct clk auxclkreq4_ck = {
  2719. .name = "auxclkreq4_ck",
  2720. .parent = &auxclk4_ck,
  2721. .init = &omap2_init_clksel_parent,
  2722. .ops = &clkops_null,
  2723. .clksel = auxclkreq_sel,
  2724. .clksel_reg = OMAP4_SCRM_AUXCLKREQ4,
  2725. .clksel_mask = OMAP4_MAPPING_MASK,
  2726. .recalc = &omap2_clksel_recalc,
  2727. };
  2728. static struct clk auxclkreq5_ck = {
  2729. .name = "auxclkreq5_ck",
  2730. .parent = &auxclk5_ck,
  2731. .init = &omap2_init_clksel_parent,
  2732. .ops = &clkops_null,
  2733. .clksel = auxclkreq_sel,
  2734. .clksel_reg = OMAP4_SCRM_AUXCLKREQ5,
  2735. .clksel_mask = OMAP4_MAPPING_MASK,
  2736. .recalc = &omap2_clksel_recalc,
  2737. };
  2738. /*
  2739. * clkdev
  2740. */
  2741. static struct omap_clk omap44xx_clks[] = {
  2742. CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
  2743. CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
  2744. CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
  2745. CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
  2746. CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
  2747. CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
  2748. CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
  2749. CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
  2750. CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
  2751. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
  2752. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
  2753. CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
  2754. CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
  2755. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
  2756. CLK(NULL, "tie_low_clock_ck", &tie_low_clock_ck, CK_443X),
  2757. CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
  2758. CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
  2759. CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
  2760. CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
  2761. CLK(NULL, "abe_dpll_bypass_clk_mux_ck", &abe_dpll_bypass_clk_mux_ck, CK_443X),
  2762. CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
  2763. CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
  2764. CLK(NULL, "dpll_abe_x2_ck", &dpll_abe_x2_ck, CK_443X),
  2765. CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
  2766. CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
  2767. CLK(NULL, "abe_clk", &abe_clk, CK_443X),
  2768. CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
  2769. CLK(NULL, "dpll_abe_m3x2_ck", &dpll_abe_m3x2_ck, CK_443X),
  2770. CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
  2771. CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
  2772. CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck, CK_443X),
  2773. CLK(NULL, "dpll_core_m6x2_ck", &dpll_core_m6x2_ck, CK_443X),
  2774. CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
  2775. CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
  2776. CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
  2777. CLK(NULL, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, CK_443X),
  2778. CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
  2779. CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
  2780. CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
  2781. CLK(NULL, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck, CK_443X),
  2782. CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
  2783. CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
  2784. CLK(NULL, "dpll_core_m3x2_ck", &dpll_core_m3x2_ck, CK_443X),
  2785. CLK(NULL, "dpll_core_m7x2_ck", &dpll_core_m7x2_ck, CK_443X),
  2786. CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
  2787. CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
  2788. CLK(NULL, "dpll_iva_x2_ck", &dpll_iva_x2_ck, CK_443X),
  2789. CLK(NULL, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, CK_443X),
  2790. CLK(NULL, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, CK_443X),
  2791. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
  2792. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
  2793. CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
  2794. CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
  2795. CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
  2796. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
  2797. CLK(NULL, "dpll_per_x2_ck", &dpll_per_x2_ck, CK_443X),
  2798. CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
  2799. CLK(NULL, "dpll_per_m3x2_ck", &dpll_per_m3x2_ck, CK_443X),
  2800. CLK(NULL, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, CK_443X),
  2801. CLK(NULL, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, CK_443X),
  2802. CLK(NULL, "dpll_per_m6x2_ck", &dpll_per_m6x2_ck, CK_443X),
  2803. CLK(NULL, "dpll_per_m7x2_ck", &dpll_per_m7x2_ck, CK_443X),
  2804. CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
  2805. CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
  2806. CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
  2807. CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
  2808. CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
  2809. CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
  2810. CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
  2811. CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
  2812. CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
  2813. CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
  2814. CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
  2815. CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
  2816. CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
  2817. CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
  2818. CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
  2819. CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
  2820. CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
  2821. CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
  2822. CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
  2823. CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
  2824. CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
  2825. CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
  2826. CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
  2827. CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
  2828. CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
  2829. CLK(NULL, "aess_fck", &aess_fck, CK_443X),
  2830. CLK(NULL, "bandgap_fclk", &bandgap_fclk, CK_443X),
  2831. CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
  2832. CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
  2833. CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
  2834. CLK(NULL, "dsp_fck", &dsp_fck, CK_443X),
  2835. CLK(NULL, "dss_sys_clk", &dss_sys_clk, CK_443X),
  2836. CLK(NULL, "dss_tv_clk", &dss_tv_clk, CK_443X),
  2837. CLK(NULL, "dss_48mhz_clk", &dss_48mhz_clk, CK_443X),
  2838. CLK(NULL, "dss_dss_clk", &dss_dss_clk, CK_443X),
  2839. CLK("omapdss_dss", "ick", &dss_fck, CK_443X),
  2840. CLK(NULL, "efuse_ctrl_cust_fck", &efuse_ctrl_cust_fck, CK_443X),
  2841. CLK(NULL, "emif1_fck", &emif1_fck, CK_443X),
  2842. CLK(NULL, "emif2_fck", &emif2_fck, CK_443X),
  2843. CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
  2844. CLK(NULL, "fpka_fck", &fpka_fck, CK_443X),
  2845. CLK(NULL, "gpio1_dbclk", &gpio1_dbclk, CK_443X),
  2846. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
  2847. CLK(NULL, "gpio2_dbclk", &gpio2_dbclk, CK_443X),
  2848. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
  2849. CLK(NULL, "gpio3_dbclk", &gpio3_dbclk, CK_443X),
  2850. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
  2851. CLK(NULL, "gpio4_dbclk", &gpio4_dbclk, CK_443X),
  2852. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
  2853. CLK(NULL, "gpio5_dbclk", &gpio5_dbclk, CK_443X),
  2854. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
  2855. CLK(NULL, "gpio6_dbclk", &gpio6_dbclk, CK_443X),
  2856. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
  2857. CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
  2858. CLK(NULL, "gpu_fck", &gpu_fck, CK_443X),
  2859. CLK(NULL, "hdq1w_fck", &hdq1w_fck, CK_443X),
  2860. CLK(NULL, "hsi_fck", &hsi_fck, CK_443X),
  2861. CLK(NULL, "i2c1_fck", &i2c1_fck, CK_443X),
  2862. CLK(NULL, "i2c2_fck", &i2c2_fck, CK_443X),
  2863. CLK(NULL, "i2c3_fck", &i2c3_fck, CK_443X),
  2864. CLK(NULL, "i2c4_fck", &i2c4_fck, CK_443X),
  2865. CLK(NULL, "ipu_fck", &ipu_fck, CK_443X),
  2866. CLK(NULL, "iss_ctrlclk", &iss_ctrlclk, CK_443X),
  2867. CLK(NULL, "iss_fck", &iss_fck, CK_443X),
  2868. CLK(NULL, "iva_fck", &iva_fck, CK_443X),
  2869. CLK(NULL, "kbd_fck", &kbd_fck, CK_443X),
  2870. CLK(NULL, "l3_instr_ick", &l3_instr_ick, CK_443X),
  2871. CLK(NULL, "l3_main_3_ick", &l3_main_3_ick, CK_443X),
  2872. CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
  2873. CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
  2874. CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
  2875. CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_443X),
  2876. CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
  2877. CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_443X),
  2878. CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
  2879. CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_443X),
  2880. CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
  2881. CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_443X),
  2882. CLK(NULL, "mcpdm_fck", &mcpdm_fck, CK_443X),
  2883. CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_443X),
  2884. CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_443X),
  2885. CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_443X),
  2886. CLK(NULL, "mcspi4_fck", &mcspi4_fck, CK_443X),
  2887. CLK(NULL, "mmc1_fck", &mmc1_fck, CK_443X),
  2888. CLK(NULL, "mmc2_fck", &mmc2_fck, CK_443X),
  2889. CLK(NULL, "mmc3_fck", &mmc3_fck, CK_443X),
  2890. CLK(NULL, "mmc4_fck", &mmc4_fck, CK_443X),
  2891. CLK(NULL, "mmc5_fck", &mmc5_fck, CK_443X),
  2892. CLK(NULL, "ocp2scp_usb_phy_phy_48m", &ocp2scp_usb_phy_phy_48m, CK_443X),
  2893. CLK(NULL, "ocp2scp_usb_phy_ick", &ocp2scp_usb_phy_ick, CK_443X),
  2894. CLK(NULL, "ocp_wp_noc_ick", &ocp_wp_noc_ick, CK_443X),
  2895. CLK("omap_rng", "ick", &rng_ick, CK_443X),
  2896. CLK(NULL, "sha2md5_fck", &sha2md5_fck, CK_443X),
  2897. CLK(NULL, "sl2if_ick", &sl2if_ick, CK_443X),
  2898. CLK(NULL, "slimbus1_fclk_1", &slimbus1_fclk_1, CK_443X),
  2899. CLK(NULL, "slimbus1_fclk_0", &slimbus1_fclk_0, CK_443X),
  2900. CLK(NULL, "slimbus1_fclk_2", &slimbus1_fclk_2, CK_443X),
  2901. CLK(NULL, "slimbus1_slimbus_clk", &slimbus1_slimbus_clk, CK_443X),
  2902. CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
  2903. CLK(NULL, "slimbus2_fclk_1", &slimbus2_fclk_1, CK_443X),
  2904. CLK(NULL, "slimbus2_fclk_0", &slimbus2_fclk_0, CK_443X),
  2905. CLK(NULL, "slimbus2_slimbus_clk", &slimbus2_slimbus_clk, CK_443X),
  2906. CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
  2907. CLK(NULL, "smartreflex_core_fck", &smartreflex_core_fck, CK_443X),
  2908. CLK(NULL, "smartreflex_iva_fck", &smartreflex_iva_fck, CK_443X),
  2909. CLK(NULL, "smartreflex_mpu_fck", &smartreflex_mpu_fck, CK_443X),
  2910. CLK(NULL, "gpt1_fck", &timer1_fck, CK_443X),
  2911. CLK(NULL, "gpt10_fck", &timer10_fck, CK_443X),
  2912. CLK(NULL, "gpt11_fck", &timer11_fck, CK_443X),
  2913. CLK(NULL, "gpt2_fck", &timer2_fck, CK_443X),
  2914. CLK(NULL, "gpt3_fck", &timer3_fck, CK_443X),
  2915. CLK(NULL, "gpt4_fck", &timer4_fck, CK_443X),
  2916. CLK(NULL, "gpt5_fck", &timer5_fck, CK_443X),
  2917. CLK(NULL, "gpt6_fck", &timer6_fck, CK_443X),
  2918. CLK(NULL, "gpt7_fck", &timer7_fck, CK_443X),
  2919. CLK(NULL, "gpt8_fck", &timer8_fck, CK_443X),
  2920. CLK(NULL, "gpt9_fck", &timer9_fck, CK_443X),
  2921. CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
  2922. CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
  2923. CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
  2924. CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
  2925. CLK("usbhs-omap.0", "fs_fck", &usb_host_fs_fck, CK_443X),
  2926. CLK(NULL, "utmi_p1_gfclk", &utmi_p1_gfclk, CK_443X),
  2927. CLK(NULL, "usb_host_hs_utmi_p1_clk", &usb_host_hs_utmi_p1_clk, CK_443X),
  2928. CLK(NULL, "utmi_p2_gfclk", &utmi_p2_gfclk, CK_443X),
  2929. CLK(NULL, "usb_host_hs_utmi_p2_clk", &usb_host_hs_utmi_p2_clk, CK_443X),
  2930. CLK(NULL, "usb_host_hs_utmi_p3_clk", &usb_host_hs_utmi_p3_clk, CK_443X),
  2931. CLK(NULL, "usb_host_hs_hsic480m_p1_clk", &usb_host_hs_hsic480m_p1_clk, CK_443X),
  2932. CLK(NULL, "usb_host_hs_hsic60m_p1_clk", &usb_host_hs_hsic60m_p1_clk, CK_443X),
  2933. CLK(NULL, "usb_host_hs_hsic60m_p2_clk", &usb_host_hs_hsic60m_p2_clk, CK_443X),
  2934. CLK(NULL, "usb_host_hs_hsic480m_p2_clk", &usb_host_hs_hsic480m_p2_clk, CK_443X),
  2935. CLK(NULL, "usb_host_hs_func48mclk", &usb_host_hs_func48mclk, CK_443X),
  2936. CLK("usbhs-omap.0", "hs_fck", &usb_host_hs_fck, CK_443X),
  2937. CLK(NULL, "otg_60m_gfclk", &otg_60m_gfclk, CK_443X),
  2938. CLK(NULL, "usb_otg_hs_xclk", &usb_otg_hs_xclk, CK_443X),
  2939. CLK("musb-omap2430", "ick", &usb_otg_hs_ick, CK_443X),
  2940. CLK(NULL, "usb_phy_cm_clk32k", &usb_phy_cm_clk32k, CK_443X),
  2941. CLK(NULL, "usb_tll_hs_usb_ch2_clk", &usb_tll_hs_usb_ch2_clk, CK_443X),
  2942. CLK(NULL, "usb_tll_hs_usb_ch0_clk", &usb_tll_hs_usb_ch0_clk, CK_443X),
  2943. CLK(NULL, "usb_tll_hs_usb_ch1_clk", &usb_tll_hs_usb_ch1_clk, CK_443X),
  2944. CLK("usbhs-omap.0", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
  2945. CLK(NULL, "usim_ck", &usim_ck, CK_443X),
  2946. CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
  2947. CLK(NULL, "usim_fck", &usim_fck, CK_443X),
  2948. CLK(NULL, "wd_timer2_fck", &wd_timer2_fck, CK_443X),
  2949. CLK(NULL, "wd_timer3_fck", &wd_timer3_fck, CK_443X),
  2950. CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
  2951. CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
  2952. CLK(NULL, "auxclk0_src_ck", &auxclk0_src_ck, CK_443X),
  2953. CLK(NULL, "auxclk0_ck", &auxclk0_ck, CK_443X),
  2954. CLK(NULL, "auxclkreq0_ck", &auxclkreq0_ck, CK_443X),
  2955. CLK(NULL, "auxclk1_src_ck", &auxclk1_src_ck, CK_443X),
  2956. CLK(NULL, "auxclk1_ck", &auxclk1_ck, CK_443X),
  2957. CLK(NULL, "auxclkreq1_ck", &auxclkreq1_ck, CK_443X),
  2958. CLK(NULL, "auxclk2_src_ck", &auxclk2_src_ck, CK_443X),
  2959. CLK(NULL, "auxclk2_ck", &auxclk2_ck, CK_443X),
  2960. CLK(NULL, "auxclkreq2_ck", &auxclkreq2_ck, CK_443X),
  2961. CLK(NULL, "auxclk3_src_ck", &auxclk3_src_ck, CK_443X),
  2962. CLK(NULL, "auxclk3_ck", &auxclk3_ck, CK_443X),
  2963. CLK(NULL, "auxclkreq3_ck", &auxclkreq3_ck, CK_443X),
  2964. CLK(NULL, "auxclk4_src_ck", &auxclk4_src_ck, CK_443X),
  2965. CLK(NULL, "auxclk4_ck", &auxclk4_ck, CK_443X),
  2966. CLK(NULL, "auxclkreq4_ck", &auxclkreq4_ck, CK_443X),
  2967. CLK(NULL, "auxclk5_src_ck", &auxclk5_src_ck, CK_443X),
  2968. CLK(NULL, "auxclk5_ck", &auxclk5_ck, CK_443X),
  2969. CLK(NULL, "auxclkreq5_ck", &auxclkreq5_ck, CK_443X),
  2970. CLK(NULL, "gpmc_ck", &dummy_ck, CK_443X),
  2971. CLK(NULL, "gpt1_ick", &dummy_ck, CK_443X),
  2972. CLK(NULL, "gpt2_ick", &dummy_ck, CK_443X),
  2973. CLK(NULL, "gpt3_ick", &dummy_ck, CK_443X),
  2974. CLK(NULL, "gpt4_ick", &dummy_ck, CK_443X),
  2975. CLK(NULL, "gpt5_ick", &dummy_ck, CK_443X),
  2976. CLK(NULL, "gpt6_ick", &dummy_ck, CK_443X),
  2977. CLK(NULL, "gpt7_ick", &dummy_ck, CK_443X),
  2978. CLK(NULL, "gpt8_ick", &dummy_ck, CK_443X),
  2979. CLK(NULL, "gpt9_ick", &dummy_ck, CK_443X),
  2980. CLK(NULL, "gpt10_ick", &dummy_ck, CK_443X),
  2981. CLK(NULL, "gpt11_ick", &dummy_ck, CK_443X),
  2982. CLK("omap_i2c.1", "ick", &dummy_ck, CK_443X),
  2983. CLK("omap_i2c.2", "ick", &dummy_ck, CK_443X),
  2984. CLK("omap_i2c.3", "ick", &dummy_ck, CK_443X),
  2985. CLK("omap_i2c.4", "ick", &dummy_ck, CK_443X),
  2986. CLK(NULL, "mailboxes_ick", &dummy_ck, CK_443X),
  2987. CLK("omap_hsmmc.0", "ick", &dummy_ck, CK_443X),
  2988. CLK("omap_hsmmc.1", "ick", &dummy_ck, CK_443X),
  2989. CLK("omap_hsmmc.2", "ick", &dummy_ck, CK_443X),
  2990. CLK("omap_hsmmc.3", "ick", &dummy_ck, CK_443X),
  2991. CLK("omap_hsmmc.4", "ick", &dummy_ck, CK_443X),
  2992. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_443X),
  2993. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_443X),
  2994. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_443X),
  2995. CLK("omap-mcbsp.4", "ick", &dummy_ck, CK_443X),
  2996. CLK("omap2_mcspi.1", "ick", &dummy_ck, CK_443X),
  2997. CLK("omap2_mcspi.2", "ick", &dummy_ck, CK_443X),
  2998. CLK("omap2_mcspi.3", "ick", &dummy_ck, CK_443X),
  2999. CLK("omap2_mcspi.4", "ick", &dummy_ck, CK_443X),
  3000. CLK(NULL, "uart1_ick", &dummy_ck, CK_443X),
  3001. CLK(NULL, "uart2_ick", &dummy_ck, CK_443X),
  3002. CLK(NULL, "uart3_ick", &dummy_ck, CK_443X),
  3003. CLK(NULL, "uart4_ick", &dummy_ck, CK_443X),
  3004. CLK("usbhs-omap.0", "usbhost_ick", &dummy_ck, CK_443X),
  3005. CLK("usbhs-omap.0", "usbtll_fck", &dummy_ck, CK_443X),
  3006. CLK("omap_wdt", "ick", &dummy_ck, CK_443X),
  3007. };
  3008. int __init omap4xxx_clk_init(void)
  3009. {
  3010. struct omap_clk *c;
  3011. u32 cpu_clkflg;
  3012. if (cpu_is_omap44xx()) {
  3013. cpu_mask = RATE_IN_4430;
  3014. cpu_clkflg = CK_443X;
  3015. }
  3016. clk_init(&omap2_clk_functions);
  3017. omap2_clk_disable_clkdm_control();
  3018. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  3019. c++)
  3020. clk_preinit(c->lk.clk);
  3021. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  3022. c++)
  3023. if (c->cpu & cpu_clkflg) {
  3024. clkdev_add(&c->lk);
  3025. clk_register(c->lk.clk);
  3026. omap2_init_clk_clkdm(c->lk.clk);
  3027. }
  3028. /* Disable autoidle on all clocks; let the PM code enable it later */
  3029. omap_clk_disable_autoidle_all();
  3030. recalculate_root_clocks();
  3031. /*
  3032. * Only enable those clocks we will need, let the drivers
  3033. * enable other clocks as necessary
  3034. */
  3035. clk_enable_init_clocks();
  3036. return 0;
  3037. }