imx53.dtsi 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. /include/ "skeleton.dtsi"
  13. / {
  14. aliases {
  15. serial0 = &uart1;
  16. serial1 = &uart2;
  17. serial2 = &uart3;
  18. serial3 = &uart4;
  19. serial4 = &uart5;
  20. gpio0 = &gpio1;
  21. gpio1 = &gpio2;
  22. gpio2 = &gpio3;
  23. gpio3 = &gpio4;
  24. gpio4 = &gpio5;
  25. gpio5 = &gpio6;
  26. gpio6 = &gpio7;
  27. };
  28. tzic: tz-interrupt-controller@0fffc000 {
  29. compatible = "fsl,imx53-tzic", "fsl,tzic";
  30. interrupt-controller;
  31. #interrupt-cells = <1>;
  32. reg = <0x0fffc000 0x4000>;
  33. };
  34. clocks {
  35. #address-cells = <1>;
  36. #size-cells = <0>;
  37. ckil {
  38. compatible = "fsl,imx-ckil", "fixed-clock";
  39. clock-frequency = <32768>;
  40. };
  41. ckih1 {
  42. compatible = "fsl,imx-ckih1", "fixed-clock";
  43. clock-frequency = <22579200>;
  44. };
  45. ckih2 {
  46. compatible = "fsl,imx-ckih2", "fixed-clock";
  47. clock-frequency = <0>;
  48. };
  49. osc {
  50. compatible = "fsl,imx-osc", "fixed-clock";
  51. clock-frequency = <24000000>;
  52. };
  53. };
  54. soc {
  55. #address-cells = <1>;
  56. #size-cells = <1>;
  57. compatible = "simple-bus";
  58. interrupt-parent = <&tzic>;
  59. ranges;
  60. ipu: ipu@18000000 {
  61. #crtc-cells = <1>;
  62. compatible = "fsl,imx53-ipu";
  63. reg = <0x18000000 0x080000000>;
  64. interrupts = <11 10>;
  65. };
  66. aips@50000000 { /* AIPS1 */
  67. compatible = "fsl,aips-bus", "simple-bus";
  68. #address-cells = <1>;
  69. #size-cells = <1>;
  70. reg = <0x50000000 0x10000000>;
  71. ranges;
  72. spba@50000000 {
  73. compatible = "fsl,spba-bus", "simple-bus";
  74. #address-cells = <1>;
  75. #size-cells = <1>;
  76. reg = <0x50000000 0x40000>;
  77. ranges;
  78. esdhc@50004000 { /* ESDHC1 */
  79. compatible = "fsl,imx53-esdhc";
  80. reg = <0x50004000 0x4000>;
  81. interrupts = <1>;
  82. status = "disabled";
  83. };
  84. esdhc@50008000 { /* ESDHC2 */
  85. compatible = "fsl,imx53-esdhc";
  86. reg = <0x50008000 0x4000>;
  87. interrupts = <2>;
  88. status = "disabled";
  89. };
  90. uart3: serial@5000c000 {
  91. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  92. reg = <0x5000c000 0x4000>;
  93. interrupts = <33>;
  94. status = "disabled";
  95. };
  96. ecspi@50010000 { /* ECSPI1 */
  97. #address-cells = <1>;
  98. #size-cells = <0>;
  99. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  100. reg = <0x50010000 0x4000>;
  101. interrupts = <36>;
  102. status = "disabled";
  103. };
  104. ssi2: ssi@50014000 {
  105. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  106. reg = <0x50014000 0x4000>;
  107. interrupts = <30>;
  108. fsl,fifo-depth = <15>;
  109. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  110. status = "disabled";
  111. };
  112. esdhc@50020000 { /* ESDHC3 */
  113. compatible = "fsl,imx53-esdhc";
  114. reg = <0x50020000 0x4000>;
  115. interrupts = <3>;
  116. status = "disabled";
  117. };
  118. esdhc@50024000 { /* ESDHC4 */
  119. compatible = "fsl,imx53-esdhc";
  120. reg = <0x50024000 0x4000>;
  121. interrupts = <4>;
  122. status = "disabled";
  123. };
  124. };
  125. usb@53f80000 {
  126. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  127. reg = <0x53f80000 0x0200>;
  128. interrupts = <18>;
  129. status = "disabled";
  130. };
  131. usb@53f80200 {
  132. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  133. reg = <0x53f80200 0x0200>;
  134. interrupts = <14>;
  135. status = "disabled";
  136. };
  137. usb@53f80400 {
  138. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  139. reg = <0x53f80400 0x0200>;
  140. interrupts = <16>;
  141. status = "disabled";
  142. };
  143. usb@53f80600 {
  144. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  145. reg = <0x53f80600 0x0200>;
  146. interrupts = <17>;
  147. status = "disabled";
  148. };
  149. gpio1: gpio@53f84000 {
  150. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  151. reg = <0x53f84000 0x4000>;
  152. interrupts = <50 51>;
  153. gpio-controller;
  154. #gpio-cells = <2>;
  155. interrupt-controller;
  156. #interrupt-cells = <2>;
  157. };
  158. gpio2: gpio@53f88000 {
  159. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  160. reg = <0x53f88000 0x4000>;
  161. interrupts = <52 53>;
  162. gpio-controller;
  163. #gpio-cells = <2>;
  164. interrupt-controller;
  165. #interrupt-cells = <2>;
  166. };
  167. gpio3: gpio@53f8c000 {
  168. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  169. reg = <0x53f8c000 0x4000>;
  170. interrupts = <54 55>;
  171. gpio-controller;
  172. #gpio-cells = <2>;
  173. interrupt-controller;
  174. #interrupt-cells = <2>;
  175. };
  176. gpio4: gpio@53f90000 {
  177. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  178. reg = <0x53f90000 0x4000>;
  179. interrupts = <56 57>;
  180. gpio-controller;
  181. #gpio-cells = <2>;
  182. interrupt-controller;
  183. #interrupt-cells = <2>;
  184. };
  185. wdog@53f98000 { /* WDOG1 */
  186. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  187. reg = <0x53f98000 0x4000>;
  188. interrupts = <58>;
  189. };
  190. wdog@53f9c000 { /* WDOG2 */
  191. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  192. reg = <0x53f9c000 0x4000>;
  193. interrupts = <59>;
  194. status = "disabled";
  195. };
  196. iomuxc@53fa8000 {
  197. compatible = "fsl,imx53-iomuxc";
  198. reg = <0x53fa8000 0x4000>;
  199. audmux {
  200. pinctrl_audmux_1: audmuxgrp-1 {
  201. fsl,pins = <
  202. 10 0x80000000 /* MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC */
  203. 17 0x80000000 /* MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD */
  204. 23 0x80000000 /* MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS */
  205. 30 0x80000000 /* MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD */
  206. >;
  207. };
  208. };
  209. fec {
  210. pinctrl_fec_1: fecgrp-1 {
  211. fsl,pins = <
  212. 820 0x80000000 /* MX53_PAD_FEC_MDC__FEC_MDC */
  213. 779 0x80000000 /* MX53_PAD_FEC_MDIO__FEC_MDIO */
  214. 786 0x80000000 /* MX53_PAD_FEC_REF_CLK__FEC_TX_CLK */
  215. 791 0x80000000 /* MX53_PAD_FEC_RX_ER__FEC_RX_ER */
  216. 796 0x80000000 /* MX53_PAD_FEC_CRS_DV__FEC_RX_DV */
  217. 799 0x80000000 /* MX53_PAD_FEC_RXD1__FEC_RDATA_1 */
  218. 804 0x80000000 /* MX53_PAD_FEC_RXD0__FEC_RDATA_0 */
  219. 808 0x80000000 /* MX53_PAD_FEC_TX_EN__FEC_TX_EN */
  220. 811 0x80000000 /* MX53_PAD_FEC_TXD1__FEC_TDATA_1 */
  221. 816 0x80000000 /* MX53_PAD_FEC_TXD0__FEC_TDATA_0 */
  222. >;
  223. };
  224. };
  225. ecspi1 {
  226. pinctrl_ecspi1_1: ecspi1grp-1 {
  227. fsl,pins = <
  228. 433 0x80000000 /* MX53_PAD_EIM_D16__ECSPI1_SCLK */
  229. 439 0x80000000 /* MX53_PAD_EIM_D17__ECSPI1_MISO */
  230. 445 0x80000000 /* MX53_PAD_EIM_D18__ECSPI1_MOSI */
  231. >;
  232. };
  233. };
  234. esdhc1 {
  235. pinctrl_esdhc1_1: esdhc1grp-1 {
  236. fsl,pins = <
  237. 995 0x1d5 /* MX53_PAD_SD1_DATA0__ESDHC1_DAT0 */
  238. 1000 0x1d5 /* MX53_PAD_SD1_DATA1__ESDHC1_DAT1 */
  239. 1010 0x1d5 /* MX53_PAD_SD1_DATA2__ESDHC1_DAT2 */
  240. 1024 0x1d5 /* MX53_PAD_SD1_DATA3__ESDHC1_DAT3 */
  241. 1005 0x1d5 /* MX53_PAD_SD1_CMD__ESDHC1_CMD */
  242. 1018 0x1d5 /* MX53_PAD_SD1_CLK__ESDHC1_CLK */
  243. >;
  244. };
  245. pinctrl_esdhc1_2: esdhc1grp-2 {
  246. fsl,pins = <
  247. 995 0x1d5 /* MX53_PAD_SD1_DATA0__ESDHC1_DAT0 */
  248. 1000 0x1d5 /* MX53_PAD_SD1_DATA1__ESDHC1_DAT1 */
  249. 1010 0x1d5 /* MX53_PAD_SD1_DATA2__ESDHC1_DAT2 */
  250. 1024 0x1d5 /* MX53_PAD_SD1_DATA3__ESDHC1_DAT3 */
  251. 941 0x1d5 /* MX53_PAD_PATA_DATA8__ESDHC1_DAT4 */
  252. 948 0x1d5 /* MX53_PAD_PATA_DATA9__ESDHC1_DAT5 */
  253. 955 0x1d5 /* MX53_PAD_PATA_DATA10__ESDHC1_DAT6 */
  254. 962 0x1d5 /* MX53_PAD_PATA_DATA11__ESDHC1_DAT7 */
  255. 1005 0x1d5 /* MX53_PAD_SD1_CMD__ESDHC1_CMD */
  256. 1018 0x1d5 /* MX53_PAD_SD1_CLK__ESDHC1_CLK */
  257. >;
  258. };
  259. };
  260. esdhc2 {
  261. pinctrl_esdhc2_1: esdhc2grp-1 {
  262. fsl,pins = <
  263. 1038 0x1d5 /* MX53_PAD_SD2_CMD__ESDHC2_CMD */
  264. 1032 0x1d5 /* MX53_PAD_SD2_CLK__ESDHC2_CLK */
  265. 1062 0x1d5 /* MX53_PAD_SD2_DATA0__ESDHC2_DAT0 */
  266. 1056 0x1d5 /* MX53_PAD_SD2_DATA1__ESDHC2_DAT1 */
  267. 1050 0x1d5 /* MX53_PAD_SD2_DATA2__ESDHC2_DAT2 */
  268. 1044 0x1d5 /* MX53_PAD_SD2_DATA3__ESDHC2_DAT3 */
  269. >;
  270. };
  271. };
  272. esdhc3 {
  273. pinctrl_esdhc3_1: esdhc3grp-1 {
  274. fsl,pins = <
  275. 943 0x1d5 /* MX53_PAD_PATA_DATA8__ESDHC3_DAT0 */
  276. 950 0x1d5 /* MX53_PAD_PATA_DATA9__ESDHC3_DAT1 */
  277. 957 0x1d5 /* MX53_PAD_PATA_DATA10__ESDHC3_DAT2 */
  278. 964 0x1d5 /* MX53_PAD_PATA_DATA11__ESDHC3_DAT3 */
  279. 893 0x1d5 /* MX53_PAD_PATA_DATA0__ESDHC3_DAT4 */
  280. 900 0x1d5 /* MX53_PAD_PATA_DATA1__ESDHC3_DAT5 */
  281. 906 0x1d5 /* MX53_PAD_PATA_DATA2__ESDHC3_DAT6 */
  282. 912 0x1d5 /* MX53_PAD_PATA_DATA3__ESDHC3_DAT7 */
  283. 857 0x1d5 /* MX53_PAD_PATA_RESET_B__ESDHC3_CMD */
  284. 863 0x1d5 /* MX53_PAD_PATA_IORDY__ESDHC3_CLK */
  285. >;
  286. };
  287. };
  288. i2c1 {
  289. pinctrl_i2c1_1: i2c1grp-1 {
  290. fsl,pins = <
  291. 333 0xc0000000 /* MX53_PAD_CSI0_DAT8__I2C1_SDA */
  292. 341 0xc0000000 /* MX53_PAD_CSI0_DAT9__I2C1_SCL */
  293. >;
  294. };
  295. };
  296. i2c2 {
  297. pinctrl_i2c2_1: i2c2grp-1 {
  298. fsl,pins = <
  299. 61 0xc0000000 /* MX53_PAD_KEY_ROW3__I2C2_SDA */
  300. 53 0xc0000000 /* MX53_PAD_KEY_COL3__I2C2_SCL */
  301. >;
  302. };
  303. };
  304. uart1 {
  305. pinctrl_uart1_1: uart1grp-1 {
  306. fsl,pins = <
  307. 346 0x1c5 /* MX53_PAD_CSI0_DAT10__UART1_TXD_MUX */
  308. 354 0x1c5 /* MX53_PAD_CSI0_DAT11__UART1_RXD_MUX */
  309. >;
  310. };
  311. pinctrl_uart1_2: uart1grp-2 {
  312. fsl,pins = <
  313. 828 0x1c5 /* MX53_PAD_PATA_DIOW__UART1_TXD_MUX */
  314. 832 0x1c5 /* MX53_PAD_PATA_DMACK__UART1_RXD_MUX */
  315. >;
  316. };
  317. };
  318. uart2 {
  319. pinctrl_uart2_1: uart2grp-1 {
  320. fsl,pins = <
  321. 841 0x1c5 /* MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX */
  322. 836 0x1c5 /* MX53_PAD_PATA_DMARQ__UART2_TXD_MUX */
  323. >;
  324. };
  325. };
  326. uart3 {
  327. pinctrl_uart3_1: uart3grp-1 {
  328. fsl,pins = <
  329. 884 0x1c5 /* MX53_PAD_PATA_CS_0__UART3_TXD_MUX */
  330. 888 0x1c5 /* MX53_PAD_PATA_CS_1__UART3_RXD_MUX */
  331. 875 0x1c5 /* MX53_PAD_PATA_DA_1__UART3_CTS */
  332. 880 0x1c5 /* MX53_PAD_PATA_DA_2__UART3_RTS */
  333. >;
  334. };
  335. };
  336. };
  337. uart1: serial@53fbc000 {
  338. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  339. reg = <0x53fbc000 0x4000>;
  340. interrupts = <31>;
  341. status = "disabled";
  342. };
  343. uart2: serial@53fc0000 {
  344. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  345. reg = <0x53fc0000 0x4000>;
  346. interrupts = <32>;
  347. status = "disabled";
  348. };
  349. can1: can@53fc8000 {
  350. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  351. reg = <0x53fc8000 0x4000>;
  352. interrupts = <82>;
  353. status = "disabled";
  354. };
  355. can2: can@53fcc000 {
  356. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  357. reg = <0x53fcc000 0x4000>;
  358. interrupts = <83>;
  359. status = "disabled";
  360. };
  361. gpio5: gpio@53fdc000 {
  362. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  363. reg = <0x53fdc000 0x4000>;
  364. interrupts = <103 104>;
  365. gpio-controller;
  366. #gpio-cells = <2>;
  367. interrupt-controller;
  368. #interrupt-cells = <2>;
  369. };
  370. gpio6: gpio@53fe0000 {
  371. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  372. reg = <0x53fe0000 0x4000>;
  373. interrupts = <105 106>;
  374. gpio-controller;
  375. #gpio-cells = <2>;
  376. interrupt-controller;
  377. #interrupt-cells = <2>;
  378. };
  379. gpio7: gpio@53fe4000 {
  380. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  381. reg = <0x53fe4000 0x4000>;
  382. interrupts = <107 108>;
  383. gpio-controller;
  384. #gpio-cells = <2>;
  385. interrupt-controller;
  386. #interrupt-cells = <2>;
  387. };
  388. i2c@53fec000 { /* I2C3 */
  389. #address-cells = <1>;
  390. #size-cells = <0>;
  391. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  392. reg = <0x53fec000 0x4000>;
  393. interrupts = <64>;
  394. status = "disabled";
  395. };
  396. uart4: serial@53ff0000 {
  397. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  398. reg = <0x53ff0000 0x4000>;
  399. interrupts = <13>;
  400. status = "disabled";
  401. };
  402. };
  403. aips@60000000 { /* AIPS2 */
  404. compatible = "fsl,aips-bus", "simple-bus";
  405. #address-cells = <1>;
  406. #size-cells = <1>;
  407. reg = <0x60000000 0x10000000>;
  408. ranges;
  409. uart5: serial@63f90000 {
  410. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  411. reg = <0x63f90000 0x4000>;
  412. interrupts = <86>;
  413. status = "disabled";
  414. };
  415. ecspi@63fac000 { /* ECSPI2 */
  416. #address-cells = <1>;
  417. #size-cells = <0>;
  418. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  419. reg = <0x63fac000 0x4000>;
  420. interrupts = <37>;
  421. status = "disabled";
  422. };
  423. sdma@63fb0000 {
  424. compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
  425. reg = <0x63fb0000 0x4000>;
  426. interrupts = <6>;
  427. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
  428. };
  429. cspi@63fc0000 {
  430. #address-cells = <1>;
  431. #size-cells = <0>;
  432. compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
  433. reg = <0x63fc0000 0x4000>;
  434. interrupts = <38>;
  435. status = "disabled";
  436. };
  437. i2c@63fc4000 { /* I2C2 */
  438. #address-cells = <1>;
  439. #size-cells = <0>;
  440. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  441. reg = <0x63fc4000 0x4000>;
  442. interrupts = <63>;
  443. status = "disabled";
  444. };
  445. i2c@63fc8000 { /* I2C1 */
  446. #address-cells = <1>;
  447. #size-cells = <0>;
  448. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  449. reg = <0x63fc8000 0x4000>;
  450. interrupts = <62>;
  451. status = "disabled";
  452. };
  453. ssi1: ssi@63fcc000 {
  454. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  455. reg = <0x63fcc000 0x4000>;
  456. interrupts = <29>;
  457. fsl,fifo-depth = <15>;
  458. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  459. status = "disabled";
  460. };
  461. audmux@63fd0000 {
  462. compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
  463. reg = <0x63fd0000 0x4000>;
  464. status = "disabled";
  465. };
  466. nand@63fdb000 {
  467. compatible = "fsl,imx53-nand";
  468. reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;
  469. interrupts = <8>;
  470. status = "disabled";
  471. };
  472. ssi3: ssi@63fe8000 {
  473. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  474. reg = <0x63fe8000 0x4000>;
  475. interrupts = <96>;
  476. fsl,fifo-depth = <15>;
  477. fsl,ssi-dma-events = <47 46 45 44>; /* TX0 RX0 TX1 RX1 */
  478. status = "disabled";
  479. };
  480. ethernet@63fec000 {
  481. compatible = "fsl,imx53-fec", "fsl,imx25-fec";
  482. reg = <0x63fec000 0x4000>;
  483. interrupts = <87>;
  484. status = "disabled";
  485. };
  486. };
  487. };
  488. };