mpi2_cnfg.h 114 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355
  1. /*
  2. * Copyright (c) 2000-2009 LSI Corporation.
  3. *
  4. *
  5. * Name: mpi2_cnfg.h
  6. * Title: MPI Configuration messages and pages
  7. * Creation Date: November 10, 2006
  8. *
  9. * mpi2_cnfg.h Version: 02.00.11
  10. *
  11. * Version History
  12. * ---------------
  13. *
  14. * Date Version Description
  15. * -------- -------- ------------------------------------------------------
  16. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  17. * 06-04-07 02.00.01 Added defines for SAS IO Unit Page 2 PhyFlags.
  18. * Added Manufacturing Page 11.
  19. * Added MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE
  20. * define.
  21. * 06-26-07 02.00.02 Adding generic structure for product-specific
  22. * Manufacturing pages: MPI2_CONFIG_PAGE_MANUFACTURING_PS.
  23. * Rework of BIOS Page 2 configuration page.
  24. * Fixed MPI2_BIOSPAGE2_BOOT_DEVICE to be a union of the
  25. * forms.
  26. * Added configuration pages IOC Page 8 and Driver
  27. * Persistent Mapping Page 0.
  28. * 08-31-07 02.00.03 Modified configuration pages dealing with Integrated
  29. * RAID (Manufacturing Page 4, RAID Volume Pages 0 and 1,
  30. * RAID Physical Disk Pages 0 and 1, RAID Configuration
  31. * Page 0).
  32. * Added new value for AccessStatus field of SAS Device
  33. * Page 0 (_SATA_NEEDS_INITIALIZATION).
  34. * 10-31-07 02.00.04 Added missing SEPDevHandle field to
  35. * MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0.
  36. * 12-18-07 02.00.05 Modified IO Unit Page 0 to use 32-bit version fields for
  37. * NVDATA.
  38. * Modified IOC Page 7 to use masks and added field for
  39. * SASBroadcastPrimitiveMasks.
  40. * Added MPI2_CONFIG_PAGE_BIOS_4.
  41. * Added MPI2_CONFIG_PAGE_LOG_0.
  42. * 02-29-08 02.00.06 Modified various names to make them 32-character unique.
  43. * Added SAS Device IDs.
  44. * Updated Integrated RAID configuration pages including
  45. * Manufacturing Page 4, IOC Page 6, and RAID Configuration
  46. * Page 0.
  47. * 05-21-08 02.00.07 Added define MPI2_MANPAGE4_MIX_SSD_SAS_SATA.
  48. * Added define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION.
  49. * Fixed define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING.
  50. * Added missing MaxNumRoutedSasAddresses field to
  51. * MPI2_CONFIG_PAGE_EXPANDER_0.
  52. * Added SAS Port Page 0.
  53. * Modified structure layout for
  54. * MPI2_CONFIG_PAGE_DRIVER_MAPPING_0.
  55. * 06-27-08 02.00.08 Changed MPI2_CONFIG_PAGE_RD_PDISK_1 to use
  56. * MPI2_RAID_PHYS_DISK1_PATH_MAX to size the array.
  57. * 10-02-08 02.00.09 Changed MPI2_RAID_PGAD_CONFIGNUM_MASK from 0x0000FFFF
  58. * to 0x000000FF.
  59. * Added two new values for the Physical Disk Coercion Size
  60. * bits in the Flags field of Manufacturing Page 4.
  61. * Added product-specific Manufacturing pages 16 to 31.
  62. * Modified Flags bits for controlling write cache on SATA
  63. * drives in IO Unit Page 1.
  64. * Added new bit to AdditionalControlFlags of SAS IO Unit
  65. * Page 1 to control Invalid Topology Correction.
  66. * Added additional defines for RAID Volume Page 0
  67. * VolumeStatusFlags field.
  68. * Modified meaning of RAID Volume Page 0 VolumeSettings
  69. * define for auto-configure of hot-swap drives.
  70. * Added SupportedPhysDisks field to RAID Volume Page 1 and
  71. * added related defines.
  72. * Added PhysDiskAttributes field (and related defines) to
  73. * RAID Physical Disk Page 0.
  74. * Added MPI2_SAS_PHYINFO_PHY_VACANT define.
  75. * Added three new DiscoveryStatus bits for SAS IO Unit
  76. * Page 0 and SAS Expander Page 0.
  77. * Removed multiplexing information from SAS IO Unit pages.
  78. * Added BootDeviceWaitTime field to SAS IO Unit Page 4.
  79. * Removed Zone Address Resolved bit from PhyInfo and from
  80. * Expander Page 0 Flags field.
  81. * Added two new AccessStatus values to SAS Device Page 0
  82. * for indicating routing problems. Added 3 reserved words
  83. * to this page.
  84. * 01-19-09 02.00.10 Fixed defines for GPIOVal field of IO Unit Page 3.
  85. * Inserted missing reserved field into structure for IOC
  86. * Page 6.
  87. * Added more pending task bits to RAID Volume Page 0
  88. * VolumeStatusFlags defines.
  89. * Added MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED define.
  90. * Added a new DiscoveryStatus bit for SAS IO Unit Page 0
  91. * and SAS Expander Page 0 to flag a downstream initiator
  92. * when in simplified routing mode.
  93. * Removed SATA Init Failure defines for DiscoveryStatus
  94. * fields of SAS IO Unit Page 0 and SAS Expander Page 0.
  95. * Added MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED define.
  96. * Added PortGroups, DmaGroup, and ControlGroup fields to
  97. * SAS Device Page 0.
  98. * 05-06-09 02.00.11 Added structures and defines for IO Unit Page 5 and IO
  99. * Unit Page 6.
  100. * Added expander reduced functionality data to SAS
  101. * Expander Page 0.
  102. * Added SAS PHY Page 2 and SAS PHY Page 3.
  103. * --------------------------------------------------------------------------
  104. */
  105. #ifndef MPI2_CNFG_H
  106. #define MPI2_CNFG_H
  107. /*****************************************************************************
  108. * Configuration Page Header and defines
  109. *****************************************************************************/
  110. /* Config Page Header */
  111. typedef struct _MPI2_CONFIG_PAGE_HEADER
  112. {
  113. U8 PageVersion; /* 0x00 */
  114. U8 PageLength; /* 0x01 */
  115. U8 PageNumber; /* 0x02 */
  116. U8 PageType; /* 0x03 */
  117. } MPI2_CONFIG_PAGE_HEADER, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_HEADER,
  118. Mpi2ConfigPageHeader_t, MPI2_POINTER pMpi2ConfigPageHeader_t;
  119. typedef union _MPI2_CONFIG_PAGE_HEADER_UNION
  120. {
  121. MPI2_CONFIG_PAGE_HEADER Struct;
  122. U8 Bytes[4];
  123. U16 Word16[2];
  124. U32 Word32;
  125. } MPI2_CONFIG_PAGE_HEADER_UNION, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_HEADER_UNION,
  126. Mpi2ConfigPageHeaderUnion, MPI2_POINTER pMpi2ConfigPageHeaderUnion;
  127. /* Extended Config Page Header */
  128. typedef struct _MPI2_CONFIG_EXTENDED_PAGE_HEADER
  129. {
  130. U8 PageVersion; /* 0x00 */
  131. U8 Reserved1; /* 0x01 */
  132. U8 PageNumber; /* 0x02 */
  133. U8 PageType; /* 0x03 */
  134. U16 ExtPageLength; /* 0x04 */
  135. U8 ExtPageType; /* 0x06 */
  136. U8 Reserved2; /* 0x07 */
  137. } MPI2_CONFIG_EXTENDED_PAGE_HEADER,
  138. MPI2_POINTER PTR_MPI2_CONFIG_EXTENDED_PAGE_HEADER,
  139. Mpi2ConfigExtendedPageHeader_t, MPI2_POINTER pMpi2ConfigExtendedPageHeader_t;
  140. typedef union _MPI2_CONFIG_EXT_PAGE_HEADER_UNION
  141. {
  142. MPI2_CONFIG_PAGE_HEADER Struct;
  143. MPI2_CONFIG_EXTENDED_PAGE_HEADER Ext;
  144. U8 Bytes[8];
  145. U16 Word16[4];
  146. U32 Word32[2];
  147. } MPI2_CONFIG_EXT_PAGE_HEADER_UNION, MPI2_POINTER PTR_MPI2_CONFIG_EXT_PAGE_HEADER_UNION,
  148. Mpi2ConfigPageExtendedHeaderUnion, MPI2_POINTER pMpi2ConfigPageExtendedHeaderUnion;
  149. /* PageType field values */
  150. #define MPI2_CONFIG_PAGEATTR_READ_ONLY (0x00)
  151. #define MPI2_CONFIG_PAGEATTR_CHANGEABLE (0x10)
  152. #define MPI2_CONFIG_PAGEATTR_PERSISTENT (0x20)
  153. #define MPI2_CONFIG_PAGEATTR_MASK (0xF0)
  154. #define MPI2_CONFIG_PAGETYPE_IO_UNIT (0x00)
  155. #define MPI2_CONFIG_PAGETYPE_IOC (0x01)
  156. #define MPI2_CONFIG_PAGETYPE_BIOS (0x02)
  157. #define MPI2_CONFIG_PAGETYPE_RAID_VOLUME (0x08)
  158. #define MPI2_CONFIG_PAGETYPE_MANUFACTURING (0x09)
  159. #define MPI2_CONFIG_PAGETYPE_RAID_PHYSDISK (0x0A)
  160. #define MPI2_CONFIG_PAGETYPE_EXTENDED (0x0F)
  161. #define MPI2_CONFIG_PAGETYPE_MASK (0x0F)
  162. #define MPI2_CONFIG_TYPENUM_MASK (0x0FFF)
  163. /* ExtPageType field values */
  164. #define MPI2_CONFIG_EXTPAGETYPE_SAS_IO_UNIT (0x10)
  165. #define MPI2_CONFIG_EXTPAGETYPE_SAS_EXPANDER (0x11)
  166. #define MPI2_CONFIG_EXTPAGETYPE_SAS_DEVICE (0x12)
  167. #define MPI2_CONFIG_EXTPAGETYPE_SAS_PHY (0x13)
  168. #define MPI2_CONFIG_EXTPAGETYPE_LOG (0x14)
  169. #define MPI2_CONFIG_EXTPAGETYPE_ENCLOSURE (0x15)
  170. #define MPI2_CONFIG_EXTPAGETYPE_RAID_CONFIG (0x16)
  171. #define MPI2_CONFIG_EXTPAGETYPE_DRIVER_MAPPING (0x17)
  172. #define MPI2_CONFIG_EXTPAGETYPE_SAS_PORT (0x18)
  173. /*****************************************************************************
  174. * PageAddress defines
  175. *****************************************************************************/
  176. /* RAID Volume PageAddress format */
  177. #define MPI2_RAID_VOLUME_PGAD_FORM_MASK (0xF0000000)
  178. #define MPI2_RAID_VOLUME_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  179. #define MPI2_RAID_VOLUME_PGAD_FORM_HANDLE (0x10000000)
  180. #define MPI2_RAID_VOLUME_PGAD_HANDLE_MASK (0x0000FFFF)
  181. /* RAID Physical Disk PageAddress format */
  182. #define MPI2_PHYSDISK_PGAD_FORM_MASK (0xF0000000)
  183. #define MPI2_PHYSDISK_PGAD_FORM_GET_NEXT_PHYSDISKNUM (0x00000000)
  184. #define MPI2_PHYSDISK_PGAD_FORM_PHYSDISKNUM (0x10000000)
  185. #define MPI2_PHYSDISK_PGAD_FORM_DEVHANDLE (0x20000000)
  186. #define MPI2_PHYSDISK_PGAD_PHYSDISKNUM_MASK (0x000000FF)
  187. #define MPI2_PHYSDISK_PGAD_DEVHANDLE_MASK (0x0000FFFF)
  188. /* SAS Expander PageAddress format */
  189. #define MPI2_SAS_EXPAND_PGAD_FORM_MASK (0xF0000000)
  190. #define MPI2_SAS_EXPAND_PGAD_FORM_GET_NEXT_HNDL (0x00000000)
  191. #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL_PHY_NUM (0x10000000)
  192. #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL (0x20000000)
  193. #define MPI2_SAS_EXPAND_PGAD_HANDLE_MASK (0x0000FFFF)
  194. #define MPI2_SAS_EXPAND_PGAD_PHYNUM_MASK (0x00FF0000)
  195. #define MPI2_SAS_EXPAND_PGAD_PHYNUM_SHIFT (16)
  196. /* SAS Device PageAddress format */
  197. #define MPI2_SAS_DEVICE_PGAD_FORM_MASK (0xF0000000)
  198. #define MPI2_SAS_DEVICE_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  199. #define MPI2_SAS_DEVICE_PGAD_FORM_HANDLE (0x20000000)
  200. #define MPI2_SAS_DEVICE_PGAD_HANDLE_MASK (0x0000FFFF)
  201. /* SAS PHY PageAddress format */
  202. #define MPI2_SAS_PHY_PGAD_FORM_MASK (0xF0000000)
  203. #define MPI2_SAS_PHY_PGAD_FORM_PHY_NUMBER (0x00000000)
  204. #define MPI2_SAS_PHY_PGAD_FORM_PHY_TBL_INDEX (0x10000000)
  205. #define MPI2_SAS_PHY_PGAD_PHY_NUMBER_MASK (0x000000FF)
  206. #define MPI2_SAS_PHY_PGAD_PHY_TBL_INDEX_MASK (0x0000FFFF)
  207. /* SAS Port PageAddress format */
  208. #define MPI2_SASPORT_PGAD_FORM_MASK (0xF0000000)
  209. #define MPI2_SASPORT_PGAD_FORM_GET_NEXT_PORT (0x00000000)
  210. #define MPI2_SASPORT_PGAD_FORM_PORT_NUM (0x10000000)
  211. #define MPI2_SASPORT_PGAD_PORTNUMBER_MASK (0x00000FFF)
  212. /* SAS Enclosure PageAddress format */
  213. #define MPI2_SAS_ENCLOS_PGAD_FORM_MASK (0xF0000000)
  214. #define MPI2_SAS_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  215. #define MPI2_SAS_ENCLOS_PGAD_FORM_HANDLE (0x10000000)
  216. #define MPI2_SAS_ENCLOS_PGAD_HANDLE_MASK (0x0000FFFF)
  217. /* RAID Configuration PageAddress format */
  218. #define MPI2_RAID_PGAD_FORM_MASK (0xF0000000)
  219. #define MPI2_RAID_PGAD_FORM_GET_NEXT_CONFIGNUM (0x00000000)
  220. #define MPI2_RAID_PGAD_FORM_CONFIGNUM (0x10000000)
  221. #define MPI2_RAID_PGAD_FORM_ACTIVE_CONFIG (0x20000000)
  222. #define MPI2_RAID_PGAD_CONFIGNUM_MASK (0x000000FF)
  223. /* Driver Persistent Mapping PageAddress format */
  224. #define MPI2_DPM_PGAD_FORM_MASK (0xF0000000)
  225. #define MPI2_DPM_PGAD_FORM_ENTRY_RANGE (0x00000000)
  226. #define MPI2_DPM_PGAD_ENTRY_COUNT_MASK (0x0FFF0000)
  227. #define MPI2_DPM_PGAD_ENTRY_COUNT_SHIFT (16)
  228. #define MPI2_DPM_PGAD_START_ENTRY_MASK (0x0000FFFF)
  229. /****************************************************************************
  230. * Configuration messages
  231. ****************************************************************************/
  232. /* Configuration Request Message */
  233. typedef struct _MPI2_CONFIG_REQUEST
  234. {
  235. U8 Action; /* 0x00 */
  236. U8 SGLFlags; /* 0x01 */
  237. U8 ChainOffset; /* 0x02 */
  238. U8 Function; /* 0x03 */
  239. U16 ExtPageLength; /* 0x04 */
  240. U8 ExtPageType; /* 0x06 */
  241. U8 MsgFlags; /* 0x07 */
  242. U8 VP_ID; /* 0x08 */
  243. U8 VF_ID; /* 0x09 */
  244. U16 Reserved1; /* 0x0A */
  245. U32 Reserved2; /* 0x0C */
  246. U32 Reserved3; /* 0x10 */
  247. MPI2_CONFIG_PAGE_HEADER Header; /* 0x14 */
  248. U32 PageAddress; /* 0x18 */
  249. MPI2_SGE_IO_UNION PageBufferSGE; /* 0x1C */
  250. } MPI2_CONFIG_REQUEST, MPI2_POINTER PTR_MPI2_CONFIG_REQUEST,
  251. Mpi2ConfigRequest_t, MPI2_POINTER pMpi2ConfigRequest_t;
  252. /* values for the Action field */
  253. #define MPI2_CONFIG_ACTION_PAGE_HEADER (0x00)
  254. #define MPI2_CONFIG_ACTION_PAGE_READ_CURRENT (0x01)
  255. #define MPI2_CONFIG_ACTION_PAGE_WRITE_CURRENT (0x02)
  256. #define MPI2_CONFIG_ACTION_PAGE_DEFAULT (0x03)
  257. #define MPI2_CONFIG_ACTION_PAGE_WRITE_NVRAM (0x04)
  258. #define MPI2_CONFIG_ACTION_PAGE_READ_DEFAULT (0x05)
  259. #define MPI2_CONFIG_ACTION_PAGE_READ_NVRAM (0x06)
  260. #define MPI2_CONFIG_ACTION_PAGE_GET_CHANGEABLE (0x07)
  261. /* values for SGLFlags field are in the SGL section of mpi2.h */
  262. /* Config Reply Message */
  263. typedef struct _MPI2_CONFIG_REPLY
  264. {
  265. U8 Action; /* 0x00 */
  266. U8 SGLFlags; /* 0x01 */
  267. U8 MsgLength; /* 0x02 */
  268. U8 Function; /* 0x03 */
  269. U16 ExtPageLength; /* 0x04 */
  270. U8 ExtPageType; /* 0x06 */
  271. U8 MsgFlags; /* 0x07 */
  272. U8 VP_ID; /* 0x08 */
  273. U8 VF_ID; /* 0x09 */
  274. U16 Reserved1; /* 0x0A */
  275. U16 Reserved2; /* 0x0C */
  276. U16 IOCStatus; /* 0x0E */
  277. U32 IOCLogInfo; /* 0x10 */
  278. MPI2_CONFIG_PAGE_HEADER Header; /* 0x14 */
  279. } MPI2_CONFIG_REPLY, MPI2_POINTER PTR_MPI2_CONFIG_REPLY,
  280. Mpi2ConfigReply_t, MPI2_POINTER pMpi2ConfigReply_t;
  281. /*****************************************************************************
  282. *
  283. * C o n f i g u r a t i o n P a g e s
  284. *
  285. *****************************************************************************/
  286. /****************************************************************************
  287. * Manufacturing Config pages
  288. ****************************************************************************/
  289. #define MPI2_MFGPAGE_VENDORID_LSI (0x1000)
  290. /* SAS */
  291. #define MPI2_MFGPAGE_DEVID_SAS2004 (0x0070)
  292. #define MPI2_MFGPAGE_DEVID_SAS2008 (0x0072)
  293. #define MPI2_MFGPAGE_DEVID_SAS2108_1 (0x0074)
  294. #define MPI2_MFGPAGE_DEVID_SAS2108_2 (0x0076)
  295. #define MPI2_MFGPAGE_DEVID_SAS2108_3 (0x0077)
  296. #define MPI2_MFGPAGE_DEVID_SAS2116_1 (0x0064)
  297. #define MPI2_MFGPAGE_DEVID_SAS2116_2 (0x0065)
  298. #define MPI2_MFGPAGE_DEVID_SAS2208_1 (0x0080)
  299. #define MPI2_MFGPAGE_DEVID_SAS2208_2 (0x0081)
  300. #define MPI2_MFGPAGE_DEVID_SAS2208_3 (0x0082)
  301. #define MPI2_MFGPAGE_DEVID_SAS2208_4 (0x0083)
  302. #define MPI2_MFGPAGE_DEVID_SAS2208_5 (0x0084)
  303. #define MPI2_MFGPAGE_DEVID_SAS2208_6 (0x0085)
  304. #define MPI2_MFGPAGE_DEVID_SAS2208_7 (0x0086)
  305. #define MPI2_MFGPAGE_DEVID_SAS2208_8 (0x0087)
  306. /* Manufacturing Page 0 */
  307. typedef struct _MPI2_CONFIG_PAGE_MAN_0
  308. {
  309. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  310. U8 ChipName[16]; /* 0x04 */
  311. U8 ChipRevision[8]; /* 0x14 */
  312. U8 BoardName[16]; /* 0x1C */
  313. U8 BoardAssembly[16]; /* 0x2C */
  314. U8 BoardTracerNumber[16]; /* 0x3C */
  315. } MPI2_CONFIG_PAGE_MAN_0,
  316. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_0,
  317. Mpi2ManufacturingPage0_t, MPI2_POINTER pMpi2ManufacturingPage0_t;
  318. #define MPI2_MANUFACTURING0_PAGEVERSION (0x00)
  319. /* Manufacturing Page 1 */
  320. typedef struct _MPI2_CONFIG_PAGE_MAN_1
  321. {
  322. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  323. U8 VPD[256]; /* 0x04 */
  324. } MPI2_CONFIG_PAGE_MAN_1,
  325. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_1,
  326. Mpi2ManufacturingPage1_t, MPI2_POINTER pMpi2ManufacturingPage1_t;
  327. #define MPI2_MANUFACTURING1_PAGEVERSION (0x00)
  328. typedef struct _MPI2_CHIP_REVISION_ID
  329. {
  330. U16 DeviceID; /* 0x00 */
  331. U8 PCIRevisionID; /* 0x02 */
  332. U8 Reserved; /* 0x03 */
  333. } MPI2_CHIP_REVISION_ID, MPI2_POINTER PTR_MPI2_CHIP_REVISION_ID,
  334. Mpi2ChipRevisionId_t, MPI2_POINTER pMpi2ChipRevisionId_t;
  335. /* Manufacturing Page 2 */
  336. /*
  337. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  338. * one and check Header.PageLength at runtime.
  339. */
  340. #ifndef MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS
  341. #define MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS (1)
  342. #endif
  343. typedef struct _MPI2_CONFIG_PAGE_MAN_2
  344. {
  345. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  346. MPI2_CHIP_REVISION_ID ChipId; /* 0x04 */
  347. U32 HwSettings[MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS];/* 0x08 */
  348. } MPI2_CONFIG_PAGE_MAN_2,
  349. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_2,
  350. Mpi2ManufacturingPage2_t, MPI2_POINTER pMpi2ManufacturingPage2_t;
  351. #define MPI2_MANUFACTURING2_PAGEVERSION (0x00)
  352. /* Manufacturing Page 3 */
  353. /*
  354. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  355. * one and check Header.PageLength at runtime.
  356. */
  357. #ifndef MPI2_MAN_PAGE_3_INFO_WORDS
  358. #define MPI2_MAN_PAGE_3_INFO_WORDS (1)
  359. #endif
  360. typedef struct _MPI2_CONFIG_PAGE_MAN_3
  361. {
  362. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  363. MPI2_CHIP_REVISION_ID ChipId; /* 0x04 */
  364. U32 Info[MPI2_MAN_PAGE_3_INFO_WORDS];/* 0x08 */
  365. } MPI2_CONFIG_PAGE_MAN_3,
  366. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_3,
  367. Mpi2ManufacturingPage3_t, MPI2_POINTER pMpi2ManufacturingPage3_t;
  368. #define MPI2_MANUFACTURING3_PAGEVERSION (0x00)
  369. /* Manufacturing Page 4 */
  370. typedef struct _MPI2_MANPAGE4_PWR_SAVE_SETTINGS
  371. {
  372. U8 PowerSaveFlags; /* 0x00 */
  373. U8 InternalOperationsSleepTime; /* 0x01 */
  374. U8 InternalOperationsRunTime; /* 0x02 */
  375. U8 HostIdleTime; /* 0x03 */
  376. } MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
  377. MPI2_POINTER PTR_MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
  378. Mpi2ManPage4PwrSaveSettings_t, MPI2_POINTER pMpi2ManPage4PwrSaveSettings_t;
  379. /* defines for the PowerSaveFlags field */
  380. #define MPI2_MANPAGE4_MASK_POWERSAVE_MODE (0x03)
  381. #define MPI2_MANPAGE4_POWERSAVE_MODE_DISABLED (0x00)
  382. #define MPI2_MANPAGE4_CUSTOM_POWERSAVE_MODE (0x01)
  383. #define MPI2_MANPAGE4_FULL_POWERSAVE_MODE (0x02)
  384. typedef struct _MPI2_CONFIG_PAGE_MAN_4
  385. {
  386. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  387. U32 Reserved1; /* 0x04 */
  388. U32 Flags; /* 0x08 */
  389. U8 InquirySize; /* 0x0C */
  390. U8 Reserved2; /* 0x0D */
  391. U16 Reserved3; /* 0x0E */
  392. U8 InquiryData[56]; /* 0x10 */
  393. U32 RAID0VolumeSettings; /* 0x48 */
  394. U32 RAID1EVolumeSettings; /* 0x4C */
  395. U32 RAID1VolumeSettings; /* 0x50 */
  396. U32 RAID10VolumeSettings; /* 0x54 */
  397. U32 Reserved4; /* 0x58 */
  398. U32 Reserved5; /* 0x5C */
  399. MPI2_MANPAGE4_PWR_SAVE_SETTINGS PowerSaveSettings; /* 0x60 */
  400. U8 MaxOCEDisks; /* 0x64 */
  401. U8 ResyncRate; /* 0x65 */
  402. U16 DataScrubDuration; /* 0x66 */
  403. U8 MaxHotSpares; /* 0x68 */
  404. U8 MaxPhysDisksPerVol; /* 0x69 */
  405. U8 MaxPhysDisks; /* 0x6A */
  406. U8 MaxVolumes; /* 0x6B */
  407. } MPI2_CONFIG_PAGE_MAN_4,
  408. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_4,
  409. Mpi2ManufacturingPage4_t, MPI2_POINTER pMpi2ManufacturingPage4_t;
  410. #define MPI2_MANUFACTURING4_PAGEVERSION (0x0A)
  411. /* Manufacturing Page 4 Flags field */
  412. #define MPI2_MANPAGE4_METADATA_SIZE_MASK (0x00030000)
  413. #define MPI2_MANPAGE4_METADATA_512MB (0x00000000)
  414. #define MPI2_MANPAGE4_MIX_SSD_SAS_SATA (0x00008000)
  415. #define MPI2_MANPAGE4_MIX_SSD_AND_NON_SSD (0x00004000)
  416. #define MPI2_MANPAGE4_HIDE_PHYSDISK_NON_IR (0x00002000)
  417. #define MPI2_MANPAGE4_MASK_PHYSDISK_COERCION (0x00001C00)
  418. #define MPI2_MANPAGE4_PHYSDISK_COERCION_1GB (0x00000000)
  419. #define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION (0x00000400)
  420. #define MPI2_MANPAGE4_PHYSDISK_ADAPTIVE_COERCION (0x00000800)
  421. #define MPI2_MANPAGE4_PHYSDISK_ZERO_COERCION (0x00000C00)
  422. #define MPI2_MANPAGE4_MASK_BAD_BLOCK_MARKING (0x00000300)
  423. #define MPI2_MANPAGE4_DEFAULT_BAD_BLOCK_MARKING (0x00000000)
  424. #define MPI2_MANPAGE4_TABLE_BAD_BLOCK_MARKING (0x00000100)
  425. #define MPI2_MANPAGE4_WRITE_LONG_BAD_BLOCK_MARKING (0x00000200)
  426. #define MPI2_MANPAGE4_FORCE_OFFLINE_FAILOVER (0x00000080)
  427. #define MPI2_MANPAGE4_RAID10_DISABLE (0x00000040)
  428. #define MPI2_MANPAGE4_RAID1E_DISABLE (0x00000020)
  429. #define MPI2_MANPAGE4_RAID1_DISABLE (0x00000010)
  430. #define MPI2_MANPAGE4_RAID0_DISABLE (0x00000008)
  431. #define MPI2_MANPAGE4_IR_MODEPAGE8_DISABLE (0x00000004)
  432. #define MPI2_MANPAGE4_IM_RESYNC_CACHE_ENABLE (0x00000002)
  433. #define MPI2_MANPAGE4_IR_NO_MIX_SAS_SATA (0x00000001)
  434. /* Manufacturing Page 5 */
  435. /*
  436. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  437. * one and check Header.PageLength or NumPhys at runtime.
  438. */
  439. #ifndef MPI2_MAN_PAGE_5_PHY_ENTRIES
  440. #define MPI2_MAN_PAGE_5_PHY_ENTRIES (1)
  441. #endif
  442. typedef struct _MPI2_MANUFACTURING5_ENTRY
  443. {
  444. U64 WWID; /* 0x00 */
  445. U64 DeviceName; /* 0x08 */
  446. } MPI2_MANUFACTURING5_ENTRY, MPI2_POINTER PTR_MPI2_MANUFACTURING5_ENTRY,
  447. Mpi2Manufacturing5Entry_t, MPI2_POINTER pMpi2Manufacturing5Entry_t;
  448. typedef struct _MPI2_CONFIG_PAGE_MAN_5
  449. {
  450. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  451. U8 NumPhys; /* 0x04 */
  452. U8 Reserved1; /* 0x05 */
  453. U16 Reserved2; /* 0x06 */
  454. U32 Reserved3; /* 0x08 */
  455. U32 Reserved4; /* 0x0C */
  456. MPI2_MANUFACTURING5_ENTRY Phy[MPI2_MAN_PAGE_5_PHY_ENTRIES];/* 0x08 */
  457. } MPI2_CONFIG_PAGE_MAN_5,
  458. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_5,
  459. Mpi2ManufacturingPage5_t, MPI2_POINTER pMpi2ManufacturingPage5_t;
  460. #define MPI2_MANUFACTURING5_PAGEVERSION (0x03)
  461. /* Manufacturing Page 6 */
  462. typedef struct _MPI2_CONFIG_PAGE_MAN_6
  463. {
  464. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  465. U32 ProductSpecificInfo;/* 0x04 */
  466. } MPI2_CONFIG_PAGE_MAN_6,
  467. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_6,
  468. Mpi2ManufacturingPage6_t, MPI2_POINTER pMpi2ManufacturingPage6_t;
  469. #define MPI2_MANUFACTURING6_PAGEVERSION (0x00)
  470. /* Manufacturing Page 7 */
  471. typedef struct _MPI2_MANPAGE7_CONNECTOR_INFO
  472. {
  473. U32 Pinout; /* 0x00 */
  474. U8 Connector[16]; /* 0x04 */
  475. U8 Location; /* 0x14 */
  476. U8 Reserved1; /* 0x15 */
  477. U16 Slot; /* 0x16 */
  478. U32 Reserved2; /* 0x18 */
  479. } MPI2_MANPAGE7_CONNECTOR_INFO, MPI2_POINTER PTR_MPI2_MANPAGE7_CONNECTOR_INFO,
  480. Mpi2ManPage7ConnectorInfo_t, MPI2_POINTER pMpi2ManPage7ConnectorInfo_t;
  481. /* defines for the Pinout field */
  482. #define MPI2_MANPAGE7_PINOUT_SFF_8484_L4 (0x00080000)
  483. #define MPI2_MANPAGE7_PINOUT_SFF_8484_L3 (0x00040000)
  484. #define MPI2_MANPAGE7_PINOUT_SFF_8484_L2 (0x00020000)
  485. #define MPI2_MANPAGE7_PINOUT_SFF_8484_L1 (0x00010000)
  486. #define MPI2_MANPAGE7_PINOUT_SFF_8470_L4 (0x00000800)
  487. #define MPI2_MANPAGE7_PINOUT_SFF_8470_L3 (0x00000400)
  488. #define MPI2_MANPAGE7_PINOUT_SFF_8470_L2 (0x00000200)
  489. #define MPI2_MANPAGE7_PINOUT_SFF_8470_L1 (0x00000100)
  490. #define MPI2_MANPAGE7_PINOUT_SFF_8482 (0x00000002)
  491. #define MPI2_MANPAGE7_PINOUT_CONNECTION_UNKNOWN (0x00000001)
  492. /* defines for the Location field */
  493. #define MPI2_MANPAGE7_LOCATION_UNKNOWN (0x01)
  494. #define MPI2_MANPAGE7_LOCATION_INTERNAL (0x02)
  495. #define MPI2_MANPAGE7_LOCATION_EXTERNAL (0x04)
  496. #define MPI2_MANPAGE7_LOCATION_SWITCHABLE (0x08)
  497. #define MPI2_MANPAGE7_LOCATION_AUTO (0x10)
  498. #define MPI2_MANPAGE7_LOCATION_NOT_PRESENT (0x20)
  499. #define MPI2_MANPAGE7_LOCATION_NOT_CONNECTED (0x80)
  500. /*
  501. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  502. * one and check NumPhys at runtime.
  503. */
  504. #ifndef MPI2_MANPAGE7_CONNECTOR_INFO_MAX
  505. #define MPI2_MANPAGE7_CONNECTOR_INFO_MAX (1)
  506. #endif
  507. typedef struct _MPI2_CONFIG_PAGE_MAN_7
  508. {
  509. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  510. U32 Reserved1; /* 0x04 */
  511. U32 Reserved2; /* 0x08 */
  512. U32 Flags; /* 0x0C */
  513. U8 EnclosureName[16]; /* 0x10 */
  514. U8 NumPhys; /* 0x20 */
  515. U8 Reserved3; /* 0x21 */
  516. U16 Reserved4; /* 0x22 */
  517. MPI2_MANPAGE7_CONNECTOR_INFO ConnectorInfo[MPI2_MANPAGE7_CONNECTOR_INFO_MAX]; /* 0x24 */
  518. } MPI2_CONFIG_PAGE_MAN_7,
  519. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_7,
  520. Mpi2ManufacturingPage7_t, MPI2_POINTER pMpi2ManufacturingPage7_t;
  521. #define MPI2_MANUFACTURING7_PAGEVERSION (0x00)
  522. /* defines for the Flags field */
  523. #define MPI2_MANPAGE7_FLAG_USE_SLOT_INFO (0x00000001)
  524. /*
  525. * Generic structure to use for product-specific manufacturing pages
  526. * (currently Manufacturing Page 8 through Manufacturing Page 31).
  527. */
  528. typedef struct _MPI2_CONFIG_PAGE_MAN_PS
  529. {
  530. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  531. U32 ProductSpecificInfo;/* 0x04 */
  532. } MPI2_CONFIG_PAGE_MAN_PS,
  533. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_PS,
  534. Mpi2ManufacturingPagePS_t, MPI2_POINTER pMpi2ManufacturingPagePS_t;
  535. #define MPI2_MANUFACTURING8_PAGEVERSION (0x00)
  536. #define MPI2_MANUFACTURING9_PAGEVERSION (0x00)
  537. #define MPI2_MANUFACTURING10_PAGEVERSION (0x00)
  538. #define MPI2_MANUFACTURING11_PAGEVERSION (0x00)
  539. #define MPI2_MANUFACTURING12_PAGEVERSION (0x00)
  540. #define MPI2_MANUFACTURING13_PAGEVERSION (0x00)
  541. #define MPI2_MANUFACTURING14_PAGEVERSION (0x00)
  542. #define MPI2_MANUFACTURING15_PAGEVERSION (0x00)
  543. #define MPI2_MANUFACTURING16_PAGEVERSION (0x00)
  544. #define MPI2_MANUFACTURING17_PAGEVERSION (0x00)
  545. #define MPI2_MANUFACTURING18_PAGEVERSION (0x00)
  546. #define MPI2_MANUFACTURING19_PAGEVERSION (0x00)
  547. #define MPI2_MANUFACTURING20_PAGEVERSION (0x00)
  548. #define MPI2_MANUFACTURING21_PAGEVERSION (0x00)
  549. #define MPI2_MANUFACTURING22_PAGEVERSION (0x00)
  550. #define MPI2_MANUFACTURING23_PAGEVERSION (0x00)
  551. #define MPI2_MANUFACTURING24_PAGEVERSION (0x00)
  552. #define MPI2_MANUFACTURING25_PAGEVERSION (0x00)
  553. #define MPI2_MANUFACTURING26_PAGEVERSION (0x00)
  554. #define MPI2_MANUFACTURING27_PAGEVERSION (0x00)
  555. #define MPI2_MANUFACTURING28_PAGEVERSION (0x00)
  556. #define MPI2_MANUFACTURING29_PAGEVERSION (0x00)
  557. #define MPI2_MANUFACTURING30_PAGEVERSION (0x00)
  558. #define MPI2_MANUFACTURING31_PAGEVERSION (0x00)
  559. /****************************************************************************
  560. * IO Unit Config Pages
  561. ****************************************************************************/
  562. /* IO Unit Page 0 */
  563. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_0
  564. {
  565. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  566. U64 UniqueValue; /* 0x04 */
  567. MPI2_VERSION_UNION NvdataVersionDefault; /* 0x08 */
  568. MPI2_VERSION_UNION NvdataVersionPersistent; /* 0x0A */
  569. } MPI2_CONFIG_PAGE_IO_UNIT_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_0,
  570. Mpi2IOUnitPage0_t, MPI2_POINTER pMpi2IOUnitPage0_t;
  571. #define MPI2_IOUNITPAGE0_PAGEVERSION (0x02)
  572. /* IO Unit Page 1 */
  573. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_1
  574. {
  575. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  576. U32 Flags; /* 0x04 */
  577. } MPI2_CONFIG_PAGE_IO_UNIT_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_1,
  578. Mpi2IOUnitPage1_t, MPI2_POINTER pMpi2IOUnitPage1_t;
  579. #define MPI2_IOUNITPAGE1_PAGEVERSION (0x04)
  580. /* IO Unit Page 1 Flags defines */
  581. #define MPI2_IOUNITPAGE1_MASK_SATA_WRITE_CACHE (0x00000600)
  582. #define MPI2_IOUNITPAGE1_ENABLE_SATA_WRITE_CACHE (0x00000000)
  583. #define MPI2_IOUNITPAGE1_DISABLE_SATA_WRITE_CACHE (0x00000200)
  584. #define MPI2_IOUNITPAGE1_UNCHANGED_SATA_WRITE_CACHE (0x00000400)
  585. #define MPI2_IOUNITPAGE1_NATIVE_COMMAND_Q_DISABLE (0x00000100)
  586. #define MPI2_IOUNITPAGE1_DISABLE_IR (0x00000040)
  587. #define MPI2_IOUNITPAGE1_DISABLE_TASK_SET_FULL_HANDLING (0x00000020)
  588. #define MPI2_IOUNITPAGE1_IR_USE_STATIC_VOLUME_ID (0x00000004)
  589. #define MPI2_IOUNITPAGE1_MULTI_PATHING (0x00000002)
  590. #define MPI2_IOUNITPAGE1_SINGLE_PATHING (0x00000000)
  591. /* IO Unit Page 3 */
  592. /*
  593. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  594. * one and check Header.PageLength at runtime.
  595. */
  596. #ifndef MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX
  597. #define MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX (1)
  598. #endif
  599. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_3
  600. {
  601. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  602. U8 GPIOCount; /* 0x04 */
  603. U8 Reserved1; /* 0x05 */
  604. U16 Reserved2; /* 0x06 */
  605. U16 GPIOVal[MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX];/* 0x08 */
  606. } MPI2_CONFIG_PAGE_IO_UNIT_3, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_3,
  607. Mpi2IOUnitPage3_t, MPI2_POINTER pMpi2IOUnitPage3_t;
  608. #define MPI2_IOUNITPAGE3_PAGEVERSION (0x01)
  609. /* defines for IO Unit Page 3 GPIOVal field */
  610. #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_MASK (0xFFFC)
  611. #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_SHIFT (2)
  612. #define MPI2_IOUNITPAGE3_GPIO_SETTING_OFF (0x0000)
  613. #define MPI2_IOUNITPAGE3_GPIO_SETTING_ON (0x0001)
  614. /* IO Unit Page 5 */
  615. /*
  616. * Upper layer code (drivers, utilities, etc.) should leave this define set to
  617. * one and check Header.PageLength or NumDmaEngines at runtime.
  618. */
  619. #ifndef MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES
  620. #define MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES (1)
  621. #endif
  622. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_5 {
  623. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  624. U64 RaidAcceleratorBufferBaseAddress; /* 0x04 */
  625. U64 RaidAcceleratorBufferSize; /* 0x0C */
  626. U64 RaidAcceleratorControlBaseAddress; /* 0x14 */
  627. U8 RAControlSize; /* 0x1C */
  628. U8 NumDmaEngines; /* 0x1D */
  629. U8 RAMinControlSize; /* 0x1E */
  630. U8 RAMaxControlSize; /* 0x1F */
  631. U32 Reserved1; /* 0x20 */
  632. U32 Reserved2; /* 0x24 */
  633. U32 Reserved3; /* 0x28 */
  634. U32 DmaEngineCapabilities
  635. [MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES]; /* 0x2C */
  636. } MPI2_CONFIG_PAGE_IO_UNIT_5, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_5,
  637. Mpi2IOUnitPage5_t, MPI2_POINTER pMpi2IOUnitPage5_t;
  638. #define MPI2_IOUNITPAGE5_PAGEVERSION (0x00)
  639. /* defines for IO Unit Page 5 DmaEngineCapabilities field */
  640. #define MPI2_IOUNITPAGE5_DMA_CAP_MASK_MAX_REQUESTS (0xFF00)
  641. #define MPI2_IOUNITPAGE5_DMA_CAP_SHIFT_MAX_REQUESTS (16)
  642. #define MPI2_IOUNITPAGE5_DMA_CAP_EEDP (0x0008)
  643. #define MPI2_IOUNITPAGE5_DMA_CAP_PARITY_GENERATION (0x0004)
  644. #define MPI2_IOUNITPAGE5_DMA_CAP_HASHING (0x0002)
  645. #define MPI2_IOUNITPAGE5_DMA_CAP_ENCRYPTION (0x0001)
  646. /* IO Unit Page 6 */
  647. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_6 {
  648. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  649. U16 Flags; /* 0x04 */
  650. U8 RAHostControlSize; /* 0x06 */
  651. U8 Reserved0; /* 0x07 */
  652. U64 RaidAcceleratorHostControlBaseAddress; /* 0x08 */
  653. U32 Reserved1; /* 0x10 */
  654. U32 Reserved2; /* 0x14 */
  655. U32 Reserved3; /* 0x18 */
  656. } MPI2_CONFIG_PAGE_IO_UNIT_6, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_6,
  657. Mpi2IOUnitPage6_t, MPI2_POINTER pMpi2IOUnitPage6_t;
  658. #define MPI2_IOUNITPAGE6_PAGEVERSION (0x00)
  659. /* defines for IO Unit Page 6 Flags field */
  660. #define MPI2_IOUNITPAGE6_FLAGS_ENABLE_RAID_ACCELERATOR (0x0001)
  661. /****************************************************************************
  662. * IOC Config Pages
  663. ****************************************************************************/
  664. /* IOC Page 0 */
  665. typedef struct _MPI2_CONFIG_PAGE_IOC_0
  666. {
  667. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  668. U32 Reserved1; /* 0x04 */
  669. U32 Reserved2; /* 0x08 */
  670. U16 VendorID; /* 0x0C */
  671. U16 DeviceID; /* 0x0E */
  672. U8 RevisionID; /* 0x10 */
  673. U8 Reserved3; /* 0x11 */
  674. U16 Reserved4; /* 0x12 */
  675. U32 ClassCode; /* 0x14 */
  676. U16 SubsystemVendorID; /* 0x18 */
  677. U16 SubsystemID; /* 0x1A */
  678. } MPI2_CONFIG_PAGE_IOC_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_0,
  679. Mpi2IOCPage0_t, MPI2_POINTER pMpi2IOCPage0_t;
  680. #define MPI2_IOCPAGE0_PAGEVERSION (0x02)
  681. /* IOC Page 1 */
  682. typedef struct _MPI2_CONFIG_PAGE_IOC_1
  683. {
  684. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  685. U32 Flags; /* 0x04 */
  686. U32 CoalescingTimeout; /* 0x08 */
  687. U8 CoalescingDepth; /* 0x0C */
  688. U8 PCISlotNum; /* 0x0D */
  689. U8 PCIBusNum; /* 0x0E */
  690. U8 PCIDomainSegment; /* 0x0F */
  691. U32 Reserved1; /* 0x10 */
  692. U32 Reserved2; /* 0x14 */
  693. } MPI2_CONFIG_PAGE_IOC_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_1,
  694. Mpi2IOCPage1_t, MPI2_POINTER pMpi2IOCPage1_t;
  695. #define MPI2_IOCPAGE1_PAGEVERSION (0x05)
  696. /* defines for IOC Page 1 Flags field */
  697. #define MPI2_IOCPAGE1_REPLY_COALESCING (0x00000001)
  698. #define MPI2_IOCPAGE1_PCISLOTNUM_UNKNOWN (0xFF)
  699. #define MPI2_IOCPAGE1_PCIBUSNUM_UNKNOWN (0xFF)
  700. #define MPI2_IOCPAGE1_PCIDOMAIN_UNKNOWN (0xFF)
  701. /* IOC Page 6 */
  702. typedef struct _MPI2_CONFIG_PAGE_IOC_6
  703. {
  704. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  705. U32 CapabilitiesFlags; /* 0x04 */
  706. U8 MaxDrivesRAID0; /* 0x08 */
  707. U8 MaxDrivesRAID1; /* 0x09 */
  708. U8 MaxDrivesRAID1E; /* 0x0A */
  709. U8 MaxDrivesRAID10; /* 0x0B */
  710. U8 MinDrivesRAID0; /* 0x0C */
  711. U8 MinDrivesRAID1; /* 0x0D */
  712. U8 MinDrivesRAID1E; /* 0x0E */
  713. U8 MinDrivesRAID10; /* 0x0F */
  714. U32 Reserved1; /* 0x10 */
  715. U8 MaxGlobalHotSpares; /* 0x14 */
  716. U8 MaxPhysDisks; /* 0x15 */
  717. U8 MaxVolumes; /* 0x16 */
  718. U8 MaxConfigs; /* 0x17 */
  719. U8 MaxOCEDisks; /* 0x18 */
  720. U8 Reserved2; /* 0x19 */
  721. U16 Reserved3; /* 0x1A */
  722. U32 SupportedStripeSizeMapRAID0; /* 0x1C */
  723. U32 SupportedStripeSizeMapRAID1E; /* 0x20 */
  724. U32 SupportedStripeSizeMapRAID10; /* 0x24 */
  725. U32 Reserved4; /* 0x28 */
  726. U32 Reserved5; /* 0x2C */
  727. U16 DefaultMetadataSize; /* 0x30 */
  728. U16 Reserved6; /* 0x32 */
  729. U16 MaxBadBlockTableEntries; /* 0x34 */
  730. U16 Reserved7; /* 0x36 */
  731. U32 IRNvsramVersion; /* 0x38 */
  732. } MPI2_CONFIG_PAGE_IOC_6, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_6,
  733. Mpi2IOCPage6_t, MPI2_POINTER pMpi2IOCPage6_t;
  734. #define MPI2_IOCPAGE6_PAGEVERSION (0x04)
  735. /* defines for IOC Page 6 CapabilitiesFlags */
  736. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID10_SUPPORT (0x00000010)
  737. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1_SUPPORT (0x00000008)
  738. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1E_SUPPORT (0x00000004)
  739. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID0_SUPPORT (0x00000002)
  740. #define MPI2_IOCPAGE6_CAP_FLAGS_GLOBAL_HOT_SPARE (0x00000001)
  741. /* IOC Page 7 */
  742. #define MPI2_IOCPAGE7_EVENTMASK_WORDS (4)
  743. typedef struct _MPI2_CONFIG_PAGE_IOC_7
  744. {
  745. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  746. U32 Reserved1; /* 0x04 */
  747. U32 EventMasks[MPI2_IOCPAGE7_EVENTMASK_WORDS];/* 0x08 */
  748. U16 SASBroadcastPrimitiveMasks; /* 0x18 */
  749. U16 Reserved2; /* 0x1A */
  750. U32 Reserved3; /* 0x1C */
  751. } MPI2_CONFIG_PAGE_IOC_7, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_7,
  752. Mpi2IOCPage7_t, MPI2_POINTER pMpi2IOCPage7_t;
  753. #define MPI2_IOCPAGE7_PAGEVERSION (0x01)
  754. /* IOC Page 8 */
  755. typedef struct _MPI2_CONFIG_PAGE_IOC_8
  756. {
  757. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  758. U8 NumDevsPerEnclosure; /* 0x04 */
  759. U8 Reserved1; /* 0x05 */
  760. U16 Reserved2; /* 0x06 */
  761. U16 MaxPersistentEntries; /* 0x08 */
  762. U16 MaxNumPhysicalMappedIDs; /* 0x0A */
  763. U16 Flags; /* 0x0C */
  764. U16 Reserved3; /* 0x0E */
  765. U16 IRVolumeMappingFlags; /* 0x10 */
  766. U16 Reserved4; /* 0x12 */
  767. U32 Reserved5; /* 0x14 */
  768. } MPI2_CONFIG_PAGE_IOC_8, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_8,
  769. Mpi2IOCPage8_t, MPI2_POINTER pMpi2IOCPage8_t;
  770. #define MPI2_IOCPAGE8_PAGEVERSION (0x00)
  771. /* defines for IOC Page 8 Flags field */
  772. #define MPI2_IOCPAGE8_FLAGS_DA_START_SLOT_1 (0x00000020)
  773. #define MPI2_IOCPAGE8_FLAGS_RESERVED_TARGETID_0 (0x00000010)
  774. #define MPI2_IOCPAGE8_FLAGS_MASK_MAPPING_MODE (0x0000000E)
  775. #define MPI2_IOCPAGE8_FLAGS_DEVICE_PERSISTENCE_MAPPING (0x00000000)
  776. #define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING (0x00000002)
  777. #define MPI2_IOCPAGE8_FLAGS_DISABLE_PERSISTENT_MAPPING (0x00000001)
  778. #define MPI2_IOCPAGE8_FLAGS_ENABLE_PERSISTENT_MAPPING (0x00000000)
  779. /* defines for IOC Page 8 IRVolumeMappingFlags */
  780. #define MPI2_IOCPAGE8_IRFLAGS_MASK_VOLUME_MAPPING_MODE (0x00000003)
  781. #define MPI2_IOCPAGE8_IRFLAGS_LOW_VOLUME_MAPPING (0x00000000)
  782. #define MPI2_IOCPAGE8_IRFLAGS_HIGH_VOLUME_MAPPING (0x00000001)
  783. /****************************************************************************
  784. * BIOS Config Pages
  785. ****************************************************************************/
  786. /* BIOS Page 1 */
  787. typedef struct _MPI2_CONFIG_PAGE_BIOS_1
  788. {
  789. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  790. U32 BiosOptions; /* 0x04 */
  791. U32 IOCSettings; /* 0x08 */
  792. U32 Reserved1; /* 0x0C */
  793. U32 DeviceSettings; /* 0x10 */
  794. U16 NumberOfDevices; /* 0x14 */
  795. U16 Reserved2; /* 0x16 */
  796. U16 IOTimeoutBlockDevicesNonRM; /* 0x18 */
  797. U16 IOTimeoutSequential; /* 0x1A */
  798. U16 IOTimeoutOther; /* 0x1C */
  799. U16 IOTimeoutBlockDevicesRM; /* 0x1E */
  800. } MPI2_CONFIG_PAGE_BIOS_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_1,
  801. Mpi2BiosPage1_t, MPI2_POINTER pMpi2BiosPage1_t;
  802. #define MPI2_BIOSPAGE1_PAGEVERSION (0x04)
  803. /* values for BIOS Page 1 BiosOptions field */
  804. #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_BIOS (0x00000001)
  805. /* values for BIOS Page 1 IOCSettings field */
  806. #define MPI2_BIOSPAGE1_IOCSET_MASK_BOOT_PREFERENCE (0x00030000)
  807. #define MPI2_BIOSPAGE1_IOCSET_ENCLOSURE_SLOT_BOOT (0x00000000)
  808. #define MPI2_BIOSPAGE1_IOCSET_SAS_ADDRESS_BOOT (0x00010000)
  809. #define MPI2_BIOSPAGE1_IOCSET_MASK_RM_SETTING (0x000000C0)
  810. #define MPI2_BIOSPAGE1_IOCSET_NONE_RM_SETTING (0x00000000)
  811. #define MPI2_BIOSPAGE1_IOCSET_BOOT_RM_SETTING (0x00000040)
  812. #define MPI2_BIOSPAGE1_IOCSET_MEDIA_RM_SETTING (0x00000080)
  813. #define MPI2_BIOSPAGE1_IOCSET_MASK_ADAPTER_SUPPORT (0x00000030)
  814. #define MPI2_BIOSPAGE1_IOCSET_NO_SUPPORT (0x00000000)
  815. #define MPI2_BIOSPAGE1_IOCSET_BIOS_SUPPORT (0x00000010)
  816. #define MPI2_BIOSPAGE1_IOCSET_OS_SUPPORT (0x00000020)
  817. #define MPI2_BIOSPAGE1_IOCSET_ALL_SUPPORT (0x00000030)
  818. #define MPI2_BIOSPAGE1_IOCSET_ALTERNATE_CHS (0x00000008)
  819. /* values for BIOS Page 1 DeviceSettings field */
  820. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SMART_POLLING (0x00000010)
  821. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SEQ_LUN (0x00000008)
  822. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_RM_LUN (0x00000004)
  823. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_NON_RM_LUN (0x00000002)
  824. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_OTHER_LUN (0x00000001)
  825. /* BIOS Page 2 */
  826. typedef struct _MPI2_BOOT_DEVICE_ADAPTER_ORDER
  827. {
  828. U32 Reserved1; /* 0x00 */
  829. U32 Reserved2; /* 0x04 */
  830. U32 Reserved3; /* 0x08 */
  831. U32 Reserved4; /* 0x0C */
  832. U32 Reserved5; /* 0x10 */
  833. U32 Reserved6; /* 0x14 */
  834. } MPI2_BOOT_DEVICE_ADAPTER_ORDER,
  835. MPI2_POINTER PTR_MPI2_BOOT_DEVICE_ADAPTER_ORDER,
  836. Mpi2BootDeviceAdapterOrder_t, MPI2_POINTER pMpi2BootDeviceAdapterOrder_t;
  837. typedef struct _MPI2_BOOT_DEVICE_SAS_WWID
  838. {
  839. U64 SASAddress; /* 0x00 */
  840. U8 LUN[8]; /* 0x08 */
  841. U32 Reserved1; /* 0x10 */
  842. U32 Reserved2; /* 0x14 */
  843. } MPI2_BOOT_DEVICE_SAS_WWID, MPI2_POINTER PTR_MPI2_BOOT_DEVICE_SAS_WWID,
  844. Mpi2BootDeviceSasWwid_t, MPI2_POINTER pMpi2BootDeviceSasWwid_t;
  845. typedef struct _MPI2_BOOT_DEVICE_ENCLOSURE_SLOT
  846. {
  847. U64 EnclosureLogicalID; /* 0x00 */
  848. U32 Reserved1; /* 0x08 */
  849. U32 Reserved2; /* 0x0C */
  850. U16 SlotNumber; /* 0x10 */
  851. U16 Reserved3; /* 0x12 */
  852. U32 Reserved4; /* 0x14 */
  853. } MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
  854. MPI2_POINTER PTR_MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
  855. Mpi2BootDeviceEnclosureSlot_t, MPI2_POINTER pMpi2BootDeviceEnclosureSlot_t;
  856. typedef struct _MPI2_BOOT_DEVICE_DEVICE_NAME
  857. {
  858. U64 DeviceName; /* 0x00 */
  859. U8 LUN[8]; /* 0x08 */
  860. U32 Reserved1; /* 0x10 */
  861. U32 Reserved2; /* 0x14 */
  862. } MPI2_BOOT_DEVICE_DEVICE_NAME, MPI2_POINTER PTR_MPI2_BOOT_DEVICE_DEVICE_NAME,
  863. Mpi2BootDeviceDeviceName_t, MPI2_POINTER pMpi2BootDeviceDeviceName_t;
  864. typedef union _MPI2_MPI2_BIOSPAGE2_BOOT_DEVICE
  865. {
  866. MPI2_BOOT_DEVICE_ADAPTER_ORDER AdapterOrder;
  867. MPI2_BOOT_DEVICE_SAS_WWID SasWwid;
  868. MPI2_BOOT_DEVICE_ENCLOSURE_SLOT EnclosureSlot;
  869. MPI2_BOOT_DEVICE_DEVICE_NAME DeviceName;
  870. } MPI2_BIOSPAGE2_BOOT_DEVICE, MPI2_POINTER PTR_MPI2_BIOSPAGE2_BOOT_DEVICE,
  871. Mpi2BiosPage2BootDevice_t, MPI2_POINTER pMpi2BiosPage2BootDevice_t;
  872. typedef struct _MPI2_CONFIG_PAGE_BIOS_2
  873. {
  874. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  875. U32 Reserved1; /* 0x04 */
  876. U32 Reserved2; /* 0x08 */
  877. U32 Reserved3; /* 0x0C */
  878. U32 Reserved4; /* 0x10 */
  879. U32 Reserved5; /* 0x14 */
  880. U32 Reserved6; /* 0x18 */
  881. U8 ReqBootDeviceForm; /* 0x1C */
  882. U8 Reserved7; /* 0x1D */
  883. U16 Reserved8; /* 0x1E */
  884. MPI2_BIOSPAGE2_BOOT_DEVICE RequestedBootDevice; /* 0x20 */
  885. U8 ReqAltBootDeviceForm; /* 0x38 */
  886. U8 Reserved9; /* 0x39 */
  887. U16 Reserved10; /* 0x3A */
  888. MPI2_BIOSPAGE2_BOOT_DEVICE RequestedAltBootDevice; /* 0x3C */
  889. U8 CurrentBootDeviceForm; /* 0x58 */
  890. U8 Reserved11; /* 0x59 */
  891. U16 Reserved12; /* 0x5A */
  892. MPI2_BIOSPAGE2_BOOT_DEVICE CurrentBootDevice; /* 0x58 */
  893. } MPI2_CONFIG_PAGE_BIOS_2, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_2,
  894. Mpi2BiosPage2_t, MPI2_POINTER pMpi2BiosPage2_t;
  895. #define MPI2_BIOSPAGE2_PAGEVERSION (0x04)
  896. /* values for BIOS Page 2 BootDeviceForm fields */
  897. #define MPI2_BIOSPAGE2_FORM_MASK (0x0F)
  898. #define MPI2_BIOSPAGE2_FORM_NO_DEVICE_SPECIFIED (0x00)
  899. #define MPI2_BIOSPAGE2_FORM_SAS_WWID (0x05)
  900. #define MPI2_BIOSPAGE2_FORM_ENCLOSURE_SLOT (0x06)
  901. #define MPI2_BIOSPAGE2_FORM_DEVICE_NAME (0x07)
  902. /* BIOS Page 3 */
  903. typedef struct _MPI2_ADAPTER_INFO
  904. {
  905. U8 PciBusNumber; /* 0x00 */
  906. U8 PciDeviceAndFunctionNumber; /* 0x01 */
  907. U16 AdapterFlags; /* 0x02 */
  908. } MPI2_ADAPTER_INFO, MPI2_POINTER PTR_MPI2_ADAPTER_INFO,
  909. Mpi2AdapterInfo_t, MPI2_POINTER pMpi2AdapterInfo_t;
  910. #define MPI2_ADAPTER_INFO_FLAGS_EMBEDDED (0x0001)
  911. #define MPI2_ADAPTER_INFO_FLAGS_INIT_STATUS (0x0002)
  912. typedef struct _MPI2_CONFIG_PAGE_BIOS_3
  913. {
  914. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  915. U32 GlobalFlags; /* 0x04 */
  916. U32 BiosVersion; /* 0x08 */
  917. MPI2_ADAPTER_INFO AdapterOrder[4]; /* 0x0C */
  918. U32 Reserved1; /* 0x1C */
  919. } MPI2_CONFIG_PAGE_BIOS_3, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_3,
  920. Mpi2BiosPage3_t, MPI2_POINTER pMpi2BiosPage3_t;
  921. #define MPI2_BIOSPAGE3_PAGEVERSION (0x00)
  922. /* values for BIOS Page 3 GlobalFlags */
  923. #define MPI2_BIOSPAGE3_FLAGS_PAUSE_ON_ERROR (0x00000002)
  924. #define MPI2_BIOSPAGE3_FLAGS_VERBOSE_ENABLE (0x00000004)
  925. #define MPI2_BIOSPAGE3_FLAGS_HOOK_INT_40_DISABLE (0x00000010)
  926. #define MPI2_BIOSPAGE3_FLAGS_DEV_LIST_DISPLAY_MASK (0x000000E0)
  927. #define MPI2_BIOSPAGE3_FLAGS_INSTALLED_DEV_DISPLAY (0x00000000)
  928. #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DISPLAY (0x00000020)
  929. #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DEV_DISPLAY (0x00000040)
  930. /* BIOS Page 4 */
  931. /*
  932. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  933. * one and check Header.PageLength or NumPhys at runtime.
  934. */
  935. #ifndef MPI2_BIOS_PAGE_4_PHY_ENTRIES
  936. #define MPI2_BIOS_PAGE_4_PHY_ENTRIES (1)
  937. #endif
  938. typedef struct _MPI2_BIOS4_ENTRY
  939. {
  940. U64 ReassignmentWWID; /* 0x00 */
  941. U64 ReassignmentDeviceName; /* 0x08 */
  942. } MPI2_BIOS4_ENTRY, MPI2_POINTER PTR_MPI2_BIOS4_ENTRY,
  943. Mpi2MBios4Entry_t, MPI2_POINTER pMpi2Bios4Entry_t;
  944. typedef struct _MPI2_CONFIG_PAGE_BIOS_4
  945. {
  946. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  947. U8 NumPhys; /* 0x04 */
  948. U8 Reserved1; /* 0x05 */
  949. U16 Reserved2; /* 0x06 */
  950. MPI2_BIOS4_ENTRY Phy[MPI2_BIOS_PAGE_4_PHY_ENTRIES]; /* 0x08 */
  951. } MPI2_CONFIG_PAGE_BIOS_4, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_4,
  952. Mpi2BiosPage4_t, MPI2_POINTER pMpi2BiosPage4_t;
  953. #define MPI2_BIOSPAGE4_PAGEVERSION (0x01)
  954. /****************************************************************************
  955. * RAID Volume Config Pages
  956. ****************************************************************************/
  957. /* RAID Volume Page 0 */
  958. typedef struct _MPI2_RAIDVOL0_PHYS_DISK
  959. {
  960. U8 RAIDSetNum; /* 0x00 */
  961. U8 PhysDiskMap; /* 0x01 */
  962. U8 PhysDiskNum; /* 0x02 */
  963. U8 Reserved; /* 0x03 */
  964. } MPI2_RAIDVOL0_PHYS_DISK, MPI2_POINTER PTR_MPI2_RAIDVOL0_PHYS_DISK,
  965. Mpi2RaidVol0PhysDisk_t, MPI2_POINTER pMpi2RaidVol0PhysDisk_t;
  966. /* defines for the PhysDiskMap field */
  967. #define MPI2_RAIDVOL0_PHYSDISK_PRIMARY (0x01)
  968. #define MPI2_RAIDVOL0_PHYSDISK_SECONDARY (0x02)
  969. typedef struct _MPI2_RAIDVOL0_SETTINGS
  970. {
  971. U16 Settings; /* 0x00 */
  972. U8 HotSparePool; /* 0x01 */
  973. U8 Reserved; /* 0x02 */
  974. } MPI2_RAIDVOL0_SETTINGS, MPI2_POINTER PTR_MPI2_RAIDVOL0_SETTINGS,
  975. Mpi2RaidVol0Settings_t, MPI2_POINTER pMpi2RaidVol0Settings_t;
  976. /* RAID Volume Page 0 HotSparePool defines, also used in RAID Physical Disk */
  977. #define MPI2_RAID_HOT_SPARE_POOL_0 (0x01)
  978. #define MPI2_RAID_HOT_SPARE_POOL_1 (0x02)
  979. #define MPI2_RAID_HOT_SPARE_POOL_2 (0x04)
  980. #define MPI2_RAID_HOT_SPARE_POOL_3 (0x08)
  981. #define MPI2_RAID_HOT_SPARE_POOL_4 (0x10)
  982. #define MPI2_RAID_HOT_SPARE_POOL_5 (0x20)
  983. #define MPI2_RAID_HOT_SPARE_POOL_6 (0x40)
  984. #define MPI2_RAID_HOT_SPARE_POOL_7 (0x80)
  985. /* RAID Volume Page 0 VolumeSettings defines */
  986. #define MPI2_RAIDVOL0_SETTING_USE_PRODUCT_ID_SUFFIX (0x0008)
  987. #define MPI2_RAIDVOL0_SETTING_AUTO_CONFIG_HSWAP_DISABLE (0x0004)
  988. #define MPI2_RAIDVOL0_SETTING_MASK_WRITE_CACHING (0x0003)
  989. #define MPI2_RAIDVOL0_SETTING_UNCHANGED (0x0000)
  990. #define MPI2_RAIDVOL0_SETTING_DISABLE_WRITE_CACHING (0x0001)
  991. #define MPI2_RAIDVOL0_SETTING_ENABLE_WRITE_CACHING (0x0002)
  992. /*
  993. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  994. * one and check Header.PageLength at runtime.
  995. */
  996. #ifndef MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX
  997. #define MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX (1)
  998. #endif
  999. typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_0
  1000. {
  1001. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1002. U16 DevHandle; /* 0x04 */
  1003. U8 VolumeState; /* 0x06 */
  1004. U8 VolumeType; /* 0x07 */
  1005. U32 VolumeStatusFlags; /* 0x08 */
  1006. MPI2_RAIDVOL0_SETTINGS VolumeSettings; /* 0x0C */
  1007. U64 MaxLBA; /* 0x10 */
  1008. U32 StripeSize; /* 0x18 */
  1009. U16 BlockSize; /* 0x1C */
  1010. U16 Reserved1; /* 0x1E */
  1011. U8 SupportedPhysDisks; /* 0x20 */
  1012. U8 ResyncRate; /* 0x21 */
  1013. U16 DataScrubDuration; /* 0x22 */
  1014. U8 NumPhysDisks; /* 0x24 */
  1015. U8 Reserved2; /* 0x25 */
  1016. U8 Reserved3; /* 0x26 */
  1017. U8 InactiveStatus; /* 0x27 */
  1018. MPI2_RAIDVOL0_PHYS_DISK PhysDisk[MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX]; /* 0x28 */
  1019. } MPI2_CONFIG_PAGE_RAID_VOL_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RAID_VOL_0,
  1020. Mpi2RaidVolPage0_t, MPI2_POINTER pMpi2RaidVolPage0_t;
  1021. #define MPI2_RAIDVOLPAGE0_PAGEVERSION (0x0A)
  1022. /* values for RAID VolumeState */
  1023. #define MPI2_RAID_VOL_STATE_MISSING (0x00)
  1024. #define MPI2_RAID_VOL_STATE_FAILED (0x01)
  1025. #define MPI2_RAID_VOL_STATE_INITIALIZING (0x02)
  1026. #define MPI2_RAID_VOL_STATE_ONLINE (0x03)
  1027. #define MPI2_RAID_VOL_STATE_DEGRADED (0x04)
  1028. #define MPI2_RAID_VOL_STATE_OPTIMAL (0x05)
  1029. /* values for RAID VolumeType */
  1030. #define MPI2_RAID_VOL_TYPE_RAID0 (0x00)
  1031. #define MPI2_RAID_VOL_TYPE_RAID1E (0x01)
  1032. #define MPI2_RAID_VOL_TYPE_RAID1 (0x02)
  1033. #define MPI2_RAID_VOL_TYPE_RAID10 (0x05)
  1034. #define MPI2_RAID_VOL_TYPE_UNKNOWN (0xFF)
  1035. /* values for RAID Volume Page 0 VolumeStatusFlags field */
  1036. #define MPI2_RAIDVOL0_STATUS_FLAG_PENDING_RESYNC (0x02000000)
  1037. #define MPI2_RAIDVOL0_STATUS_FLAG_BACKG_INIT_PENDING (0x01000000)
  1038. #define MPI2_RAIDVOL0_STATUS_FLAG_MDC_PENDING (0x00800000)
  1039. #define MPI2_RAIDVOL0_STATUS_FLAG_USER_CONSIST_PENDING (0x00400000)
  1040. #define MPI2_RAIDVOL0_STATUS_FLAG_MAKE_DATA_CONSISTENT (0x00200000)
  1041. #define MPI2_RAIDVOL0_STATUS_FLAG_DATA_SCRUB (0x00100000)
  1042. #define MPI2_RAIDVOL0_STATUS_FLAG_CONSISTENCY_CHECK (0x00080000)
  1043. #define MPI2_RAIDVOL0_STATUS_FLAG_CAPACITY_EXPANSION (0x00040000)
  1044. #define MPI2_RAIDVOL0_STATUS_FLAG_BACKGROUND_INIT (0x00020000)
  1045. #define MPI2_RAIDVOL0_STATUS_FLAG_RESYNC_IN_PROGRESS (0x00010000)
  1046. #define MPI2_RAIDVOL0_STATUS_FLAG_OCE_ALLOWED (0x00000040)
  1047. #define MPI2_RAIDVOL0_STATUS_FLAG_BGI_COMPLETE (0x00000020)
  1048. #define MPI2_RAIDVOL0_STATUS_FLAG_1E_OFFSET_MIRROR (0x00000000)
  1049. #define MPI2_RAIDVOL0_STATUS_FLAG_1E_ADJACENT_MIRROR (0x00000010)
  1050. #define MPI2_RAIDVOL0_STATUS_FLAG_BAD_BLOCK_TABLE_FULL (0x00000008)
  1051. #define MPI2_RAIDVOL0_STATUS_FLAG_VOLUME_INACTIVE (0x00000004)
  1052. #define MPI2_RAIDVOL0_STATUS_FLAG_QUIESCED (0x00000002)
  1053. #define MPI2_RAIDVOL0_STATUS_FLAG_ENABLED (0x00000001)
  1054. /* values for RAID Volume Page 0 SupportedPhysDisks field */
  1055. #define MPI2_RAIDVOL0_SUPPORT_SOLID_STATE_DISKS (0x08)
  1056. #define MPI2_RAIDVOL0_SUPPORT_HARD_DISKS (0x04)
  1057. #define MPI2_RAIDVOL0_SUPPORT_SAS_PROTOCOL (0x02)
  1058. #define MPI2_RAIDVOL0_SUPPORT_SATA_PROTOCOL (0x01)
  1059. /* values for RAID Volume Page 0 InactiveStatus field */
  1060. #define MPI2_RAIDVOLPAGE0_UNKNOWN_INACTIVE (0x00)
  1061. #define MPI2_RAIDVOLPAGE0_STALE_METADATA_INACTIVE (0x01)
  1062. #define MPI2_RAIDVOLPAGE0_FOREIGN_VOLUME_INACTIVE (0x02)
  1063. #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_RESOURCE_INACTIVE (0x03)
  1064. #define MPI2_RAIDVOLPAGE0_CLONE_VOLUME_INACTIVE (0x04)
  1065. #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_METADATA_INACTIVE (0x05)
  1066. #define MPI2_RAIDVOLPAGE0_PREVIOUSLY_DELETED (0x06)
  1067. /* RAID Volume Page 1 */
  1068. typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_1
  1069. {
  1070. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1071. U16 DevHandle; /* 0x04 */
  1072. U16 Reserved0; /* 0x06 */
  1073. U8 GUID[24]; /* 0x08 */
  1074. U8 Name[16]; /* 0x20 */
  1075. U64 WWID; /* 0x30 */
  1076. U32 Reserved1; /* 0x38 */
  1077. U32 Reserved2; /* 0x3C */
  1078. } MPI2_CONFIG_PAGE_RAID_VOL_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RAID_VOL_1,
  1079. Mpi2RaidVolPage1_t, MPI2_POINTER pMpi2RaidVolPage1_t;
  1080. #define MPI2_RAIDVOLPAGE1_PAGEVERSION (0x03)
  1081. /****************************************************************************
  1082. * RAID Physical Disk Config Pages
  1083. ****************************************************************************/
  1084. /* RAID Physical Disk Page 0 */
  1085. typedef struct _MPI2_RAIDPHYSDISK0_SETTINGS
  1086. {
  1087. U16 Reserved1; /* 0x00 */
  1088. U8 HotSparePool; /* 0x02 */
  1089. U8 Reserved2; /* 0x03 */
  1090. } MPI2_RAIDPHYSDISK0_SETTINGS, MPI2_POINTER PTR_MPI2_RAIDPHYSDISK0_SETTINGS,
  1091. Mpi2RaidPhysDisk0Settings_t, MPI2_POINTER pMpi2RaidPhysDisk0Settings_t;
  1092. /* use MPI2_RAID_HOT_SPARE_POOL_ defines for the HotSparePool field */
  1093. typedef struct _MPI2_RAIDPHYSDISK0_INQUIRY_DATA
  1094. {
  1095. U8 VendorID[8]; /* 0x00 */
  1096. U8 ProductID[16]; /* 0x08 */
  1097. U8 ProductRevLevel[4]; /* 0x18 */
  1098. U8 SerialNum[32]; /* 0x1C */
  1099. } MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
  1100. MPI2_POINTER PTR_MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
  1101. Mpi2RaidPhysDisk0InquiryData_t, MPI2_POINTER pMpi2RaidPhysDisk0InquiryData_t;
  1102. typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_0
  1103. {
  1104. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1105. U16 DevHandle; /* 0x04 */
  1106. U8 Reserved1; /* 0x06 */
  1107. U8 PhysDiskNum; /* 0x07 */
  1108. MPI2_RAIDPHYSDISK0_SETTINGS PhysDiskSettings; /* 0x08 */
  1109. U32 Reserved2; /* 0x0C */
  1110. MPI2_RAIDPHYSDISK0_INQUIRY_DATA InquiryData; /* 0x10 */
  1111. U32 Reserved3; /* 0x4C */
  1112. U8 PhysDiskState; /* 0x50 */
  1113. U8 OfflineReason; /* 0x51 */
  1114. U8 IncompatibleReason; /* 0x52 */
  1115. U8 PhysDiskAttributes; /* 0x53 */
  1116. U32 PhysDiskStatusFlags; /* 0x54 */
  1117. U64 DeviceMaxLBA; /* 0x58 */
  1118. U64 HostMaxLBA; /* 0x60 */
  1119. U64 CoercedMaxLBA; /* 0x68 */
  1120. U16 BlockSize; /* 0x70 */
  1121. U16 Reserved5; /* 0x72 */
  1122. U32 Reserved6; /* 0x74 */
  1123. } MPI2_CONFIG_PAGE_RD_PDISK_0,
  1124. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RD_PDISK_0,
  1125. Mpi2RaidPhysDiskPage0_t, MPI2_POINTER pMpi2RaidPhysDiskPage0_t;
  1126. #define MPI2_RAIDPHYSDISKPAGE0_PAGEVERSION (0x05)
  1127. /* PhysDiskState defines */
  1128. #define MPI2_RAID_PD_STATE_NOT_CONFIGURED (0x00)
  1129. #define MPI2_RAID_PD_STATE_NOT_COMPATIBLE (0x01)
  1130. #define MPI2_RAID_PD_STATE_OFFLINE (0x02)
  1131. #define MPI2_RAID_PD_STATE_ONLINE (0x03)
  1132. #define MPI2_RAID_PD_STATE_HOT_SPARE (0x04)
  1133. #define MPI2_RAID_PD_STATE_DEGRADED (0x05)
  1134. #define MPI2_RAID_PD_STATE_REBUILDING (0x06)
  1135. #define MPI2_RAID_PD_STATE_OPTIMAL (0x07)
  1136. /* OfflineReason defines */
  1137. #define MPI2_PHYSDISK0_ONLINE (0x00)
  1138. #define MPI2_PHYSDISK0_OFFLINE_MISSING (0x01)
  1139. #define MPI2_PHYSDISK0_OFFLINE_FAILED (0x03)
  1140. #define MPI2_PHYSDISK0_OFFLINE_INITIALIZING (0x04)
  1141. #define MPI2_PHYSDISK0_OFFLINE_REQUESTED (0x05)
  1142. #define MPI2_PHYSDISK0_OFFLINE_FAILED_REQUESTED (0x06)
  1143. #define MPI2_PHYSDISK0_OFFLINE_OTHER (0xFF)
  1144. /* IncompatibleReason defines */
  1145. #define MPI2_PHYSDISK0_COMPATIBLE (0x00)
  1146. #define MPI2_PHYSDISK0_INCOMPATIBLE_PROTOCOL (0x01)
  1147. #define MPI2_PHYSDISK0_INCOMPATIBLE_BLOCKSIZE (0x02)
  1148. #define MPI2_PHYSDISK0_INCOMPATIBLE_MAX_LBA (0x03)
  1149. #define MPI2_PHYSDISK0_INCOMPATIBLE_SATA_EXTENDED_CMD (0x04)
  1150. #define MPI2_PHYSDISK0_INCOMPATIBLE_REMOVEABLE_MEDIA (0x05)
  1151. #define MPI2_PHYSDISK0_INCOMPATIBLE_UNKNOWN (0xFF)
  1152. /* PhysDiskAttributes defines */
  1153. #define MPI2_PHYSDISK0_ATTRIB_SOLID_STATE_DRIVE (0x08)
  1154. #define MPI2_PHYSDISK0_ATTRIB_HARD_DISK_DRIVE (0x04)
  1155. #define MPI2_PHYSDISK0_ATTRIB_SAS_PROTOCOL (0x02)
  1156. #define MPI2_PHYSDISK0_ATTRIB_SATA_PROTOCOL (0x01)
  1157. /* PhysDiskStatusFlags defines */
  1158. #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED (0x00000040)
  1159. #define MPI2_PHYSDISK0_STATUS_FLAG_OCE_TARGET (0x00000020)
  1160. #define MPI2_PHYSDISK0_STATUS_FLAG_WRITE_CACHE_ENABLED (0x00000010)
  1161. #define MPI2_PHYSDISK0_STATUS_FLAG_OPTIMAL_PREVIOUS (0x00000000)
  1162. #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_OPTIMAL_PREVIOUS (0x00000008)
  1163. #define MPI2_PHYSDISK0_STATUS_FLAG_INACTIVE_VOLUME (0x00000004)
  1164. #define MPI2_PHYSDISK0_STATUS_FLAG_QUIESCED (0x00000002)
  1165. #define MPI2_PHYSDISK0_STATUS_FLAG_OUT_OF_SYNC (0x00000001)
  1166. /* RAID Physical Disk Page 1 */
  1167. /*
  1168. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1169. * one and check Header.PageLength or NumPhysDiskPaths at runtime.
  1170. */
  1171. #ifndef MPI2_RAID_PHYS_DISK1_PATH_MAX
  1172. #define MPI2_RAID_PHYS_DISK1_PATH_MAX (1)
  1173. #endif
  1174. typedef struct _MPI2_RAIDPHYSDISK1_PATH
  1175. {
  1176. U16 DevHandle; /* 0x00 */
  1177. U16 Reserved1; /* 0x02 */
  1178. U64 WWID; /* 0x04 */
  1179. U64 OwnerWWID; /* 0x0C */
  1180. U8 OwnerIdentifier; /* 0x14 */
  1181. U8 Reserved2; /* 0x15 */
  1182. U16 Flags; /* 0x16 */
  1183. } MPI2_RAIDPHYSDISK1_PATH, MPI2_POINTER PTR_MPI2_RAIDPHYSDISK1_PATH,
  1184. Mpi2RaidPhysDisk1Path_t, MPI2_POINTER pMpi2RaidPhysDisk1Path_t;
  1185. /* RAID Physical Disk Page 1 Physical Disk Path Flags field defines */
  1186. #define MPI2_RAID_PHYSDISK1_FLAG_PRIMARY (0x0004)
  1187. #define MPI2_RAID_PHYSDISK1_FLAG_BROKEN (0x0002)
  1188. #define MPI2_RAID_PHYSDISK1_FLAG_INVALID (0x0001)
  1189. typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_1
  1190. {
  1191. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1192. U8 NumPhysDiskPaths; /* 0x04 */
  1193. U8 PhysDiskNum; /* 0x05 */
  1194. U16 Reserved1; /* 0x06 */
  1195. U32 Reserved2; /* 0x08 */
  1196. MPI2_RAIDPHYSDISK1_PATH PhysicalDiskPath[MPI2_RAID_PHYS_DISK1_PATH_MAX];/* 0x0C */
  1197. } MPI2_CONFIG_PAGE_RD_PDISK_1,
  1198. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RD_PDISK_1,
  1199. Mpi2RaidPhysDiskPage1_t, MPI2_POINTER pMpi2RaidPhysDiskPage1_t;
  1200. #define MPI2_RAIDPHYSDISKPAGE1_PAGEVERSION (0x02)
  1201. /****************************************************************************
  1202. * values for fields used by several types of SAS Config Pages
  1203. ****************************************************************************/
  1204. /* values for NegotiatedLinkRates fields */
  1205. #define MPI2_SAS_NEG_LINK_RATE_MASK_LOGICAL (0xF0)
  1206. #define MPI2_SAS_NEG_LINK_RATE_SHIFT_LOGICAL (4)
  1207. #define MPI2_SAS_NEG_LINK_RATE_MASK_PHYSICAL (0x0F)
  1208. /* link rates used for Negotiated Physical and Logical Link Rate */
  1209. #define MPI2_SAS_NEG_LINK_RATE_UNKNOWN_LINK_RATE (0x00)
  1210. #define MPI2_SAS_NEG_LINK_RATE_PHY_DISABLED (0x01)
  1211. #define MPI2_SAS_NEG_LINK_RATE_NEGOTIATION_FAILED (0x02)
  1212. #define MPI2_SAS_NEG_LINK_RATE_SATA_OOB_COMPLETE (0x03)
  1213. #define MPI2_SAS_NEG_LINK_RATE_PORT_SELECTOR (0x04)
  1214. #define MPI2_SAS_NEG_LINK_RATE_SMP_RESET_IN_PROGRESS (0x05)
  1215. #define MPI2_SAS_NEG_LINK_RATE_1_5 (0x08)
  1216. #define MPI2_SAS_NEG_LINK_RATE_3_0 (0x09)
  1217. #define MPI2_SAS_NEG_LINK_RATE_6_0 (0x0A)
  1218. /* values for AttachedPhyInfo fields */
  1219. #define MPI2_SAS_APHYINFO_INSIDE_ZPSDS_PERSISTENT (0x00000040)
  1220. #define MPI2_SAS_APHYINFO_REQUESTED_INSIDE_ZPSDS (0x00000020)
  1221. #define MPI2_SAS_APHYINFO_BREAK_REPLY_CAPABLE (0x00000010)
  1222. #define MPI2_SAS_APHYINFO_REASON_MASK (0x0000000F)
  1223. #define MPI2_SAS_APHYINFO_REASON_UNKNOWN (0x00000000)
  1224. #define MPI2_SAS_APHYINFO_REASON_POWER_ON (0x00000001)
  1225. #define MPI2_SAS_APHYINFO_REASON_HARD_RESET (0x00000002)
  1226. #define MPI2_SAS_APHYINFO_REASON_SMP_PHY_CONTROL (0x00000003)
  1227. #define MPI2_SAS_APHYINFO_REASON_LOSS_OF_SYNC (0x00000004)
  1228. #define MPI2_SAS_APHYINFO_REASON_MULTIPLEXING_SEQ (0x00000005)
  1229. #define MPI2_SAS_APHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00000006)
  1230. #define MPI2_SAS_APHYINFO_REASON_BREAK_TIMEOUT (0x00000007)
  1231. #define MPI2_SAS_APHYINFO_REASON_PHY_TEST_STOPPED (0x00000008)
  1232. /* values for PhyInfo fields */
  1233. #define MPI2_SAS_PHYINFO_PHY_VACANT (0x80000000)
  1234. #define MPI2_SAS_PHYINFO_CHANGED_REQ_INSIDE_ZPSDS (0x04000000)
  1235. #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS_PERSISTENT (0x02000000)
  1236. #define MPI2_SAS_PHYINFO_REQ_INSIDE_ZPSDS (0x01000000)
  1237. #define MPI2_SAS_PHYINFO_ZONE_GROUP_PERSISTENT (0x00400000)
  1238. #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS (0x00200000)
  1239. #define MPI2_SAS_PHYINFO_ZONING_ENABLED (0x00100000)
  1240. #define MPI2_SAS_PHYINFO_REASON_MASK (0x000F0000)
  1241. #define MPI2_SAS_PHYINFO_REASON_UNKNOWN (0x00000000)
  1242. #define MPI2_SAS_PHYINFO_REASON_POWER_ON (0x00010000)
  1243. #define MPI2_SAS_PHYINFO_REASON_HARD_RESET (0x00020000)
  1244. #define MPI2_SAS_PHYINFO_REASON_SMP_PHY_CONTROL (0x00030000)
  1245. #define MPI2_SAS_PHYINFO_REASON_LOSS_OF_SYNC (0x00040000)
  1246. #define MPI2_SAS_PHYINFO_REASON_MULTIPLEXING_SEQ (0x00050000)
  1247. #define MPI2_SAS_PHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00060000)
  1248. #define MPI2_SAS_PHYINFO_REASON_BREAK_TIMEOUT (0x00070000)
  1249. #define MPI2_SAS_PHYINFO_REASON_PHY_TEST_STOPPED (0x00080000)
  1250. #define MPI2_SAS_PHYINFO_MULTIPLEXING_SUPPORTED (0x00008000)
  1251. #define MPI2_SAS_PHYINFO_SATA_PORT_ACTIVE (0x00004000)
  1252. #define MPI2_SAS_PHYINFO_SATA_PORT_SELECTOR_PRESENT (0x00002000)
  1253. #define MPI2_SAS_PHYINFO_VIRTUAL_PHY (0x00001000)
  1254. #define MPI2_SAS_PHYINFO_MASK_PARTIAL_PATHWAY_TIME (0x00000F00)
  1255. #define MPI2_SAS_PHYINFO_SHIFT_PARTIAL_PATHWAY_TIME (8)
  1256. #define MPI2_SAS_PHYINFO_MASK_ROUTING_ATTRIBUTE (0x000000F0)
  1257. #define MPI2_SAS_PHYINFO_DIRECT_ROUTING (0x00000000)
  1258. #define MPI2_SAS_PHYINFO_SUBTRACTIVE_ROUTING (0x00000010)
  1259. #define MPI2_SAS_PHYINFO_TABLE_ROUTING (0x00000020)
  1260. /* values for SAS ProgrammedLinkRate fields */
  1261. #define MPI2_SAS_PRATE_MAX_RATE_MASK (0xF0)
  1262. #define MPI2_SAS_PRATE_MAX_RATE_NOT_PROGRAMMABLE (0x00)
  1263. #define MPI2_SAS_PRATE_MAX_RATE_1_5 (0x80)
  1264. #define MPI2_SAS_PRATE_MAX_RATE_3_0 (0x90)
  1265. #define MPI2_SAS_PRATE_MAX_RATE_6_0 (0xA0)
  1266. #define MPI2_SAS_PRATE_MIN_RATE_MASK (0x0F)
  1267. #define MPI2_SAS_PRATE_MIN_RATE_NOT_PROGRAMMABLE (0x00)
  1268. #define MPI2_SAS_PRATE_MIN_RATE_1_5 (0x08)
  1269. #define MPI2_SAS_PRATE_MIN_RATE_3_0 (0x09)
  1270. #define MPI2_SAS_PRATE_MIN_RATE_6_0 (0x0A)
  1271. /* values for SAS HwLinkRate fields */
  1272. #define MPI2_SAS_HWRATE_MAX_RATE_MASK (0xF0)
  1273. #define MPI2_SAS_HWRATE_MAX_RATE_1_5 (0x80)
  1274. #define MPI2_SAS_HWRATE_MAX_RATE_3_0 (0x90)
  1275. #define MPI2_SAS_HWRATE_MAX_RATE_6_0 (0xA0)
  1276. #define MPI2_SAS_HWRATE_MIN_RATE_MASK (0x0F)
  1277. #define MPI2_SAS_HWRATE_MIN_RATE_1_5 (0x08)
  1278. #define MPI2_SAS_HWRATE_MIN_RATE_3_0 (0x09)
  1279. #define MPI2_SAS_HWRATE_MIN_RATE_6_0 (0x0A)
  1280. /****************************************************************************
  1281. * SAS IO Unit Config Pages
  1282. ****************************************************************************/
  1283. /* SAS IO Unit Page 0 */
  1284. typedef struct _MPI2_SAS_IO_UNIT0_PHY_DATA
  1285. {
  1286. U8 Port; /* 0x00 */
  1287. U8 PortFlags; /* 0x01 */
  1288. U8 PhyFlags; /* 0x02 */
  1289. U8 NegotiatedLinkRate; /* 0x03 */
  1290. U32 ControllerPhyDeviceInfo;/* 0x04 */
  1291. U16 AttachedDevHandle; /* 0x08 */
  1292. U16 ControllerDevHandle; /* 0x0A */
  1293. U32 DiscoveryStatus; /* 0x0C */
  1294. U32 Reserved; /* 0x10 */
  1295. } MPI2_SAS_IO_UNIT0_PHY_DATA, MPI2_POINTER PTR_MPI2_SAS_IO_UNIT0_PHY_DATA,
  1296. Mpi2SasIOUnit0PhyData_t, MPI2_POINTER pMpi2SasIOUnit0PhyData_t;
  1297. /*
  1298. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1299. * one and check Header.ExtPageLength or NumPhys at runtime.
  1300. */
  1301. #ifndef MPI2_SAS_IOUNIT0_PHY_MAX
  1302. #define MPI2_SAS_IOUNIT0_PHY_MAX (1)
  1303. #endif
  1304. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_0
  1305. {
  1306. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1307. U32 Reserved1; /* 0x08 */
  1308. U8 NumPhys; /* 0x0C */
  1309. U8 Reserved2; /* 0x0D */
  1310. U16 Reserved3; /* 0x0E */
  1311. MPI2_SAS_IO_UNIT0_PHY_DATA PhyData[MPI2_SAS_IOUNIT0_PHY_MAX]; /* 0x10 */
  1312. } MPI2_CONFIG_PAGE_SASIOUNIT_0,
  1313. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_0,
  1314. Mpi2SasIOUnitPage0_t, MPI2_POINTER pMpi2SasIOUnitPage0_t;
  1315. #define MPI2_SASIOUNITPAGE0_PAGEVERSION (0x05)
  1316. /* values for SAS IO Unit Page 0 PortFlags */
  1317. #define MPI2_SASIOUNIT0_PORTFLAGS_DISCOVERY_IN_PROGRESS (0x08)
  1318. #define MPI2_SASIOUNIT0_PORTFLAGS_AUTO_PORT_CONFIG (0x01)
  1319. /* values for SAS IO Unit Page 0 PhyFlags */
  1320. #define MPI2_SASIOUNIT0_PHYFLAGS_ZONING_ENABLED (0x10)
  1321. #define MPI2_SASIOUNIT0_PHYFLAGS_PHY_DISABLED (0x08)
  1322. /* use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  1323. /* see mpi2_sas.h for values for SAS IO Unit Page 0 ControllerPhyDeviceInfo values */
  1324. /* values for SAS IO Unit Page 0 DiscoveryStatus */
  1325. #define MPI2_SASIOUNIT0_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
  1326. #define MPI2_SASIOUNIT0_DS_MAX_EXPANDERS_EXCEED (0x40000000)
  1327. #define MPI2_SASIOUNIT0_DS_MAX_DEVICES_EXCEED (0x20000000)
  1328. #define MPI2_SASIOUNIT0_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
  1329. #define MPI2_SASIOUNIT0_DS_DOWNSTREAM_INITIATOR (0x08000000)
  1330. #define MPI2_SASIOUNIT0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
  1331. #define MPI2_SASIOUNIT0_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
  1332. #define MPI2_SASIOUNIT0_DS_MULTI_PORT_DOMAIN (0x00002000)
  1333. #define MPI2_SASIOUNIT0_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
  1334. #define MPI2_SASIOUNIT0_DS_UNSUPPORTED_DEVICE (0x00000800)
  1335. #define MPI2_SASIOUNIT0_DS_TABLE_LINK (0x00000400)
  1336. #define MPI2_SASIOUNIT0_DS_SUBTRACTIVE_LINK (0x00000200)
  1337. #define MPI2_SASIOUNIT0_DS_SMP_CRC_ERROR (0x00000100)
  1338. #define MPI2_SASIOUNIT0_DS_SMP_FUNCTION_FAILED (0x00000080)
  1339. #define MPI2_SASIOUNIT0_DS_INDEX_NOT_EXIST (0x00000040)
  1340. #define MPI2_SASIOUNIT0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  1341. #define MPI2_SASIOUNIT0_DS_SMP_TIMEOUT (0x00000010)
  1342. #define MPI2_SASIOUNIT0_DS_MULTIPLE_PORTS (0x00000004)
  1343. #define MPI2_SASIOUNIT0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  1344. #define MPI2_SASIOUNIT0_DS_LOOP_DETECTED (0x00000001)
  1345. /* SAS IO Unit Page 1 */
  1346. typedef struct _MPI2_SAS_IO_UNIT1_PHY_DATA
  1347. {
  1348. U8 Port; /* 0x00 */
  1349. U8 PortFlags; /* 0x01 */
  1350. U8 PhyFlags; /* 0x02 */
  1351. U8 MaxMinLinkRate; /* 0x03 */
  1352. U32 ControllerPhyDeviceInfo; /* 0x04 */
  1353. U16 MaxTargetPortConnectTime; /* 0x08 */
  1354. U16 Reserved1; /* 0x0A */
  1355. } MPI2_SAS_IO_UNIT1_PHY_DATA, MPI2_POINTER PTR_MPI2_SAS_IO_UNIT1_PHY_DATA,
  1356. Mpi2SasIOUnit1PhyData_t, MPI2_POINTER pMpi2SasIOUnit1PhyData_t;
  1357. /*
  1358. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1359. * one and check Header.ExtPageLength or NumPhys at runtime.
  1360. */
  1361. #ifndef MPI2_SAS_IOUNIT1_PHY_MAX
  1362. #define MPI2_SAS_IOUNIT1_PHY_MAX (1)
  1363. #endif
  1364. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_1
  1365. {
  1366. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1367. U16 ControlFlags; /* 0x08 */
  1368. U16 SASNarrowMaxQueueDepth; /* 0x0A */
  1369. U16 AdditionalControlFlags; /* 0x0C */
  1370. U16 SASWideMaxQueueDepth; /* 0x0E */
  1371. U8 NumPhys; /* 0x10 */
  1372. U8 SATAMaxQDepth; /* 0x11 */
  1373. U8 ReportDeviceMissingDelay; /* 0x12 */
  1374. U8 IODeviceMissingDelay; /* 0x13 */
  1375. MPI2_SAS_IO_UNIT1_PHY_DATA PhyData[MPI2_SAS_IOUNIT1_PHY_MAX]; /* 0x14 */
  1376. } MPI2_CONFIG_PAGE_SASIOUNIT_1,
  1377. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_1,
  1378. Mpi2SasIOUnitPage1_t, MPI2_POINTER pMpi2SasIOUnitPage1_t;
  1379. #define MPI2_SASIOUNITPAGE1_PAGEVERSION (0x09)
  1380. /* values for SAS IO Unit Page 1 ControlFlags */
  1381. #define MPI2_SASIOUNIT1_CONTROL_DEVICE_SELF_TEST (0x8000)
  1382. #define MPI2_SASIOUNIT1_CONTROL_SATA_3_0_MAX (0x4000)
  1383. #define MPI2_SASIOUNIT1_CONTROL_SATA_1_5_MAX (0x2000)
  1384. #define MPI2_SASIOUNIT1_CONTROL_SATA_SW_PRESERVE (0x1000)
  1385. #define MPI2_SASIOUNIT1_CONTROL_MASK_DEV_SUPPORT (0x0600)
  1386. #define MPI2_SASIOUNIT1_CONTROL_SHIFT_DEV_SUPPORT (9)
  1387. #define MPI2_SASIOUNIT1_CONTROL_DEV_SUPPORT_BOTH (0x0)
  1388. #define MPI2_SASIOUNIT1_CONTROL_DEV_SAS_SUPPORT (0x1)
  1389. #define MPI2_SASIOUNIT1_CONTROL_DEV_SATA_SUPPORT (0x2)
  1390. #define MPI2_SASIOUNIT1_CONTROL_SATA_48BIT_LBA_REQUIRED (0x0080)
  1391. #define MPI2_SASIOUNIT1_CONTROL_SATA_SMART_REQUIRED (0x0040)
  1392. #define MPI2_SASIOUNIT1_CONTROL_SATA_NCQ_REQUIRED (0x0020)
  1393. #define MPI2_SASIOUNIT1_CONTROL_SATA_FUA_REQUIRED (0x0010)
  1394. #define MPI2_SASIOUNIT1_CONTROL_TABLE_SUBTRACTIVE_ILLEGAL (0x0008)
  1395. #define MPI2_SASIOUNIT1_CONTROL_SUBTRACTIVE_ILLEGAL (0x0004)
  1396. #define MPI2_SASIOUNIT1_CONTROL_FIRST_LVL_DISC_ONLY (0x0002)
  1397. #define MPI2_SASIOUNIT1_CONTROL_CLEAR_AFFILIATION (0x0001)
  1398. /* values for SAS IO Unit Page 1 AdditionalControlFlags */
  1399. #define MPI2_SASIOUNIT1_ACONTROL_MULTI_PORT_DOMAIN_ILLEGAL (0x0080)
  1400. #define MPI2_SASIOUNIT1_ACONTROL_SATA_ASYNCHROUNOUS_NOTIFICATION (0x0040)
  1401. #define MPI2_SASIOUNIT1_ACONTROL_INVALID_TOPOLOGY_CORRECTION (0x0020)
  1402. #define MPI2_SASIOUNIT1_ACONTROL_PORT_ENABLE_ONLY_SATA_LINK_RESET (0x0010)
  1403. #define MPI2_SASIOUNIT1_ACONTROL_OTHER_AFFILIATION_SATA_LINK_RESET (0x0008)
  1404. #define MPI2_SASIOUNIT1_ACONTROL_SELF_AFFILIATION_SATA_LINK_RESET (0x0004)
  1405. #define MPI2_SASIOUNIT1_ACONTROL_NO_AFFILIATION_SATA_LINK_RESET (0x0002)
  1406. #define MPI2_SASIOUNIT1_ACONTROL_ALLOW_TABLE_TO_TABLE (0x0001)
  1407. /* defines for SAS IO Unit Page 1 ReportDeviceMissingDelay */
  1408. #define MPI2_SASIOUNIT1_REPORT_MISSING_TIMEOUT_MASK (0x7F)
  1409. #define MPI2_SASIOUNIT1_REPORT_MISSING_UNIT_16 (0x80)
  1410. /* values for SAS IO Unit Page 1 PortFlags */
  1411. #define MPI2_SASIOUNIT1_PORT_FLAGS_AUTO_PORT_CONFIG (0x01)
  1412. /* values for SAS IO Unit Page 2 PhyFlags */
  1413. #define MPI2_SASIOUNIT1_PHYFLAGS_ZONING_ENABLE (0x10)
  1414. #define MPI2_SASIOUNIT1_PHYFLAGS_PHY_DISABLE (0x08)
  1415. /* values for SAS IO Unit Page 0 MaxMinLinkRate */
  1416. #define MPI2_SASIOUNIT1_MAX_RATE_MASK (0xF0)
  1417. #define MPI2_SASIOUNIT1_MAX_RATE_1_5 (0x80)
  1418. #define MPI2_SASIOUNIT1_MAX_RATE_3_0 (0x90)
  1419. #define MPI2_SASIOUNIT1_MAX_RATE_6_0 (0xA0)
  1420. #define MPI2_SASIOUNIT1_MIN_RATE_MASK (0x0F)
  1421. #define MPI2_SASIOUNIT1_MIN_RATE_1_5 (0x08)
  1422. #define MPI2_SASIOUNIT1_MIN_RATE_3_0 (0x09)
  1423. #define MPI2_SASIOUNIT1_MIN_RATE_6_0 (0x0A)
  1424. /* see mpi2_sas.h for values for SAS IO Unit Page 1 ControllerPhyDeviceInfo values */
  1425. /* SAS IO Unit Page 4 */
  1426. typedef struct _MPI2_SAS_IOUNIT4_SPINUP_GROUP
  1427. {
  1428. U8 MaxTargetSpinup; /* 0x00 */
  1429. U8 SpinupDelay; /* 0x01 */
  1430. U16 Reserved1; /* 0x02 */
  1431. } MPI2_SAS_IOUNIT4_SPINUP_GROUP, MPI2_POINTER PTR_MPI2_SAS_IOUNIT4_SPINUP_GROUP,
  1432. Mpi2SasIOUnit4SpinupGroup_t, MPI2_POINTER pMpi2SasIOUnit4SpinupGroup_t;
  1433. /*
  1434. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1435. * four and check Header.ExtPageLength or NumPhys at runtime.
  1436. */
  1437. #ifndef MPI2_SAS_IOUNIT4_PHY_MAX
  1438. #define MPI2_SAS_IOUNIT4_PHY_MAX (4)
  1439. #endif
  1440. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_4
  1441. {
  1442. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1443. MPI2_SAS_IOUNIT4_SPINUP_GROUP SpinupGroupParameters[4]; /* 0x08 */
  1444. U32 Reserved1; /* 0x18 */
  1445. U32 Reserved2; /* 0x1C */
  1446. U32 Reserved3; /* 0x20 */
  1447. U8 BootDeviceWaitTime; /* 0x24 */
  1448. U8 Reserved4; /* 0x25 */
  1449. U16 Reserved5; /* 0x26 */
  1450. U8 NumPhys; /* 0x28 */
  1451. U8 PEInitialSpinupDelay; /* 0x29 */
  1452. U8 PEReplyDelay; /* 0x2A */
  1453. U8 Flags; /* 0x2B */
  1454. U8 PHY[MPI2_SAS_IOUNIT4_PHY_MAX]; /* 0x2C */
  1455. } MPI2_CONFIG_PAGE_SASIOUNIT_4,
  1456. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_4,
  1457. Mpi2SasIOUnitPage4_t, MPI2_POINTER pMpi2SasIOUnitPage4_t;
  1458. #define MPI2_SASIOUNITPAGE4_PAGEVERSION (0x02)
  1459. /* defines for Flags field */
  1460. #define MPI2_SASIOUNIT4_FLAGS_AUTO_PORTENABLE (0x01)
  1461. /* defines for PHY field */
  1462. #define MPI2_SASIOUNIT4_PHY_SPINUP_GROUP_MASK (0x03)
  1463. /****************************************************************************
  1464. * SAS Expander Config Pages
  1465. ****************************************************************************/
  1466. /* SAS Expander Page 0 */
  1467. typedef struct _MPI2_CONFIG_PAGE_EXPANDER_0
  1468. {
  1469. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1470. U8 PhysicalPort; /* 0x08 */
  1471. U8 ReportGenLength; /* 0x09 */
  1472. U16 EnclosureHandle; /* 0x0A */
  1473. U64 SASAddress; /* 0x0C */
  1474. U32 DiscoveryStatus; /* 0x14 */
  1475. U16 DevHandle; /* 0x18 */
  1476. U16 ParentDevHandle; /* 0x1A */
  1477. U16 ExpanderChangeCount; /* 0x1C */
  1478. U16 ExpanderRouteIndexes; /* 0x1E */
  1479. U8 NumPhys; /* 0x20 */
  1480. U8 SASLevel; /* 0x21 */
  1481. U16 Flags; /* 0x22 */
  1482. U16 STPBusInactivityTimeLimit; /* 0x24 */
  1483. U16 STPMaxConnectTimeLimit; /* 0x26 */
  1484. U16 STP_SMP_NexusLossTime; /* 0x28 */
  1485. U16 MaxNumRoutedSasAddresses; /* 0x2A */
  1486. U64 ActiveZoneManagerSASAddress;/* 0x2C */
  1487. U16 ZoneLockInactivityLimit; /* 0x34 */
  1488. U16 Reserved1; /* 0x36 */
  1489. U8 TimeToReducedFunc; /* 0x38 */
  1490. U8 InitialTimeToReducedFunc; /* 0x39 */
  1491. U8 MaxReducedFuncTime; /* 0x3A */
  1492. U8 Reserved2; /* 0x3B */
  1493. } MPI2_CONFIG_PAGE_EXPANDER_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_EXPANDER_0,
  1494. Mpi2ExpanderPage0_t, MPI2_POINTER pMpi2ExpanderPage0_t;
  1495. #define MPI2_SASEXPANDER0_PAGEVERSION (0x06)
  1496. /* values for SAS Expander Page 0 DiscoveryStatus field */
  1497. #define MPI2_SAS_EXPANDER0_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
  1498. #define MPI2_SAS_EXPANDER0_DS_MAX_EXPANDERS_EXCEED (0x40000000)
  1499. #define MPI2_SAS_EXPANDER0_DS_MAX_DEVICES_EXCEED (0x20000000)
  1500. #define MPI2_SAS_EXPANDER0_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
  1501. #define MPI2_SAS_EXPANDER0_DS_DOWNSTREAM_INITIATOR (0x08000000)
  1502. #define MPI2_SAS_EXPANDER0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
  1503. #define MPI2_SAS_EXPANDER0_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
  1504. #define MPI2_SAS_EXPANDER0_DS_MULTI_PORT_DOMAIN (0x00002000)
  1505. #define MPI2_SAS_EXPANDER0_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
  1506. #define MPI2_SAS_EXPANDER0_DS_UNSUPPORTED_DEVICE (0x00000800)
  1507. #define MPI2_SAS_EXPANDER0_DS_TABLE_LINK (0x00000400)
  1508. #define MPI2_SAS_EXPANDER0_DS_SUBTRACTIVE_LINK (0x00000200)
  1509. #define MPI2_SAS_EXPANDER0_DS_SMP_CRC_ERROR (0x00000100)
  1510. #define MPI2_SAS_EXPANDER0_DS_SMP_FUNCTION_FAILED (0x00000080)
  1511. #define MPI2_SAS_EXPANDER0_DS_INDEX_NOT_EXIST (0x00000040)
  1512. #define MPI2_SAS_EXPANDER0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  1513. #define MPI2_SAS_EXPANDER0_DS_SMP_TIMEOUT (0x00000010)
  1514. #define MPI2_SAS_EXPANDER0_DS_MULTIPLE_PORTS (0x00000004)
  1515. #define MPI2_SAS_EXPANDER0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  1516. #define MPI2_SAS_EXPANDER0_DS_LOOP_DETECTED (0x00000001)
  1517. /* values for SAS Expander Page 0 Flags field */
  1518. #define MPI2_SAS_EXPANDER0_FLAGS_REDUCED_FUNCTIONALITY (0x2000)
  1519. #define MPI2_SAS_EXPANDER0_FLAGS_ZONE_LOCKED (0x1000)
  1520. #define MPI2_SAS_EXPANDER0_FLAGS_SUPPORTED_PHYSICAL_PRES (0x0800)
  1521. #define MPI2_SAS_EXPANDER0_FLAGS_ASSERTED_PHYSICAL_PRES (0x0400)
  1522. #define MPI2_SAS_EXPANDER0_FLAGS_ZONING_SUPPORT (0x0200)
  1523. #define MPI2_SAS_EXPANDER0_FLAGS_ENABLED_ZONING (0x0100)
  1524. #define MPI2_SAS_EXPANDER0_FLAGS_TABLE_TO_TABLE_SUPPORT (0x0080)
  1525. #define MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE (0x0010)
  1526. #define MPI2_SAS_EXPANDER0_FLAGS_OTHERS_CONFIG (0x0004)
  1527. #define MPI2_SAS_EXPANDER0_FLAGS_CONFIG_IN_PROGRESS (0x0002)
  1528. #define MPI2_SAS_EXPANDER0_FLAGS_ROUTE_TABLE_CONFIG (0x0001)
  1529. /* SAS Expander Page 1 */
  1530. typedef struct _MPI2_CONFIG_PAGE_EXPANDER_1
  1531. {
  1532. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1533. U8 PhysicalPort; /* 0x08 */
  1534. U8 Reserved1; /* 0x09 */
  1535. U16 Reserved2; /* 0x0A */
  1536. U8 NumPhys; /* 0x0C */
  1537. U8 Phy; /* 0x0D */
  1538. U16 NumTableEntriesProgrammed; /* 0x0E */
  1539. U8 ProgrammedLinkRate; /* 0x10 */
  1540. U8 HwLinkRate; /* 0x11 */
  1541. U16 AttachedDevHandle; /* 0x12 */
  1542. U32 PhyInfo; /* 0x14 */
  1543. U32 AttachedDeviceInfo; /* 0x18 */
  1544. U16 ExpanderDevHandle; /* 0x1C */
  1545. U8 ChangeCount; /* 0x1E */
  1546. U8 NegotiatedLinkRate; /* 0x1F */
  1547. U8 PhyIdentifier; /* 0x20 */
  1548. U8 AttachedPhyIdentifier; /* 0x21 */
  1549. U8 Reserved3; /* 0x22 */
  1550. U8 DiscoveryInfo; /* 0x23 */
  1551. U32 AttachedPhyInfo; /* 0x24 */
  1552. U8 ZoneGroup; /* 0x28 */
  1553. U8 SelfConfigStatus; /* 0x29 */
  1554. U16 Reserved4; /* 0x2A */
  1555. } MPI2_CONFIG_PAGE_EXPANDER_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_EXPANDER_1,
  1556. Mpi2ExpanderPage1_t, MPI2_POINTER pMpi2ExpanderPage1_t;
  1557. #define MPI2_SASEXPANDER1_PAGEVERSION (0x02)
  1558. /* use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
  1559. /* use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
  1560. /* use MPI2_SAS_PHYINFO_ for the PhyInfo field */
  1561. /* see mpi2_sas.h for the MPI2_SAS_DEVICE_INFO_ defines used for the AttachedDeviceInfo field */
  1562. /* use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  1563. /* use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
  1564. /* values for SAS Expander Page 1 DiscoveryInfo field */
  1565. #define MPI2_SAS_EXPANDER1_DISCINFO_BAD_PHY_DISABLED (0x04)
  1566. #define MPI2_SAS_EXPANDER1_DISCINFO_LINK_STATUS_CHANGE (0x02)
  1567. #define MPI2_SAS_EXPANDER1_DISCINFO_NO_ROUTING_ENTRIES (0x01)
  1568. /****************************************************************************
  1569. * SAS Device Config Pages
  1570. ****************************************************************************/
  1571. /* SAS Device Page 0 */
  1572. typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_0
  1573. {
  1574. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1575. U16 Slot; /* 0x08 */
  1576. U16 EnclosureHandle; /* 0x0A */
  1577. U64 SASAddress; /* 0x0C */
  1578. U16 ParentDevHandle; /* 0x14 */
  1579. U8 PhyNum; /* 0x16 */
  1580. U8 AccessStatus; /* 0x17 */
  1581. U16 DevHandle; /* 0x18 */
  1582. U8 AttachedPhyIdentifier; /* 0x1A */
  1583. U8 ZoneGroup; /* 0x1B */
  1584. U32 DeviceInfo; /* 0x1C */
  1585. U16 Flags; /* 0x20 */
  1586. U8 PhysicalPort; /* 0x22 */
  1587. U8 MaxPortConnections; /* 0x23 */
  1588. U64 DeviceName; /* 0x24 */
  1589. U8 PortGroups; /* 0x2C */
  1590. U8 DmaGroup; /* 0x2D */
  1591. U8 ControlGroup; /* 0x2E */
  1592. U8 Reserved1; /* 0x2F */
  1593. U32 Reserved2; /* 0x30 */
  1594. U32 Reserved3; /* 0x34 */
  1595. } MPI2_CONFIG_PAGE_SAS_DEV_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_DEV_0,
  1596. Mpi2SasDevicePage0_t, MPI2_POINTER pMpi2SasDevicePage0_t;
  1597. #define MPI2_SASDEVICE0_PAGEVERSION (0x08)
  1598. /* values for SAS Device Page 0 AccessStatus field */
  1599. #define MPI2_SAS_DEVICE0_ASTATUS_NO_ERRORS (0x00)
  1600. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_INIT_FAILED (0x01)
  1601. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_CAPABILITY_FAILED (0x02)
  1602. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_AFFILIATION_CONFLICT (0x03)
  1603. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_NEEDS_INITIALIZATION (0x04)
  1604. #define MPI2_SAS_DEVICE0_ASTATUS_ROUTE_NOT_ADDRESSABLE (0x05)
  1605. #define MPI2_SAS_DEVICE0_ASTATUS_SMP_ERROR_NOT_ADDRESSABLE (0x06)
  1606. #define MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED (0x07)
  1607. /* specific values for SATA Init failures */
  1608. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UNKNOWN (0x10)
  1609. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_AFFILIATION_CONFLICT (0x11)
  1610. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_DIAG (0x12)
  1611. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_IDENTIFICATION (0x13)
  1612. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_CHECK_POWER (0x14)
  1613. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_PIO_SN (0x15)
  1614. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MDMA_SN (0x16)
  1615. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UDMA_SN (0x17)
  1616. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_ZONING_VIOLATION (0x18)
  1617. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_NOT_ADDRESSABLE (0x19)
  1618. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MAX (0x1F)
  1619. /* see mpi2_sas.h for values for SAS Device Page 0 DeviceInfo values */
  1620. /* values for SAS Device Page 0 Flags field */
  1621. #define MPI2_SAS_DEVICE0_FLAGS_SATA_ASYNCHRONOUS_NOTIFY (0x0400)
  1622. #define MPI2_SAS_DEVICE0_FLAGS_SATA_SW_PRESERVE (0x0200)
  1623. #define MPI2_SAS_DEVICE0_FLAGS_UNSUPPORTED_DEVICE (0x0100)
  1624. #define MPI2_SAS_DEVICE0_FLAGS_SATA_48BIT_LBA_SUPPORTED (0x0080)
  1625. #define MPI2_SAS_DEVICE0_FLAGS_SATA_SMART_SUPPORTED (0x0040)
  1626. #define MPI2_SAS_DEVICE0_FLAGS_SATA_NCQ_SUPPORTED (0x0020)
  1627. #define MPI2_SAS_DEVICE0_FLAGS_SATA_FUA_SUPPORTED (0x0010)
  1628. #define MPI2_SAS_DEVICE0_FLAGS_PORT_SELECTOR_ATTACH (0x0008)
  1629. #define MPI2_SAS_DEVICE0_FLAGS_DEVICE_PRESENT (0x0001)
  1630. /* SAS Device Page 1 */
  1631. typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_1
  1632. {
  1633. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1634. U32 Reserved1; /* 0x08 */
  1635. U64 SASAddress; /* 0x0C */
  1636. U32 Reserved2; /* 0x14 */
  1637. U16 DevHandle; /* 0x18 */
  1638. U16 Reserved3; /* 0x1A */
  1639. U8 InitialRegDeviceFIS[20];/* 0x1C */
  1640. } MPI2_CONFIG_PAGE_SAS_DEV_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_DEV_1,
  1641. Mpi2SasDevicePage1_t, MPI2_POINTER pMpi2SasDevicePage1_t;
  1642. #define MPI2_SASDEVICE1_PAGEVERSION (0x01)
  1643. /****************************************************************************
  1644. * SAS PHY Config Pages
  1645. ****************************************************************************/
  1646. /* SAS PHY Page 0 */
  1647. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_0
  1648. {
  1649. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1650. U16 OwnerDevHandle; /* 0x08 */
  1651. U16 Reserved1; /* 0x0A */
  1652. U16 AttachedDevHandle; /* 0x0C */
  1653. U8 AttachedPhyIdentifier; /* 0x0E */
  1654. U8 Reserved2; /* 0x0F */
  1655. U32 AttachedPhyInfo; /* 0x10 */
  1656. U8 ProgrammedLinkRate; /* 0x14 */
  1657. U8 HwLinkRate; /* 0x15 */
  1658. U8 ChangeCount; /* 0x16 */
  1659. U8 Flags; /* 0x17 */
  1660. U32 PhyInfo; /* 0x18 */
  1661. U8 NegotiatedLinkRate; /* 0x1C */
  1662. U8 Reserved3; /* 0x1D */
  1663. U16 Reserved4; /* 0x1E */
  1664. } MPI2_CONFIG_PAGE_SAS_PHY_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_0,
  1665. Mpi2SasPhyPage0_t, MPI2_POINTER pMpi2SasPhyPage0_t;
  1666. #define MPI2_SASPHY0_PAGEVERSION (0x03)
  1667. /* use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
  1668. /* use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
  1669. /* values for SAS PHY Page 0 Flags field */
  1670. #define MPI2_SAS_PHY0_FLAGS_SGPIO_DIRECT_ATTACH_ENC (0x01)
  1671. /* use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
  1672. /* use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  1673. /* use MPI2_SAS_PHYINFO_ for the PhyInfo field */
  1674. /* SAS PHY Page 1 */
  1675. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_1
  1676. {
  1677. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1678. U32 Reserved1; /* 0x08 */
  1679. U32 InvalidDwordCount; /* 0x0C */
  1680. U32 RunningDisparityErrorCount; /* 0x10 */
  1681. U32 LossDwordSynchCount; /* 0x14 */
  1682. U32 PhyResetProblemCount; /* 0x18 */
  1683. } MPI2_CONFIG_PAGE_SAS_PHY_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_1,
  1684. Mpi2SasPhyPage1_t, MPI2_POINTER pMpi2SasPhyPage1_t;
  1685. #define MPI2_SASPHY1_PAGEVERSION (0x01)
  1686. /* SAS PHY Page 2 */
  1687. typedef struct _MPI2_SASPHY2_PHY_EVENT {
  1688. U8 PhyEventCode; /* 0x00 */
  1689. U8 Reserved1; /* 0x01 */
  1690. U16 Reserved2; /* 0x02 */
  1691. U32 PhyEventInfo; /* 0x04 */
  1692. } MPI2_SASPHY2_PHY_EVENT, MPI2_POINTER PTR_MPI2_SASPHY2_PHY_EVENT,
  1693. Mpi2SasPhy2PhyEvent_t, MPI2_POINTER pMpi2SasPhy2PhyEvent_t;
  1694. /* use MPI2_SASPHY3_EVENT_CODE_ for the PhyEventCode field */
  1695. /*
  1696. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1697. * one and check Header.ExtPageLength or NumPhyEvents at runtime.
  1698. */
  1699. #ifndef MPI2_SASPHY2_PHY_EVENT_MAX
  1700. #define MPI2_SASPHY2_PHY_EVENT_MAX (1)
  1701. #endif
  1702. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_2 {
  1703. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1704. U32 Reserved1; /* 0x08 */
  1705. U8 NumPhyEvents; /* 0x0C */
  1706. U8 Reserved2; /* 0x0D */
  1707. U16 Reserved3; /* 0x0E */
  1708. MPI2_SASPHY2_PHY_EVENT PhyEvent[MPI2_SASPHY2_PHY_EVENT_MAX];
  1709. /* 0x10 */
  1710. } MPI2_CONFIG_PAGE_SAS_PHY_2, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_2,
  1711. Mpi2SasPhyPage2_t, MPI2_POINTER pMpi2SasPhyPage2_t;
  1712. #define MPI2_SASPHY2_PAGEVERSION (0x00)
  1713. /* SAS PHY Page 3 */
  1714. typedef struct _MPI2_SASPHY3_PHY_EVENT_CONFIG {
  1715. U8 PhyEventCode; /* 0x00 */
  1716. U8 Reserved1; /* 0x01 */
  1717. U16 Reserved2; /* 0x02 */
  1718. U8 CounterType; /* 0x04 */
  1719. U8 ThresholdWindow; /* 0x05 */
  1720. U8 TimeUnits; /* 0x06 */
  1721. U8 Reserved3; /* 0x07 */
  1722. U32 EventThreshold; /* 0x08 */
  1723. U16 ThresholdFlags; /* 0x0C */
  1724. U16 Reserved4; /* 0x0E */
  1725. } MPI2_SASPHY3_PHY_EVENT_CONFIG, MPI2_POINTER PTR_MPI2_SASPHY3_PHY_EVENT_CONFIG,
  1726. Mpi2SasPhy3PhyEventConfig_t, MPI2_POINTER pMpi2SasPhy3PhyEventConfig_t;
  1727. /* values for PhyEventCode field */
  1728. #define MPI2_SASPHY3_EVENT_CODE_NO_EVENT (0x00)
  1729. #define MPI2_SASPHY3_EVENT_CODE_INVALID_DWORD (0x01)
  1730. #define MPI2_SASPHY3_EVENT_CODE_RUNNING_DISPARITY_ERROR (0x02)
  1731. #define MPI2_SASPHY3_EVENT_CODE_LOSS_DWORD_SYNC (0x03)
  1732. #define MPI2_SASPHY3_EVENT_CODE_PHY_RESET_PROBLEM (0x04)
  1733. #define MPI2_SASPHY3_EVENT_CODE_ELASTICITY_BUF_OVERFLOW (0x05)
  1734. #define MPI2_SASPHY3_EVENT_CODE_RX_ERROR (0x06)
  1735. #define MPI2_SASPHY3_EVENT_CODE_RX_ADDR_FRAME_ERROR (0x20)
  1736. #define MPI2_SASPHY3_EVENT_CODE_TX_AC_OPEN_REJECT (0x21)
  1737. #define MPI2_SASPHY3_EVENT_CODE_RX_AC_OPEN_REJECT (0x22)
  1738. #define MPI2_SASPHY3_EVENT_CODE_TX_RC_OPEN_REJECT (0x23)
  1739. #define MPI2_SASPHY3_EVENT_CODE_RX_RC_OPEN_REJECT (0x24)
  1740. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_PARTIAL_WAITING_ON (0x25)
  1741. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_CONNECT_WAITING_ON (0x26)
  1742. #define MPI2_SASPHY3_EVENT_CODE_TX_BREAK (0x27)
  1743. #define MPI2_SASPHY3_EVENT_CODE_RX_BREAK (0x28)
  1744. #define MPI2_SASPHY3_EVENT_CODE_BREAK_TIMEOUT (0x29)
  1745. #define MPI2_SASPHY3_EVENT_CODE_CONNECTION (0x2A)
  1746. #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_PATHWAY_BLOCKED (0x2B)
  1747. #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_ARB_WAIT_TIME (0x2C)
  1748. #define MPI2_SASPHY3_EVENT_CODE_PEAK_ARB_WAIT_TIME (0x2D)
  1749. #define MPI2_SASPHY3_EVENT_CODE_PEAK_CONNECT_TIME (0x2E)
  1750. #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_FRAMES (0x40)
  1751. #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_FRAMES (0x41)
  1752. #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_ERROR_FRAMES (0x42)
  1753. #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_ERROR_FRAMES (0x43)
  1754. #define MPI2_SASPHY3_EVENT_CODE_TX_CREDIT_BLOCKED (0x44)
  1755. #define MPI2_SASPHY3_EVENT_CODE_RX_CREDIT_BLOCKED (0x45)
  1756. #define MPI2_SASPHY3_EVENT_CODE_TX_SATA_FRAMES (0x50)
  1757. #define MPI2_SASPHY3_EVENT_CODE_RX_SATA_FRAMES (0x51)
  1758. #define MPI2_SASPHY3_EVENT_CODE_SATA_OVERFLOW (0x52)
  1759. #define MPI2_SASPHY3_EVENT_CODE_TX_SMP_FRAMES (0x60)
  1760. #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_FRAMES (0x61)
  1761. #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_ERROR_FRAMES (0x63)
  1762. #define MPI2_SASPHY3_EVENT_CODE_HOTPLUG_TIMEOUT (0xD0)
  1763. #define MPI2_SASPHY3_EVENT_CODE_MISALIGNED_MUX_PRIMITIVE (0xD1)
  1764. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP (0xD2)
  1765. /* values for the CounterType field */
  1766. #define MPI2_SASPHY3_COUNTER_TYPE_WRAPPING (0x00)
  1767. #define MPI2_SASPHY3_COUNTER_TYPE_SATURATING (0x01)
  1768. #define MPI2_SASPHY3_COUNTER_TYPE_PEAK_VALUE (0x02)
  1769. /* values for the TimeUnits field */
  1770. #define MPI2_SASPHY3_TIME_UNITS_10_MICROSECONDS (0x00)
  1771. #define MPI2_SASPHY3_TIME_UNITS_100_MICROSECONDS (0x01)
  1772. #define MPI2_SASPHY3_TIME_UNITS_1_MILLISECOND (0x02)
  1773. #define MPI2_SASPHY3_TIME_UNITS_10_MILLISECONDS (0x03)
  1774. /* values for the ThresholdFlags field */
  1775. #define MPI2_SASPHY3_TFLAGS_PHY_RESET (0x0002)
  1776. #define MPI2_SASPHY3_TFLAGS_EVENT_NOTIFY (0x0001)
  1777. /*
  1778. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1779. * one and check Header.ExtPageLength or NumPhyEvents at runtime.
  1780. */
  1781. #ifndef MPI2_SASPHY3_PHY_EVENT_MAX
  1782. #define MPI2_SASPHY3_PHY_EVENT_MAX (1)
  1783. #endif
  1784. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_3 {
  1785. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1786. U32 Reserved1; /* 0x08 */
  1787. U8 NumPhyEvents; /* 0x0C */
  1788. U8 Reserved2; /* 0x0D */
  1789. U16 Reserved3; /* 0x0E */
  1790. MPI2_SASPHY3_PHY_EVENT_CONFIG PhyEventConfig
  1791. [MPI2_SASPHY3_PHY_EVENT_MAX]; /* 0x10 */
  1792. } MPI2_CONFIG_PAGE_SAS_PHY_3, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_3,
  1793. Mpi2SasPhyPage3_t, MPI2_POINTER pMpi2SasPhyPage3_t;
  1794. #define MPI2_SASPHY3_PAGEVERSION (0x00)
  1795. /****************************************************************************
  1796. * SAS Port Config Pages
  1797. ****************************************************************************/
  1798. /* SAS Port Page 0 */
  1799. typedef struct _MPI2_CONFIG_PAGE_SAS_PORT_0
  1800. {
  1801. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1802. U8 PortNumber; /* 0x08 */
  1803. U8 PhysicalPort; /* 0x09 */
  1804. U8 PortWidth; /* 0x0A */
  1805. U8 PhysicalPortWidth; /* 0x0B */
  1806. U8 ZoneGroup; /* 0x0C */
  1807. U8 Reserved1; /* 0x0D */
  1808. U16 Reserved2; /* 0x0E */
  1809. U64 SASAddress; /* 0x10 */
  1810. U32 DeviceInfo; /* 0x18 */
  1811. U32 Reserved3; /* 0x1C */
  1812. U32 Reserved4; /* 0x20 */
  1813. } MPI2_CONFIG_PAGE_SAS_PORT_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PORT_0,
  1814. Mpi2SasPortPage0_t, MPI2_POINTER pMpi2SasPortPage0_t;
  1815. #define MPI2_SASPORT0_PAGEVERSION (0x00)
  1816. /* see mpi2_sas.h for values for SAS Port Page 0 DeviceInfo values */
  1817. /****************************************************************************
  1818. * SAS Enclosure Config Pages
  1819. ****************************************************************************/
  1820. /* SAS Enclosure Page 0 */
  1821. typedef struct _MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0
  1822. {
  1823. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1824. U32 Reserved1; /* 0x08 */
  1825. U64 EnclosureLogicalID; /* 0x0C */
  1826. U16 Flags; /* 0x14 */
  1827. U16 EnclosureHandle; /* 0x16 */
  1828. U16 NumSlots; /* 0x18 */
  1829. U16 StartSlot; /* 0x1A */
  1830. U16 Reserved2; /* 0x1C */
  1831. U16 SEPDevHandle; /* 0x1E */
  1832. U32 Reserved3; /* 0x20 */
  1833. U32 Reserved4; /* 0x24 */
  1834. } MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
  1835. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
  1836. Mpi2SasEnclosurePage0_t, MPI2_POINTER pMpi2SasEnclosurePage0_t;
  1837. #define MPI2_SASENCLOSURE0_PAGEVERSION (0x03)
  1838. /* values for SAS Enclosure Page 0 Flags field */
  1839. #define MPI2_SAS_ENCLS0_FLAGS_MNG_MASK (0x000F)
  1840. #define MPI2_SAS_ENCLS0_FLAGS_MNG_UNKNOWN (0x0000)
  1841. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SES (0x0001)
  1842. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SGPIO (0x0002)
  1843. #define MPI2_SAS_ENCLS0_FLAGS_MNG_EXP_SGPIO (0x0003)
  1844. #define MPI2_SAS_ENCLS0_FLAGS_MNG_SES_ENCLOSURE (0x0004)
  1845. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_GPIO (0x0005)
  1846. /****************************************************************************
  1847. * Log Config Page
  1848. ****************************************************************************/
  1849. /* Log Page 0 */
  1850. /*
  1851. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1852. * one and check Header.ExtPageLength or NumPhys at runtime.
  1853. */
  1854. #ifndef MPI2_LOG_0_NUM_LOG_ENTRIES
  1855. #define MPI2_LOG_0_NUM_LOG_ENTRIES (1)
  1856. #endif
  1857. #define MPI2_LOG_0_LOG_DATA_LENGTH (0x1C)
  1858. typedef struct _MPI2_LOG_0_ENTRY
  1859. {
  1860. U64 TimeStamp; /* 0x00 */
  1861. U32 Reserved1; /* 0x08 */
  1862. U16 LogSequence; /* 0x0C */
  1863. U16 LogEntryQualifier; /* 0x0E */
  1864. U8 VP_ID; /* 0x10 */
  1865. U8 VF_ID; /* 0x11 */
  1866. U16 Reserved2; /* 0x12 */
  1867. U8 LogData[MPI2_LOG_0_LOG_DATA_LENGTH];/* 0x14 */
  1868. } MPI2_LOG_0_ENTRY, MPI2_POINTER PTR_MPI2_LOG_0_ENTRY,
  1869. Mpi2Log0Entry_t, MPI2_POINTER pMpi2Log0Entry_t;
  1870. /* values for Log Page 0 LogEntry LogEntryQualifier field */
  1871. #define MPI2_LOG_0_ENTRY_QUAL_ENTRY_UNUSED (0x0000)
  1872. #define MPI2_LOG_0_ENTRY_QUAL_POWER_ON_RESET (0x0001)
  1873. #define MPI2_LOG_0_ENTRY_QUAL_TIMESTAMP_UPDATE (0x0002)
  1874. #define MPI2_LOG_0_ENTRY_QUAL_MIN_IMPLEMENT_SPEC (0x8000)
  1875. #define MPI2_LOG_0_ENTRY_QUAL_MAX_IMPLEMENT_SPEC (0xFFFF)
  1876. typedef struct _MPI2_CONFIG_PAGE_LOG_0
  1877. {
  1878. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1879. U32 Reserved1; /* 0x08 */
  1880. U32 Reserved2; /* 0x0C */
  1881. U16 NumLogEntries; /* 0x10 */
  1882. U16 Reserved3; /* 0x12 */
  1883. MPI2_LOG_0_ENTRY LogEntry[MPI2_LOG_0_NUM_LOG_ENTRIES]; /* 0x14 */
  1884. } MPI2_CONFIG_PAGE_LOG_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_LOG_0,
  1885. Mpi2LogPage0_t, MPI2_POINTER pMpi2LogPage0_t;
  1886. #define MPI2_LOG_0_PAGEVERSION (0x02)
  1887. /****************************************************************************
  1888. * RAID Config Page
  1889. ****************************************************************************/
  1890. /* RAID Page 0 */
  1891. /*
  1892. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1893. * one and check Header.ExtPageLength or NumPhys at runtime.
  1894. */
  1895. #ifndef MPI2_RAIDCONFIG0_MAX_ELEMENTS
  1896. #define MPI2_RAIDCONFIG0_MAX_ELEMENTS (1)
  1897. #endif
  1898. typedef struct _MPI2_RAIDCONFIG0_CONFIG_ELEMENT
  1899. {
  1900. U16 ElementFlags; /* 0x00 */
  1901. U16 VolDevHandle; /* 0x02 */
  1902. U8 HotSparePool; /* 0x04 */
  1903. U8 PhysDiskNum; /* 0x05 */
  1904. U16 PhysDiskDevHandle; /* 0x06 */
  1905. } MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
  1906. MPI2_POINTER PTR_MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
  1907. Mpi2RaidConfig0ConfigElement_t, MPI2_POINTER pMpi2RaidConfig0ConfigElement_t;
  1908. /* values for the ElementFlags field */
  1909. #define MPI2_RAIDCONFIG0_EFLAGS_MASK_ELEMENT_TYPE (0x000F)
  1910. #define MPI2_RAIDCONFIG0_EFLAGS_VOLUME_ELEMENT (0x0000)
  1911. #define MPI2_RAIDCONFIG0_EFLAGS_VOL_PHYS_DISK_ELEMENT (0x0001)
  1912. #define MPI2_RAIDCONFIG0_EFLAGS_HOT_SPARE_ELEMENT (0x0002)
  1913. #define MPI2_RAIDCONFIG0_EFLAGS_OCE_ELEMENT (0x0003)
  1914. typedef struct _MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0
  1915. {
  1916. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1917. U8 NumHotSpares; /* 0x08 */
  1918. U8 NumPhysDisks; /* 0x09 */
  1919. U8 NumVolumes; /* 0x0A */
  1920. U8 ConfigNum; /* 0x0B */
  1921. U32 Flags; /* 0x0C */
  1922. U8 ConfigGUID[24]; /* 0x10 */
  1923. U32 Reserved1; /* 0x28 */
  1924. U8 NumElements; /* 0x2C */
  1925. U8 Reserved2; /* 0x2D */
  1926. U16 Reserved3; /* 0x2E */
  1927. MPI2_RAIDCONFIG0_CONFIG_ELEMENT ConfigElement[MPI2_RAIDCONFIG0_MAX_ELEMENTS]; /* 0x30 */
  1928. } MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
  1929. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
  1930. Mpi2RaidConfigurationPage0_t, MPI2_POINTER pMpi2RaidConfigurationPage0_t;
  1931. #define MPI2_RAIDCONFIG0_PAGEVERSION (0x00)
  1932. /* values for RAID Configuration Page 0 Flags field */
  1933. #define MPI2_RAIDCONFIG0_FLAG_FOREIGN_CONFIG (0x00000001)
  1934. /****************************************************************************
  1935. * Driver Persistent Mapping Config Pages
  1936. ****************************************************************************/
  1937. /* Driver Persistent Mapping Page 0 */
  1938. typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY
  1939. {
  1940. U64 PhysicalIdentifier; /* 0x00 */
  1941. U16 MappingInformation; /* 0x08 */
  1942. U16 DeviceIndex; /* 0x0A */
  1943. U32 PhysicalBitsMapping; /* 0x0C */
  1944. U32 Reserved1; /* 0x10 */
  1945. } MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
  1946. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
  1947. Mpi2DriverMap0Entry_t, MPI2_POINTER pMpi2DriverMap0Entry_t;
  1948. typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAPPING_0
  1949. {
  1950. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1951. MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY Entry; /* 0x08 */
  1952. } MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
  1953. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
  1954. Mpi2DriverMappingPage0_t, MPI2_POINTER pMpi2DriverMappingPage0_t;
  1955. #define MPI2_DRIVERMAPPING0_PAGEVERSION (0x00)
  1956. /* values for Driver Persistent Mapping Page 0 MappingInformation field */
  1957. #define MPI2_DRVMAP0_MAPINFO_SLOT_MASK (0x07F0)
  1958. #define MPI2_DRVMAP0_MAPINFO_SLOT_SHIFT (4)
  1959. #define MPI2_DRVMAP0_MAPINFO_MISSING_MASK (0x000F)
  1960. #endif