Kconfig 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434
  1. #
  2. # Processor families
  3. #
  4. config CPU_SH2
  5. bool
  6. config CPU_SH2A
  7. bool
  8. select CPU_SH2
  9. config CPU_SH3
  10. bool
  11. select CPU_HAS_INTEVT
  12. select CPU_HAS_SR_RB
  13. config CPU_SH4
  14. bool
  15. select CPU_HAS_INTEVT
  16. select CPU_HAS_SR_RB
  17. select CPU_HAS_PTEA if (!CPU_SUBTYPE_ST40 && !CPU_SH4A) || CPU_SHX2
  18. select CPU_HAS_FPU if !CPU_SH4AL_DSP
  19. config CPU_SH4A
  20. bool
  21. select CPU_SH4
  22. config CPU_SH4AL_DSP
  23. bool
  24. select CPU_SH4A
  25. select CPU_HAS_DSP
  26. config CPU_SUBTYPE_ST40
  27. bool
  28. select CPU_SH4
  29. config CPU_SHX2
  30. bool
  31. config CPU_SHX3
  32. bool
  33. choice
  34. prompt "Processor sub-type selection"
  35. #
  36. # Processor subtypes
  37. #
  38. # SH-2 Processor Support
  39. config CPU_SUBTYPE_SH7619
  40. bool "Support SH7619 processor"
  41. select CPU_SH2
  42. # SH-2A Processor Support
  43. config CPU_SUBTYPE_SH7206
  44. bool "Support SH7206 processor"
  45. select CPU_SH2A
  46. # SH-3 Processor Support
  47. config CPU_SUBTYPE_SH7705
  48. bool "Support SH7705 processor"
  49. select CPU_SH3
  50. config CPU_SUBTYPE_SH7706
  51. bool "Support SH7706 processor"
  52. select CPU_SH3
  53. help
  54. Select SH7706 if you have a 133 Mhz SH-3 HD6417706 CPU.
  55. config CPU_SUBTYPE_SH7707
  56. bool "Support SH7707 processor"
  57. select CPU_SH3
  58. help
  59. Select SH7707 if you have a 60 Mhz SH-3 HD6417707 CPU.
  60. config CPU_SUBTYPE_SH7708
  61. bool "Support SH7708 processor"
  62. select CPU_SH3
  63. help
  64. Select SH7708 if you have a 60 Mhz SH-3 HD6417708S or
  65. if you have a 100 Mhz SH-3 HD6417708R CPU.
  66. config CPU_SUBTYPE_SH7709
  67. bool "Support SH7709 processor"
  68. select CPU_SH3
  69. help
  70. Select SH7709 if you have a 80 Mhz SH-3 HD6417709 CPU.
  71. config CPU_SUBTYPE_SH7710
  72. bool "Support SH7710 processor"
  73. select CPU_SH3
  74. select CPU_HAS_DSP
  75. help
  76. Select SH7710 if you have a SH3-DSP SH7710 CPU.
  77. config CPU_SUBTYPE_SH7712
  78. bool "Support SH7712 processor"
  79. select CPU_SH3
  80. select CPU_HAS_DSP
  81. help
  82. Select SH7712 if you have a SH3-DSP SH7712 CPU.
  83. config CPU_SUBTYPE_SH7720
  84. bool "Support SH7720 processor"
  85. select CPU_SH3
  86. select CPU_HAS_DSP
  87. help
  88. Select SH7720 if you have a SH3-DSP SH7720 CPU.
  89. # SH-4 Processor Support
  90. config CPU_SUBTYPE_SH7750
  91. bool "Support SH7750 processor"
  92. select CPU_SH4
  93. help
  94. Select SH7750 if you have a 200 Mhz SH-4 HD6417750 CPU.
  95. config CPU_SUBTYPE_SH7091
  96. bool "Support SH7091 processor"
  97. select CPU_SH4
  98. help
  99. Select SH7091 if you have an SH-4 based Sega device (such as
  100. the Dreamcast, Naomi, and Naomi 2).
  101. config CPU_SUBTYPE_SH7750R
  102. bool "Support SH7750R processor"
  103. select CPU_SH4
  104. config CPU_SUBTYPE_SH7750S
  105. bool "Support SH7750S processor"
  106. select CPU_SH4
  107. config CPU_SUBTYPE_SH7751
  108. bool "Support SH7751 processor"
  109. select CPU_SH4
  110. help
  111. Select SH7751 if you have a 166 Mhz SH-4 HD6417751 CPU,
  112. or if you have a HD6417751R CPU.
  113. config CPU_SUBTYPE_SH7751R
  114. bool "Support SH7751R processor"
  115. select CPU_SH4
  116. config CPU_SUBTYPE_SH7760
  117. bool "Support SH7760 processor"
  118. select CPU_SH4
  119. config CPU_SUBTYPE_SH4_202
  120. bool "Support SH4-202 processor"
  121. select CPU_SH4
  122. # ST40 Processor Support
  123. config CPU_SUBTYPE_ST40STB1
  124. bool "Support ST40STB1/ST40RA processors"
  125. select CPU_SUBTYPE_ST40
  126. help
  127. Select ST40STB1 if you have a ST40RA CPU.
  128. This was previously called the ST40STB1, hence the option name.
  129. config CPU_SUBTYPE_ST40GX1
  130. bool "Support ST40GX1 processor"
  131. select CPU_SUBTYPE_ST40
  132. help
  133. Select ST40GX1 if you have a ST40GX1 CPU.
  134. # SH-4A Processor Support
  135. config CPU_SUBTYPE_SH7770
  136. bool "Support SH7770 processor"
  137. select CPU_SH4A
  138. config CPU_SUBTYPE_SH7780
  139. bool "Support SH7780 processor"
  140. select CPU_SH4A
  141. config CPU_SUBTYPE_SH7785
  142. bool "Support SH7785 processor"
  143. select CPU_SH4A
  144. select CPU_SHX2
  145. select ARCH_SPARSEMEM_ENABLE
  146. select SYS_SUPPORTS_NUMA
  147. config CPU_SUBTYPE_SHX3
  148. bool "Support SH-X3 processor"
  149. select CPU_SH4A
  150. select CPU_SHX3
  151. select ARCH_SPARSEMEM_ENABLE
  152. select SYS_SUPPORTS_NUMA
  153. # SH4AL-DSP Processor Support
  154. config CPU_SUBTYPE_SH7343
  155. bool "Support SH7343 processor"
  156. select CPU_SH4AL_DSP
  157. config CPU_SUBTYPE_SH7722
  158. bool "Support SH7722 processor"
  159. select CPU_SH4AL_DSP
  160. select CPU_SHX2
  161. select ARCH_SPARSEMEM_ENABLE
  162. select SYS_SUPPORTS_NUMA
  163. endchoice
  164. menu "Memory management options"
  165. config QUICKLIST
  166. def_bool y
  167. config MMU
  168. bool "Support for memory management hardware"
  169. depends on !CPU_SH2
  170. default y
  171. help
  172. Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
  173. boot on these systems, this option must not be set.
  174. On other systems (such as the SH-3 and 4) where an MMU exists,
  175. turning this off will boot the kernel on these machines with the
  176. MMU implicitly switched off.
  177. config PAGE_OFFSET
  178. hex
  179. default "0x80000000" if MMU
  180. default "0x00000000"
  181. config MEMORY_START
  182. hex "Physical memory start address"
  183. default "0x08000000"
  184. ---help---
  185. Computers built with Hitachi SuperH processors always
  186. map the ROM starting at address zero. But the processor
  187. does not specify the range that RAM takes.
  188. The physical memory (RAM) start address will be automatically
  189. set to 08000000. Other platforms, such as the Solution Engine
  190. boards typically map RAM at 0C000000.
  191. Tweak this only when porting to a new machine which does not
  192. already have a defconfig. Changing it from the known correct
  193. value on any of the known systems will only lead to disaster.
  194. config MEMORY_SIZE
  195. hex "Physical memory size"
  196. default "0x00400000"
  197. help
  198. This sets the default memory size assumed by your SH kernel. It can
  199. be overridden as normal by the 'mem=' argument on the kernel command
  200. line. If unsure, consult your board specifications or just leave it
  201. as 0x00400000 which was the default value before this became
  202. configurable.
  203. config 32BIT
  204. bool "Support 32-bit physical addressing through PMB"
  205. depends on MMU && (CPU_SUBTYPE_SH7780 || CPU_SUBTYPE_SH7785)
  206. default y
  207. help
  208. If you say Y here, physical addressing will be extended to
  209. 32-bits through the SH-4A PMB. If this is not set, legacy
  210. 29-bit physical addressing will be used.
  211. config X2TLB
  212. bool "Enable extended TLB mode"
  213. depends on CPU_SHX2 && MMU && EXPERIMENTAL
  214. help
  215. Selecting this option will enable the extended mode of the SH-X2
  216. TLB. For legacy SH-X behaviour and interoperability, say N. For
  217. all of the fun new features and a willingless to submit bug reports,
  218. say Y.
  219. config VSYSCALL
  220. bool "Support vsyscall page"
  221. depends on MMU
  222. default y
  223. help
  224. This will enable support for the kernel mapping a vDSO page
  225. in process space, and subsequently handing down the entry point
  226. to the libc through the ELF auxiliary vector.
  227. From the kernel side this is used for the signal trampoline.
  228. For systems with an MMU that can afford to give up a page,
  229. (the default value) say Y.
  230. config NUMA
  231. bool "Non Uniform Memory Access (NUMA) Support"
  232. depends on MMU && SYS_SUPPORTS_NUMA && EXPERIMENTAL
  233. default n
  234. help
  235. Some SH systems have many various memories scattered around
  236. the address space, each with varying latencies. This enables
  237. support for these blocks by binding them to nodes and allowing
  238. memory policies to be used for prioritizing and controlling
  239. allocation behaviour.
  240. config NODES_SHIFT
  241. int
  242. default "3" if CPU_SUBTYPE_SHX3
  243. default "1"
  244. depends on NEED_MULTIPLE_NODES
  245. config ARCH_FLATMEM_ENABLE
  246. def_bool y
  247. depends on !NUMA
  248. config ARCH_SPARSEMEM_ENABLE
  249. def_bool y
  250. select SPARSEMEM_STATIC
  251. config ARCH_SPARSEMEM_DEFAULT
  252. def_bool y
  253. config MAX_ACTIVE_REGIONS
  254. int
  255. default "6" if (CPU_SUBTYPE_SHX3 && SPARSEMEM)
  256. default "2" if (CPU_SUBTYPE_SH7722 && SPARSEMEM)
  257. default "1"
  258. config ARCH_POPULATES_NODE_MAP
  259. def_bool y
  260. config ARCH_SELECT_MEMORY_MODEL
  261. def_bool y
  262. config ARCH_ENABLE_MEMORY_HOTPLUG
  263. def_bool y
  264. depends on SPARSEMEM
  265. config ARCH_MEMORY_PROBE
  266. def_bool y
  267. depends on MEMORY_HOTPLUG
  268. choice
  269. prompt "Kernel page size"
  270. default PAGE_SIZE_4KB
  271. config PAGE_SIZE_4KB
  272. bool "4kB"
  273. help
  274. This is the default page size used by all SuperH CPUs.
  275. config PAGE_SIZE_8KB
  276. bool "8kB"
  277. depends on EXPERIMENTAL && X2TLB
  278. help
  279. This enables 8kB pages as supported by SH-X2 and later MMUs.
  280. config PAGE_SIZE_64KB
  281. bool "64kB"
  282. depends on EXPERIMENTAL && CPU_SH4
  283. help
  284. This enables support for 64kB pages, possible on all SH-4
  285. CPUs and later. Highly experimental, not recommended.
  286. endchoice
  287. choice
  288. prompt "HugeTLB page size"
  289. depends on HUGETLB_PAGE && CPU_SH4 && MMU
  290. default HUGETLB_PAGE_SIZE_64K
  291. config HUGETLB_PAGE_SIZE_64K
  292. bool "64kB"
  293. config HUGETLB_PAGE_SIZE_256K
  294. bool "256kB"
  295. depends on X2TLB
  296. config HUGETLB_PAGE_SIZE_1MB
  297. bool "1MB"
  298. config HUGETLB_PAGE_SIZE_4MB
  299. bool "4MB"
  300. depends on X2TLB
  301. config HUGETLB_PAGE_SIZE_64MB
  302. bool "64MB"
  303. depends on X2TLB
  304. endchoice
  305. source "mm/Kconfig"
  306. endmenu
  307. menu "Cache configuration"
  308. config SH7705_CACHE_32KB
  309. bool "Enable 32KB cache size for SH7705"
  310. depends on CPU_SUBTYPE_SH7705
  311. default y
  312. config SH_DIRECT_MAPPED
  313. bool "Use direct-mapped caching"
  314. default n
  315. help
  316. Selecting this option will configure the caches to be direct-mapped,
  317. even if the cache supports a 2 or 4-way mode. This is useful primarily
  318. for debugging on platforms with 2 and 4-way caches (SH7750R/SH7751R,
  319. SH4-202, SH4-501, etc.)
  320. Turn this option off for platforms that do not have a direct-mapped
  321. cache, and you have no need to run the caches in such a configuration.
  322. choice
  323. prompt "Cache mode"
  324. default CACHE_WRITEBACK if CPU_SH2A || CPU_SH3 || CPU_SH4
  325. default CACHE_WRITETHROUGH if (CPU_SH2 && !CPU_SH2A)
  326. config CACHE_WRITEBACK
  327. bool "Write-back"
  328. depends on CPU_SH2A || CPU_SH3 || CPU_SH4
  329. config CACHE_WRITETHROUGH
  330. bool "Write-through"
  331. help
  332. Selecting this option will configure the caches in write-through
  333. mode, as opposed to the default write-back configuration.
  334. Since there's sill some aliasing issues on SH-4, this option will
  335. unfortunately still require the majority of flushing functions to
  336. be implemented to deal with aliasing.
  337. If unsure, say N.
  338. config CACHE_OFF
  339. bool "Off"
  340. endchoice
  341. endmenu