smpboot.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  5. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  6. *
  7. * Much of the core SMP work is based on previous work by Thomas Radke, to
  8. * whom a great many thanks are extended.
  9. *
  10. * Thanks to Intel for making available several different Pentium,
  11. * Pentium Pro and Pentium-II/Xeon MP machines.
  12. * Original development of Linux SMP code supported by Caldera.
  13. *
  14. * This code is released under the GNU General Public License version 2 or
  15. * later.
  16. *
  17. * Fixes
  18. * Felix Koop : NR_CPUS used properly
  19. * Jose Renau : Handle single CPU case.
  20. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  21. * Greg Wright : Fix for kernel stacks panic.
  22. * Erich Boleyn : MP v1.4 and additional changes.
  23. * Matthias Sattler : Changes for 2.1 kernel map.
  24. * Michel Lespinasse : Changes for 2.1 kernel map.
  25. * Michael Chastain : Change trampoline.S to gnu as.
  26. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  27. * Ingo Molnar : Added APIC timers, based on code
  28. * from Jose Renau
  29. * Ingo Molnar : various cleanups and rewrites
  30. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  31. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  32. * Martin J. Bligh : Added support for multi-quad systems
  33. * Dave Jones : Report invalid combinations of Athlon CPUs.
  34. * Rusty Russell : Hacked into shape for new "hotplug" boot process. */
  35. #include <linux/module.h>
  36. #include <linux/init.h>
  37. #include <linux/kernel.h>
  38. #include <linux/mm.h>
  39. #include <linux/sched.h>
  40. #include <linux/kernel_stat.h>
  41. #include <linux/smp_lock.h>
  42. #include <linux/bootmem.h>
  43. #include <linux/notifier.h>
  44. #include <linux/cpu.h>
  45. #include <linux/percpu.h>
  46. #include <linux/delay.h>
  47. #include <linux/mc146818rtc.h>
  48. #include <asm/tlbflush.h>
  49. #include <asm/desc.h>
  50. #include <asm/arch_hooks.h>
  51. #include <asm/nmi.h>
  52. #include <mach_apic.h>
  53. #include <mach_wakecpu.h>
  54. #include <smpboot_hooks.h>
  55. /* Set if we find a B stepping CPU */
  56. static int __devinitdata smp_b_stepping;
  57. /* Number of siblings per CPU package */
  58. int smp_num_siblings = 1;
  59. #ifdef CONFIG_X86_HT
  60. EXPORT_SYMBOL(smp_num_siblings);
  61. #endif
  62. /* Last level cache ID of each logical CPU */
  63. int cpu_llc_id[NR_CPUS] __cpuinitdata = {[0 ... NR_CPUS-1] = BAD_APICID};
  64. /* representing HT siblings of each logical CPU */
  65. cpumask_t cpu_sibling_map[NR_CPUS] __read_mostly;
  66. EXPORT_SYMBOL(cpu_sibling_map);
  67. /* representing HT and core siblings of each logical CPU */
  68. cpumask_t cpu_core_map[NR_CPUS] __read_mostly;
  69. EXPORT_SYMBOL(cpu_core_map);
  70. /* bitmap of online cpus */
  71. cpumask_t cpu_online_map __read_mostly;
  72. EXPORT_SYMBOL(cpu_online_map);
  73. cpumask_t cpu_callin_map;
  74. cpumask_t cpu_callout_map;
  75. EXPORT_SYMBOL(cpu_callout_map);
  76. cpumask_t cpu_possible_map;
  77. EXPORT_SYMBOL(cpu_possible_map);
  78. static cpumask_t smp_commenced_mask;
  79. /* TSC's upper 32 bits can't be written in eariler CPU (before prescott), there
  80. * is no way to resync one AP against BP. TBD: for prescott and above, we
  81. * should use IA64's algorithm
  82. */
  83. static int __devinitdata tsc_sync_disabled;
  84. /* Per CPU bogomips and other parameters */
  85. struct cpuinfo_x86 cpu_data[NR_CPUS] __cacheline_aligned;
  86. EXPORT_SYMBOL(cpu_data);
  87. u8 x86_cpu_to_apicid[NR_CPUS] __read_mostly =
  88. { [0 ... NR_CPUS-1] = 0xff };
  89. EXPORT_SYMBOL(x86_cpu_to_apicid);
  90. u8 apicid_2_node[MAX_APICID];
  91. /*
  92. * Trampoline 80x86 program as an array.
  93. */
  94. extern unsigned char trampoline_data [];
  95. extern unsigned char trampoline_end [];
  96. static unsigned char *trampoline_base;
  97. static int trampoline_exec;
  98. static void map_cpu_to_logical_apicid(void);
  99. /* State of each CPU. */
  100. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  101. /*
  102. * Currently trivial. Write the real->protected mode
  103. * bootstrap into the page concerned. The caller
  104. * has made sure it's suitably aligned.
  105. */
  106. static unsigned long __devinit setup_trampoline(void)
  107. {
  108. memcpy(trampoline_base, trampoline_data, trampoline_end - trampoline_data);
  109. return virt_to_phys(trampoline_base);
  110. }
  111. /*
  112. * We are called very early to get the low memory for the
  113. * SMP bootup trampoline page.
  114. */
  115. void __init smp_alloc_memory(void)
  116. {
  117. trampoline_base = (void *) alloc_bootmem_low_pages(PAGE_SIZE);
  118. /*
  119. * Has to be in very low memory so we can execute
  120. * real-mode AP code.
  121. */
  122. if (__pa(trampoline_base) >= 0x9F000)
  123. BUG();
  124. /*
  125. * Make the SMP trampoline executable:
  126. */
  127. trampoline_exec = set_kernel_exec((unsigned long)trampoline_base, 1);
  128. }
  129. /*
  130. * The bootstrap kernel entry code has set these up. Save them for
  131. * a given CPU
  132. */
  133. static void __devinit smp_store_cpu_info(int id)
  134. {
  135. struct cpuinfo_x86 *c = cpu_data + id;
  136. *c = boot_cpu_data;
  137. if (id!=0)
  138. identify_cpu(c);
  139. /*
  140. * Mask B, Pentium, but not Pentium MMX
  141. */
  142. if (c->x86_vendor == X86_VENDOR_INTEL &&
  143. c->x86 == 5 &&
  144. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  145. c->x86_model <= 3)
  146. /*
  147. * Remember we have B step Pentia with bugs
  148. */
  149. smp_b_stepping = 1;
  150. /*
  151. * Certain Athlons might work (for various values of 'work') in SMP
  152. * but they are not certified as MP capable.
  153. */
  154. if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
  155. if (num_possible_cpus() == 1)
  156. goto valid_k7;
  157. /* Athlon 660/661 is valid. */
  158. if ((c->x86_model==6) && ((c->x86_mask==0) || (c->x86_mask==1)))
  159. goto valid_k7;
  160. /* Duron 670 is valid */
  161. if ((c->x86_model==7) && (c->x86_mask==0))
  162. goto valid_k7;
  163. /*
  164. * Athlon 662, Duron 671, and Athlon >model 7 have capability bit.
  165. * It's worth noting that the A5 stepping (662) of some Athlon XP's
  166. * have the MP bit set.
  167. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for more.
  168. */
  169. if (((c->x86_model==6) && (c->x86_mask>=2)) ||
  170. ((c->x86_model==7) && (c->x86_mask>=1)) ||
  171. (c->x86_model> 7))
  172. if (cpu_has_mp)
  173. goto valid_k7;
  174. /* If we get here, it's not a certified SMP capable AMD system. */
  175. add_taint(TAINT_UNSAFE_SMP);
  176. }
  177. valid_k7:
  178. ;
  179. }
  180. /*
  181. * TSC synchronization.
  182. *
  183. * We first check whether all CPUs have their TSC's synchronized,
  184. * then we print a warning if not, and always resync.
  185. */
  186. static struct {
  187. atomic_t start_flag;
  188. atomic_t count_start;
  189. atomic_t count_stop;
  190. unsigned long long values[NR_CPUS];
  191. } tsc __initdata = {
  192. .start_flag = ATOMIC_INIT(0),
  193. .count_start = ATOMIC_INIT(0),
  194. .count_stop = ATOMIC_INIT(0),
  195. };
  196. #define NR_LOOPS 5
  197. static void __init synchronize_tsc_bp(void)
  198. {
  199. int i;
  200. unsigned long long t0;
  201. unsigned long long sum, avg;
  202. long long delta;
  203. unsigned int one_usec;
  204. int buggy = 0;
  205. printk(KERN_INFO "checking TSC synchronization across %u CPUs: ", num_booting_cpus());
  206. /* convert from kcyc/sec to cyc/usec */
  207. one_usec = cpu_khz / 1000;
  208. atomic_set(&tsc.start_flag, 1);
  209. wmb();
  210. /*
  211. * We loop a few times to get a primed instruction cache,
  212. * then the last pass is more or less synchronized and
  213. * the BP and APs set their cycle counters to zero all at
  214. * once. This reduces the chance of having random offsets
  215. * between the processors, and guarantees that the maximum
  216. * delay between the cycle counters is never bigger than
  217. * the latency of information-passing (cachelines) between
  218. * two CPUs.
  219. */
  220. for (i = 0; i < NR_LOOPS; i++) {
  221. /*
  222. * all APs synchronize but they loop on '== num_cpus'
  223. */
  224. while (atomic_read(&tsc.count_start) != num_booting_cpus()-1)
  225. cpu_relax();
  226. atomic_set(&tsc.count_stop, 0);
  227. wmb();
  228. /*
  229. * this lets the APs save their current TSC:
  230. */
  231. atomic_inc(&tsc.count_start);
  232. rdtscll(tsc.values[smp_processor_id()]);
  233. /*
  234. * We clear the TSC in the last loop:
  235. */
  236. if (i == NR_LOOPS-1)
  237. write_tsc(0, 0);
  238. /*
  239. * Wait for all APs to leave the synchronization point:
  240. */
  241. while (atomic_read(&tsc.count_stop) != num_booting_cpus()-1)
  242. cpu_relax();
  243. atomic_set(&tsc.count_start, 0);
  244. wmb();
  245. atomic_inc(&tsc.count_stop);
  246. }
  247. sum = 0;
  248. for (i = 0; i < NR_CPUS; i++) {
  249. if (cpu_isset(i, cpu_callout_map)) {
  250. t0 = tsc.values[i];
  251. sum += t0;
  252. }
  253. }
  254. avg = sum;
  255. do_div(avg, num_booting_cpus());
  256. for (i = 0; i < NR_CPUS; i++) {
  257. if (!cpu_isset(i, cpu_callout_map))
  258. continue;
  259. delta = tsc.values[i] - avg;
  260. if (delta < 0)
  261. delta = -delta;
  262. /*
  263. * We report bigger than 2 microseconds clock differences.
  264. */
  265. if (delta > 2*one_usec) {
  266. long long realdelta;
  267. if (!buggy) {
  268. buggy = 1;
  269. printk("\n");
  270. }
  271. realdelta = delta;
  272. do_div(realdelta, one_usec);
  273. if (tsc.values[i] < avg)
  274. realdelta = -realdelta;
  275. if (realdelta)
  276. printk(KERN_INFO "CPU#%d had %Ld usecs TSC "
  277. "skew, fixed it up.\n", i, realdelta);
  278. }
  279. }
  280. if (!buggy)
  281. printk("passed.\n");
  282. }
  283. static void __init synchronize_tsc_ap(void)
  284. {
  285. int i;
  286. /*
  287. * Not every cpu is online at the time
  288. * this gets called, so we first wait for the BP to
  289. * finish SMP initialization:
  290. */
  291. while (!atomic_read(&tsc.start_flag))
  292. cpu_relax();
  293. for (i = 0; i < NR_LOOPS; i++) {
  294. atomic_inc(&tsc.count_start);
  295. while (atomic_read(&tsc.count_start) != num_booting_cpus())
  296. cpu_relax();
  297. rdtscll(tsc.values[smp_processor_id()]);
  298. if (i == NR_LOOPS-1)
  299. write_tsc(0, 0);
  300. atomic_inc(&tsc.count_stop);
  301. while (atomic_read(&tsc.count_stop) != num_booting_cpus())
  302. cpu_relax();
  303. }
  304. }
  305. #undef NR_LOOPS
  306. extern void calibrate_delay(void);
  307. static atomic_t init_deasserted;
  308. static void __devinit smp_callin(void)
  309. {
  310. int cpuid, phys_id;
  311. unsigned long timeout;
  312. /*
  313. * If waken up by an INIT in an 82489DX configuration
  314. * we may get here before an INIT-deassert IPI reaches
  315. * our local APIC. We have to wait for the IPI or we'll
  316. * lock up on an APIC access.
  317. */
  318. wait_for_init_deassert(&init_deasserted);
  319. /*
  320. * (This works even if the APIC is not enabled.)
  321. */
  322. phys_id = GET_APIC_ID(apic_read(APIC_ID));
  323. cpuid = smp_processor_id();
  324. if (cpu_isset(cpuid, cpu_callin_map)) {
  325. printk("huh, phys CPU#%d, CPU#%d already present??\n",
  326. phys_id, cpuid);
  327. BUG();
  328. }
  329. Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  330. /*
  331. * STARTUP IPIs are fragile beasts as they might sometimes
  332. * trigger some glue motherboard logic. Complete APIC bus
  333. * silence for 1 second, this overestimates the time the
  334. * boot CPU is spending to send the up to 2 STARTUP IPIs
  335. * by a factor of two. This should be enough.
  336. */
  337. /*
  338. * Waiting 2s total for startup (udelay is not yet working)
  339. */
  340. timeout = jiffies + 2*HZ;
  341. while (time_before(jiffies, timeout)) {
  342. /*
  343. * Has the boot CPU finished it's STARTUP sequence?
  344. */
  345. if (cpu_isset(cpuid, cpu_callout_map))
  346. break;
  347. rep_nop();
  348. }
  349. if (!time_before(jiffies, timeout)) {
  350. printk("BUG: CPU%d started up but did not get a callout!\n",
  351. cpuid);
  352. BUG();
  353. }
  354. /*
  355. * the boot CPU has finished the init stage and is spinning
  356. * on callin_map until we finish. We are free to set up this
  357. * CPU, first the APIC. (this is probably redundant on most
  358. * boards)
  359. */
  360. Dprintk("CALLIN, before setup_local_APIC().\n");
  361. smp_callin_clear_local_apic();
  362. setup_local_APIC();
  363. map_cpu_to_logical_apicid();
  364. /*
  365. * Get our bogomips.
  366. */
  367. calibrate_delay();
  368. Dprintk("Stack at about %p\n",&cpuid);
  369. /*
  370. * Save our processor parameters
  371. */
  372. smp_store_cpu_info(cpuid);
  373. disable_APIC_timer();
  374. /*
  375. * Allow the master to continue.
  376. */
  377. cpu_set(cpuid, cpu_callin_map);
  378. /*
  379. * Synchronize the TSC with the BP
  380. */
  381. if (cpu_has_tsc && cpu_khz && !tsc_sync_disabled)
  382. synchronize_tsc_ap();
  383. }
  384. static int cpucount;
  385. /* maps the cpu to the sched domain representing multi-core */
  386. cpumask_t cpu_coregroup_map(int cpu)
  387. {
  388. struct cpuinfo_x86 *c = cpu_data + cpu;
  389. /*
  390. * For perf, we return last level cache shared map.
  391. * And for power savings, we return cpu_core_map
  392. */
  393. if (sched_mc_power_savings || sched_smt_power_savings)
  394. return cpu_core_map[cpu];
  395. else
  396. return c->llc_shared_map;
  397. }
  398. /* representing cpus for which sibling maps can be computed */
  399. static cpumask_t cpu_sibling_setup_map;
  400. static inline void
  401. set_cpu_sibling_map(int cpu)
  402. {
  403. int i;
  404. struct cpuinfo_x86 *c = cpu_data;
  405. cpu_set(cpu, cpu_sibling_setup_map);
  406. if (smp_num_siblings > 1) {
  407. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  408. if (c[cpu].phys_proc_id == c[i].phys_proc_id &&
  409. c[cpu].cpu_core_id == c[i].cpu_core_id) {
  410. cpu_set(i, cpu_sibling_map[cpu]);
  411. cpu_set(cpu, cpu_sibling_map[i]);
  412. cpu_set(i, cpu_core_map[cpu]);
  413. cpu_set(cpu, cpu_core_map[i]);
  414. cpu_set(i, c[cpu].llc_shared_map);
  415. cpu_set(cpu, c[i].llc_shared_map);
  416. }
  417. }
  418. } else {
  419. cpu_set(cpu, cpu_sibling_map[cpu]);
  420. }
  421. cpu_set(cpu, c[cpu].llc_shared_map);
  422. if (current_cpu_data.x86_max_cores == 1) {
  423. cpu_core_map[cpu] = cpu_sibling_map[cpu];
  424. c[cpu].booted_cores = 1;
  425. return;
  426. }
  427. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  428. if (cpu_llc_id[cpu] != BAD_APICID &&
  429. cpu_llc_id[cpu] == cpu_llc_id[i]) {
  430. cpu_set(i, c[cpu].llc_shared_map);
  431. cpu_set(cpu, c[i].llc_shared_map);
  432. }
  433. if (c[cpu].phys_proc_id == c[i].phys_proc_id) {
  434. cpu_set(i, cpu_core_map[cpu]);
  435. cpu_set(cpu, cpu_core_map[i]);
  436. /*
  437. * Does this new cpu bringup a new core?
  438. */
  439. if (cpus_weight(cpu_sibling_map[cpu]) == 1) {
  440. /*
  441. * for each core in package, increment
  442. * the booted_cores for this new cpu
  443. */
  444. if (first_cpu(cpu_sibling_map[i]) == i)
  445. c[cpu].booted_cores++;
  446. /*
  447. * increment the core count for all
  448. * the other cpus in this package
  449. */
  450. if (i != cpu)
  451. c[i].booted_cores++;
  452. } else if (i != cpu && !c[cpu].booted_cores)
  453. c[cpu].booted_cores = c[i].booted_cores;
  454. }
  455. }
  456. }
  457. /*
  458. * Activate a secondary processor.
  459. */
  460. static void __devinit start_secondary(void *unused)
  461. {
  462. /*
  463. * Dont put anything before smp_callin(), SMP
  464. * booting is too fragile that we want to limit the
  465. * things done here to the most necessary things.
  466. */
  467. cpu_init();
  468. preempt_disable();
  469. smp_callin();
  470. while (!cpu_isset(smp_processor_id(), smp_commenced_mask))
  471. rep_nop();
  472. setup_secondary_APIC_clock();
  473. if (nmi_watchdog == NMI_IO_APIC) {
  474. disable_8259A_irq(0);
  475. enable_NMI_through_LVT0(NULL);
  476. enable_8259A_irq(0);
  477. }
  478. enable_APIC_timer();
  479. /*
  480. * low-memory mappings have been cleared, flush them from
  481. * the local TLBs too.
  482. */
  483. local_flush_tlb();
  484. /* This must be done before setting cpu_online_map */
  485. set_cpu_sibling_map(raw_smp_processor_id());
  486. wmb();
  487. /*
  488. * We need to hold call_lock, so there is no inconsistency
  489. * between the time smp_call_function() determines number of
  490. * IPI receipients, and the time when the determination is made
  491. * for which cpus receive the IPI. Holding this
  492. * lock helps us to not include this cpu in a currently in progress
  493. * smp_call_function().
  494. */
  495. lock_ipi_call_lock();
  496. cpu_set(smp_processor_id(), cpu_online_map);
  497. unlock_ipi_call_lock();
  498. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  499. /* We can take interrupts now: we're officially "up". */
  500. local_irq_enable();
  501. wmb();
  502. cpu_idle();
  503. }
  504. /*
  505. * Everything has been set up for the secondary
  506. * CPUs - they just need to reload everything
  507. * from the task structure
  508. * This function must not return.
  509. */
  510. void __devinit initialize_secondary(void)
  511. {
  512. /*
  513. * We don't actually need to load the full TSS,
  514. * basically just the stack pointer and the eip.
  515. */
  516. asm volatile(
  517. "movl %0,%%esp\n\t"
  518. "jmp *%1"
  519. :
  520. :"r" (current->thread.esp),"r" (current->thread.eip));
  521. }
  522. extern struct {
  523. void * esp;
  524. unsigned short ss;
  525. } stack_start;
  526. #ifdef CONFIG_NUMA
  527. /* which logical CPUs are on which nodes */
  528. cpumask_t node_2_cpu_mask[MAX_NUMNODES] __read_mostly =
  529. { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
  530. /* which node each logical CPU is on */
  531. int cpu_2_node[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  532. EXPORT_SYMBOL(cpu_2_node);
  533. /* set up a mapping between cpu and node. */
  534. static inline void map_cpu_to_node(int cpu, int node)
  535. {
  536. printk("Mapping cpu %d to node %d\n", cpu, node);
  537. cpu_set(cpu, node_2_cpu_mask[node]);
  538. cpu_2_node[cpu] = node;
  539. }
  540. /* undo a mapping between cpu and node. */
  541. static inline void unmap_cpu_to_node(int cpu)
  542. {
  543. int node;
  544. printk("Unmapping cpu %d from all nodes\n", cpu);
  545. for (node = 0; node < MAX_NUMNODES; node ++)
  546. cpu_clear(cpu, node_2_cpu_mask[node]);
  547. cpu_2_node[cpu] = 0;
  548. }
  549. #else /* !CONFIG_NUMA */
  550. #define map_cpu_to_node(cpu, node) ({})
  551. #define unmap_cpu_to_node(cpu) ({})
  552. #endif /* CONFIG_NUMA */
  553. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = BAD_APICID };
  554. static void map_cpu_to_logical_apicid(void)
  555. {
  556. int cpu = smp_processor_id();
  557. int apicid = logical_smp_processor_id();
  558. int node = apicid_to_node(hard_smp_processor_id());
  559. if (!node_online(node))
  560. node = first_online_node;
  561. cpu_2_logical_apicid[cpu] = apicid;
  562. map_cpu_to_node(cpu, node);
  563. }
  564. static void unmap_cpu_to_logical_apicid(int cpu)
  565. {
  566. cpu_2_logical_apicid[cpu] = BAD_APICID;
  567. unmap_cpu_to_node(cpu);
  568. }
  569. #if APIC_DEBUG
  570. static inline void __inquire_remote_apic(int apicid)
  571. {
  572. int i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  573. char *names[] = { "ID", "VERSION", "SPIV" };
  574. int timeout, status;
  575. printk("Inquiring remote APIC #%d...\n", apicid);
  576. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  577. printk("... APIC #%d %s: ", apicid, names[i]);
  578. /*
  579. * Wait for idle.
  580. */
  581. apic_wait_icr_idle();
  582. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
  583. apic_write_around(APIC_ICR, APIC_DM_REMRD | regs[i]);
  584. timeout = 0;
  585. do {
  586. udelay(100);
  587. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  588. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  589. switch (status) {
  590. case APIC_ICR_RR_VALID:
  591. status = apic_read(APIC_RRR);
  592. printk("%08x\n", status);
  593. break;
  594. default:
  595. printk("failed\n");
  596. }
  597. }
  598. }
  599. #endif
  600. #ifdef WAKE_SECONDARY_VIA_NMI
  601. /*
  602. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  603. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  604. * won't ... remember to clear down the APIC, etc later.
  605. */
  606. static int __devinit
  607. wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
  608. {
  609. unsigned long send_status = 0, accept_status = 0;
  610. int timeout, maxlvt;
  611. /* Target chip */
  612. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
  613. /* Boot on the stack */
  614. /* Kick the second */
  615. apic_write_around(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
  616. Dprintk("Waiting for send to finish...\n");
  617. timeout = 0;
  618. do {
  619. Dprintk("+");
  620. udelay(100);
  621. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  622. } while (send_status && (timeout++ < 1000));
  623. /*
  624. * Give the other CPU some time to accept the IPI.
  625. */
  626. udelay(200);
  627. /*
  628. * Due to the Pentium erratum 3AP.
  629. */
  630. maxlvt = get_maxlvt();
  631. if (maxlvt > 3) {
  632. apic_read_around(APIC_SPIV);
  633. apic_write(APIC_ESR, 0);
  634. }
  635. accept_status = (apic_read(APIC_ESR) & 0xEF);
  636. Dprintk("NMI sent.\n");
  637. if (send_status)
  638. printk("APIC never delivered???\n");
  639. if (accept_status)
  640. printk("APIC delivery error (%lx).\n", accept_status);
  641. return (send_status | accept_status);
  642. }
  643. #endif /* WAKE_SECONDARY_VIA_NMI */
  644. #ifdef WAKE_SECONDARY_VIA_INIT
  645. static int __devinit
  646. wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
  647. {
  648. unsigned long send_status = 0, accept_status = 0;
  649. int maxlvt, timeout, num_starts, j;
  650. /*
  651. * Be paranoid about clearing APIC errors.
  652. */
  653. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  654. apic_read_around(APIC_SPIV);
  655. apic_write(APIC_ESR, 0);
  656. apic_read(APIC_ESR);
  657. }
  658. Dprintk("Asserting INIT.\n");
  659. /*
  660. * Turn INIT on target chip
  661. */
  662. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  663. /*
  664. * Send IPI
  665. */
  666. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
  667. | APIC_DM_INIT);
  668. Dprintk("Waiting for send to finish...\n");
  669. timeout = 0;
  670. do {
  671. Dprintk("+");
  672. udelay(100);
  673. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  674. } while (send_status && (timeout++ < 1000));
  675. mdelay(10);
  676. Dprintk("Deasserting INIT.\n");
  677. /* Target chip */
  678. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  679. /* Send IPI */
  680. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
  681. Dprintk("Waiting for send to finish...\n");
  682. timeout = 0;
  683. do {
  684. Dprintk("+");
  685. udelay(100);
  686. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  687. } while (send_status && (timeout++ < 1000));
  688. atomic_set(&init_deasserted, 1);
  689. /*
  690. * Should we send STARTUP IPIs ?
  691. *
  692. * Determine this based on the APIC version.
  693. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  694. */
  695. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  696. num_starts = 2;
  697. else
  698. num_starts = 0;
  699. /*
  700. * Run STARTUP IPI loop.
  701. */
  702. Dprintk("#startup loops: %d.\n", num_starts);
  703. maxlvt = get_maxlvt();
  704. for (j = 1; j <= num_starts; j++) {
  705. Dprintk("Sending STARTUP #%d.\n",j);
  706. apic_read_around(APIC_SPIV);
  707. apic_write(APIC_ESR, 0);
  708. apic_read(APIC_ESR);
  709. Dprintk("After apic_write.\n");
  710. /*
  711. * STARTUP IPI
  712. */
  713. /* Target chip */
  714. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  715. /* Boot on the stack */
  716. /* Kick the second */
  717. apic_write_around(APIC_ICR, APIC_DM_STARTUP
  718. | (start_eip >> 12));
  719. /*
  720. * Give the other CPU some time to accept the IPI.
  721. */
  722. udelay(300);
  723. Dprintk("Startup point 1.\n");
  724. Dprintk("Waiting for send to finish...\n");
  725. timeout = 0;
  726. do {
  727. Dprintk("+");
  728. udelay(100);
  729. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  730. } while (send_status && (timeout++ < 1000));
  731. /*
  732. * Give the other CPU some time to accept the IPI.
  733. */
  734. udelay(200);
  735. /*
  736. * Due to the Pentium erratum 3AP.
  737. */
  738. if (maxlvt > 3) {
  739. apic_read_around(APIC_SPIV);
  740. apic_write(APIC_ESR, 0);
  741. }
  742. accept_status = (apic_read(APIC_ESR) & 0xEF);
  743. if (send_status || accept_status)
  744. break;
  745. }
  746. Dprintk("After Startup.\n");
  747. if (send_status)
  748. printk("APIC never delivered???\n");
  749. if (accept_status)
  750. printk("APIC delivery error (%lx).\n", accept_status);
  751. return (send_status | accept_status);
  752. }
  753. #endif /* WAKE_SECONDARY_VIA_INIT */
  754. extern cpumask_t cpu_initialized;
  755. static inline int alloc_cpu_id(void)
  756. {
  757. cpumask_t tmp_map;
  758. int cpu;
  759. cpus_complement(tmp_map, cpu_present_map);
  760. cpu = first_cpu(tmp_map);
  761. if (cpu >= NR_CPUS)
  762. return -ENODEV;
  763. return cpu;
  764. }
  765. #ifdef CONFIG_HOTPLUG_CPU
  766. static struct task_struct * __devinitdata cpu_idle_tasks[NR_CPUS];
  767. static inline struct task_struct * alloc_idle_task(int cpu)
  768. {
  769. struct task_struct *idle;
  770. if ((idle = cpu_idle_tasks[cpu]) != NULL) {
  771. /* initialize thread_struct. we really want to avoid destroy
  772. * idle tread
  773. */
  774. idle->thread.esp = (unsigned long)task_pt_regs(idle);
  775. init_idle(idle, cpu);
  776. return idle;
  777. }
  778. idle = fork_idle(cpu);
  779. if (!IS_ERR(idle))
  780. cpu_idle_tasks[cpu] = idle;
  781. return idle;
  782. }
  783. #else
  784. #define alloc_idle_task(cpu) fork_idle(cpu)
  785. #endif
  786. static int __devinit do_boot_cpu(int apicid, int cpu)
  787. /*
  788. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  789. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  790. * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
  791. */
  792. {
  793. struct task_struct *idle;
  794. unsigned long boot_error;
  795. int timeout;
  796. unsigned long start_eip;
  797. unsigned short nmi_high = 0, nmi_low = 0;
  798. ++cpucount;
  799. alternatives_smp_switch(1);
  800. /*
  801. * We can't use kernel_thread since we must avoid to
  802. * reschedule the child.
  803. */
  804. idle = alloc_idle_task(cpu);
  805. if (IS_ERR(idle))
  806. panic("failed fork for CPU %d", cpu);
  807. idle->thread.eip = (unsigned long) start_secondary;
  808. /* start_eip had better be page-aligned! */
  809. start_eip = setup_trampoline();
  810. /* So we see what's up */
  811. printk("Booting processor %d/%d eip %lx\n", cpu, apicid, start_eip);
  812. /* Stack for startup_32 can be just as for start_secondary onwards */
  813. stack_start.esp = (void *) idle->thread.esp;
  814. irq_ctx_init(cpu);
  815. x86_cpu_to_apicid[cpu] = apicid;
  816. /*
  817. * This grunge runs the startup process for
  818. * the targeted processor.
  819. */
  820. atomic_set(&init_deasserted, 0);
  821. Dprintk("Setting warm reset code and vector.\n");
  822. store_NMI_vector(&nmi_high, &nmi_low);
  823. smpboot_setup_warm_reset_vector(start_eip);
  824. /*
  825. * Starting actual IPI sequence...
  826. */
  827. boot_error = wakeup_secondary_cpu(apicid, start_eip);
  828. if (!boot_error) {
  829. /*
  830. * allow APs to start initializing.
  831. */
  832. Dprintk("Before Callout %d.\n", cpu);
  833. cpu_set(cpu, cpu_callout_map);
  834. Dprintk("After Callout %d.\n", cpu);
  835. /*
  836. * Wait 5s total for a response
  837. */
  838. for (timeout = 0; timeout < 50000; timeout++) {
  839. if (cpu_isset(cpu, cpu_callin_map))
  840. break; /* It has booted */
  841. udelay(100);
  842. }
  843. if (cpu_isset(cpu, cpu_callin_map)) {
  844. /* number CPUs logically, starting from 1 (BSP is 0) */
  845. Dprintk("OK.\n");
  846. printk("CPU%d: ", cpu);
  847. print_cpu_info(&cpu_data[cpu]);
  848. Dprintk("CPU has booted.\n");
  849. } else {
  850. boot_error= 1;
  851. if (*((volatile unsigned char *)trampoline_base)
  852. == 0xA5)
  853. /* trampoline started but...? */
  854. printk("Stuck ??\n");
  855. else
  856. /* trampoline code not run */
  857. printk("Not responding.\n");
  858. inquire_remote_apic(apicid);
  859. }
  860. }
  861. if (boot_error) {
  862. /* Try to put things back the way they were before ... */
  863. unmap_cpu_to_logical_apicid(cpu);
  864. cpu_clear(cpu, cpu_callout_map); /* was set here (do_boot_cpu()) */
  865. cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
  866. cpucount--;
  867. } else {
  868. x86_cpu_to_apicid[cpu] = apicid;
  869. cpu_set(cpu, cpu_present_map);
  870. }
  871. /* mark "stuck" area as not stuck */
  872. *((volatile unsigned long *)trampoline_base) = 0;
  873. return boot_error;
  874. }
  875. #ifdef CONFIG_HOTPLUG_CPU
  876. void cpu_exit_clear(void)
  877. {
  878. int cpu = raw_smp_processor_id();
  879. idle_task_exit();
  880. cpucount --;
  881. cpu_uninit();
  882. irq_ctx_exit(cpu);
  883. cpu_clear(cpu, cpu_callout_map);
  884. cpu_clear(cpu, cpu_callin_map);
  885. cpu_clear(cpu, smp_commenced_mask);
  886. unmap_cpu_to_logical_apicid(cpu);
  887. }
  888. struct warm_boot_cpu_info {
  889. struct completion *complete;
  890. int apicid;
  891. int cpu;
  892. };
  893. static void __cpuinit do_warm_boot_cpu(void *p)
  894. {
  895. struct warm_boot_cpu_info *info = p;
  896. do_boot_cpu(info->apicid, info->cpu);
  897. complete(info->complete);
  898. }
  899. static int __cpuinit __smp_prepare_cpu(int cpu)
  900. {
  901. DECLARE_COMPLETION(done);
  902. struct warm_boot_cpu_info info;
  903. struct work_struct task;
  904. int apicid, ret;
  905. struct Xgt_desc_struct *cpu_gdt_descr = &per_cpu(cpu_gdt_descr, cpu);
  906. apicid = x86_cpu_to_apicid[cpu];
  907. if (apicid == BAD_APICID) {
  908. ret = -ENODEV;
  909. goto exit;
  910. }
  911. /*
  912. * the CPU isn't initialized at boot time, allocate gdt table here.
  913. * cpu_init will initialize it
  914. */
  915. if (!cpu_gdt_descr->address) {
  916. cpu_gdt_descr->address = get_zeroed_page(GFP_KERNEL);
  917. if (!cpu_gdt_descr->address)
  918. printk(KERN_CRIT "CPU%d failed to allocate GDT\n", cpu);
  919. ret = -ENOMEM;
  920. goto exit;
  921. }
  922. info.complete = &done;
  923. info.apicid = apicid;
  924. info.cpu = cpu;
  925. INIT_WORK(&task, do_warm_boot_cpu, &info);
  926. tsc_sync_disabled = 1;
  927. /* init low mem mapping */
  928. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + USER_PGD_PTRS,
  929. KERNEL_PGD_PTRS);
  930. flush_tlb_all();
  931. schedule_work(&task);
  932. wait_for_completion(&done);
  933. tsc_sync_disabled = 0;
  934. zap_low_mappings();
  935. ret = 0;
  936. exit:
  937. return ret;
  938. }
  939. #endif
  940. static void smp_tune_scheduling (void)
  941. {
  942. unsigned long cachesize; /* kB */
  943. unsigned long bandwidth = 350; /* MB/s */
  944. /*
  945. * Rough estimation for SMP scheduling, this is the number of
  946. * cycles it takes for a fully memory-limited process to flush
  947. * the SMP-local cache.
  948. *
  949. * (For a P5 this pretty much means we will choose another idle
  950. * CPU almost always at wakeup time (this is due to the small
  951. * L1 cache), on PIIs it's around 50-100 usecs, depending on
  952. * the cache size)
  953. */
  954. if (!cpu_khz) {
  955. /*
  956. * this basically disables processor-affinity
  957. * scheduling on SMP without a TSC.
  958. */
  959. return;
  960. } else {
  961. cachesize = boot_cpu_data.x86_cache_size;
  962. if (cachesize == -1) {
  963. cachesize = 16; /* Pentiums, 2x8kB cache */
  964. bandwidth = 100;
  965. }
  966. max_cache_size = cachesize * 1024;
  967. }
  968. }
  969. /*
  970. * Cycle through the processors sending APIC IPIs to boot each.
  971. */
  972. static int boot_cpu_logical_apicid;
  973. /* Where the IO area was mapped on multiquad, always 0 otherwise */
  974. void *xquad_portio;
  975. #ifdef CONFIG_X86_NUMAQ
  976. EXPORT_SYMBOL(xquad_portio);
  977. #endif
  978. static void __init smp_boot_cpus(unsigned int max_cpus)
  979. {
  980. int apicid, cpu, bit, kicked;
  981. unsigned long bogosum = 0;
  982. /*
  983. * Setup boot CPU information
  984. */
  985. smp_store_cpu_info(0); /* Final full version of the data */
  986. printk("CPU%d: ", 0);
  987. print_cpu_info(&cpu_data[0]);
  988. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  989. boot_cpu_logical_apicid = logical_smp_processor_id();
  990. x86_cpu_to_apicid[0] = boot_cpu_physical_apicid;
  991. current_thread_info()->cpu = 0;
  992. smp_tune_scheduling();
  993. set_cpu_sibling_map(0);
  994. /*
  995. * If we couldn't find an SMP configuration at boot time,
  996. * get out of here now!
  997. */
  998. if (!smp_found_config && !acpi_lapic) {
  999. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  1000. smpboot_clear_io_apic_irqs();
  1001. phys_cpu_present_map = physid_mask_of_physid(0);
  1002. if (APIC_init_uniprocessor())
  1003. printk(KERN_NOTICE "Local APIC not detected."
  1004. " Using dummy APIC emulation.\n");
  1005. map_cpu_to_logical_apicid();
  1006. cpu_set(0, cpu_sibling_map[0]);
  1007. cpu_set(0, cpu_core_map[0]);
  1008. return;
  1009. }
  1010. /*
  1011. * Should not be necessary because the MP table should list the boot
  1012. * CPU too, but we do it for the sake of robustness anyway.
  1013. * Makes no sense to do this check in clustered apic mode, so skip it
  1014. */
  1015. if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
  1016. printk("weird, boot CPU (#%d) not listed by the BIOS.\n",
  1017. boot_cpu_physical_apicid);
  1018. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  1019. }
  1020. /*
  1021. * If we couldn't find a local APIC, then get out of here now!
  1022. */
  1023. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) && !cpu_has_apic) {
  1024. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  1025. boot_cpu_physical_apicid);
  1026. printk(KERN_ERR "... forcing use of dummy APIC emulation. (tell your hw vendor)\n");
  1027. smpboot_clear_io_apic_irqs();
  1028. phys_cpu_present_map = physid_mask_of_physid(0);
  1029. cpu_set(0, cpu_sibling_map[0]);
  1030. cpu_set(0, cpu_core_map[0]);
  1031. return;
  1032. }
  1033. verify_local_APIC();
  1034. /*
  1035. * If SMP should be disabled, then really disable it!
  1036. */
  1037. if (!max_cpus) {
  1038. smp_found_config = 0;
  1039. printk(KERN_INFO "SMP mode deactivated, forcing use of dummy APIC emulation.\n");
  1040. smpboot_clear_io_apic_irqs();
  1041. phys_cpu_present_map = physid_mask_of_physid(0);
  1042. cpu_set(0, cpu_sibling_map[0]);
  1043. cpu_set(0, cpu_core_map[0]);
  1044. return;
  1045. }
  1046. connect_bsp_APIC();
  1047. setup_local_APIC();
  1048. map_cpu_to_logical_apicid();
  1049. setup_portio_remap();
  1050. /*
  1051. * Scan the CPU present map and fire up the other CPUs via do_boot_cpu
  1052. *
  1053. * In clustered apic mode, phys_cpu_present_map is a constructed thus:
  1054. * bits 0-3 are quad0, 4-7 are quad1, etc. A perverse twist on the
  1055. * clustered apic ID.
  1056. */
  1057. Dprintk("CPU present map: %lx\n", physids_coerce(phys_cpu_present_map));
  1058. kicked = 1;
  1059. for (bit = 0; kicked < NR_CPUS && bit < MAX_APICS; bit++) {
  1060. apicid = cpu_present_to_apicid(bit);
  1061. /*
  1062. * Don't even attempt to start the boot CPU!
  1063. */
  1064. if ((apicid == boot_cpu_apicid) || (apicid == BAD_APICID))
  1065. continue;
  1066. if (!check_apicid_present(bit))
  1067. continue;
  1068. if (max_cpus <= cpucount+1)
  1069. continue;
  1070. if (((cpu = alloc_cpu_id()) <= 0) || do_boot_cpu(apicid, cpu))
  1071. printk("CPU #%d not responding - cannot use it.\n",
  1072. apicid);
  1073. else
  1074. ++kicked;
  1075. }
  1076. /*
  1077. * Cleanup possible dangling ends...
  1078. */
  1079. smpboot_restore_warm_reset_vector();
  1080. /*
  1081. * Allow the user to impress friends.
  1082. */
  1083. Dprintk("Before bogomips.\n");
  1084. for (cpu = 0; cpu < NR_CPUS; cpu++)
  1085. if (cpu_isset(cpu, cpu_callout_map))
  1086. bogosum += cpu_data[cpu].loops_per_jiffy;
  1087. printk(KERN_INFO
  1088. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  1089. cpucount+1,
  1090. bogosum/(500000/HZ),
  1091. (bogosum/(5000/HZ))%100);
  1092. Dprintk("Before bogocount - setting activated=1.\n");
  1093. if (smp_b_stepping)
  1094. printk(KERN_WARNING "WARNING: SMP operation may be unreliable with B stepping processors.\n");
  1095. /*
  1096. * Don't taint if we are running SMP kernel on a single non-MP
  1097. * approved Athlon
  1098. */
  1099. if (tainted & TAINT_UNSAFE_SMP) {
  1100. if (cpucount)
  1101. printk (KERN_INFO "WARNING: This combination of AMD processors is not suitable for SMP.\n");
  1102. else
  1103. tainted &= ~TAINT_UNSAFE_SMP;
  1104. }
  1105. Dprintk("Boot done.\n");
  1106. /*
  1107. * construct cpu_sibling_map[], so that we can tell sibling CPUs
  1108. * efficiently.
  1109. */
  1110. for (cpu = 0; cpu < NR_CPUS; cpu++) {
  1111. cpus_clear(cpu_sibling_map[cpu]);
  1112. cpus_clear(cpu_core_map[cpu]);
  1113. }
  1114. cpu_set(0, cpu_sibling_map[0]);
  1115. cpu_set(0, cpu_core_map[0]);
  1116. smpboot_setup_io_apic();
  1117. setup_boot_APIC_clock();
  1118. /*
  1119. * Synchronize the TSC with the AP
  1120. */
  1121. if (cpu_has_tsc && cpucount && cpu_khz)
  1122. synchronize_tsc_bp();
  1123. }
  1124. /* These are wrappers to interface to the new boot process. Someone
  1125. who understands all this stuff should rewrite it properly. --RR 15/Jul/02 */
  1126. void __init smp_prepare_cpus(unsigned int max_cpus)
  1127. {
  1128. smp_commenced_mask = cpumask_of_cpu(0);
  1129. cpu_callin_map = cpumask_of_cpu(0);
  1130. mb();
  1131. smp_boot_cpus(max_cpus);
  1132. }
  1133. void __devinit smp_prepare_boot_cpu(void)
  1134. {
  1135. cpu_set(smp_processor_id(), cpu_online_map);
  1136. cpu_set(smp_processor_id(), cpu_callout_map);
  1137. cpu_set(smp_processor_id(), cpu_present_map);
  1138. cpu_set(smp_processor_id(), cpu_possible_map);
  1139. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  1140. }
  1141. #ifdef CONFIG_HOTPLUG_CPU
  1142. static void
  1143. remove_siblinginfo(int cpu)
  1144. {
  1145. int sibling;
  1146. struct cpuinfo_x86 *c = cpu_data;
  1147. for_each_cpu_mask(sibling, cpu_core_map[cpu]) {
  1148. cpu_clear(cpu, cpu_core_map[sibling]);
  1149. /*
  1150. * last thread sibling in this cpu core going down
  1151. */
  1152. if (cpus_weight(cpu_sibling_map[cpu]) == 1)
  1153. c[sibling].booted_cores--;
  1154. }
  1155. for_each_cpu_mask(sibling, cpu_sibling_map[cpu])
  1156. cpu_clear(cpu, cpu_sibling_map[sibling]);
  1157. cpus_clear(cpu_sibling_map[cpu]);
  1158. cpus_clear(cpu_core_map[cpu]);
  1159. c[cpu].phys_proc_id = 0;
  1160. c[cpu].cpu_core_id = 0;
  1161. cpu_clear(cpu, cpu_sibling_setup_map);
  1162. }
  1163. int __cpu_disable(void)
  1164. {
  1165. cpumask_t map = cpu_online_map;
  1166. int cpu = smp_processor_id();
  1167. /*
  1168. * Perhaps use cpufreq to drop frequency, but that could go
  1169. * into generic code.
  1170. *
  1171. * We won't take down the boot processor on i386 due to some
  1172. * interrupts only being able to be serviced by the BSP.
  1173. * Especially so if we're not using an IOAPIC -zwane
  1174. */
  1175. if (cpu == 0)
  1176. return -EBUSY;
  1177. if (nmi_watchdog == NMI_LOCAL_APIC)
  1178. stop_apic_nmi_watchdog(NULL);
  1179. clear_local_APIC();
  1180. /* Allow any queued timer interrupts to get serviced */
  1181. local_irq_enable();
  1182. mdelay(1);
  1183. local_irq_disable();
  1184. remove_siblinginfo(cpu);
  1185. cpu_clear(cpu, map);
  1186. fixup_irqs(map);
  1187. /* It's now safe to remove this processor from the online map */
  1188. cpu_clear(cpu, cpu_online_map);
  1189. return 0;
  1190. }
  1191. void __cpu_die(unsigned int cpu)
  1192. {
  1193. /* We don't do anything here: idle task is faking death itself. */
  1194. unsigned int i;
  1195. for (i = 0; i < 10; i++) {
  1196. /* They ack this in play_dead by setting CPU_DEAD */
  1197. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1198. printk ("CPU %d is now offline\n", cpu);
  1199. if (1 == num_online_cpus())
  1200. alternatives_smp_switch(0);
  1201. return;
  1202. }
  1203. msleep(100);
  1204. }
  1205. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1206. }
  1207. #else /* ... !CONFIG_HOTPLUG_CPU */
  1208. int __cpu_disable(void)
  1209. {
  1210. return -ENOSYS;
  1211. }
  1212. void __cpu_die(unsigned int cpu)
  1213. {
  1214. /* We said "no" in __cpu_disable */
  1215. BUG();
  1216. }
  1217. #endif /* CONFIG_HOTPLUG_CPU */
  1218. int __devinit __cpu_up(unsigned int cpu)
  1219. {
  1220. #ifdef CONFIG_HOTPLUG_CPU
  1221. int ret=0;
  1222. /*
  1223. * We do warm boot only on cpus that had booted earlier
  1224. * Otherwise cold boot is all handled from smp_boot_cpus().
  1225. * cpu_callin_map is set during AP kickstart process. Its reset
  1226. * when a cpu is taken offline from cpu_exit_clear().
  1227. */
  1228. if (!cpu_isset(cpu, cpu_callin_map))
  1229. ret = __smp_prepare_cpu(cpu);
  1230. if (ret)
  1231. return -EIO;
  1232. #endif
  1233. /* In case one didn't come up */
  1234. if (!cpu_isset(cpu, cpu_callin_map)) {
  1235. printk(KERN_DEBUG "skipping cpu%d, didn't come online\n", cpu);
  1236. local_irq_enable();
  1237. return -EIO;
  1238. }
  1239. local_irq_enable();
  1240. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  1241. /* Unleash the CPU! */
  1242. cpu_set(cpu, smp_commenced_mask);
  1243. while (!cpu_isset(cpu, cpu_online_map))
  1244. cpu_relax();
  1245. return 0;
  1246. }
  1247. void __init smp_cpus_done(unsigned int max_cpus)
  1248. {
  1249. #ifdef CONFIG_X86_IO_APIC
  1250. setup_ioapic_dest();
  1251. #endif
  1252. zap_low_mappings();
  1253. #ifndef CONFIG_HOTPLUG_CPU
  1254. /*
  1255. * Disable executability of the SMP trampoline:
  1256. */
  1257. set_kernel_exec((unsigned long)trampoline_base, trampoline_exec);
  1258. #endif
  1259. }
  1260. void __init smp_intr_init(void)
  1261. {
  1262. /*
  1263. * IRQ0 must be given a fixed assignment and initialized,
  1264. * because it's used before the IO-APIC is set up.
  1265. */
  1266. set_intr_gate(FIRST_DEVICE_VECTOR, interrupt[0]);
  1267. /*
  1268. * The reschedule interrupt is a CPU-to-CPU reschedule-helper
  1269. * IPI, driven by wakeup.
  1270. */
  1271. set_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
  1272. /* IPI for invalidation */
  1273. set_intr_gate(INVALIDATE_TLB_VECTOR, invalidate_interrupt);
  1274. /* IPI for generic function call */
  1275. set_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
  1276. }
  1277. /*
  1278. * If the BIOS enumerates physical processors before logical,
  1279. * maxcpus=N at enumeration-time can be used to disable HT.
  1280. */
  1281. static int __init parse_maxcpus(char *arg)
  1282. {
  1283. extern unsigned int maxcpus;
  1284. maxcpus = simple_strtoul(arg, NULL, 0);
  1285. return 0;
  1286. }
  1287. early_param("maxcpus", parse_maxcpus);