gpio.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/sched.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/ptrace.h>
  18. #include <linux/sysdev.h>
  19. #include <linux/err.h>
  20. #include <linux/clk.h>
  21. #include <asm/hardware.h>
  22. #include <asm/irq.h>
  23. #include <asm/arch/irqs.h>
  24. #include <asm/arch/gpio.h>
  25. #include <asm/mach/irq.h>
  26. #include <asm/io.h>
  27. /*
  28. * OMAP1510 GPIO registers
  29. */
  30. #define OMAP1510_GPIO_BASE (void __iomem *)0xfffce000
  31. #define OMAP1510_GPIO_DATA_INPUT 0x00
  32. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  33. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  34. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  35. #define OMAP1510_GPIO_INT_MASK 0x10
  36. #define OMAP1510_GPIO_INT_STATUS 0x14
  37. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  38. #define OMAP1510_IH_GPIO_BASE 64
  39. /*
  40. * OMAP1610 specific GPIO registers
  41. */
  42. #define OMAP1610_GPIO1_BASE (void __iomem *)0xfffbe400
  43. #define OMAP1610_GPIO2_BASE (void __iomem *)0xfffbec00
  44. #define OMAP1610_GPIO3_BASE (void __iomem *)0xfffbb400
  45. #define OMAP1610_GPIO4_BASE (void __iomem *)0xfffbbc00
  46. #define OMAP1610_GPIO_REVISION 0x0000
  47. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  48. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  49. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  50. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  51. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  52. #define OMAP1610_GPIO_DATAIN 0x002c
  53. #define OMAP1610_GPIO_DATAOUT 0x0030
  54. #define OMAP1610_GPIO_DIRECTION 0x0034
  55. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  56. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  57. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  58. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  59. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  60. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  61. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  62. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  63. /*
  64. * OMAP730 specific GPIO registers
  65. */
  66. #define OMAP730_GPIO1_BASE (void __iomem *)0xfffbc000
  67. #define OMAP730_GPIO2_BASE (void __iomem *)0xfffbc800
  68. #define OMAP730_GPIO3_BASE (void __iomem *)0xfffbd000
  69. #define OMAP730_GPIO4_BASE (void __iomem *)0xfffbd800
  70. #define OMAP730_GPIO5_BASE (void __iomem *)0xfffbe000
  71. #define OMAP730_GPIO6_BASE (void __iomem *)0xfffbe800
  72. #define OMAP730_GPIO_DATA_INPUT 0x00
  73. #define OMAP730_GPIO_DATA_OUTPUT 0x04
  74. #define OMAP730_GPIO_DIR_CONTROL 0x08
  75. #define OMAP730_GPIO_INT_CONTROL 0x0c
  76. #define OMAP730_GPIO_INT_MASK 0x10
  77. #define OMAP730_GPIO_INT_STATUS 0x14
  78. /*
  79. * omap24xx specific GPIO registers
  80. */
  81. #define OMAP24XX_GPIO1_BASE (void __iomem *)0x48018000
  82. #define OMAP24XX_GPIO2_BASE (void __iomem *)0x4801a000
  83. #define OMAP24XX_GPIO3_BASE (void __iomem *)0x4801c000
  84. #define OMAP24XX_GPIO4_BASE (void __iomem *)0x4801e000
  85. #define OMAP24XX_GPIO_REVISION 0x0000
  86. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  87. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  88. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  89. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  90. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  91. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  92. #define OMAP24XX_GPIO_CTRL 0x0030
  93. #define OMAP24XX_GPIO_OE 0x0034
  94. #define OMAP24XX_GPIO_DATAIN 0x0038
  95. #define OMAP24XX_GPIO_DATAOUT 0x003c
  96. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  97. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  98. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  99. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  100. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  101. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  102. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  103. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  104. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  105. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  106. struct gpio_bank {
  107. void __iomem *base;
  108. u16 irq;
  109. u16 virtual_irq_start;
  110. int method;
  111. u32 reserved_map;
  112. u32 suspend_wakeup;
  113. u32 saved_wakeup;
  114. spinlock_t lock;
  115. };
  116. #define METHOD_MPUIO 0
  117. #define METHOD_GPIO_1510 1
  118. #define METHOD_GPIO_1610 2
  119. #define METHOD_GPIO_730 3
  120. #define METHOD_GPIO_24XX 4
  121. #ifdef CONFIG_ARCH_OMAP16XX
  122. static struct gpio_bank gpio_bank_1610[5] = {
  123. { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
  124. { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
  125. { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
  126. { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
  127. { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
  128. };
  129. #endif
  130. #ifdef CONFIG_ARCH_OMAP15XX
  131. static struct gpio_bank gpio_bank_1510[2] = {
  132. { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  133. { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
  134. };
  135. #endif
  136. #ifdef CONFIG_ARCH_OMAP730
  137. static struct gpio_bank gpio_bank_730[7] = {
  138. { OMAP_MPUIO_BASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  139. { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
  140. { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
  141. { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
  142. { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
  143. { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
  144. { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
  145. };
  146. #endif
  147. #ifdef CONFIG_ARCH_OMAP24XX
  148. static struct gpio_bank gpio_bank_24xx[4] = {
  149. { OMAP24XX_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  150. { OMAP24XX_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  151. { OMAP24XX_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  152. { OMAP24XX_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  153. };
  154. #endif
  155. static struct gpio_bank *gpio_bank;
  156. static int gpio_bank_count;
  157. static inline struct gpio_bank *get_gpio_bank(int gpio)
  158. {
  159. #ifdef CONFIG_ARCH_OMAP15XX
  160. if (cpu_is_omap15xx()) {
  161. if (OMAP_GPIO_IS_MPUIO(gpio))
  162. return &gpio_bank[0];
  163. return &gpio_bank[1];
  164. }
  165. #endif
  166. #if defined(CONFIG_ARCH_OMAP16XX)
  167. if (cpu_is_omap16xx()) {
  168. if (OMAP_GPIO_IS_MPUIO(gpio))
  169. return &gpio_bank[0];
  170. return &gpio_bank[1 + (gpio >> 4)];
  171. }
  172. #endif
  173. #ifdef CONFIG_ARCH_OMAP730
  174. if (cpu_is_omap730()) {
  175. if (OMAP_GPIO_IS_MPUIO(gpio))
  176. return &gpio_bank[0];
  177. return &gpio_bank[1 + (gpio >> 5)];
  178. }
  179. #endif
  180. #ifdef CONFIG_ARCH_OMAP24XX
  181. if (cpu_is_omap24xx())
  182. return &gpio_bank[gpio >> 5];
  183. #endif
  184. }
  185. static inline int get_gpio_index(int gpio)
  186. {
  187. #ifdef CONFIG_ARCH_OMAP730
  188. if (cpu_is_omap730())
  189. return gpio & 0x1f;
  190. #endif
  191. #ifdef CONFIG_ARCH_OMAP24XX
  192. if (cpu_is_omap24xx())
  193. return gpio & 0x1f;
  194. #endif
  195. return gpio & 0x0f;
  196. }
  197. static inline int gpio_valid(int gpio)
  198. {
  199. if (gpio < 0)
  200. return -1;
  201. #ifndef CONFIG_ARCH_OMAP24XX
  202. if (OMAP_GPIO_IS_MPUIO(gpio)) {
  203. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  204. return -1;
  205. return 0;
  206. }
  207. #endif
  208. #ifdef CONFIG_ARCH_OMAP15XX
  209. if (cpu_is_omap15xx() && gpio < 16)
  210. return 0;
  211. #endif
  212. #if defined(CONFIG_ARCH_OMAP16XX)
  213. if ((cpu_is_omap16xx()) && gpio < 64)
  214. return 0;
  215. #endif
  216. #ifdef CONFIG_ARCH_OMAP730
  217. if (cpu_is_omap730() && gpio < 192)
  218. return 0;
  219. #endif
  220. #ifdef CONFIG_ARCH_OMAP24XX
  221. if (cpu_is_omap24xx() && gpio < 128)
  222. return 0;
  223. #endif
  224. return -1;
  225. }
  226. static int check_gpio(int gpio)
  227. {
  228. if (unlikely(gpio_valid(gpio)) < 0) {
  229. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  230. dump_stack();
  231. return -1;
  232. }
  233. return 0;
  234. }
  235. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  236. {
  237. void __iomem *reg = bank->base;
  238. u32 l;
  239. switch (bank->method) {
  240. case METHOD_MPUIO:
  241. reg += OMAP_MPUIO_IO_CNTL;
  242. break;
  243. case METHOD_GPIO_1510:
  244. reg += OMAP1510_GPIO_DIR_CONTROL;
  245. break;
  246. case METHOD_GPIO_1610:
  247. reg += OMAP1610_GPIO_DIRECTION;
  248. break;
  249. case METHOD_GPIO_730:
  250. reg += OMAP730_GPIO_DIR_CONTROL;
  251. break;
  252. case METHOD_GPIO_24XX:
  253. reg += OMAP24XX_GPIO_OE;
  254. break;
  255. }
  256. l = __raw_readl(reg);
  257. if (is_input)
  258. l |= 1 << gpio;
  259. else
  260. l &= ~(1 << gpio);
  261. __raw_writel(l, reg);
  262. }
  263. void omap_set_gpio_direction(int gpio, int is_input)
  264. {
  265. struct gpio_bank *bank;
  266. if (check_gpio(gpio) < 0)
  267. return;
  268. bank = get_gpio_bank(gpio);
  269. spin_lock(&bank->lock);
  270. _set_gpio_direction(bank, get_gpio_index(gpio), is_input);
  271. spin_unlock(&bank->lock);
  272. }
  273. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  274. {
  275. void __iomem *reg = bank->base;
  276. u32 l = 0;
  277. switch (bank->method) {
  278. case METHOD_MPUIO:
  279. reg += OMAP_MPUIO_OUTPUT;
  280. l = __raw_readl(reg);
  281. if (enable)
  282. l |= 1 << gpio;
  283. else
  284. l &= ~(1 << gpio);
  285. break;
  286. case METHOD_GPIO_1510:
  287. reg += OMAP1510_GPIO_DATA_OUTPUT;
  288. l = __raw_readl(reg);
  289. if (enable)
  290. l |= 1 << gpio;
  291. else
  292. l &= ~(1 << gpio);
  293. break;
  294. case METHOD_GPIO_1610:
  295. if (enable)
  296. reg += OMAP1610_GPIO_SET_DATAOUT;
  297. else
  298. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  299. l = 1 << gpio;
  300. break;
  301. case METHOD_GPIO_730:
  302. reg += OMAP730_GPIO_DATA_OUTPUT;
  303. l = __raw_readl(reg);
  304. if (enable)
  305. l |= 1 << gpio;
  306. else
  307. l &= ~(1 << gpio);
  308. break;
  309. case METHOD_GPIO_24XX:
  310. if (enable)
  311. reg += OMAP24XX_GPIO_SETDATAOUT;
  312. else
  313. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  314. l = 1 << gpio;
  315. break;
  316. default:
  317. BUG();
  318. return;
  319. }
  320. __raw_writel(l, reg);
  321. }
  322. void omap_set_gpio_dataout(int gpio, int enable)
  323. {
  324. struct gpio_bank *bank;
  325. if (check_gpio(gpio) < 0)
  326. return;
  327. bank = get_gpio_bank(gpio);
  328. spin_lock(&bank->lock);
  329. _set_gpio_dataout(bank, get_gpio_index(gpio), enable);
  330. spin_unlock(&bank->lock);
  331. }
  332. int omap_get_gpio_datain(int gpio)
  333. {
  334. struct gpio_bank *bank;
  335. void __iomem *reg;
  336. if (check_gpio(gpio) < 0)
  337. return -1;
  338. bank = get_gpio_bank(gpio);
  339. reg = bank->base;
  340. switch (bank->method) {
  341. case METHOD_MPUIO:
  342. reg += OMAP_MPUIO_INPUT_LATCH;
  343. break;
  344. case METHOD_GPIO_1510:
  345. reg += OMAP1510_GPIO_DATA_INPUT;
  346. break;
  347. case METHOD_GPIO_1610:
  348. reg += OMAP1610_GPIO_DATAIN;
  349. break;
  350. case METHOD_GPIO_730:
  351. reg += OMAP730_GPIO_DATA_INPUT;
  352. break;
  353. case METHOD_GPIO_24XX:
  354. reg += OMAP24XX_GPIO_DATAIN;
  355. break;
  356. default:
  357. BUG();
  358. return -1;
  359. }
  360. return (__raw_readl(reg)
  361. & (1 << get_gpio_index(gpio))) != 0;
  362. }
  363. #define MOD_REG_BIT(reg, bit_mask, set) \
  364. do { \
  365. int l = __raw_readl(base + reg); \
  366. if (set) l |= bit_mask; \
  367. else l &= ~bit_mask; \
  368. __raw_writel(l, base + reg); \
  369. } while(0)
  370. static inline void set_24xx_gpio_triggering(void __iomem *base, int gpio, int trigger)
  371. {
  372. u32 gpio_bit = 1 << gpio;
  373. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  374. trigger & __IRQT_LOWLVL);
  375. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  376. trigger & __IRQT_HIGHLVL);
  377. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  378. trigger & __IRQT_RISEDGE);
  379. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  380. trigger & __IRQT_FALEDGE);
  381. /* FIXME: Possibly do 'set_irq_handler(j, do_level_IRQ)' if only level
  382. * triggering requested. */
  383. }
  384. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  385. {
  386. void __iomem *reg = bank->base;
  387. u32 l = 0;
  388. switch (bank->method) {
  389. case METHOD_MPUIO:
  390. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  391. l = __raw_readl(reg);
  392. if (trigger & __IRQT_RISEDGE)
  393. l |= 1 << gpio;
  394. else if (trigger & __IRQT_FALEDGE)
  395. l &= ~(1 << gpio);
  396. else
  397. goto bad;
  398. break;
  399. case METHOD_GPIO_1510:
  400. reg += OMAP1510_GPIO_INT_CONTROL;
  401. l = __raw_readl(reg);
  402. if (trigger & __IRQT_RISEDGE)
  403. l |= 1 << gpio;
  404. else if (trigger & __IRQT_FALEDGE)
  405. l &= ~(1 << gpio);
  406. else
  407. goto bad;
  408. break;
  409. case METHOD_GPIO_1610:
  410. if (gpio & 0x08)
  411. reg += OMAP1610_GPIO_EDGE_CTRL2;
  412. else
  413. reg += OMAP1610_GPIO_EDGE_CTRL1;
  414. gpio &= 0x07;
  415. /* We allow only edge triggering, i.e. two lowest bits */
  416. if (trigger & (__IRQT_LOWLVL | __IRQT_HIGHLVL))
  417. BUG();
  418. l = __raw_readl(reg);
  419. l &= ~(3 << (gpio << 1));
  420. if (trigger & __IRQT_RISEDGE)
  421. l |= 2 << (gpio << 1);
  422. if (trigger & __IRQT_FALEDGE)
  423. l |= 1 << (gpio << 1);
  424. break;
  425. case METHOD_GPIO_730:
  426. reg += OMAP730_GPIO_INT_CONTROL;
  427. l = __raw_readl(reg);
  428. if (trigger & __IRQT_RISEDGE)
  429. l |= 1 << gpio;
  430. else if (trigger & __IRQT_FALEDGE)
  431. l &= ~(1 << gpio);
  432. else
  433. goto bad;
  434. break;
  435. case METHOD_GPIO_24XX:
  436. set_24xx_gpio_triggering(reg, gpio, trigger);
  437. break;
  438. default:
  439. BUG();
  440. goto bad;
  441. }
  442. __raw_writel(l, reg);
  443. return 0;
  444. bad:
  445. return -EINVAL;
  446. }
  447. static int gpio_irq_type(unsigned irq, unsigned type)
  448. {
  449. struct gpio_bank *bank;
  450. unsigned gpio;
  451. int retval;
  452. if (irq > IH_MPUIO_BASE)
  453. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  454. else
  455. gpio = irq - IH_GPIO_BASE;
  456. if (check_gpio(gpio) < 0)
  457. return -EINVAL;
  458. if (type & IRQT_PROBE)
  459. return -EINVAL;
  460. if (!cpu_is_omap24xx() && (type & (__IRQT_LOWLVL|__IRQT_HIGHLVL)))
  461. return -EINVAL;
  462. bank = get_gpio_bank(gpio);
  463. spin_lock(&bank->lock);
  464. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  465. spin_unlock(&bank->lock);
  466. return retval;
  467. }
  468. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  469. {
  470. void __iomem *reg = bank->base;
  471. switch (bank->method) {
  472. case METHOD_MPUIO:
  473. /* MPUIO irqstatus is reset by reading the status register,
  474. * so do nothing here */
  475. return;
  476. case METHOD_GPIO_1510:
  477. reg += OMAP1510_GPIO_INT_STATUS;
  478. break;
  479. case METHOD_GPIO_1610:
  480. reg += OMAP1610_GPIO_IRQSTATUS1;
  481. break;
  482. case METHOD_GPIO_730:
  483. reg += OMAP730_GPIO_INT_STATUS;
  484. break;
  485. case METHOD_GPIO_24XX:
  486. reg += OMAP24XX_GPIO_IRQSTATUS1;
  487. break;
  488. default:
  489. BUG();
  490. return;
  491. }
  492. __raw_writel(gpio_mask, reg);
  493. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  494. if (cpu_is_omap2420())
  495. __raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
  496. }
  497. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  498. {
  499. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  500. }
  501. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  502. {
  503. void __iomem *reg = bank->base;
  504. int inv = 0;
  505. u32 l;
  506. u32 mask;
  507. switch (bank->method) {
  508. case METHOD_MPUIO:
  509. reg += OMAP_MPUIO_GPIO_MASKIT;
  510. mask = 0xffff;
  511. inv = 1;
  512. break;
  513. case METHOD_GPIO_1510:
  514. reg += OMAP1510_GPIO_INT_MASK;
  515. mask = 0xffff;
  516. inv = 1;
  517. break;
  518. case METHOD_GPIO_1610:
  519. reg += OMAP1610_GPIO_IRQENABLE1;
  520. mask = 0xffff;
  521. break;
  522. case METHOD_GPIO_730:
  523. reg += OMAP730_GPIO_INT_MASK;
  524. mask = 0xffffffff;
  525. inv = 1;
  526. break;
  527. case METHOD_GPIO_24XX:
  528. reg += OMAP24XX_GPIO_IRQENABLE1;
  529. mask = 0xffffffff;
  530. break;
  531. default:
  532. BUG();
  533. return 0;
  534. }
  535. l = __raw_readl(reg);
  536. if (inv)
  537. l = ~l;
  538. l &= mask;
  539. return l;
  540. }
  541. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  542. {
  543. void __iomem *reg = bank->base;
  544. u32 l;
  545. switch (bank->method) {
  546. case METHOD_MPUIO:
  547. reg += OMAP_MPUIO_GPIO_MASKIT;
  548. l = __raw_readl(reg);
  549. if (enable)
  550. l &= ~(gpio_mask);
  551. else
  552. l |= gpio_mask;
  553. break;
  554. case METHOD_GPIO_1510:
  555. reg += OMAP1510_GPIO_INT_MASK;
  556. l = __raw_readl(reg);
  557. if (enable)
  558. l &= ~(gpio_mask);
  559. else
  560. l |= gpio_mask;
  561. break;
  562. case METHOD_GPIO_1610:
  563. if (enable)
  564. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  565. else
  566. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  567. l = gpio_mask;
  568. break;
  569. case METHOD_GPIO_730:
  570. reg += OMAP730_GPIO_INT_MASK;
  571. l = __raw_readl(reg);
  572. if (enable)
  573. l &= ~(gpio_mask);
  574. else
  575. l |= gpio_mask;
  576. break;
  577. case METHOD_GPIO_24XX:
  578. if (enable)
  579. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  580. else
  581. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  582. l = gpio_mask;
  583. break;
  584. default:
  585. BUG();
  586. return;
  587. }
  588. __raw_writel(l, reg);
  589. }
  590. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  591. {
  592. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  593. }
  594. /*
  595. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  596. * 1510 does not seem to have a wake-up register. If JTAG is connected
  597. * to the target, system will wake up always on GPIO events. While
  598. * system is running all registered GPIO interrupts need to have wake-up
  599. * enabled. When system is suspended, only selected GPIO interrupts need
  600. * to have wake-up enabled.
  601. */
  602. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  603. {
  604. switch (bank->method) {
  605. case METHOD_GPIO_1610:
  606. case METHOD_GPIO_24XX:
  607. spin_lock(&bank->lock);
  608. if (enable)
  609. bank->suspend_wakeup |= (1 << gpio);
  610. else
  611. bank->suspend_wakeup &= ~(1 << gpio);
  612. spin_unlock(&bank->lock);
  613. return 0;
  614. default:
  615. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  616. bank->method);
  617. return -EINVAL;
  618. }
  619. }
  620. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  621. {
  622. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  623. _set_gpio_irqenable(bank, gpio, 0);
  624. _clear_gpio_irqstatus(bank, gpio);
  625. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
  626. }
  627. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  628. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  629. {
  630. unsigned int gpio = irq - IH_GPIO_BASE;
  631. struct gpio_bank *bank;
  632. int retval;
  633. if (check_gpio(gpio) < 0)
  634. return -ENODEV;
  635. bank = get_gpio_bank(gpio);
  636. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  637. return retval;
  638. }
  639. int omap_request_gpio(int gpio)
  640. {
  641. struct gpio_bank *bank;
  642. if (check_gpio(gpio) < 0)
  643. return -EINVAL;
  644. bank = get_gpio_bank(gpio);
  645. spin_lock(&bank->lock);
  646. if (unlikely(bank->reserved_map & (1 << get_gpio_index(gpio)))) {
  647. printk(KERN_ERR "omap-gpio: GPIO %d is already reserved!\n", gpio);
  648. dump_stack();
  649. spin_unlock(&bank->lock);
  650. return -1;
  651. }
  652. bank->reserved_map |= (1 << get_gpio_index(gpio));
  653. /* Set trigger to none. You need to enable the desired trigger with
  654. * request_irq() or set_irq_type().
  655. */
  656. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
  657. #ifdef CONFIG_ARCH_OMAP15XX
  658. if (bank->method == METHOD_GPIO_1510) {
  659. void __iomem *reg;
  660. /* Claim the pin for MPU */
  661. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  662. __raw_writel(__raw_readl(reg) | (1 << get_gpio_index(gpio)), reg);
  663. }
  664. #endif
  665. #ifdef CONFIG_ARCH_OMAP16XX
  666. if (bank->method == METHOD_GPIO_1610) {
  667. /* Enable wake-up during idle for dynamic tick */
  668. void __iomem *reg = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  669. __raw_writel(1 << get_gpio_index(gpio), reg);
  670. }
  671. #endif
  672. #ifdef CONFIG_ARCH_OMAP24XX
  673. if (bank->method == METHOD_GPIO_24XX) {
  674. /* Enable wake-up during idle for dynamic tick */
  675. void __iomem *reg = bank->base + OMAP24XX_GPIO_SETWKUENA;
  676. __raw_writel(1 << get_gpio_index(gpio), reg);
  677. }
  678. #endif
  679. spin_unlock(&bank->lock);
  680. return 0;
  681. }
  682. void omap_free_gpio(int gpio)
  683. {
  684. struct gpio_bank *bank;
  685. if (check_gpio(gpio) < 0)
  686. return;
  687. bank = get_gpio_bank(gpio);
  688. spin_lock(&bank->lock);
  689. if (unlikely(!(bank->reserved_map & (1 << get_gpio_index(gpio))))) {
  690. printk(KERN_ERR "omap-gpio: GPIO %d wasn't reserved!\n", gpio);
  691. dump_stack();
  692. spin_unlock(&bank->lock);
  693. return;
  694. }
  695. #ifdef CONFIG_ARCH_OMAP16XX
  696. if (bank->method == METHOD_GPIO_1610) {
  697. /* Disable wake-up during idle for dynamic tick */
  698. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  699. __raw_writel(1 << get_gpio_index(gpio), reg);
  700. }
  701. #endif
  702. #ifdef CONFIG_ARCH_OMAP24XX
  703. if (bank->method == METHOD_GPIO_24XX) {
  704. /* Disable wake-up during idle for dynamic tick */
  705. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  706. __raw_writel(1 << get_gpio_index(gpio), reg);
  707. }
  708. #endif
  709. bank->reserved_map &= ~(1 << get_gpio_index(gpio));
  710. _reset_gpio(bank, gpio);
  711. spin_unlock(&bank->lock);
  712. }
  713. /*
  714. * We need to unmask the GPIO bank interrupt as soon as possible to
  715. * avoid missing GPIO interrupts for other lines in the bank.
  716. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  717. * in the bank to avoid missing nested interrupts for a GPIO line.
  718. * If we wait to unmask individual GPIO lines in the bank after the
  719. * line's interrupt handler has been run, we may miss some nested
  720. * interrupts.
  721. */
  722. static void gpio_irq_handler(unsigned int irq, struct irqdesc *desc,
  723. struct pt_regs *regs)
  724. {
  725. void __iomem *isr_reg = NULL;
  726. u32 isr;
  727. unsigned int gpio_irq;
  728. struct gpio_bank *bank;
  729. u32 retrigger = 0;
  730. int unmasked = 0;
  731. desc->chip->ack(irq);
  732. bank = get_irq_data(irq);
  733. if (bank->method == METHOD_MPUIO)
  734. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  735. #ifdef CONFIG_ARCH_OMAP15XX
  736. if (bank->method == METHOD_GPIO_1510)
  737. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  738. #endif
  739. #if defined(CONFIG_ARCH_OMAP16XX)
  740. if (bank->method == METHOD_GPIO_1610)
  741. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  742. #endif
  743. #ifdef CONFIG_ARCH_OMAP730
  744. if (bank->method == METHOD_GPIO_730)
  745. isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
  746. #endif
  747. #ifdef CONFIG_ARCH_OMAP24XX
  748. if (bank->method == METHOD_GPIO_24XX)
  749. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  750. #endif
  751. while(1) {
  752. u32 isr_saved, level_mask = 0;
  753. u32 enabled;
  754. enabled = _get_gpio_irqbank_mask(bank);
  755. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  756. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  757. isr &= 0x0000ffff;
  758. if (cpu_is_omap24xx()) {
  759. level_mask =
  760. __raw_readl(bank->base +
  761. OMAP24XX_GPIO_LEVELDETECT0) |
  762. __raw_readl(bank->base +
  763. OMAP24XX_GPIO_LEVELDETECT1);
  764. level_mask &= enabled;
  765. }
  766. /* clear edge sensitive interrupts before handler(s) are
  767. called so that we don't miss any interrupt occurred while
  768. executing them */
  769. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  770. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  771. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  772. /* if there is only edge sensitive GPIO pin interrupts
  773. configured, we could unmask GPIO bank interrupt immediately */
  774. if (!level_mask && !unmasked) {
  775. unmasked = 1;
  776. desc->chip->unmask(irq);
  777. }
  778. isr |= retrigger;
  779. retrigger = 0;
  780. if (!isr)
  781. break;
  782. gpio_irq = bank->virtual_irq_start;
  783. for (; isr != 0; isr >>= 1, gpio_irq++) {
  784. struct irqdesc *d;
  785. int irq_mask;
  786. if (!(isr & 1))
  787. continue;
  788. d = irq_desc + gpio_irq;
  789. /* Don't run the handler if it's already running
  790. * or was disabled lazely.
  791. */
  792. if (unlikely((d->depth ||
  793. (d->status & IRQ_INPROGRESS)))) {
  794. irq_mask = 1 <<
  795. (gpio_irq - bank->virtual_irq_start);
  796. /* The unmasking will be done by
  797. * enable_irq in case it is disabled or
  798. * after returning from the handler if
  799. * it's already running.
  800. */
  801. _enable_gpio_irqbank(bank, irq_mask, 0);
  802. if (!d->depth) {
  803. /* Level triggered interrupts
  804. * won't ever be reentered
  805. */
  806. BUG_ON(level_mask & irq_mask);
  807. d->status |= IRQ_PENDING;
  808. }
  809. continue;
  810. }
  811. desc_handle_irq(gpio_irq, d, regs);
  812. if (unlikely((d->status & IRQ_PENDING) && !d->depth)) {
  813. irq_mask = 1 <<
  814. (gpio_irq - bank->virtual_irq_start);
  815. d->status &= ~IRQ_PENDING;
  816. _enable_gpio_irqbank(bank, irq_mask, 1);
  817. retrigger |= irq_mask;
  818. }
  819. }
  820. if (cpu_is_omap24xx()) {
  821. /* clear level sensitive interrupts after handler(s) */
  822. _enable_gpio_irqbank(bank, isr_saved & level_mask, 0);
  823. _clear_gpio_irqbank(bank, isr_saved & level_mask);
  824. _enable_gpio_irqbank(bank, isr_saved & level_mask, 1);
  825. }
  826. }
  827. /* if bank has any level sensitive GPIO pin interrupt
  828. configured, we must unmask the bank interrupt only after
  829. handler(s) are executed in order to avoid spurious bank
  830. interrupt */
  831. if (!unmasked)
  832. desc->chip->unmask(irq);
  833. }
  834. static void gpio_irq_shutdown(unsigned int irq)
  835. {
  836. unsigned int gpio = irq - IH_GPIO_BASE;
  837. struct gpio_bank *bank = get_gpio_bank(gpio);
  838. _reset_gpio(bank, gpio);
  839. }
  840. static void gpio_ack_irq(unsigned int irq)
  841. {
  842. unsigned int gpio = irq - IH_GPIO_BASE;
  843. struct gpio_bank *bank = get_gpio_bank(gpio);
  844. _clear_gpio_irqstatus(bank, gpio);
  845. }
  846. static void gpio_mask_irq(unsigned int irq)
  847. {
  848. unsigned int gpio = irq - IH_GPIO_BASE;
  849. struct gpio_bank *bank = get_gpio_bank(gpio);
  850. _set_gpio_irqenable(bank, gpio, 0);
  851. }
  852. static void gpio_unmask_irq(unsigned int irq)
  853. {
  854. unsigned int gpio = irq - IH_GPIO_BASE;
  855. unsigned int gpio_idx = get_gpio_index(gpio);
  856. struct gpio_bank *bank = get_gpio_bank(gpio);
  857. _set_gpio_irqenable(bank, gpio_idx, 1);
  858. }
  859. static void mpuio_ack_irq(unsigned int irq)
  860. {
  861. /* The ISR is reset automatically, so do nothing here. */
  862. }
  863. static void mpuio_mask_irq(unsigned int irq)
  864. {
  865. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  866. struct gpio_bank *bank = get_gpio_bank(gpio);
  867. _set_gpio_irqenable(bank, gpio, 0);
  868. }
  869. static void mpuio_unmask_irq(unsigned int irq)
  870. {
  871. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  872. struct gpio_bank *bank = get_gpio_bank(gpio);
  873. _set_gpio_irqenable(bank, gpio, 1);
  874. }
  875. static struct irq_chip gpio_irq_chip = {
  876. .name = "GPIO",
  877. .shutdown = gpio_irq_shutdown,
  878. .ack = gpio_ack_irq,
  879. .mask = gpio_mask_irq,
  880. .unmask = gpio_unmask_irq,
  881. .set_type = gpio_irq_type,
  882. .set_wake = gpio_wake_enable,
  883. };
  884. static struct irq_chip mpuio_irq_chip = {
  885. .name = "MPUIO",
  886. .ack = mpuio_ack_irq,
  887. .mask = mpuio_mask_irq,
  888. .unmask = mpuio_unmask_irq
  889. };
  890. static int initialized;
  891. static struct clk * gpio_ick;
  892. static struct clk * gpio_fck;
  893. static int __init _omap_gpio_init(void)
  894. {
  895. int i;
  896. struct gpio_bank *bank;
  897. initialized = 1;
  898. if (cpu_is_omap15xx()) {
  899. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  900. if (IS_ERR(gpio_ick))
  901. printk("Could not get arm_gpio_ck\n");
  902. else
  903. clk_enable(gpio_ick);
  904. }
  905. if (cpu_is_omap24xx()) {
  906. gpio_ick = clk_get(NULL, "gpios_ick");
  907. if (IS_ERR(gpio_ick))
  908. printk("Could not get gpios_ick\n");
  909. else
  910. clk_enable(gpio_ick);
  911. gpio_fck = clk_get(NULL, "gpios_fck");
  912. if (IS_ERR(gpio_fck))
  913. printk("Could not get gpios_fck\n");
  914. else
  915. clk_enable(gpio_fck);
  916. }
  917. #ifdef CONFIG_ARCH_OMAP15XX
  918. if (cpu_is_omap15xx()) {
  919. printk(KERN_INFO "OMAP1510 GPIO hardware\n");
  920. gpio_bank_count = 2;
  921. gpio_bank = gpio_bank_1510;
  922. }
  923. #endif
  924. #if defined(CONFIG_ARCH_OMAP16XX)
  925. if (cpu_is_omap16xx()) {
  926. u32 rev;
  927. gpio_bank_count = 5;
  928. gpio_bank = gpio_bank_1610;
  929. rev = omap_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  930. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  931. (rev >> 4) & 0x0f, rev & 0x0f);
  932. }
  933. #endif
  934. #ifdef CONFIG_ARCH_OMAP730
  935. if (cpu_is_omap730()) {
  936. printk(KERN_INFO "OMAP730 GPIO hardware\n");
  937. gpio_bank_count = 7;
  938. gpio_bank = gpio_bank_730;
  939. }
  940. #endif
  941. #ifdef CONFIG_ARCH_OMAP24XX
  942. if (cpu_is_omap24xx()) {
  943. int rev;
  944. gpio_bank_count = 4;
  945. gpio_bank = gpio_bank_24xx;
  946. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  947. printk(KERN_INFO "OMAP24xx GPIO hardware version %d.%d\n",
  948. (rev >> 4) & 0x0f, rev & 0x0f);
  949. }
  950. #endif
  951. for (i = 0; i < gpio_bank_count; i++) {
  952. int j, gpio_count = 16;
  953. bank = &gpio_bank[i];
  954. bank->reserved_map = 0;
  955. bank->base = IO_ADDRESS(bank->base);
  956. spin_lock_init(&bank->lock);
  957. if (bank->method == METHOD_MPUIO) {
  958. omap_writew(0xFFFF, OMAP_MPUIO_BASE + OMAP_MPUIO_GPIO_MASKIT);
  959. }
  960. #ifdef CONFIG_ARCH_OMAP15XX
  961. if (bank->method == METHOD_GPIO_1510) {
  962. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  963. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  964. }
  965. #endif
  966. #if defined(CONFIG_ARCH_OMAP16XX)
  967. if (bank->method == METHOD_GPIO_1610) {
  968. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  969. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  970. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  971. }
  972. #endif
  973. #ifdef CONFIG_ARCH_OMAP730
  974. if (bank->method == METHOD_GPIO_730) {
  975. __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
  976. __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
  977. gpio_count = 32; /* 730 has 32-bit GPIOs */
  978. }
  979. #endif
  980. #ifdef CONFIG_ARCH_OMAP24XX
  981. if (bank->method == METHOD_GPIO_24XX) {
  982. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  983. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  984. gpio_count = 32;
  985. }
  986. #endif
  987. for (j = bank->virtual_irq_start;
  988. j < bank->virtual_irq_start + gpio_count; j++) {
  989. if (bank->method == METHOD_MPUIO)
  990. set_irq_chip(j, &mpuio_irq_chip);
  991. else
  992. set_irq_chip(j, &gpio_irq_chip);
  993. set_irq_handler(j, do_simple_IRQ);
  994. set_irq_flags(j, IRQF_VALID);
  995. }
  996. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  997. set_irq_data(bank->irq, bank);
  998. }
  999. /* Enable system clock for GPIO module.
  1000. * The CAM_CLK_CTRL *is* really the right place. */
  1001. if (cpu_is_omap16xx())
  1002. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1003. return 0;
  1004. }
  1005. #if defined (CONFIG_ARCH_OMAP16XX) || defined (CONFIG_ARCH_OMAP24XX)
  1006. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1007. {
  1008. int i;
  1009. if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
  1010. return 0;
  1011. for (i = 0; i < gpio_bank_count; i++) {
  1012. struct gpio_bank *bank = &gpio_bank[i];
  1013. void __iomem *wake_status;
  1014. void __iomem *wake_clear;
  1015. void __iomem *wake_set;
  1016. switch (bank->method) {
  1017. case METHOD_GPIO_1610:
  1018. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1019. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1020. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1021. break;
  1022. case METHOD_GPIO_24XX:
  1023. wake_status = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1024. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1025. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1026. break;
  1027. default:
  1028. continue;
  1029. }
  1030. spin_lock(&bank->lock);
  1031. bank->saved_wakeup = __raw_readl(wake_status);
  1032. __raw_writel(0xffffffff, wake_clear);
  1033. __raw_writel(bank->suspend_wakeup, wake_set);
  1034. spin_unlock(&bank->lock);
  1035. }
  1036. return 0;
  1037. }
  1038. static int omap_gpio_resume(struct sys_device *dev)
  1039. {
  1040. int i;
  1041. if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
  1042. return 0;
  1043. for (i = 0; i < gpio_bank_count; i++) {
  1044. struct gpio_bank *bank = &gpio_bank[i];
  1045. void __iomem *wake_clear;
  1046. void __iomem *wake_set;
  1047. switch (bank->method) {
  1048. case METHOD_GPIO_1610:
  1049. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1050. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1051. break;
  1052. case METHOD_GPIO_24XX:
  1053. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1054. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1055. break;
  1056. default:
  1057. continue;
  1058. }
  1059. spin_lock(&bank->lock);
  1060. __raw_writel(0xffffffff, wake_clear);
  1061. __raw_writel(bank->saved_wakeup, wake_set);
  1062. spin_unlock(&bank->lock);
  1063. }
  1064. return 0;
  1065. }
  1066. static struct sysdev_class omap_gpio_sysclass = {
  1067. set_kset_name("gpio"),
  1068. .suspend = omap_gpio_suspend,
  1069. .resume = omap_gpio_resume,
  1070. };
  1071. static struct sys_device omap_gpio_device = {
  1072. .id = 0,
  1073. .cls = &omap_gpio_sysclass,
  1074. };
  1075. #endif
  1076. /*
  1077. * This may get called early from board specific init
  1078. * for boards that have interrupts routed via FPGA.
  1079. */
  1080. int omap_gpio_init(void)
  1081. {
  1082. if (!initialized)
  1083. return _omap_gpio_init();
  1084. else
  1085. return 0;
  1086. }
  1087. static int __init omap_gpio_sysinit(void)
  1088. {
  1089. int ret = 0;
  1090. if (!initialized)
  1091. ret = _omap_gpio_init();
  1092. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX)
  1093. if (cpu_is_omap16xx() || cpu_is_omap24xx()) {
  1094. if (ret == 0) {
  1095. ret = sysdev_class_register(&omap_gpio_sysclass);
  1096. if (ret == 0)
  1097. ret = sysdev_register(&omap_gpio_device);
  1098. }
  1099. }
  1100. #endif
  1101. return ret;
  1102. }
  1103. EXPORT_SYMBOL(omap_request_gpio);
  1104. EXPORT_SYMBOL(omap_free_gpio);
  1105. EXPORT_SYMBOL(omap_set_gpio_direction);
  1106. EXPORT_SYMBOL(omap_set_gpio_dataout);
  1107. EXPORT_SYMBOL(omap_get_gpio_datain);
  1108. arch_initcall(omap_gpio_sysinit);