qlcnic_hw.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_hdr.h"
  9. #include <linux/slab.h>
  10. #include <net/ip.h>
  11. #include <linux/bitops.h>
  12. #define MASK(n) ((1ULL<<(n))-1)
  13. #define OCM_WIN_P3P(addr) (addr & 0xffc0000)
  14. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  15. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  16. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  17. #define CRB_WINDOW_2M (0x130060)
  18. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  19. #define CRB_INDIRECT_2M (0x1e0000UL)
  20. struct qlcnic_ms_reg_ctrl {
  21. u32 ocm_window;
  22. u32 control;
  23. u32 hi;
  24. u32 low;
  25. u32 rd[4];
  26. u32 wd[4];
  27. u64 off;
  28. };
  29. #ifndef readq
  30. static inline u64 readq(void __iomem *addr)
  31. {
  32. return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
  33. }
  34. #endif
  35. #ifndef writeq
  36. static inline void writeq(u64 val, void __iomem *addr)
  37. {
  38. writel(((u32) (val)), (addr));
  39. writel(((u32) (val >> 32)), (addr + 4));
  40. }
  41. #endif
  42. static struct crb_128M_2M_block_map
  43. crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
  44. {{{0, 0, 0, 0} } }, /* 0: PCI */
  45. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  46. {1, 0x0110000, 0x0120000, 0x130000},
  47. {1, 0x0120000, 0x0122000, 0x124000},
  48. {1, 0x0130000, 0x0132000, 0x126000},
  49. {1, 0x0140000, 0x0142000, 0x128000},
  50. {1, 0x0150000, 0x0152000, 0x12a000},
  51. {1, 0x0160000, 0x0170000, 0x110000},
  52. {1, 0x0170000, 0x0172000, 0x12e000},
  53. {0, 0x0000000, 0x0000000, 0x000000},
  54. {0, 0x0000000, 0x0000000, 0x000000},
  55. {0, 0x0000000, 0x0000000, 0x000000},
  56. {0, 0x0000000, 0x0000000, 0x000000},
  57. {0, 0x0000000, 0x0000000, 0x000000},
  58. {0, 0x0000000, 0x0000000, 0x000000},
  59. {1, 0x01e0000, 0x01e0800, 0x122000},
  60. {0, 0x0000000, 0x0000000, 0x000000} } },
  61. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  62. {{{0, 0, 0, 0} } }, /* 3: */
  63. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  64. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  65. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  66. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  67. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  68. {0, 0x0000000, 0x0000000, 0x000000},
  69. {0, 0x0000000, 0x0000000, 0x000000},
  70. {0, 0x0000000, 0x0000000, 0x000000},
  71. {0, 0x0000000, 0x0000000, 0x000000},
  72. {0, 0x0000000, 0x0000000, 0x000000},
  73. {0, 0x0000000, 0x0000000, 0x000000},
  74. {0, 0x0000000, 0x0000000, 0x000000},
  75. {0, 0x0000000, 0x0000000, 0x000000},
  76. {0, 0x0000000, 0x0000000, 0x000000},
  77. {0, 0x0000000, 0x0000000, 0x000000},
  78. {0, 0x0000000, 0x0000000, 0x000000},
  79. {0, 0x0000000, 0x0000000, 0x000000},
  80. {0, 0x0000000, 0x0000000, 0x000000},
  81. {0, 0x0000000, 0x0000000, 0x000000},
  82. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  83. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  84. {0, 0x0000000, 0x0000000, 0x000000},
  85. {0, 0x0000000, 0x0000000, 0x000000},
  86. {0, 0x0000000, 0x0000000, 0x000000},
  87. {0, 0x0000000, 0x0000000, 0x000000},
  88. {0, 0x0000000, 0x0000000, 0x000000},
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {0, 0x0000000, 0x0000000, 0x000000},
  95. {0, 0x0000000, 0x0000000, 0x000000},
  96. {0, 0x0000000, 0x0000000, 0x000000},
  97. {0, 0x0000000, 0x0000000, 0x000000},
  98. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  99. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  100. {0, 0x0000000, 0x0000000, 0x000000},
  101. {0, 0x0000000, 0x0000000, 0x000000},
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  115. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  131. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  132. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  133. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  134. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  135. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  136. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  137. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  138. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  139. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  140. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  141. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  142. {{{0, 0, 0, 0} } }, /* 23: */
  143. {{{0, 0, 0, 0} } }, /* 24: */
  144. {{{0, 0, 0, 0} } }, /* 25: */
  145. {{{0, 0, 0, 0} } }, /* 26: */
  146. {{{0, 0, 0, 0} } }, /* 27: */
  147. {{{0, 0, 0, 0} } }, /* 28: */
  148. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  149. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  150. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  151. {{{0} } }, /* 32: PCI */
  152. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  153. {1, 0x2110000, 0x2120000, 0x130000},
  154. {1, 0x2120000, 0x2122000, 0x124000},
  155. {1, 0x2130000, 0x2132000, 0x126000},
  156. {1, 0x2140000, 0x2142000, 0x128000},
  157. {1, 0x2150000, 0x2152000, 0x12a000},
  158. {1, 0x2160000, 0x2170000, 0x110000},
  159. {1, 0x2170000, 0x2172000, 0x12e000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000} } },
  168. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  169. {{{0} } }, /* 35: */
  170. {{{0} } }, /* 36: */
  171. {{{0} } }, /* 37: */
  172. {{{0} } }, /* 38: */
  173. {{{0} } }, /* 39: */
  174. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  175. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  176. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  177. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  178. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  179. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  180. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  181. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  182. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  183. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  184. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  185. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  186. {{{0} } }, /* 52: */
  187. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  188. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  189. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  190. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  191. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  192. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  193. {{{0} } }, /* 59: I2C0 */
  194. {{{0} } }, /* 60: I2C1 */
  195. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  196. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  197. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  198. };
  199. /*
  200. * top 12 bits of crb internal address (hub, agent)
  201. */
  202. static const unsigned crb_hub_agt[64] = {
  203. 0,
  204. QLCNIC_HW_CRB_HUB_AGT_ADR_PS,
  205. QLCNIC_HW_CRB_HUB_AGT_ADR_MN,
  206. QLCNIC_HW_CRB_HUB_AGT_ADR_MS,
  207. 0,
  208. QLCNIC_HW_CRB_HUB_AGT_ADR_SRE,
  209. QLCNIC_HW_CRB_HUB_AGT_ADR_NIU,
  210. QLCNIC_HW_CRB_HUB_AGT_ADR_QMN,
  211. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN0,
  212. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN1,
  213. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN2,
  214. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN3,
  215. QLCNIC_HW_CRB_HUB_AGT_ADR_I2Q,
  216. QLCNIC_HW_CRB_HUB_AGT_ADR_TIMR,
  217. QLCNIC_HW_CRB_HUB_AGT_ADR_ROMUSB,
  218. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN4,
  219. QLCNIC_HW_CRB_HUB_AGT_ADR_XDMA,
  220. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN0,
  221. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN1,
  222. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN2,
  223. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN3,
  224. QLCNIC_HW_CRB_HUB_AGT_ADR_PGND,
  225. QLCNIC_HW_CRB_HUB_AGT_ADR_PGNI,
  226. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS0,
  227. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS1,
  228. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS2,
  229. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS3,
  230. 0,
  231. QLCNIC_HW_CRB_HUB_AGT_ADR_PGSI,
  232. QLCNIC_HW_CRB_HUB_AGT_ADR_SN,
  233. 0,
  234. QLCNIC_HW_CRB_HUB_AGT_ADR_EG,
  235. 0,
  236. QLCNIC_HW_CRB_HUB_AGT_ADR_PS,
  237. QLCNIC_HW_CRB_HUB_AGT_ADR_CAM,
  238. 0,
  239. 0,
  240. 0,
  241. 0,
  242. 0,
  243. QLCNIC_HW_CRB_HUB_AGT_ADR_TIMR,
  244. 0,
  245. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX1,
  246. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX2,
  247. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX3,
  248. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX4,
  249. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX5,
  250. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX6,
  251. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX7,
  252. QLCNIC_HW_CRB_HUB_AGT_ADR_XDMA,
  253. QLCNIC_HW_CRB_HUB_AGT_ADR_I2Q,
  254. QLCNIC_HW_CRB_HUB_AGT_ADR_ROMUSB,
  255. 0,
  256. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX0,
  257. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX8,
  258. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX9,
  259. QLCNIC_HW_CRB_HUB_AGT_ADR_OCM0,
  260. 0,
  261. QLCNIC_HW_CRB_HUB_AGT_ADR_SMB,
  262. QLCNIC_HW_CRB_HUB_AGT_ADR_I2C0,
  263. QLCNIC_HW_CRB_HUB_AGT_ADR_I2C1,
  264. 0,
  265. QLCNIC_HW_CRB_HUB_AGT_ADR_PGNC,
  266. 0,
  267. };
  268. static const u32 msi_tgt_status[8] = {
  269. ISR_INT_TARGET_STATUS, ISR_INT_TARGET_STATUS_F1,
  270. ISR_INT_TARGET_STATUS_F2, ISR_INT_TARGET_STATUS_F3,
  271. ISR_INT_TARGET_STATUS_F4, ISR_INT_TARGET_STATUS_F5,
  272. ISR_INT_TARGET_STATUS_F6, ISR_INT_TARGET_STATUS_F7
  273. };
  274. /* PCI Windowing for DDR regions. */
  275. #define QLCNIC_PCIE_SEM_TIMEOUT 10000
  276. static void qlcnic_read_window_reg(u32 addr, void __iomem *bar0, u32 *data)
  277. {
  278. u32 dest;
  279. void __iomem *val;
  280. dest = addr & 0xFFFF0000;
  281. val = bar0 + QLCNIC_FW_DUMP_REG1;
  282. writel(dest, val);
  283. readl(val);
  284. val = bar0 + QLCNIC_FW_DUMP_REG2 + LSW(addr);
  285. *data = readl(val);
  286. }
  287. static void qlcnic_write_window_reg(u32 addr, void __iomem *bar0, u32 data)
  288. {
  289. u32 dest;
  290. void __iomem *val;
  291. dest = addr & 0xFFFF0000;
  292. val = bar0 + QLCNIC_FW_DUMP_REG1;
  293. writel(dest, val);
  294. readl(val);
  295. val = bar0 + QLCNIC_FW_DUMP_REG2 + LSW(addr);
  296. writel(data, val);
  297. readl(val);
  298. }
  299. int
  300. qlcnic_pcie_sem_lock(struct qlcnic_adapter *adapter, int sem, u32 id_reg)
  301. {
  302. int done = 0, timeout = 0;
  303. while (!done) {
  304. done = QLCRD32(adapter, QLCNIC_PCIE_REG(PCIE_SEM_LOCK(sem)));
  305. if (done == 1)
  306. break;
  307. if (++timeout >= QLCNIC_PCIE_SEM_TIMEOUT) {
  308. dev_err(&adapter->pdev->dev,
  309. "Failed to acquire sem=%d lock; holdby=%d\n",
  310. sem, id_reg ? QLCRD32(adapter, id_reg) : -1);
  311. return -EIO;
  312. }
  313. msleep(1);
  314. }
  315. if (id_reg)
  316. QLCWR32(adapter, id_reg, adapter->portnum);
  317. return 0;
  318. }
  319. void
  320. qlcnic_pcie_sem_unlock(struct qlcnic_adapter *adapter, int sem)
  321. {
  322. QLCRD32(adapter, QLCNIC_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
  323. }
  324. int qlcnic_ind_rd(struct qlcnic_adapter *adapter, u32 addr)
  325. {
  326. u32 data;
  327. if (qlcnic_82xx_check(adapter))
  328. qlcnic_read_window_reg(addr, adapter->ahw->pci_base0, &data);
  329. else {
  330. data = qlcnic_83xx_rd_reg_indirect(adapter, addr);
  331. if (data == -EIO)
  332. return -EIO;
  333. }
  334. return data;
  335. }
  336. void qlcnic_ind_wr(struct qlcnic_adapter *adapter, u32 addr, u32 data)
  337. {
  338. if (qlcnic_82xx_check(adapter))
  339. qlcnic_write_window_reg(addr, adapter->ahw->pci_base0, data);
  340. else
  341. qlcnic_83xx_wrt_reg_indirect(adapter, addr, data);
  342. }
  343. static int
  344. qlcnic_send_cmd_descs(struct qlcnic_adapter *adapter,
  345. struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
  346. {
  347. u32 i, producer;
  348. struct qlcnic_cmd_buffer *pbuf;
  349. struct cmd_desc_type0 *cmd_desc;
  350. struct qlcnic_host_tx_ring *tx_ring;
  351. i = 0;
  352. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  353. return -EIO;
  354. tx_ring = adapter->tx_ring;
  355. __netif_tx_lock_bh(tx_ring->txq);
  356. producer = tx_ring->producer;
  357. if (nr_desc >= qlcnic_tx_avail(tx_ring)) {
  358. netif_tx_stop_queue(tx_ring->txq);
  359. smp_mb();
  360. if (qlcnic_tx_avail(tx_ring) > nr_desc) {
  361. if (qlcnic_tx_avail(tx_ring) > TX_STOP_THRESH)
  362. netif_tx_wake_queue(tx_ring->txq);
  363. } else {
  364. adapter->stats.xmit_off++;
  365. __netif_tx_unlock_bh(tx_ring->txq);
  366. return -EBUSY;
  367. }
  368. }
  369. do {
  370. cmd_desc = &cmd_desc_arr[i];
  371. pbuf = &tx_ring->cmd_buf_arr[producer];
  372. pbuf->skb = NULL;
  373. pbuf->frag_count = 0;
  374. memcpy(&tx_ring->desc_head[producer],
  375. cmd_desc, sizeof(struct cmd_desc_type0));
  376. producer = get_next_index(producer, tx_ring->num_desc);
  377. i++;
  378. } while (i != nr_desc);
  379. tx_ring->producer = producer;
  380. qlcnic_update_cmd_producer(tx_ring);
  381. __netif_tx_unlock_bh(tx_ring->txq);
  382. return 0;
  383. }
  384. int qlcnic_82xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  385. u16 vlan_id, u8 op)
  386. {
  387. struct qlcnic_nic_req req;
  388. struct qlcnic_mac_req *mac_req;
  389. struct qlcnic_vlan_req *vlan_req;
  390. u64 word;
  391. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  392. req.qhdr = cpu_to_le64(QLCNIC_REQUEST << 23);
  393. word = QLCNIC_MAC_EVENT | ((u64)adapter->portnum << 16);
  394. req.req_hdr = cpu_to_le64(word);
  395. mac_req = (struct qlcnic_mac_req *)&req.words[0];
  396. mac_req->op = op;
  397. memcpy(mac_req->mac_addr, addr, 6);
  398. vlan_req = (struct qlcnic_vlan_req *)&req.words[1];
  399. vlan_req->vlan_id = cpu_to_le16(vlan_id);
  400. return qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  401. }
  402. int qlcnic_nic_del_mac(struct qlcnic_adapter *adapter, const u8 *addr)
  403. {
  404. struct list_head *head;
  405. struct qlcnic_mac_list_s *cur;
  406. int err = -EINVAL;
  407. /* Delete MAC from the existing list */
  408. list_for_each(head, &adapter->mac_list) {
  409. cur = list_entry(head, struct qlcnic_mac_list_s, list);
  410. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  411. err = qlcnic_sre_macaddr_change(adapter, cur->mac_addr,
  412. 0, QLCNIC_MAC_DEL);
  413. if (err)
  414. return err;
  415. list_del(&cur->list);
  416. kfree(cur);
  417. return err;
  418. }
  419. }
  420. return err;
  421. }
  422. int qlcnic_nic_add_mac(struct qlcnic_adapter *adapter, const u8 *addr, u16 vlan)
  423. {
  424. struct list_head *head;
  425. struct qlcnic_mac_list_s *cur;
  426. /* look up if already exists */
  427. list_for_each(head, &adapter->mac_list) {
  428. cur = list_entry(head, struct qlcnic_mac_list_s, list);
  429. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0)
  430. return 0;
  431. }
  432. cur = kzalloc(sizeof(struct qlcnic_mac_list_s), GFP_ATOMIC);
  433. if (cur == NULL)
  434. return -ENOMEM;
  435. memcpy(cur->mac_addr, addr, ETH_ALEN);
  436. if (qlcnic_sre_macaddr_change(adapter,
  437. cur->mac_addr, vlan, QLCNIC_MAC_ADD)) {
  438. kfree(cur);
  439. return -EIO;
  440. }
  441. list_add_tail(&cur->list, &adapter->mac_list);
  442. return 0;
  443. }
  444. void __qlcnic_set_multi(struct net_device *netdev, u16 vlan)
  445. {
  446. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  447. struct qlcnic_hardware_context *ahw = adapter->ahw;
  448. struct netdev_hw_addr *ha;
  449. static const u8 bcast_addr[ETH_ALEN] = {
  450. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  451. };
  452. u32 mode = VPORT_MISS_MODE_DROP;
  453. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  454. return;
  455. if (!qlcnic_sriov_vf_check(adapter))
  456. qlcnic_nic_add_mac(adapter, adapter->mac_addr, vlan);
  457. qlcnic_nic_add_mac(adapter, bcast_addr, vlan);
  458. if (netdev->flags & IFF_PROMISC) {
  459. if (!(adapter->flags & QLCNIC_PROMISC_DISABLED))
  460. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  461. } else if (netdev->flags & IFF_ALLMULTI) {
  462. if (netdev_mc_count(netdev) > ahw->max_mc_count) {
  463. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  464. } else if (!netdev_mc_empty(netdev) &&
  465. !qlcnic_sriov_vf_check(adapter)) {
  466. netdev_for_each_mc_addr(ha, netdev)
  467. qlcnic_nic_add_mac(adapter, ha->addr,
  468. vlan);
  469. }
  470. if (mode != VPORT_MISS_MODE_ACCEPT_MULTI &&
  471. qlcnic_sriov_vf_check(adapter))
  472. qlcnic_vf_add_mc_list(netdev, vlan);
  473. }
  474. /* configure unicast MAC address, if there is not sufficient space
  475. * to store all the unicast addresses then enable promiscuous mode
  476. */
  477. if (netdev_uc_count(netdev) > ahw->max_uc_count) {
  478. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  479. } else if (!netdev_uc_empty(netdev)) {
  480. netdev_for_each_uc_addr(ha, netdev)
  481. qlcnic_nic_add_mac(adapter, ha->addr, vlan);
  482. }
  483. if (!qlcnic_sriov_vf_check(adapter)) {
  484. if (mode == VPORT_MISS_MODE_ACCEPT_ALL &&
  485. !adapter->fdb_mac_learn) {
  486. qlcnic_alloc_lb_filters_mem(adapter);
  487. adapter->drv_mac_learn = true;
  488. } else {
  489. adapter->drv_mac_learn = false;
  490. }
  491. }
  492. qlcnic_nic_set_promisc(adapter, mode);
  493. }
  494. void qlcnic_set_multi(struct net_device *netdev)
  495. {
  496. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  497. struct netdev_hw_addr *ha;
  498. struct qlcnic_mac_list_s *cur;
  499. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  500. return;
  501. if (qlcnic_sriov_vf_check(adapter)) {
  502. if (!netdev_mc_empty(netdev)) {
  503. netdev_for_each_mc_addr(ha, netdev) {
  504. cur = kzalloc(sizeof(struct qlcnic_mac_list_s),
  505. GFP_ATOMIC);
  506. if (cur == NULL)
  507. break;
  508. memcpy(cur->mac_addr,
  509. ha->addr, ETH_ALEN);
  510. list_add_tail(&cur->list, &adapter->vf_mc_list);
  511. }
  512. }
  513. qlcnic_sriov_vf_schedule_multi(adapter->netdev);
  514. return;
  515. }
  516. __qlcnic_set_multi(netdev, 0);
  517. }
  518. int qlcnic_82xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  519. {
  520. struct qlcnic_nic_req req;
  521. u64 word;
  522. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  523. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  524. word = QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE |
  525. ((u64)adapter->portnum << 16);
  526. req.req_hdr = cpu_to_le64(word);
  527. req.words[0] = cpu_to_le64(mode);
  528. return qlcnic_send_cmd_descs(adapter,
  529. (struct cmd_desc_type0 *)&req, 1);
  530. }
  531. void qlcnic_82xx_free_mac_list(struct qlcnic_adapter *adapter)
  532. {
  533. struct qlcnic_mac_list_s *cur;
  534. struct list_head *head = &adapter->mac_list;
  535. while (!list_empty(head)) {
  536. cur = list_entry(head->next, struct qlcnic_mac_list_s, list);
  537. qlcnic_sre_macaddr_change(adapter,
  538. cur->mac_addr, 0, QLCNIC_MAC_DEL);
  539. list_del(&cur->list);
  540. kfree(cur);
  541. }
  542. }
  543. void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter)
  544. {
  545. struct qlcnic_filter *tmp_fil;
  546. struct hlist_node *n;
  547. struct hlist_head *head;
  548. int i;
  549. unsigned long time;
  550. u8 cmd;
  551. for (i = 0; i < adapter->fhash.fbucket_size; i++) {
  552. head = &(adapter->fhash.fhead[i]);
  553. hlist_for_each_entry_safe(tmp_fil, n, head, fnode) {
  554. cmd = tmp_fil->vlan_id ? QLCNIC_MAC_VLAN_DEL :
  555. QLCNIC_MAC_DEL;
  556. time = tmp_fil->ftime;
  557. if (jiffies > (QLCNIC_FILTER_AGE * HZ + time)) {
  558. qlcnic_sre_macaddr_change(adapter,
  559. tmp_fil->faddr,
  560. tmp_fil->vlan_id,
  561. cmd);
  562. spin_lock_bh(&adapter->mac_learn_lock);
  563. adapter->fhash.fnum--;
  564. hlist_del(&tmp_fil->fnode);
  565. spin_unlock_bh(&adapter->mac_learn_lock);
  566. kfree(tmp_fil);
  567. }
  568. }
  569. }
  570. for (i = 0; i < adapter->rx_fhash.fbucket_size; i++) {
  571. head = &(adapter->rx_fhash.fhead[i]);
  572. hlist_for_each_entry_safe(tmp_fil, n, head, fnode)
  573. {
  574. time = tmp_fil->ftime;
  575. if (jiffies > (QLCNIC_FILTER_AGE * HZ + time)) {
  576. spin_lock_bh(&adapter->rx_mac_learn_lock);
  577. adapter->rx_fhash.fnum--;
  578. hlist_del(&tmp_fil->fnode);
  579. spin_unlock_bh(&adapter->rx_mac_learn_lock);
  580. kfree(tmp_fil);
  581. }
  582. }
  583. }
  584. }
  585. void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter)
  586. {
  587. struct qlcnic_filter *tmp_fil;
  588. struct hlist_node *n;
  589. struct hlist_head *head;
  590. int i;
  591. u8 cmd;
  592. for (i = 0; i < adapter->fhash.fbucket_size; i++) {
  593. head = &(adapter->fhash.fhead[i]);
  594. hlist_for_each_entry_safe(tmp_fil, n, head, fnode) {
  595. cmd = tmp_fil->vlan_id ? QLCNIC_MAC_VLAN_DEL :
  596. QLCNIC_MAC_DEL;
  597. qlcnic_sre_macaddr_change(adapter,
  598. tmp_fil->faddr,
  599. tmp_fil->vlan_id,
  600. cmd);
  601. spin_lock_bh(&adapter->mac_learn_lock);
  602. adapter->fhash.fnum--;
  603. hlist_del(&tmp_fil->fnode);
  604. spin_unlock_bh(&adapter->mac_learn_lock);
  605. kfree(tmp_fil);
  606. }
  607. }
  608. }
  609. static int qlcnic_set_fw_loopback(struct qlcnic_adapter *adapter, u8 flag)
  610. {
  611. struct qlcnic_nic_req req;
  612. int rv;
  613. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  614. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  615. req.req_hdr = cpu_to_le64(QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK |
  616. ((u64) adapter->portnum << 16) | ((u64) 0x1 << 32));
  617. req.words[0] = cpu_to_le64(flag);
  618. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  619. if (rv != 0)
  620. dev_err(&adapter->pdev->dev, "%sting loopback mode failed\n",
  621. flag ? "Set" : "Reset");
  622. return rv;
  623. }
  624. int qlcnic_82xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  625. {
  626. if (qlcnic_set_fw_loopback(adapter, mode))
  627. return -EIO;
  628. if (qlcnic_nic_set_promisc(adapter,
  629. VPORT_MISS_MODE_ACCEPT_ALL)) {
  630. qlcnic_set_fw_loopback(adapter, 0);
  631. return -EIO;
  632. }
  633. msleep(1000);
  634. return 0;
  635. }
  636. int qlcnic_82xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  637. {
  638. struct net_device *netdev = adapter->netdev;
  639. mode = VPORT_MISS_MODE_DROP;
  640. qlcnic_set_fw_loopback(adapter, 0);
  641. if (netdev->flags & IFF_PROMISC)
  642. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  643. else if (netdev->flags & IFF_ALLMULTI)
  644. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  645. qlcnic_nic_set_promisc(adapter, mode);
  646. msleep(1000);
  647. return 0;
  648. }
  649. /*
  650. * Send the interrupt coalescing parameter set by ethtool to the card.
  651. */
  652. void qlcnic_82xx_config_intr_coalesce(struct qlcnic_adapter *adapter)
  653. {
  654. struct qlcnic_nic_req req;
  655. int rv;
  656. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  657. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  658. req.req_hdr = cpu_to_le64(QLCNIC_CONFIG_INTR_COALESCE |
  659. ((u64) adapter->portnum << 16));
  660. req.words[0] = cpu_to_le64(((u64) adapter->ahw->coal.flag) << 32);
  661. req.words[2] = cpu_to_le64(adapter->ahw->coal.rx_packets |
  662. ((u64) adapter->ahw->coal.rx_time_us) << 16);
  663. req.words[5] = cpu_to_le64(adapter->ahw->coal.timer_out |
  664. ((u64) adapter->ahw->coal.type) << 32 |
  665. ((u64) adapter->ahw->coal.sts_ring_mask) << 40);
  666. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  667. if (rv != 0)
  668. dev_err(&adapter->netdev->dev,
  669. "Could not send interrupt coalescing parameters\n");
  670. }
  671. #define QLCNIC_ENABLE_IPV4_LRO 1
  672. #define QLCNIC_ENABLE_IPV6_LRO 2
  673. #define QLCNIC_NO_DEST_IPV4_CHECK (1 << 8)
  674. #define QLCNIC_NO_DEST_IPV6_CHECK (2 << 8)
  675. int qlcnic_82xx_config_hw_lro(struct qlcnic_adapter *adapter, int enable)
  676. {
  677. struct qlcnic_nic_req req;
  678. u64 word;
  679. int rv;
  680. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  681. return 0;
  682. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  683. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  684. word = QLCNIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
  685. req.req_hdr = cpu_to_le64(word);
  686. word = 0;
  687. if (enable) {
  688. word = QLCNIC_ENABLE_IPV4_LRO | QLCNIC_NO_DEST_IPV4_CHECK;
  689. if (adapter->ahw->extra_capability[0] &
  690. QLCNIC_FW_CAP2_HW_LRO_IPV6)
  691. word |= QLCNIC_ENABLE_IPV6_LRO |
  692. QLCNIC_NO_DEST_IPV6_CHECK;
  693. }
  694. req.words[0] = cpu_to_le64(word);
  695. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  696. if (rv != 0)
  697. dev_err(&adapter->netdev->dev,
  698. "Could not send configure hw lro request\n");
  699. return rv;
  700. }
  701. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable)
  702. {
  703. struct qlcnic_nic_req req;
  704. u64 word;
  705. int rv;
  706. if (!!(adapter->flags & QLCNIC_BRIDGE_ENABLED) == enable)
  707. return 0;
  708. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  709. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  710. word = QLCNIC_H2C_OPCODE_CONFIG_BRIDGING |
  711. ((u64)adapter->portnum << 16);
  712. req.req_hdr = cpu_to_le64(word);
  713. req.words[0] = cpu_to_le64(enable);
  714. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  715. if (rv != 0)
  716. dev_err(&adapter->netdev->dev,
  717. "Could not send configure bridge mode request\n");
  718. adapter->flags ^= QLCNIC_BRIDGE_ENABLED;
  719. return rv;
  720. }
  721. #define QLCNIC_RSS_HASHTYPE_IP_TCP 0x3
  722. #define QLCNIC_ENABLE_TYPE_C_RSS BIT_10
  723. #define QLCNIC_RSS_FEATURE_FLAG (1ULL << 63)
  724. #define QLCNIC_RSS_IND_TABLE_MASK 0x7ULL
  725. int qlcnic_82xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  726. {
  727. struct qlcnic_nic_req req;
  728. u64 word;
  729. int i, rv;
  730. static const u64 key[] = {
  731. 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  732. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  733. 0x255b0ec26d5a56daULL
  734. };
  735. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  736. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  737. word = QLCNIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  738. req.req_hdr = cpu_to_le64(word);
  739. /*
  740. * RSS request:
  741. * bits 3-0: hash_method
  742. * 5-4: hash_type_ipv4
  743. * 7-6: hash_type_ipv6
  744. * 8: enable
  745. * 9: use indirection table
  746. * 10: type-c rss
  747. * 11: udp rss
  748. * 47-12: reserved
  749. * 62-48: indirection table mask
  750. * 63: feature flag
  751. */
  752. word = ((u64)(QLCNIC_RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  753. ((u64)(QLCNIC_RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  754. ((u64)(enable & 0x1) << 8) |
  755. ((u64)QLCNIC_RSS_IND_TABLE_MASK << 48) |
  756. (u64)QLCNIC_ENABLE_TYPE_C_RSS |
  757. (u64)QLCNIC_RSS_FEATURE_FLAG;
  758. req.words[0] = cpu_to_le64(word);
  759. for (i = 0; i < 5; i++)
  760. req.words[i+1] = cpu_to_le64(key[i]);
  761. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  762. if (rv != 0)
  763. dev_err(&adapter->netdev->dev, "could not configure RSS\n");
  764. return rv;
  765. }
  766. void qlcnic_82xx_config_ipaddr(struct qlcnic_adapter *adapter,
  767. __be32 ip, int cmd)
  768. {
  769. struct qlcnic_nic_req req;
  770. struct qlcnic_ipaddr *ipa;
  771. u64 word;
  772. int rv;
  773. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  774. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  775. word = QLCNIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
  776. req.req_hdr = cpu_to_le64(word);
  777. req.words[0] = cpu_to_le64(cmd);
  778. ipa = (struct qlcnic_ipaddr *)&req.words[1];
  779. ipa->ipv4 = ip;
  780. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  781. if (rv != 0)
  782. dev_err(&adapter->netdev->dev,
  783. "could not notify %s IP 0x%x reuqest\n",
  784. (cmd == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  785. }
  786. int qlcnic_82xx_linkevent_request(struct qlcnic_adapter *adapter, int enable)
  787. {
  788. struct qlcnic_nic_req req;
  789. u64 word;
  790. int rv;
  791. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  792. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  793. word = QLCNIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
  794. req.req_hdr = cpu_to_le64(word);
  795. req.words[0] = cpu_to_le64(enable | (enable << 8));
  796. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  797. if (rv != 0)
  798. dev_err(&adapter->netdev->dev,
  799. "could not configure link notification\n");
  800. return rv;
  801. }
  802. int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter)
  803. {
  804. struct qlcnic_nic_req req;
  805. u64 word;
  806. int rv;
  807. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  808. return 0;
  809. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  810. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  811. word = QLCNIC_H2C_OPCODE_LRO_REQUEST |
  812. ((u64)adapter->portnum << 16) |
  813. ((u64)QLCNIC_LRO_REQUEST_CLEANUP << 56) ;
  814. req.req_hdr = cpu_to_le64(word);
  815. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  816. if (rv != 0)
  817. dev_err(&adapter->netdev->dev,
  818. "could not cleanup lro flows\n");
  819. return rv;
  820. }
  821. /*
  822. * qlcnic_change_mtu - Change the Maximum Transfer Unit
  823. * @returns 0 on success, negative on failure
  824. */
  825. int qlcnic_change_mtu(struct net_device *netdev, int mtu)
  826. {
  827. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  828. int rc = 0;
  829. if (mtu < P3P_MIN_MTU || mtu > P3P_MAX_MTU) {
  830. dev_err(&adapter->netdev->dev, "%d bytes < mtu < %d bytes"
  831. " not supported\n", P3P_MAX_MTU, P3P_MIN_MTU);
  832. return -EINVAL;
  833. }
  834. rc = qlcnic_fw_cmd_set_mtu(adapter, mtu);
  835. if (!rc)
  836. netdev->mtu = mtu;
  837. return rc;
  838. }
  839. static netdev_features_t qlcnic_process_flags(struct qlcnic_adapter *adapter,
  840. netdev_features_t features)
  841. {
  842. u32 offload_flags = adapter->offload_flags;
  843. if (offload_flags & BIT_0) {
  844. features |= NETIF_F_RXCSUM | NETIF_F_IP_CSUM |
  845. NETIF_F_IPV6_CSUM;
  846. adapter->rx_csum = 1;
  847. if (QLCNIC_IS_TSO_CAPABLE(adapter)) {
  848. if (!(offload_flags & BIT_1))
  849. features &= ~NETIF_F_TSO;
  850. else
  851. features |= NETIF_F_TSO;
  852. if (!(offload_flags & BIT_2))
  853. features &= ~NETIF_F_TSO6;
  854. else
  855. features |= NETIF_F_TSO6;
  856. }
  857. } else {
  858. features &= ~(NETIF_F_RXCSUM |
  859. NETIF_F_IP_CSUM |
  860. NETIF_F_IPV6_CSUM);
  861. if (QLCNIC_IS_TSO_CAPABLE(adapter))
  862. features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
  863. adapter->rx_csum = 0;
  864. }
  865. return features;
  866. }
  867. netdev_features_t qlcnic_fix_features(struct net_device *netdev,
  868. netdev_features_t features)
  869. {
  870. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  871. netdev_features_t changed;
  872. if (qlcnic_82xx_check(adapter) &&
  873. (adapter->flags & QLCNIC_ESWITCH_ENABLED)) {
  874. if (adapter->flags & QLCNIC_APP_CHANGED_FLAGS) {
  875. features = qlcnic_process_flags(adapter, features);
  876. } else {
  877. changed = features ^ netdev->features;
  878. features ^= changed & (NETIF_F_RXCSUM |
  879. NETIF_F_IP_CSUM |
  880. NETIF_F_IPV6_CSUM |
  881. NETIF_F_TSO |
  882. NETIF_F_TSO6);
  883. }
  884. }
  885. if (!(features & NETIF_F_RXCSUM))
  886. features &= ~NETIF_F_LRO;
  887. return features;
  888. }
  889. int qlcnic_set_features(struct net_device *netdev, netdev_features_t features)
  890. {
  891. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  892. netdev_features_t changed = netdev->features ^ features;
  893. int hw_lro = (features & NETIF_F_LRO) ? QLCNIC_LRO_ENABLED : 0;
  894. if (!(changed & NETIF_F_LRO))
  895. return 0;
  896. netdev->features ^= NETIF_F_LRO;
  897. if (qlcnic_config_hw_lro(adapter, hw_lro))
  898. return -EIO;
  899. if (!hw_lro && qlcnic_82xx_check(adapter)) {
  900. if (qlcnic_send_lro_cleanup(adapter))
  901. return -EIO;
  902. }
  903. return 0;
  904. }
  905. /*
  906. * Changes the CRB window to the specified window.
  907. */
  908. /* Returns < 0 if off is not valid,
  909. * 1 if window access is needed. 'off' is set to offset from
  910. * CRB space in 128M pci map
  911. * 0 if no window access is needed. 'off' is set to 2M addr
  912. * In: 'off' is offset from base in 128M pci map
  913. */
  914. static int qlcnic_pci_get_crb_addr_2M(struct qlcnic_hardware_context *ahw,
  915. ulong off, void __iomem **addr)
  916. {
  917. const struct crb_128M_2M_sub_block_map *m;
  918. if ((off >= QLCNIC_CRB_MAX) || (off < QLCNIC_PCI_CRBSPACE))
  919. return -EINVAL;
  920. off -= QLCNIC_PCI_CRBSPACE;
  921. /*
  922. * Try direct map
  923. */
  924. m = &crb_128M_2M_map[CRB_BLK(off)].sub_block[CRB_SUBBLK(off)];
  925. if (m->valid && (m->start_128M <= off) && (m->end_128M > off)) {
  926. *addr = ahw->pci_base0 + m->start_2M +
  927. (off - m->start_128M);
  928. return 0;
  929. }
  930. /*
  931. * Not in direct map, use crb window
  932. */
  933. *addr = ahw->pci_base0 + CRB_INDIRECT_2M + (off & MASK(16));
  934. return 1;
  935. }
  936. /*
  937. * In: 'off' is offset from CRB space in 128M pci map
  938. * Out: 'off' is 2M pci map addr
  939. * side effect: lock crb window
  940. */
  941. static int
  942. qlcnic_pci_set_crbwindow_2M(struct qlcnic_adapter *adapter, ulong off)
  943. {
  944. u32 window;
  945. void __iomem *addr = adapter->ahw->pci_base0 + CRB_WINDOW_2M;
  946. off -= QLCNIC_PCI_CRBSPACE;
  947. window = CRB_HI(off);
  948. if (window == 0) {
  949. dev_err(&adapter->pdev->dev, "Invalid offset 0x%lx\n", off);
  950. return -EIO;
  951. }
  952. writel(window, addr);
  953. if (readl(addr) != window) {
  954. if (printk_ratelimit())
  955. dev_warn(&adapter->pdev->dev,
  956. "failed to set CRB window to %d off 0x%lx\n",
  957. window, off);
  958. return -EIO;
  959. }
  960. return 0;
  961. }
  962. int qlcnic_82xx_hw_write_wx_2M(struct qlcnic_adapter *adapter, ulong off,
  963. u32 data)
  964. {
  965. unsigned long flags;
  966. int rv;
  967. void __iomem *addr = NULL;
  968. rv = qlcnic_pci_get_crb_addr_2M(adapter->ahw, off, &addr);
  969. if (rv == 0) {
  970. writel(data, addr);
  971. return 0;
  972. }
  973. if (rv > 0) {
  974. /* indirect access */
  975. write_lock_irqsave(&adapter->ahw->crb_lock, flags);
  976. crb_win_lock(adapter);
  977. rv = qlcnic_pci_set_crbwindow_2M(adapter, off);
  978. if (!rv)
  979. writel(data, addr);
  980. crb_win_unlock(adapter);
  981. write_unlock_irqrestore(&adapter->ahw->crb_lock, flags);
  982. return rv;
  983. }
  984. dev_err(&adapter->pdev->dev,
  985. "%s: invalid offset: 0x%016lx\n", __func__, off);
  986. dump_stack();
  987. return -EIO;
  988. }
  989. int qlcnic_82xx_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off)
  990. {
  991. unsigned long flags;
  992. int rv;
  993. u32 data = -1;
  994. void __iomem *addr = NULL;
  995. rv = qlcnic_pci_get_crb_addr_2M(adapter->ahw, off, &addr);
  996. if (rv == 0)
  997. return readl(addr);
  998. if (rv > 0) {
  999. /* indirect access */
  1000. write_lock_irqsave(&adapter->ahw->crb_lock, flags);
  1001. crb_win_lock(adapter);
  1002. if (!qlcnic_pci_set_crbwindow_2M(adapter, off))
  1003. data = readl(addr);
  1004. crb_win_unlock(adapter);
  1005. write_unlock_irqrestore(&adapter->ahw->crb_lock, flags);
  1006. return data;
  1007. }
  1008. dev_err(&adapter->pdev->dev,
  1009. "%s: invalid offset: 0x%016lx\n", __func__, off);
  1010. dump_stack();
  1011. return -1;
  1012. }
  1013. void __iomem *qlcnic_get_ioaddr(struct qlcnic_hardware_context *ahw,
  1014. u32 offset)
  1015. {
  1016. void __iomem *addr = NULL;
  1017. WARN_ON(qlcnic_pci_get_crb_addr_2M(ahw, offset, &addr));
  1018. return addr;
  1019. }
  1020. static int qlcnic_pci_mem_access_direct(struct qlcnic_adapter *adapter,
  1021. u32 window, u64 off, u64 *data, int op)
  1022. {
  1023. void __iomem *addr;
  1024. u32 start;
  1025. mutex_lock(&adapter->ahw->mem_lock);
  1026. writel(window, adapter->ahw->ocm_win_crb);
  1027. /* read back to flush */
  1028. readl(adapter->ahw->ocm_win_crb);
  1029. start = QLCNIC_PCI_OCM0_2M + off;
  1030. addr = adapter->ahw->pci_base0 + start;
  1031. if (op == 0) /* read */
  1032. *data = readq(addr);
  1033. else /* write */
  1034. writeq(*data, addr);
  1035. /* Set window to 0 */
  1036. writel(0, adapter->ahw->ocm_win_crb);
  1037. readl(adapter->ahw->ocm_win_crb);
  1038. mutex_unlock(&adapter->ahw->mem_lock);
  1039. return 0;
  1040. }
  1041. void
  1042. qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *adapter, u64 off, u64 *data)
  1043. {
  1044. void __iomem *addr = adapter->ahw->pci_base0 +
  1045. QLCNIC_PCI_CAMQM_2M_BASE + (off - QLCNIC_PCI_CAMQM);
  1046. mutex_lock(&adapter->ahw->mem_lock);
  1047. *data = readq(addr);
  1048. mutex_unlock(&adapter->ahw->mem_lock);
  1049. }
  1050. void
  1051. qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *adapter, u64 off, u64 data)
  1052. {
  1053. void __iomem *addr = adapter->ahw->pci_base0 +
  1054. QLCNIC_PCI_CAMQM_2M_BASE + (off - QLCNIC_PCI_CAMQM);
  1055. mutex_lock(&adapter->ahw->mem_lock);
  1056. writeq(data, addr);
  1057. mutex_unlock(&adapter->ahw->mem_lock);
  1058. }
  1059. /* Set MS memory control data for different adapters */
  1060. static void qlcnic_set_ms_controls(struct qlcnic_adapter *adapter, u64 off,
  1061. struct qlcnic_ms_reg_ctrl *ms)
  1062. {
  1063. ms->control = QLCNIC_MS_CTRL;
  1064. ms->low = QLCNIC_MS_ADDR_LO;
  1065. ms->hi = QLCNIC_MS_ADDR_HI;
  1066. if (off & 0xf) {
  1067. ms->wd[0] = QLCNIC_MS_WRTDATA_LO;
  1068. ms->rd[0] = QLCNIC_MS_RDDATA_LO;
  1069. ms->wd[1] = QLCNIC_MS_WRTDATA_HI;
  1070. ms->rd[1] = QLCNIC_MS_RDDATA_HI;
  1071. ms->wd[2] = QLCNIC_MS_WRTDATA_ULO;
  1072. ms->wd[3] = QLCNIC_MS_WRTDATA_UHI;
  1073. ms->rd[2] = QLCNIC_MS_RDDATA_ULO;
  1074. ms->rd[3] = QLCNIC_MS_RDDATA_UHI;
  1075. } else {
  1076. ms->wd[0] = QLCNIC_MS_WRTDATA_ULO;
  1077. ms->rd[0] = QLCNIC_MS_RDDATA_ULO;
  1078. ms->wd[1] = QLCNIC_MS_WRTDATA_UHI;
  1079. ms->rd[1] = QLCNIC_MS_RDDATA_UHI;
  1080. ms->wd[2] = QLCNIC_MS_WRTDATA_LO;
  1081. ms->wd[3] = QLCNIC_MS_WRTDATA_HI;
  1082. ms->rd[2] = QLCNIC_MS_RDDATA_LO;
  1083. ms->rd[3] = QLCNIC_MS_RDDATA_HI;
  1084. }
  1085. ms->ocm_window = OCM_WIN_P3P(off);
  1086. ms->off = GET_MEM_OFFS_2M(off);
  1087. }
  1088. int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *adapter, u64 off, u64 data)
  1089. {
  1090. int j, ret = 0;
  1091. u32 temp, off8;
  1092. struct qlcnic_ms_reg_ctrl ms;
  1093. /* Only 64-bit aligned access */
  1094. if (off & 7)
  1095. return -EIO;
  1096. memset(&ms, 0, sizeof(struct qlcnic_ms_reg_ctrl));
  1097. if (!(ADDR_IN_RANGE(off, QLCNIC_ADDR_QDR_NET,
  1098. QLCNIC_ADDR_QDR_NET_MAX) ||
  1099. ADDR_IN_RANGE(off, QLCNIC_ADDR_DDR_NET,
  1100. QLCNIC_ADDR_DDR_NET_MAX)))
  1101. return -EIO;
  1102. qlcnic_set_ms_controls(adapter, off, &ms);
  1103. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_OCM0, QLCNIC_ADDR_OCM0_MAX))
  1104. return qlcnic_pci_mem_access_direct(adapter, ms.ocm_window,
  1105. ms.off, &data, 1);
  1106. off8 = off & ~0xf;
  1107. mutex_lock(&adapter->ahw->mem_lock);
  1108. qlcnic_ind_wr(adapter, ms.low, off8);
  1109. qlcnic_ind_wr(adapter, ms.hi, 0);
  1110. qlcnic_ind_wr(adapter, ms.control, TA_CTL_ENABLE);
  1111. qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_START_ENABLE);
  1112. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1113. temp = qlcnic_ind_rd(adapter, ms.control);
  1114. if ((temp & TA_CTL_BUSY) == 0)
  1115. break;
  1116. }
  1117. if (j >= MAX_CTL_CHECK) {
  1118. ret = -EIO;
  1119. goto done;
  1120. }
  1121. /* This is the modify part of read-modify-write */
  1122. qlcnic_ind_wr(adapter, ms.wd[0], qlcnic_ind_rd(adapter, ms.rd[0]));
  1123. qlcnic_ind_wr(adapter, ms.wd[1], qlcnic_ind_rd(adapter, ms.rd[1]));
  1124. /* This is the write part of read-modify-write */
  1125. qlcnic_ind_wr(adapter, ms.wd[2], data & 0xffffffff);
  1126. qlcnic_ind_wr(adapter, ms.wd[3], (data >> 32) & 0xffffffff);
  1127. qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_WRITE_ENABLE);
  1128. qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_WRITE_START);
  1129. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1130. temp = qlcnic_ind_rd(adapter, ms.control);
  1131. if ((temp & TA_CTL_BUSY) == 0)
  1132. break;
  1133. }
  1134. if (j >= MAX_CTL_CHECK) {
  1135. if (printk_ratelimit())
  1136. dev_err(&adapter->pdev->dev,
  1137. "failed to write through agent\n");
  1138. ret = -EIO;
  1139. } else
  1140. ret = 0;
  1141. done:
  1142. mutex_unlock(&adapter->ahw->mem_lock);
  1143. return ret;
  1144. }
  1145. int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *adapter, u64 off, u64 *data)
  1146. {
  1147. int j, ret;
  1148. u32 temp, off8;
  1149. u64 val;
  1150. struct qlcnic_ms_reg_ctrl ms;
  1151. /* Only 64-bit aligned access */
  1152. if (off & 7)
  1153. return -EIO;
  1154. if (!(ADDR_IN_RANGE(off, QLCNIC_ADDR_QDR_NET,
  1155. QLCNIC_ADDR_QDR_NET_MAX) ||
  1156. ADDR_IN_RANGE(off, QLCNIC_ADDR_DDR_NET,
  1157. QLCNIC_ADDR_DDR_NET_MAX)))
  1158. return -EIO;
  1159. memset(&ms, 0, sizeof(struct qlcnic_ms_reg_ctrl));
  1160. qlcnic_set_ms_controls(adapter, off, &ms);
  1161. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_OCM0, QLCNIC_ADDR_OCM0_MAX))
  1162. return qlcnic_pci_mem_access_direct(adapter, ms.ocm_window,
  1163. ms.off, data, 0);
  1164. mutex_lock(&adapter->ahw->mem_lock);
  1165. off8 = off & ~0xf;
  1166. qlcnic_ind_wr(adapter, ms.low, off8);
  1167. qlcnic_ind_wr(adapter, ms.hi, 0);
  1168. qlcnic_ind_wr(adapter, ms.control, TA_CTL_ENABLE);
  1169. qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_START_ENABLE);
  1170. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1171. temp = qlcnic_ind_rd(adapter, ms.control);
  1172. if ((temp & TA_CTL_BUSY) == 0)
  1173. break;
  1174. }
  1175. if (j >= MAX_CTL_CHECK) {
  1176. if (printk_ratelimit())
  1177. dev_err(&adapter->pdev->dev,
  1178. "failed to read through agent\n");
  1179. ret = -EIO;
  1180. } else {
  1181. temp = qlcnic_ind_rd(adapter, ms.rd[3]);
  1182. val = (u64)temp << 32;
  1183. val |= qlcnic_ind_rd(adapter, ms.rd[2]);
  1184. *data = val;
  1185. ret = 0;
  1186. }
  1187. mutex_unlock(&adapter->ahw->mem_lock);
  1188. return ret;
  1189. }
  1190. int qlcnic_82xx_get_board_info(struct qlcnic_adapter *adapter)
  1191. {
  1192. int offset, board_type, magic;
  1193. struct pci_dev *pdev = adapter->pdev;
  1194. offset = QLCNIC_FW_MAGIC_OFFSET;
  1195. if (qlcnic_rom_fast_read(adapter, offset, &magic))
  1196. return -EIO;
  1197. if (magic != QLCNIC_BDINFO_MAGIC) {
  1198. dev_err(&pdev->dev, "invalid board config, magic=%08x\n",
  1199. magic);
  1200. return -EIO;
  1201. }
  1202. offset = QLCNIC_BRDTYPE_OFFSET;
  1203. if (qlcnic_rom_fast_read(adapter, offset, &board_type))
  1204. return -EIO;
  1205. adapter->ahw->board_type = board_type;
  1206. if (board_type == QLCNIC_BRDTYPE_P3P_4_GB_MM) {
  1207. u32 gpio = QLCRD32(adapter, QLCNIC_ROMUSB_GLB_PAD_GPIO_I);
  1208. if ((gpio & 0x8000) == 0)
  1209. board_type = QLCNIC_BRDTYPE_P3P_10G_TP;
  1210. }
  1211. switch (board_type) {
  1212. case QLCNIC_BRDTYPE_P3P_HMEZ:
  1213. case QLCNIC_BRDTYPE_P3P_XG_LOM:
  1214. case QLCNIC_BRDTYPE_P3P_10G_CX4:
  1215. case QLCNIC_BRDTYPE_P3P_10G_CX4_LP:
  1216. case QLCNIC_BRDTYPE_P3P_IMEZ:
  1217. case QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS:
  1218. case QLCNIC_BRDTYPE_P3P_10G_SFP_CT:
  1219. case QLCNIC_BRDTYPE_P3P_10G_SFP_QT:
  1220. case QLCNIC_BRDTYPE_P3P_10G_XFP:
  1221. case QLCNIC_BRDTYPE_P3P_10000_BASE_T:
  1222. adapter->ahw->port_type = QLCNIC_XGBE;
  1223. break;
  1224. case QLCNIC_BRDTYPE_P3P_REF_QG:
  1225. case QLCNIC_BRDTYPE_P3P_4_GB:
  1226. case QLCNIC_BRDTYPE_P3P_4_GB_MM:
  1227. adapter->ahw->port_type = QLCNIC_GBE;
  1228. break;
  1229. case QLCNIC_BRDTYPE_P3P_10G_TP:
  1230. adapter->ahw->port_type = (adapter->portnum < 2) ?
  1231. QLCNIC_XGBE : QLCNIC_GBE;
  1232. break;
  1233. default:
  1234. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  1235. adapter->ahw->port_type = QLCNIC_XGBE;
  1236. break;
  1237. }
  1238. return 0;
  1239. }
  1240. int
  1241. qlcnic_wol_supported(struct qlcnic_adapter *adapter)
  1242. {
  1243. u32 wol_cfg;
  1244. wol_cfg = QLCRD32(adapter, QLCNIC_WOL_CONFIG_NV);
  1245. if (wol_cfg & (1UL << adapter->portnum)) {
  1246. wol_cfg = QLCRD32(adapter, QLCNIC_WOL_CONFIG);
  1247. if (wol_cfg & (1 << adapter->portnum))
  1248. return 1;
  1249. }
  1250. return 0;
  1251. }
  1252. int qlcnic_82xx_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate)
  1253. {
  1254. struct qlcnic_nic_req req;
  1255. int rv;
  1256. u64 word;
  1257. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  1258. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  1259. word = QLCNIC_H2C_OPCODE_CONFIG_LED | ((u64)adapter->portnum << 16);
  1260. req.req_hdr = cpu_to_le64(word);
  1261. req.words[0] = cpu_to_le64(((u64)rate << 32) | adapter->portnum);
  1262. req.words[1] = cpu_to_le64(state);
  1263. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  1264. if (rv)
  1265. dev_err(&adapter->pdev->dev, "LED configuration failed.\n");
  1266. return rv;
  1267. }
  1268. int qlcnic_get_beacon_state(struct qlcnic_adapter *adapter, u8 *h_state)
  1269. {
  1270. struct qlcnic_cmd_args cmd;
  1271. int err;
  1272. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LED_STATUS);
  1273. if (!err) {
  1274. err = qlcnic_issue_cmd(adapter, &cmd);
  1275. if (!err)
  1276. *h_state = cmd.rsp.arg[1];
  1277. }
  1278. qlcnic_free_mbx_args(&cmd);
  1279. return err;
  1280. }
  1281. void qlcnic_82xx_get_func_no(struct qlcnic_adapter *adapter)
  1282. {
  1283. void __iomem *msix_base_addr;
  1284. u32 func;
  1285. u32 msix_base;
  1286. pci_read_config_dword(adapter->pdev, QLCNIC_MSIX_TABLE_OFFSET, &func);
  1287. msix_base_addr = adapter->ahw->pci_base0 + QLCNIC_MSIX_BASE;
  1288. msix_base = readl(msix_base_addr);
  1289. func = (func - msix_base) / QLCNIC_MSIX_TBL_PGSIZE;
  1290. adapter->ahw->pci_func = func;
  1291. }
  1292. void qlcnic_82xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  1293. loff_t offset, size_t size)
  1294. {
  1295. u32 data;
  1296. u64 qmdata;
  1297. if (ADDR_IN_RANGE(offset, QLCNIC_PCI_CAMQM, QLCNIC_PCI_CAMQM_END)) {
  1298. qlcnic_pci_camqm_read_2M(adapter, offset, &qmdata);
  1299. memcpy(buf, &qmdata, size);
  1300. } else {
  1301. data = QLCRD32(adapter, offset);
  1302. memcpy(buf, &data, size);
  1303. }
  1304. }
  1305. void qlcnic_82xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  1306. loff_t offset, size_t size)
  1307. {
  1308. u32 data;
  1309. u64 qmdata;
  1310. if (ADDR_IN_RANGE(offset, QLCNIC_PCI_CAMQM, QLCNIC_PCI_CAMQM_END)) {
  1311. memcpy(&qmdata, buf, size);
  1312. qlcnic_pci_camqm_write_2M(adapter, offset, qmdata);
  1313. } else {
  1314. memcpy(&data, buf, size);
  1315. QLCWR32(adapter, offset, data);
  1316. }
  1317. }
  1318. int qlcnic_82xx_api_lock(struct qlcnic_adapter *adapter)
  1319. {
  1320. return qlcnic_pcie_sem_lock(adapter, 5, 0);
  1321. }
  1322. void qlcnic_82xx_api_unlock(struct qlcnic_adapter *adapter)
  1323. {
  1324. qlcnic_pcie_sem_unlock(adapter, 5);
  1325. }