iwl-4965.c 116 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2008 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * James P. Ketrenos <ipw2100-admin@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/version.h>
  29. #include <linux/init.h>
  30. #include <linux/pci.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/delay.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/wireless.h>
  36. #include <net/mac80211.h>
  37. #include <linux/etherdevice.h>
  38. #include <asm/unaligned.h>
  39. #include "iwl-eeprom.h"
  40. #include "iwl-dev.h"
  41. #include "iwl-core.h"
  42. #include "iwl-io.h"
  43. #include "iwl-helpers.h"
  44. #include "iwl-calib.h"
  45. /* module parameters */
  46. static struct iwl_mod_params iwl4965_mod_params = {
  47. .num_of_queues = IWL49_NUM_QUEUES,
  48. .enable_qos = 1,
  49. .amsdu_size_8K = 1,
  50. /* the rest are 0 by default */
  51. };
  52. static void iwl4965_hw_card_show_info(struct iwl_priv *priv);
  53. #ifdef CONFIG_IWL4965_HT
  54. static const u16 default_tid_to_tx_fifo[] = {
  55. IWL_TX_FIFO_AC1,
  56. IWL_TX_FIFO_AC0,
  57. IWL_TX_FIFO_AC0,
  58. IWL_TX_FIFO_AC1,
  59. IWL_TX_FIFO_AC2,
  60. IWL_TX_FIFO_AC2,
  61. IWL_TX_FIFO_AC3,
  62. IWL_TX_FIFO_AC3,
  63. IWL_TX_FIFO_NONE,
  64. IWL_TX_FIFO_NONE,
  65. IWL_TX_FIFO_NONE,
  66. IWL_TX_FIFO_NONE,
  67. IWL_TX_FIFO_NONE,
  68. IWL_TX_FIFO_NONE,
  69. IWL_TX_FIFO_NONE,
  70. IWL_TX_FIFO_NONE,
  71. IWL_TX_FIFO_AC3
  72. };
  73. #endif /*CONFIG_IWL4965_HT */
  74. /* check contents of special bootstrap uCode SRAM */
  75. static int iwl4965_verify_bsm(struct iwl_priv *priv)
  76. {
  77. __le32 *image = priv->ucode_boot.v_addr;
  78. u32 len = priv->ucode_boot.len;
  79. u32 reg;
  80. u32 val;
  81. IWL_DEBUG_INFO("Begin verify bsm\n");
  82. /* verify BSM SRAM contents */
  83. val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
  84. for (reg = BSM_SRAM_LOWER_BOUND;
  85. reg < BSM_SRAM_LOWER_BOUND + len;
  86. reg += sizeof(u32), image++) {
  87. val = iwl_read_prph(priv, reg);
  88. if (val != le32_to_cpu(*image)) {
  89. IWL_ERROR("BSM uCode verification failed at "
  90. "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
  91. BSM_SRAM_LOWER_BOUND,
  92. reg - BSM_SRAM_LOWER_BOUND, len,
  93. val, le32_to_cpu(*image));
  94. return -EIO;
  95. }
  96. }
  97. IWL_DEBUG_INFO("BSM bootstrap uCode image OK\n");
  98. return 0;
  99. }
  100. /**
  101. * iwl4965_load_bsm - Load bootstrap instructions
  102. *
  103. * BSM operation:
  104. *
  105. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  106. * in special SRAM that does not power down during RFKILL. When powering back
  107. * up after power-saving sleeps (or during initial uCode load), the BSM loads
  108. * the bootstrap program into the on-board processor, and starts it.
  109. *
  110. * The bootstrap program loads (via DMA) instructions and data for a new
  111. * program from host DRAM locations indicated by the host driver in the
  112. * BSM_DRAM_* registers. Once the new program is loaded, it starts
  113. * automatically.
  114. *
  115. * When initializing the NIC, the host driver points the BSM to the
  116. * "initialize" uCode image. This uCode sets up some internal data, then
  117. * notifies host via "initialize alive" that it is complete.
  118. *
  119. * The host then replaces the BSM_DRAM_* pointer values to point to the
  120. * normal runtime uCode instructions and a backup uCode data cache buffer
  121. * (filled initially with starting data values for the on-board processor),
  122. * then triggers the "initialize" uCode to load and launch the runtime uCode,
  123. * which begins normal operation.
  124. *
  125. * When doing a power-save shutdown, runtime uCode saves data SRAM into
  126. * the backup data cache in DRAM before SRAM is powered down.
  127. *
  128. * When powering back up, the BSM loads the bootstrap program. This reloads
  129. * the runtime uCode instructions and the backup data cache into SRAM,
  130. * and re-launches the runtime uCode from where it left off.
  131. */
  132. static int iwl4965_load_bsm(struct iwl_priv *priv)
  133. {
  134. __le32 *image = priv->ucode_boot.v_addr;
  135. u32 len = priv->ucode_boot.len;
  136. dma_addr_t pinst;
  137. dma_addr_t pdata;
  138. u32 inst_len;
  139. u32 data_len;
  140. int i;
  141. u32 done;
  142. u32 reg_offset;
  143. int ret;
  144. IWL_DEBUG_INFO("Begin load bsm\n");
  145. /* make sure bootstrap program is no larger than BSM's SRAM size */
  146. if (len > IWL_MAX_BSM_SIZE)
  147. return -EINVAL;
  148. /* Tell bootstrap uCode where to find the "Initialize" uCode
  149. * in host DRAM ... host DRAM physical address bits 35:4 for 4965.
  150. * NOTE: iwl4965_initialize_alive_start() will replace these values,
  151. * after the "initialize" uCode has run, to point to
  152. * runtime/protocol instructions and backup data cache. */
  153. pinst = priv->ucode_init.p_addr >> 4;
  154. pdata = priv->ucode_init_data.p_addr >> 4;
  155. inst_len = priv->ucode_init.len;
  156. data_len = priv->ucode_init_data.len;
  157. ret = iwl_grab_nic_access(priv);
  158. if (ret)
  159. return ret;
  160. iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  161. iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  162. iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
  163. iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
  164. /* Fill BSM memory with bootstrap instructions */
  165. for (reg_offset = BSM_SRAM_LOWER_BOUND;
  166. reg_offset < BSM_SRAM_LOWER_BOUND + len;
  167. reg_offset += sizeof(u32), image++)
  168. _iwl_write_prph(priv, reg_offset, le32_to_cpu(*image));
  169. ret = iwl4965_verify_bsm(priv);
  170. if (ret) {
  171. iwl_release_nic_access(priv);
  172. return ret;
  173. }
  174. /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
  175. iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
  176. iwl_write_prph(priv, BSM_WR_MEM_DST_REG, RTC_INST_LOWER_BOUND);
  177. iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
  178. /* Load bootstrap code into instruction SRAM now,
  179. * to prepare to load "initialize" uCode */
  180. iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START);
  181. /* Wait for load of bootstrap uCode to finish */
  182. for (i = 0; i < 100; i++) {
  183. done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
  184. if (!(done & BSM_WR_CTRL_REG_BIT_START))
  185. break;
  186. udelay(10);
  187. }
  188. if (i < 100)
  189. IWL_DEBUG_INFO("BSM write complete, poll %d iterations\n", i);
  190. else {
  191. IWL_ERROR("BSM write did not complete!\n");
  192. return -EIO;
  193. }
  194. /* Enable future boot loads whenever power management unit triggers it
  195. * (e.g. when powering back up after power-save shutdown) */
  196. iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START_EN);
  197. iwl_release_nic_access(priv);
  198. return 0;
  199. }
  200. static int is_fat_channel(__le32 rxon_flags)
  201. {
  202. return (rxon_flags & RXON_FLG_CHANNEL_MODE_PURE_40_MSK) ||
  203. (rxon_flags & RXON_FLG_CHANNEL_MODE_MIXED_MSK);
  204. }
  205. int iwl4965_hwrate_to_plcp_idx(u32 rate_n_flags)
  206. {
  207. int idx = 0;
  208. /* 4965 HT rate format */
  209. if (rate_n_flags & RATE_MCS_HT_MSK) {
  210. idx = (rate_n_flags & 0xff);
  211. if (idx >= IWL_RATE_MIMO2_6M_PLCP)
  212. idx = idx - IWL_RATE_MIMO2_6M_PLCP;
  213. idx += IWL_FIRST_OFDM_RATE;
  214. /* skip 9M not supported in ht*/
  215. if (idx >= IWL_RATE_9M_INDEX)
  216. idx += 1;
  217. if ((idx >= IWL_FIRST_OFDM_RATE) && (idx <= IWL_LAST_OFDM_RATE))
  218. return idx;
  219. /* 4965 legacy rate format, search for match in table */
  220. } else {
  221. for (idx = 0; idx < ARRAY_SIZE(iwl4965_rates); idx++)
  222. if (iwl4965_rates[idx].plcp == (rate_n_flags & 0xFF))
  223. return idx;
  224. }
  225. return -1;
  226. }
  227. /**
  228. * translate ucode response to mac80211 tx status control values
  229. */
  230. void iwl4965_hwrate_to_tx_control(struct iwl_priv *priv, u32 rate_n_flags,
  231. struct ieee80211_tx_control *control)
  232. {
  233. int rate_index;
  234. control->antenna_sel_tx =
  235. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  236. if (rate_n_flags & RATE_MCS_HT_MSK)
  237. control->flags |= IEEE80211_TXCTL_OFDM_HT;
  238. if (rate_n_flags & RATE_MCS_GF_MSK)
  239. control->flags |= IEEE80211_TXCTL_GREEN_FIELD;
  240. if (rate_n_flags & RATE_MCS_FAT_MSK)
  241. control->flags |= IEEE80211_TXCTL_40_MHZ_WIDTH;
  242. if (rate_n_flags & RATE_MCS_DUP_MSK)
  243. control->flags |= IEEE80211_TXCTL_DUP_DATA;
  244. if (rate_n_flags & RATE_MCS_SGI_MSK)
  245. control->flags |= IEEE80211_TXCTL_SHORT_GI;
  246. /* since iwl4965_hwrate_to_plcp_idx is band indifferent, we always use
  247. * IEEE80211_BAND_2GHZ band as it contains all the rates */
  248. rate_index = iwl4965_hwrate_to_plcp_idx(rate_n_flags);
  249. if (rate_index == -1)
  250. control->tx_rate = NULL;
  251. else
  252. control->tx_rate =
  253. &priv->bands[IEEE80211_BAND_2GHZ].bitrates[rate_index];
  254. }
  255. int iwl4965_hw_rxq_stop(struct iwl_priv *priv)
  256. {
  257. int rc;
  258. unsigned long flags;
  259. spin_lock_irqsave(&priv->lock, flags);
  260. rc = iwl_grab_nic_access(priv);
  261. if (rc) {
  262. spin_unlock_irqrestore(&priv->lock, flags);
  263. return rc;
  264. }
  265. /* stop Rx DMA */
  266. iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  267. rc = iwl_poll_direct_bit(priv, FH_MEM_RSSR_RX_STATUS_REG,
  268. (1 << 24), 1000);
  269. if (rc < 0)
  270. IWL_ERROR("Can't stop Rx DMA.\n");
  271. iwl_release_nic_access(priv);
  272. spin_unlock_irqrestore(&priv->lock, flags);
  273. return 0;
  274. }
  275. /*
  276. * EEPROM handlers
  277. */
  278. static int iwl4965_eeprom_check_version(struct iwl_priv *priv)
  279. {
  280. u16 eeprom_ver;
  281. u16 calib_ver;
  282. eeprom_ver = iwl_eeprom_query16(priv, EEPROM_VERSION);
  283. calib_ver = iwl_eeprom_query16(priv, EEPROM_4965_CALIB_VERSION_OFFSET);
  284. if (eeprom_ver < EEPROM_4965_EEPROM_VERSION ||
  285. calib_ver < EEPROM_4965_TX_POWER_VERSION)
  286. goto err;
  287. return 0;
  288. err:
  289. IWL_ERROR("Unsuported EEPROM VER=0x%x < 0x%x CALIB=0x%x < 0x%x\n",
  290. eeprom_ver, EEPROM_4965_EEPROM_VERSION,
  291. calib_ver, EEPROM_4965_TX_POWER_VERSION);
  292. return -EINVAL;
  293. }
  294. int iwl4965_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  295. {
  296. int ret;
  297. unsigned long flags;
  298. spin_lock_irqsave(&priv->lock, flags);
  299. ret = iwl_grab_nic_access(priv);
  300. if (ret) {
  301. spin_unlock_irqrestore(&priv->lock, flags);
  302. return ret;
  303. }
  304. if (src == IWL_PWR_SRC_VAUX) {
  305. u32 val;
  306. ret = pci_read_config_dword(priv->pci_dev, PCI_POWER_SOURCE,
  307. &val);
  308. if (val & PCI_CFG_PMC_PME_FROM_D3COLD_SUPPORT) {
  309. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  310. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  311. ~APMG_PS_CTRL_MSK_PWR_SRC);
  312. }
  313. } else {
  314. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  315. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  316. ~APMG_PS_CTRL_MSK_PWR_SRC);
  317. }
  318. iwl_release_nic_access(priv);
  319. spin_unlock_irqrestore(&priv->lock, flags);
  320. return ret;
  321. }
  322. static int iwl4965_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  323. {
  324. int ret;
  325. unsigned long flags;
  326. unsigned int rb_size;
  327. spin_lock_irqsave(&priv->lock, flags);
  328. ret = iwl_grab_nic_access(priv);
  329. if (ret) {
  330. spin_unlock_irqrestore(&priv->lock, flags);
  331. return ret;
  332. }
  333. if (priv->cfg->mod_params->amsdu_size_8K)
  334. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
  335. else
  336. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
  337. /* Stop Rx DMA */
  338. iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  339. /* Reset driver's Rx queue write index */
  340. iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
  341. /* Tell device where to find RBD circular buffer in DRAM */
  342. iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  343. rxq->dma_addr >> 8);
  344. /* Tell device where in DRAM to update its Rx status */
  345. iwl_write_direct32(priv, FH_RSCSR_CHNL0_STTS_WPTR_REG,
  346. (priv->shared_phys +
  347. offsetof(struct iwl4965_shared, rb_closed)) >> 4);
  348. /* Enable Rx DMA, enable host interrupt, Rx buffer size 4k, 256 RBDs */
  349. iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG,
  350. FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
  351. FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
  352. rb_size |
  353. /* 0x10 << 4 | */
  354. (RX_QUEUE_SIZE_LOG <<
  355. FH_RCSR_RX_CONFIG_RBDCB_SIZE_BITSHIFT));
  356. /*
  357. * iwl_write32(priv,CSR_INT_COAL_REG,0);
  358. */
  359. iwl_release_nic_access(priv);
  360. spin_unlock_irqrestore(&priv->lock, flags);
  361. return 0;
  362. }
  363. /* Tell 4965 where to find the "keep warm" buffer */
  364. static int iwl4965_kw_init(struct iwl_priv *priv)
  365. {
  366. unsigned long flags;
  367. int rc;
  368. spin_lock_irqsave(&priv->lock, flags);
  369. rc = iwl_grab_nic_access(priv);
  370. if (rc)
  371. goto out;
  372. iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG,
  373. priv->kw.dma_addr >> 4);
  374. iwl_release_nic_access(priv);
  375. out:
  376. spin_unlock_irqrestore(&priv->lock, flags);
  377. return rc;
  378. }
  379. static int iwl4965_kw_alloc(struct iwl_priv *priv)
  380. {
  381. struct pci_dev *dev = priv->pci_dev;
  382. struct iwl4965_kw *kw = &priv->kw;
  383. kw->size = IWL4965_KW_SIZE; /* TBW need set somewhere else */
  384. kw->v_addr = pci_alloc_consistent(dev, kw->size, &kw->dma_addr);
  385. if (!kw->v_addr)
  386. return -ENOMEM;
  387. return 0;
  388. }
  389. /**
  390. * iwl4965_kw_free - Free the "keep warm" buffer
  391. */
  392. static void iwl4965_kw_free(struct iwl_priv *priv)
  393. {
  394. struct pci_dev *dev = priv->pci_dev;
  395. struct iwl4965_kw *kw = &priv->kw;
  396. if (kw->v_addr) {
  397. pci_free_consistent(dev, kw->size, kw->v_addr, kw->dma_addr);
  398. memset(kw, 0, sizeof(*kw));
  399. }
  400. }
  401. /**
  402. * iwl4965_txq_ctx_reset - Reset TX queue context
  403. * Destroys all DMA structures and initialise them again
  404. *
  405. * @param priv
  406. * @return error code
  407. */
  408. static int iwl4965_txq_ctx_reset(struct iwl_priv *priv)
  409. {
  410. int rc = 0;
  411. int txq_id, slots_num;
  412. unsigned long flags;
  413. iwl4965_kw_free(priv);
  414. /* Free all tx/cmd queues and keep-warm buffer */
  415. iwl4965_hw_txq_ctx_free(priv);
  416. /* Alloc keep-warm buffer */
  417. rc = iwl4965_kw_alloc(priv);
  418. if (rc) {
  419. IWL_ERROR("Keep Warm allocation failed");
  420. goto error_kw;
  421. }
  422. spin_lock_irqsave(&priv->lock, flags);
  423. rc = iwl_grab_nic_access(priv);
  424. if (unlikely(rc)) {
  425. IWL_ERROR("TX reset failed");
  426. spin_unlock_irqrestore(&priv->lock, flags);
  427. goto error_reset;
  428. }
  429. /* Turn off all Tx DMA channels */
  430. iwl_write_prph(priv, IWL49_SCD_TXFACT, 0);
  431. iwl_release_nic_access(priv);
  432. spin_unlock_irqrestore(&priv->lock, flags);
  433. /* Tell 4965 where to find the keep-warm buffer */
  434. rc = iwl4965_kw_init(priv);
  435. if (rc) {
  436. IWL_ERROR("kw_init failed\n");
  437. goto error_reset;
  438. }
  439. /* Alloc and init all (default 16) Tx queues,
  440. * including the command queue (#4) */
  441. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  442. slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
  443. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  444. rc = iwl4965_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  445. txq_id);
  446. if (rc) {
  447. IWL_ERROR("Tx %d queue init failed\n", txq_id);
  448. goto error;
  449. }
  450. }
  451. return rc;
  452. error:
  453. iwl4965_hw_txq_ctx_free(priv);
  454. error_reset:
  455. iwl4965_kw_free(priv);
  456. error_kw:
  457. return rc;
  458. }
  459. static int iwl4965_apm_init(struct iwl_priv *priv)
  460. {
  461. unsigned long flags;
  462. int ret = 0;
  463. spin_lock_irqsave(&priv->lock, flags);
  464. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  465. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  466. /* set "initialization complete" bit to move adapter
  467. * D0U* --> D0A* state */
  468. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  469. /* wait for clock stabilization */
  470. ret = iwl_poll_bit(priv, CSR_GP_CNTRL,
  471. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  472. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  473. if (ret < 0) {
  474. IWL_DEBUG_INFO("Failed to init the card\n");
  475. goto out;
  476. }
  477. ret = iwl_grab_nic_access(priv);
  478. if (ret)
  479. goto out;
  480. /* enable DMA */
  481. iwl_write_prph(priv, APMG_CLK_CTRL_REG,
  482. APMG_CLK_VAL_DMA_CLK_RQT | APMG_CLK_VAL_BSM_CLK_RQT);
  483. udelay(20);
  484. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  485. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  486. iwl_release_nic_access(priv);
  487. out:
  488. spin_unlock_irqrestore(&priv->lock, flags);
  489. return ret;
  490. }
  491. static void iwl4965_nic_config(struct iwl_priv *priv)
  492. {
  493. unsigned long flags;
  494. u32 val;
  495. u16 radio_cfg;
  496. u8 val_link;
  497. spin_lock_irqsave(&priv->lock, flags);
  498. if ((priv->rev_id & 0x80) == 0x80 && (priv->rev_id & 0x7f) < 8) {
  499. pci_read_config_dword(priv->pci_dev, PCI_REG_WUM8, &val);
  500. /* Enable No Snoop field */
  501. pci_write_config_dword(priv->pci_dev, PCI_REG_WUM8,
  502. val & ~(1 << 11));
  503. }
  504. pci_read_config_byte(priv->pci_dev, PCI_LINK_CTRL, &val_link);
  505. /* disable L1 entry -- workaround for pre-B1 */
  506. pci_write_config_byte(priv->pci_dev, PCI_LINK_CTRL, val_link & ~0x02);
  507. radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
  508. /* write radio config values to register */
  509. if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) == EEPROM_4965_RF_CFG_TYPE_MAX)
  510. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  511. EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
  512. EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
  513. EEPROM_RF_CFG_DASH_MSK(radio_cfg));
  514. /* set CSR_HW_CONFIG_REG for uCode use */
  515. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  516. CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
  517. CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
  518. priv->calib_info = (struct iwl_eeprom_calib_info *)
  519. iwl_eeprom_query_addr(priv, EEPROM_4965_CALIB_TXPOWER_OFFSET);
  520. spin_unlock_irqrestore(&priv->lock, flags);
  521. }
  522. int iwl4965_hw_nic_init(struct iwl_priv *priv)
  523. {
  524. unsigned long flags;
  525. struct iwl_rx_queue *rxq = &priv->rxq;
  526. int ret;
  527. /* nic_init */
  528. priv->cfg->ops->lib->apm_ops.init(priv);
  529. spin_lock_irqsave(&priv->lock, flags);
  530. iwl_write32(priv, CSR_INT_COALESCING, 512 / 32);
  531. spin_unlock_irqrestore(&priv->lock, flags);
  532. ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  533. priv->cfg->ops->lib->apm_ops.config(priv);
  534. iwl4965_hw_card_show_info(priv);
  535. /* end nic_init */
  536. /* Allocate the RX queue, or reset if it is already allocated */
  537. if (!rxq->bd) {
  538. ret = iwl_rx_queue_alloc(priv);
  539. if (ret) {
  540. IWL_ERROR("Unable to initialize Rx queue\n");
  541. return -ENOMEM;
  542. }
  543. } else
  544. iwl_rx_queue_reset(priv, rxq);
  545. iwl_rx_replenish(priv);
  546. iwl4965_rx_init(priv, rxq);
  547. spin_lock_irqsave(&priv->lock, flags);
  548. rxq->need_update = 1;
  549. iwl_rx_queue_update_write_ptr(priv, rxq);
  550. spin_unlock_irqrestore(&priv->lock, flags);
  551. /* Allocate and init all Tx and Command queues */
  552. ret = iwl4965_txq_ctx_reset(priv);
  553. if (ret)
  554. return ret;
  555. set_bit(STATUS_INIT, &priv->status);
  556. return 0;
  557. }
  558. int iwl4965_hw_nic_stop_master(struct iwl_priv *priv)
  559. {
  560. int rc = 0;
  561. u32 reg_val;
  562. unsigned long flags;
  563. spin_lock_irqsave(&priv->lock, flags);
  564. /* set stop master bit */
  565. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  566. reg_val = iwl_read32(priv, CSR_GP_CNTRL);
  567. if (CSR_GP_CNTRL_REG_FLAG_MAC_POWER_SAVE ==
  568. (reg_val & CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE))
  569. IWL_DEBUG_INFO("Card in power save, master is already "
  570. "stopped\n");
  571. else {
  572. rc = iwl_poll_bit(priv, CSR_RESET,
  573. CSR_RESET_REG_FLAG_MASTER_DISABLED,
  574. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  575. if (rc < 0) {
  576. spin_unlock_irqrestore(&priv->lock, flags);
  577. return rc;
  578. }
  579. }
  580. spin_unlock_irqrestore(&priv->lock, flags);
  581. IWL_DEBUG_INFO("stop master\n");
  582. return rc;
  583. }
  584. /**
  585. * iwl4965_hw_txq_ctx_stop - Stop all Tx DMA channels, free Tx queue memory
  586. */
  587. void iwl4965_hw_txq_ctx_stop(struct iwl_priv *priv)
  588. {
  589. int txq_id;
  590. unsigned long flags;
  591. /* Stop each Tx DMA channel, and wait for it to be idle */
  592. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  593. spin_lock_irqsave(&priv->lock, flags);
  594. if (iwl_grab_nic_access(priv)) {
  595. spin_unlock_irqrestore(&priv->lock, flags);
  596. continue;
  597. }
  598. iwl_write_direct32(priv,
  599. FH_TCSR_CHNL_TX_CONFIG_REG(txq_id), 0x0);
  600. iwl_poll_direct_bit(priv, FH_TSSR_TX_STATUS_REG,
  601. FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE
  602. (txq_id), 200);
  603. iwl_release_nic_access(priv);
  604. spin_unlock_irqrestore(&priv->lock, flags);
  605. }
  606. /* Deallocate memory for all Tx queues */
  607. iwl4965_hw_txq_ctx_free(priv);
  608. }
  609. int iwl4965_hw_nic_reset(struct iwl_priv *priv)
  610. {
  611. int rc = 0;
  612. unsigned long flags;
  613. iwl4965_hw_nic_stop_master(priv);
  614. spin_lock_irqsave(&priv->lock, flags);
  615. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  616. udelay(10);
  617. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  618. rc = iwl_poll_bit(priv, CSR_RESET,
  619. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  620. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25);
  621. udelay(10);
  622. rc = iwl_grab_nic_access(priv);
  623. if (!rc) {
  624. iwl_write_prph(priv, APMG_CLK_EN_REG,
  625. APMG_CLK_VAL_DMA_CLK_RQT |
  626. APMG_CLK_VAL_BSM_CLK_RQT);
  627. udelay(10);
  628. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  629. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  630. iwl_release_nic_access(priv);
  631. }
  632. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  633. wake_up_interruptible(&priv->wait_command_queue);
  634. spin_unlock_irqrestore(&priv->lock, flags);
  635. return rc;
  636. }
  637. #define REG_RECALIB_PERIOD (60)
  638. /**
  639. * iwl4965_bg_statistics_periodic - Timer callback to queue statistics
  640. *
  641. * This callback is provided in order to send a statistics request.
  642. *
  643. * This timer function is continually reset to execute within
  644. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  645. * was received. We need to ensure we receive the statistics in order
  646. * to update the temperature used for calibrating the TXPOWER.
  647. */
  648. static void iwl4965_bg_statistics_periodic(unsigned long data)
  649. {
  650. struct iwl_priv *priv = (struct iwl_priv *)data;
  651. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  652. return;
  653. iwl_send_statistics_request(priv, CMD_ASYNC);
  654. }
  655. void iwl4965_rf_kill_ct_config(struct iwl_priv *priv)
  656. {
  657. struct iwl4965_ct_kill_config cmd;
  658. unsigned long flags;
  659. int ret = 0;
  660. spin_lock_irqsave(&priv->lock, flags);
  661. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  662. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  663. spin_unlock_irqrestore(&priv->lock, flags);
  664. cmd.critical_temperature_R =
  665. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  666. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  667. sizeof(cmd), &cmd);
  668. if (ret)
  669. IWL_ERROR("REPLY_CT_KILL_CONFIG_CMD failed\n");
  670. else
  671. IWL_DEBUG_INFO("REPLY_CT_KILL_CONFIG_CMD succeeded, "
  672. "critical temperature is %d\n",
  673. cmd.critical_temperature_R);
  674. }
  675. #ifdef CONFIG_IWL4965_RUN_TIME_CALIB
  676. /* Reset differential Rx gains in NIC to prepare for chain noise calibration.
  677. * Called after every association, but this runs only once!
  678. * ... once chain noise is calibrated the first time, it's good forever. */
  679. static void iwl4965_chain_noise_reset(struct iwl_priv *priv)
  680. {
  681. struct iwl_chain_noise_data *data = &(priv->chain_noise_data);
  682. if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
  683. struct iwl4965_calibration_cmd cmd;
  684. memset(&cmd, 0, sizeof(cmd));
  685. cmd.opCode = PHY_CALIBRATE_DIFF_GAIN_CMD;
  686. cmd.diff_gain_a = 0;
  687. cmd.diff_gain_b = 0;
  688. cmd.diff_gain_c = 0;
  689. if (iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
  690. sizeof(cmd), &cmd))
  691. IWL_ERROR("Could not send REPLY_PHY_CALIBRATION_CMD\n");
  692. data->state = IWL_CHAIN_NOISE_ACCUMULATE;
  693. IWL_DEBUG_CALIB("Run chain_noise_calibrate\n");
  694. }
  695. }
  696. static void iwl4965_gain_computation(struct iwl_priv *priv,
  697. u32 *average_noise,
  698. u16 min_average_noise_antenna_i,
  699. u32 min_average_noise)
  700. {
  701. int i, ret;
  702. struct iwl_chain_noise_data *data = &priv->chain_noise_data;
  703. data->delta_gain_code[min_average_noise_antenna_i] = 0;
  704. for (i = 0; i < NUM_RX_CHAINS; i++) {
  705. s32 delta_g = 0;
  706. if (!(data->disconn_array[i]) &&
  707. (data->delta_gain_code[i] ==
  708. CHAIN_NOISE_DELTA_GAIN_INIT_VAL)) {
  709. delta_g = average_noise[i] - min_average_noise;
  710. data->delta_gain_code[i] = (u8)((delta_g * 10) / 15);
  711. data->delta_gain_code[i] =
  712. min(data->delta_gain_code[i],
  713. (u8) CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
  714. data->delta_gain_code[i] =
  715. (data->delta_gain_code[i] | (1 << 2));
  716. } else {
  717. data->delta_gain_code[i] = 0;
  718. }
  719. }
  720. IWL_DEBUG_CALIB("delta_gain_codes: a %d b %d c %d\n",
  721. data->delta_gain_code[0],
  722. data->delta_gain_code[1],
  723. data->delta_gain_code[2]);
  724. /* Differential gain gets sent to uCode only once */
  725. if (!data->radio_write) {
  726. struct iwl4965_calibration_cmd cmd;
  727. data->radio_write = 1;
  728. memset(&cmd, 0, sizeof(cmd));
  729. cmd.opCode = PHY_CALIBRATE_DIFF_GAIN_CMD;
  730. cmd.diff_gain_a = data->delta_gain_code[0];
  731. cmd.diff_gain_b = data->delta_gain_code[1];
  732. cmd.diff_gain_c = data->delta_gain_code[2];
  733. ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
  734. sizeof(cmd), &cmd);
  735. if (ret)
  736. IWL_DEBUG_CALIB("fail sending cmd "
  737. "REPLY_PHY_CALIBRATION_CMD \n");
  738. /* TODO we might want recalculate
  739. * rx_chain in rxon cmd */
  740. /* Mark so we run this algo only once! */
  741. data->state = IWL_CHAIN_NOISE_CALIBRATED;
  742. }
  743. data->chain_noise_a = 0;
  744. data->chain_noise_b = 0;
  745. data->chain_noise_c = 0;
  746. data->chain_signal_a = 0;
  747. data->chain_signal_b = 0;
  748. data->chain_signal_c = 0;
  749. data->beacon_count = 0;
  750. }
  751. static void iwl4965_bg_sensitivity_work(struct work_struct *work)
  752. {
  753. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  754. sensitivity_work);
  755. mutex_lock(&priv->mutex);
  756. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  757. test_bit(STATUS_SCANNING, &priv->status)) {
  758. mutex_unlock(&priv->mutex);
  759. return;
  760. }
  761. if (priv->start_calib) {
  762. iwl_chain_noise_calibration(priv, &priv->statistics);
  763. iwl_sensitivity_calibration(priv, &priv->statistics);
  764. }
  765. mutex_unlock(&priv->mutex);
  766. return;
  767. }
  768. #endif /*CONFIG_IWL4965_RUN_TIME_CALIB*/
  769. static void iwl4965_bg_txpower_work(struct work_struct *work)
  770. {
  771. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  772. txpower_work);
  773. /* If a scan happened to start before we got here
  774. * then just return; the statistics notification will
  775. * kick off another scheduled work to compensate for
  776. * any temperature delta we missed here. */
  777. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  778. test_bit(STATUS_SCANNING, &priv->status))
  779. return;
  780. mutex_lock(&priv->mutex);
  781. /* Regardless of if we are assocaited, we must reconfigure the
  782. * TX power since frames can be sent on non-radar channels while
  783. * not associated */
  784. iwl4965_hw_reg_send_txpower(priv);
  785. /* Update last_temperature to keep is_calib_needed from running
  786. * when it isn't needed... */
  787. priv->last_temperature = priv->temperature;
  788. mutex_unlock(&priv->mutex);
  789. }
  790. /*
  791. * Acquire priv->lock before calling this function !
  792. */
  793. static void iwl4965_set_wr_ptrs(struct iwl_priv *priv, int txq_id, u32 index)
  794. {
  795. iwl_write_direct32(priv, HBUS_TARG_WRPTR,
  796. (index & 0xff) | (txq_id << 8));
  797. iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(txq_id), index);
  798. }
  799. /**
  800. * iwl4965_tx_queue_set_status - (optionally) start Tx/Cmd queue
  801. * @tx_fifo_id: Tx DMA/FIFO channel (range 0-7) that the queue will feed
  802. * @scd_retry: (1) Indicates queue will be used in aggregation mode
  803. *
  804. * NOTE: Acquire priv->lock before calling this function !
  805. */
  806. static void iwl4965_tx_queue_set_status(struct iwl_priv *priv,
  807. struct iwl4965_tx_queue *txq,
  808. int tx_fifo_id, int scd_retry)
  809. {
  810. int txq_id = txq->q.id;
  811. /* Find out whether to activate Tx queue */
  812. int active = test_bit(txq_id, &priv->txq_ctx_active_msk)?1:0;
  813. /* Set up and activate */
  814. iwl_write_prph(priv, IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
  815. (active << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  816. (tx_fifo_id << IWL49_SCD_QUEUE_STTS_REG_POS_TXF) |
  817. (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_WSL) |
  818. (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACK) |
  819. IWL49_SCD_QUEUE_STTS_REG_MSK);
  820. txq->sched_retry = scd_retry;
  821. IWL_DEBUG_INFO("%s %s Queue %d on AC %d\n",
  822. active ? "Activate" : "Deactivate",
  823. scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
  824. }
  825. static const u16 default_queue_to_tx_fifo[] = {
  826. IWL_TX_FIFO_AC3,
  827. IWL_TX_FIFO_AC2,
  828. IWL_TX_FIFO_AC1,
  829. IWL_TX_FIFO_AC0,
  830. IWL49_CMD_FIFO_NUM,
  831. IWL_TX_FIFO_HCCA_1,
  832. IWL_TX_FIFO_HCCA_2
  833. };
  834. static inline void iwl4965_txq_ctx_activate(struct iwl_priv *priv, int txq_id)
  835. {
  836. set_bit(txq_id, &priv->txq_ctx_active_msk);
  837. }
  838. static inline void iwl4965_txq_ctx_deactivate(struct iwl_priv *priv, int txq_id)
  839. {
  840. clear_bit(txq_id, &priv->txq_ctx_active_msk);
  841. }
  842. int iwl4965_alive_notify(struct iwl_priv *priv)
  843. {
  844. u32 a;
  845. int i = 0;
  846. unsigned long flags;
  847. int ret;
  848. spin_lock_irqsave(&priv->lock, flags);
  849. #ifdef CONFIG_IWL4965_RUN_TIME_CALIB
  850. memset(&(priv->sensitivity_data), 0,
  851. sizeof(struct iwl_sensitivity_data));
  852. memset(&(priv->chain_noise_data), 0,
  853. sizeof(struct iwl_chain_noise_data));
  854. for (i = 0; i < NUM_RX_CHAINS; i++)
  855. priv->chain_noise_data.delta_gain_code[i] =
  856. CHAIN_NOISE_DELTA_GAIN_INIT_VAL;
  857. #endif /* CONFIG_IWL4965_RUN_TIME_CALIB*/
  858. ret = iwl_grab_nic_access(priv);
  859. if (ret) {
  860. spin_unlock_irqrestore(&priv->lock, flags);
  861. return ret;
  862. }
  863. /* Clear 4965's internal Tx Scheduler data base */
  864. priv->scd_base_addr = iwl_read_prph(priv, IWL49_SCD_SRAM_BASE_ADDR);
  865. a = priv->scd_base_addr + IWL49_SCD_CONTEXT_DATA_OFFSET;
  866. for (; a < priv->scd_base_addr + IWL49_SCD_TX_STTS_BITMAP_OFFSET; a += 4)
  867. iwl_write_targ_mem(priv, a, 0);
  868. for (; a < priv->scd_base_addr + IWL49_SCD_TRANSLATE_TBL_OFFSET; a += 4)
  869. iwl_write_targ_mem(priv, a, 0);
  870. for (; a < sizeof(u16) * priv->hw_params.max_txq_num; a += 4)
  871. iwl_write_targ_mem(priv, a, 0);
  872. /* Tel 4965 where to find Tx byte count tables */
  873. iwl_write_prph(priv, IWL49_SCD_DRAM_BASE_ADDR,
  874. (priv->shared_phys +
  875. offsetof(struct iwl4965_shared, queues_byte_cnt_tbls)) >> 10);
  876. /* Disable chain mode for all queues */
  877. iwl_write_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, 0);
  878. /* Initialize each Tx queue (including the command queue) */
  879. for (i = 0; i < priv->hw_params.max_txq_num; i++) {
  880. /* TFD circular buffer read/write indexes */
  881. iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(i), 0);
  882. iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
  883. /* Max Tx Window size for Scheduler-ACK mode */
  884. iwl_write_targ_mem(priv, priv->scd_base_addr +
  885. IWL49_SCD_CONTEXT_QUEUE_OFFSET(i),
  886. (SCD_WIN_SIZE <<
  887. IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
  888. IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
  889. /* Frame limit */
  890. iwl_write_targ_mem(priv, priv->scd_base_addr +
  891. IWL49_SCD_CONTEXT_QUEUE_OFFSET(i) +
  892. sizeof(u32),
  893. (SCD_FRAME_LIMIT <<
  894. IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  895. IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
  896. }
  897. iwl_write_prph(priv, IWL49_SCD_INTERRUPT_MASK,
  898. (1 << priv->hw_params.max_txq_num) - 1);
  899. /* Activate all Tx DMA/FIFO channels */
  900. iwl_write_prph(priv, IWL49_SCD_TXFACT,
  901. SCD_TXFACT_REG_TXFIFO_MASK(0, 7));
  902. iwl4965_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
  903. /* Map each Tx/cmd queue to its corresponding fifo */
  904. for (i = 0; i < ARRAY_SIZE(default_queue_to_tx_fifo); i++) {
  905. int ac = default_queue_to_tx_fifo[i];
  906. iwl4965_txq_ctx_activate(priv, i);
  907. iwl4965_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
  908. }
  909. iwl_release_nic_access(priv);
  910. spin_unlock_irqrestore(&priv->lock, flags);
  911. /* Ask for statistics now, the uCode will send statistics notification
  912. * periodically after association */
  913. iwl_send_statistics_request(priv, CMD_ASYNC);
  914. return ret;
  915. }
  916. #ifdef CONFIG_IWL4965_RUN_TIME_CALIB
  917. static struct iwl_sensitivity_ranges iwl4965_sensitivity = {
  918. .min_nrg_cck = 97,
  919. .max_nrg_cck = 0,
  920. .auto_corr_min_ofdm = 85,
  921. .auto_corr_min_ofdm_mrc = 170,
  922. .auto_corr_min_ofdm_x1 = 105,
  923. .auto_corr_min_ofdm_mrc_x1 = 220,
  924. .auto_corr_max_ofdm = 120,
  925. .auto_corr_max_ofdm_mrc = 210,
  926. .auto_corr_max_ofdm_x1 = 140,
  927. .auto_corr_max_ofdm_mrc_x1 = 270,
  928. .auto_corr_min_cck = 125,
  929. .auto_corr_max_cck = 200,
  930. .auto_corr_min_cck_mrc = 200,
  931. .auto_corr_max_cck_mrc = 400,
  932. .nrg_th_cck = 100,
  933. .nrg_th_ofdm = 100,
  934. };
  935. #endif
  936. /**
  937. * iwl4965_hw_set_hw_params
  938. *
  939. * Called when initializing driver
  940. */
  941. int iwl4965_hw_set_hw_params(struct iwl_priv *priv)
  942. {
  943. if ((priv->cfg->mod_params->num_of_queues > IWL49_NUM_QUEUES) ||
  944. (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
  945. IWL_ERROR("invalid queues_num, should be between %d and %d\n",
  946. IWL_MIN_NUM_QUEUES, IWL49_NUM_QUEUES);
  947. return -EINVAL;
  948. }
  949. priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
  950. priv->hw_params.sw_crypto = priv->cfg->mod_params->sw_crypto;
  951. priv->hw_params.tx_cmd_len = sizeof(struct iwl4965_tx_cmd);
  952. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  953. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  954. if (priv->cfg->mod_params->amsdu_size_8K)
  955. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_8K;
  956. else
  957. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_4K;
  958. priv->hw_params.max_pkt_size = priv->hw_params.rx_buf_size - 256;
  959. priv->hw_params.max_stations = IWL4965_STATION_COUNT;
  960. priv->hw_params.bcast_sta_id = IWL4965_BROADCAST_ID;
  961. priv->hw_params.max_data_size = IWL49_RTC_DATA_SIZE;
  962. priv->hw_params.max_inst_size = IWL49_RTC_INST_SIZE;
  963. priv->hw_params.max_bsm_size = BSM_SRAM_SIZE;
  964. priv->hw_params.fat_channel = BIT(IEEE80211_BAND_5GHZ);
  965. priv->hw_params.tx_chains_num = 2;
  966. priv->hw_params.rx_chains_num = 2;
  967. priv->hw_params.valid_tx_ant = ANT_A | ANT_B;
  968. priv->hw_params.valid_rx_ant = ANT_A | ANT_B;
  969. priv->hw_params.ct_kill_threshold = CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD);
  970. #ifdef CONFIG_IWL4965_RUN_TIME_CALIB
  971. priv->hw_params.sens = &iwl4965_sensitivity;
  972. #endif
  973. return 0;
  974. }
  975. /**
  976. * iwl4965_hw_txq_ctx_free - Free TXQ Context
  977. *
  978. * Destroy all TX DMA queues and structures
  979. */
  980. void iwl4965_hw_txq_ctx_free(struct iwl_priv *priv)
  981. {
  982. int txq_id;
  983. /* Tx queues */
  984. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
  985. iwl4965_tx_queue_free(priv, &priv->txq[txq_id]);
  986. /* Keep-warm buffer */
  987. iwl4965_kw_free(priv);
  988. }
  989. /**
  990. * iwl4965_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  991. *
  992. * Does NOT advance any TFD circular buffer read/write indexes
  993. * Does NOT free the TFD itself (which is within circular buffer)
  994. */
  995. int iwl4965_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl4965_tx_queue *txq)
  996. {
  997. struct iwl4965_tfd_frame *bd_tmp = (struct iwl4965_tfd_frame *)&txq->bd[0];
  998. struct iwl4965_tfd_frame *bd = &bd_tmp[txq->q.read_ptr];
  999. struct pci_dev *dev = priv->pci_dev;
  1000. int i;
  1001. int counter = 0;
  1002. int index, is_odd;
  1003. /* Host command buffers stay mapped in memory, nothing to clean */
  1004. if (txq->q.id == IWL_CMD_QUEUE_NUM)
  1005. return 0;
  1006. /* Sanity check on number of chunks */
  1007. counter = IWL_GET_BITS(*bd, num_tbs);
  1008. if (counter > MAX_NUM_OF_TBS) {
  1009. IWL_ERROR("Too many chunks: %i\n", counter);
  1010. /* @todo issue fatal error, it is quite serious situation */
  1011. return 0;
  1012. }
  1013. /* Unmap chunks, if any.
  1014. * TFD info for odd chunks is different format than for even chunks. */
  1015. for (i = 0; i < counter; i++) {
  1016. index = i / 2;
  1017. is_odd = i & 0x1;
  1018. if (is_odd)
  1019. pci_unmap_single(
  1020. dev,
  1021. IWL_GET_BITS(bd->pa[index], tb2_addr_lo16) |
  1022. (IWL_GET_BITS(bd->pa[index],
  1023. tb2_addr_hi20) << 16),
  1024. IWL_GET_BITS(bd->pa[index], tb2_len),
  1025. PCI_DMA_TODEVICE);
  1026. else if (i > 0)
  1027. pci_unmap_single(dev,
  1028. le32_to_cpu(bd->pa[index].tb1_addr),
  1029. IWL_GET_BITS(bd->pa[index], tb1_len),
  1030. PCI_DMA_TODEVICE);
  1031. /* Free SKB, if any, for this chunk */
  1032. if (txq->txb[txq->q.read_ptr].skb[i]) {
  1033. struct sk_buff *skb = txq->txb[txq->q.read_ptr].skb[i];
  1034. dev_kfree_skb(skb);
  1035. txq->txb[txq->q.read_ptr].skb[i] = NULL;
  1036. }
  1037. }
  1038. return 0;
  1039. }
  1040. /* set card power command */
  1041. static int iwl4965_set_power(struct iwl_priv *priv,
  1042. void *cmd)
  1043. {
  1044. int ret = 0;
  1045. ret = iwl_send_cmd_pdu_async(priv, POWER_TABLE_CMD,
  1046. sizeof(struct iwl4965_powertable_cmd),
  1047. cmd, NULL);
  1048. return ret;
  1049. }
  1050. int iwl4965_hw_reg_set_txpower(struct iwl_priv *priv, s8 power)
  1051. {
  1052. IWL_ERROR("TODO: Implement iwl4965_hw_reg_set_txpower!\n");
  1053. return -EINVAL;
  1054. }
  1055. static s32 iwl4965_math_div_round(s32 num, s32 denom, s32 *res)
  1056. {
  1057. s32 sign = 1;
  1058. if (num < 0) {
  1059. sign = -sign;
  1060. num = -num;
  1061. }
  1062. if (denom < 0) {
  1063. sign = -sign;
  1064. denom = -denom;
  1065. }
  1066. *res = 1;
  1067. *res = ((num * 2 + denom) / (denom * 2)) * sign;
  1068. return 1;
  1069. }
  1070. /**
  1071. * iwl4965_get_voltage_compensation - Power supply voltage comp for txpower
  1072. *
  1073. * Determines power supply voltage compensation for txpower calculations.
  1074. * Returns number of 1/2-dB steps to subtract from gain table index,
  1075. * to compensate for difference between power supply voltage during
  1076. * factory measurements, vs. current power supply voltage.
  1077. *
  1078. * Voltage indication is higher for lower voltage.
  1079. * Lower voltage requires more gain (lower gain table index).
  1080. */
  1081. static s32 iwl4965_get_voltage_compensation(s32 eeprom_voltage,
  1082. s32 current_voltage)
  1083. {
  1084. s32 comp = 0;
  1085. if ((TX_POWER_IWL_ILLEGAL_VOLTAGE == eeprom_voltage) ||
  1086. (TX_POWER_IWL_ILLEGAL_VOLTAGE == current_voltage))
  1087. return 0;
  1088. iwl4965_math_div_round(current_voltage - eeprom_voltage,
  1089. TX_POWER_IWL_VOLTAGE_CODES_PER_03V, &comp);
  1090. if (current_voltage > eeprom_voltage)
  1091. comp *= 2;
  1092. if ((comp < -2) || (comp > 2))
  1093. comp = 0;
  1094. return comp;
  1095. }
  1096. static const struct iwl_channel_info *
  1097. iwl4965_get_channel_txpower_info(struct iwl_priv *priv,
  1098. enum ieee80211_band band, u16 channel)
  1099. {
  1100. const struct iwl_channel_info *ch_info;
  1101. ch_info = iwl_get_channel_info(priv, band, channel);
  1102. if (!is_channel_valid(ch_info))
  1103. return NULL;
  1104. return ch_info;
  1105. }
  1106. static s32 iwl4965_get_tx_atten_grp(u16 channel)
  1107. {
  1108. if (channel >= CALIB_IWL_TX_ATTEN_GR5_FCH &&
  1109. channel <= CALIB_IWL_TX_ATTEN_GR5_LCH)
  1110. return CALIB_CH_GROUP_5;
  1111. if (channel >= CALIB_IWL_TX_ATTEN_GR1_FCH &&
  1112. channel <= CALIB_IWL_TX_ATTEN_GR1_LCH)
  1113. return CALIB_CH_GROUP_1;
  1114. if (channel >= CALIB_IWL_TX_ATTEN_GR2_FCH &&
  1115. channel <= CALIB_IWL_TX_ATTEN_GR2_LCH)
  1116. return CALIB_CH_GROUP_2;
  1117. if (channel >= CALIB_IWL_TX_ATTEN_GR3_FCH &&
  1118. channel <= CALIB_IWL_TX_ATTEN_GR3_LCH)
  1119. return CALIB_CH_GROUP_3;
  1120. if (channel >= CALIB_IWL_TX_ATTEN_GR4_FCH &&
  1121. channel <= CALIB_IWL_TX_ATTEN_GR4_LCH)
  1122. return CALIB_CH_GROUP_4;
  1123. IWL_ERROR("Can't find txatten group for channel %d.\n", channel);
  1124. return -1;
  1125. }
  1126. static u32 iwl4965_get_sub_band(const struct iwl_priv *priv, u32 channel)
  1127. {
  1128. s32 b = -1;
  1129. for (b = 0; b < EEPROM_TX_POWER_BANDS; b++) {
  1130. if (priv->calib_info->band_info[b].ch_from == 0)
  1131. continue;
  1132. if ((channel >= priv->calib_info->band_info[b].ch_from)
  1133. && (channel <= priv->calib_info->band_info[b].ch_to))
  1134. break;
  1135. }
  1136. return b;
  1137. }
  1138. static s32 iwl4965_interpolate_value(s32 x, s32 x1, s32 y1, s32 x2, s32 y2)
  1139. {
  1140. s32 val;
  1141. if (x2 == x1)
  1142. return y1;
  1143. else {
  1144. iwl4965_math_div_round((x2 - x) * (y1 - y2), (x2 - x1), &val);
  1145. return val + y2;
  1146. }
  1147. }
  1148. /**
  1149. * iwl4965_interpolate_chan - Interpolate factory measurements for one channel
  1150. *
  1151. * Interpolates factory measurements from the two sample channels within a
  1152. * sub-band, to apply to channel of interest. Interpolation is proportional to
  1153. * differences in channel frequencies, which is proportional to differences
  1154. * in channel number.
  1155. */
  1156. static int iwl4965_interpolate_chan(struct iwl_priv *priv, u32 channel,
  1157. struct iwl_eeprom_calib_ch_info *chan_info)
  1158. {
  1159. s32 s = -1;
  1160. u32 c;
  1161. u32 m;
  1162. const struct iwl_eeprom_calib_measure *m1;
  1163. const struct iwl_eeprom_calib_measure *m2;
  1164. struct iwl_eeprom_calib_measure *omeas;
  1165. u32 ch_i1;
  1166. u32 ch_i2;
  1167. s = iwl4965_get_sub_band(priv, channel);
  1168. if (s >= EEPROM_TX_POWER_BANDS) {
  1169. IWL_ERROR("Tx Power can not find channel %d ", channel);
  1170. return -1;
  1171. }
  1172. ch_i1 = priv->calib_info->band_info[s].ch1.ch_num;
  1173. ch_i2 = priv->calib_info->band_info[s].ch2.ch_num;
  1174. chan_info->ch_num = (u8) channel;
  1175. IWL_DEBUG_TXPOWER("channel %d subband %d factory cal ch %d & %d\n",
  1176. channel, s, ch_i1, ch_i2);
  1177. for (c = 0; c < EEPROM_TX_POWER_TX_CHAINS; c++) {
  1178. for (m = 0; m < EEPROM_TX_POWER_MEASUREMENTS; m++) {
  1179. m1 = &(priv->calib_info->band_info[s].ch1.
  1180. measurements[c][m]);
  1181. m2 = &(priv->calib_info->band_info[s].ch2.
  1182. measurements[c][m]);
  1183. omeas = &(chan_info->measurements[c][m]);
  1184. omeas->actual_pow =
  1185. (u8) iwl4965_interpolate_value(channel, ch_i1,
  1186. m1->actual_pow,
  1187. ch_i2,
  1188. m2->actual_pow);
  1189. omeas->gain_idx =
  1190. (u8) iwl4965_interpolate_value(channel, ch_i1,
  1191. m1->gain_idx, ch_i2,
  1192. m2->gain_idx);
  1193. omeas->temperature =
  1194. (u8) iwl4965_interpolate_value(channel, ch_i1,
  1195. m1->temperature,
  1196. ch_i2,
  1197. m2->temperature);
  1198. omeas->pa_det =
  1199. (s8) iwl4965_interpolate_value(channel, ch_i1,
  1200. m1->pa_det, ch_i2,
  1201. m2->pa_det);
  1202. IWL_DEBUG_TXPOWER
  1203. ("chain %d meas %d AP1=%d AP2=%d AP=%d\n", c, m,
  1204. m1->actual_pow, m2->actual_pow, omeas->actual_pow);
  1205. IWL_DEBUG_TXPOWER
  1206. ("chain %d meas %d NI1=%d NI2=%d NI=%d\n", c, m,
  1207. m1->gain_idx, m2->gain_idx, omeas->gain_idx);
  1208. IWL_DEBUG_TXPOWER
  1209. ("chain %d meas %d PA1=%d PA2=%d PA=%d\n", c, m,
  1210. m1->pa_det, m2->pa_det, omeas->pa_det);
  1211. IWL_DEBUG_TXPOWER
  1212. ("chain %d meas %d T1=%d T2=%d T=%d\n", c, m,
  1213. m1->temperature, m2->temperature,
  1214. omeas->temperature);
  1215. }
  1216. }
  1217. return 0;
  1218. }
  1219. /* bit-rate-dependent table to prevent Tx distortion, in half-dB units,
  1220. * for OFDM 6, 12, 18, 24, 36, 48, 54, 60 MBit, and CCK all rates. */
  1221. static s32 back_off_table[] = {
  1222. 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 20 MHz */
  1223. 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 20 MHz */
  1224. 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 40 MHz */
  1225. 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 40 MHz */
  1226. 10 /* CCK */
  1227. };
  1228. /* Thermal compensation values for txpower for various frequency ranges ...
  1229. * ratios from 3:1 to 4.5:1 of degrees (Celsius) per half-dB gain adjust */
  1230. static struct iwl4965_txpower_comp_entry {
  1231. s32 degrees_per_05db_a;
  1232. s32 degrees_per_05db_a_denom;
  1233. } tx_power_cmp_tble[CALIB_CH_GROUP_MAX] = {
  1234. {9, 2}, /* group 0 5.2, ch 34-43 */
  1235. {4, 1}, /* group 1 5.2, ch 44-70 */
  1236. {4, 1}, /* group 2 5.2, ch 71-124 */
  1237. {4, 1}, /* group 3 5.2, ch 125-200 */
  1238. {3, 1} /* group 4 2.4, ch all */
  1239. };
  1240. static s32 get_min_power_index(s32 rate_power_index, u32 band)
  1241. {
  1242. if (!band) {
  1243. if ((rate_power_index & 7) <= 4)
  1244. return MIN_TX_GAIN_INDEX_52GHZ_EXT;
  1245. }
  1246. return MIN_TX_GAIN_INDEX;
  1247. }
  1248. struct gain_entry {
  1249. u8 dsp;
  1250. u8 radio;
  1251. };
  1252. static const struct gain_entry gain_table[2][108] = {
  1253. /* 5.2GHz power gain index table */
  1254. {
  1255. {123, 0x3F}, /* highest txpower */
  1256. {117, 0x3F},
  1257. {110, 0x3F},
  1258. {104, 0x3F},
  1259. {98, 0x3F},
  1260. {110, 0x3E},
  1261. {104, 0x3E},
  1262. {98, 0x3E},
  1263. {110, 0x3D},
  1264. {104, 0x3D},
  1265. {98, 0x3D},
  1266. {110, 0x3C},
  1267. {104, 0x3C},
  1268. {98, 0x3C},
  1269. {110, 0x3B},
  1270. {104, 0x3B},
  1271. {98, 0x3B},
  1272. {110, 0x3A},
  1273. {104, 0x3A},
  1274. {98, 0x3A},
  1275. {110, 0x39},
  1276. {104, 0x39},
  1277. {98, 0x39},
  1278. {110, 0x38},
  1279. {104, 0x38},
  1280. {98, 0x38},
  1281. {110, 0x37},
  1282. {104, 0x37},
  1283. {98, 0x37},
  1284. {110, 0x36},
  1285. {104, 0x36},
  1286. {98, 0x36},
  1287. {110, 0x35},
  1288. {104, 0x35},
  1289. {98, 0x35},
  1290. {110, 0x34},
  1291. {104, 0x34},
  1292. {98, 0x34},
  1293. {110, 0x33},
  1294. {104, 0x33},
  1295. {98, 0x33},
  1296. {110, 0x32},
  1297. {104, 0x32},
  1298. {98, 0x32},
  1299. {110, 0x31},
  1300. {104, 0x31},
  1301. {98, 0x31},
  1302. {110, 0x30},
  1303. {104, 0x30},
  1304. {98, 0x30},
  1305. {110, 0x25},
  1306. {104, 0x25},
  1307. {98, 0x25},
  1308. {110, 0x24},
  1309. {104, 0x24},
  1310. {98, 0x24},
  1311. {110, 0x23},
  1312. {104, 0x23},
  1313. {98, 0x23},
  1314. {110, 0x22},
  1315. {104, 0x18},
  1316. {98, 0x18},
  1317. {110, 0x17},
  1318. {104, 0x17},
  1319. {98, 0x17},
  1320. {110, 0x16},
  1321. {104, 0x16},
  1322. {98, 0x16},
  1323. {110, 0x15},
  1324. {104, 0x15},
  1325. {98, 0x15},
  1326. {110, 0x14},
  1327. {104, 0x14},
  1328. {98, 0x14},
  1329. {110, 0x13},
  1330. {104, 0x13},
  1331. {98, 0x13},
  1332. {110, 0x12},
  1333. {104, 0x08},
  1334. {98, 0x08},
  1335. {110, 0x07},
  1336. {104, 0x07},
  1337. {98, 0x07},
  1338. {110, 0x06},
  1339. {104, 0x06},
  1340. {98, 0x06},
  1341. {110, 0x05},
  1342. {104, 0x05},
  1343. {98, 0x05},
  1344. {110, 0x04},
  1345. {104, 0x04},
  1346. {98, 0x04},
  1347. {110, 0x03},
  1348. {104, 0x03},
  1349. {98, 0x03},
  1350. {110, 0x02},
  1351. {104, 0x02},
  1352. {98, 0x02},
  1353. {110, 0x01},
  1354. {104, 0x01},
  1355. {98, 0x01},
  1356. {110, 0x00},
  1357. {104, 0x00},
  1358. {98, 0x00},
  1359. {93, 0x00},
  1360. {88, 0x00},
  1361. {83, 0x00},
  1362. {78, 0x00},
  1363. },
  1364. /* 2.4GHz power gain index table */
  1365. {
  1366. {110, 0x3f}, /* highest txpower */
  1367. {104, 0x3f},
  1368. {98, 0x3f},
  1369. {110, 0x3e},
  1370. {104, 0x3e},
  1371. {98, 0x3e},
  1372. {110, 0x3d},
  1373. {104, 0x3d},
  1374. {98, 0x3d},
  1375. {110, 0x3c},
  1376. {104, 0x3c},
  1377. {98, 0x3c},
  1378. {110, 0x3b},
  1379. {104, 0x3b},
  1380. {98, 0x3b},
  1381. {110, 0x3a},
  1382. {104, 0x3a},
  1383. {98, 0x3a},
  1384. {110, 0x39},
  1385. {104, 0x39},
  1386. {98, 0x39},
  1387. {110, 0x38},
  1388. {104, 0x38},
  1389. {98, 0x38},
  1390. {110, 0x37},
  1391. {104, 0x37},
  1392. {98, 0x37},
  1393. {110, 0x36},
  1394. {104, 0x36},
  1395. {98, 0x36},
  1396. {110, 0x35},
  1397. {104, 0x35},
  1398. {98, 0x35},
  1399. {110, 0x34},
  1400. {104, 0x34},
  1401. {98, 0x34},
  1402. {110, 0x33},
  1403. {104, 0x33},
  1404. {98, 0x33},
  1405. {110, 0x32},
  1406. {104, 0x32},
  1407. {98, 0x32},
  1408. {110, 0x31},
  1409. {104, 0x31},
  1410. {98, 0x31},
  1411. {110, 0x30},
  1412. {104, 0x30},
  1413. {98, 0x30},
  1414. {110, 0x6},
  1415. {104, 0x6},
  1416. {98, 0x6},
  1417. {110, 0x5},
  1418. {104, 0x5},
  1419. {98, 0x5},
  1420. {110, 0x4},
  1421. {104, 0x4},
  1422. {98, 0x4},
  1423. {110, 0x3},
  1424. {104, 0x3},
  1425. {98, 0x3},
  1426. {110, 0x2},
  1427. {104, 0x2},
  1428. {98, 0x2},
  1429. {110, 0x1},
  1430. {104, 0x1},
  1431. {98, 0x1},
  1432. {110, 0x0},
  1433. {104, 0x0},
  1434. {98, 0x0},
  1435. {97, 0},
  1436. {96, 0},
  1437. {95, 0},
  1438. {94, 0},
  1439. {93, 0},
  1440. {92, 0},
  1441. {91, 0},
  1442. {90, 0},
  1443. {89, 0},
  1444. {88, 0},
  1445. {87, 0},
  1446. {86, 0},
  1447. {85, 0},
  1448. {84, 0},
  1449. {83, 0},
  1450. {82, 0},
  1451. {81, 0},
  1452. {80, 0},
  1453. {79, 0},
  1454. {78, 0},
  1455. {77, 0},
  1456. {76, 0},
  1457. {75, 0},
  1458. {74, 0},
  1459. {73, 0},
  1460. {72, 0},
  1461. {71, 0},
  1462. {70, 0},
  1463. {69, 0},
  1464. {68, 0},
  1465. {67, 0},
  1466. {66, 0},
  1467. {65, 0},
  1468. {64, 0},
  1469. {63, 0},
  1470. {62, 0},
  1471. {61, 0},
  1472. {60, 0},
  1473. {59, 0},
  1474. }
  1475. };
  1476. static int iwl4965_fill_txpower_tbl(struct iwl_priv *priv, u8 band, u16 channel,
  1477. u8 is_fat, u8 ctrl_chan_high,
  1478. struct iwl4965_tx_power_db *tx_power_tbl)
  1479. {
  1480. u8 saturation_power;
  1481. s32 target_power;
  1482. s32 user_target_power;
  1483. s32 power_limit;
  1484. s32 current_temp;
  1485. s32 reg_limit;
  1486. s32 current_regulatory;
  1487. s32 txatten_grp = CALIB_CH_GROUP_MAX;
  1488. int i;
  1489. int c;
  1490. const struct iwl_channel_info *ch_info = NULL;
  1491. struct iwl_eeprom_calib_ch_info ch_eeprom_info;
  1492. const struct iwl_eeprom_calib_measure *measurement;
  1493. s16 voltage;
  1494. s32 init_voltage;
  1495. s32 voltage_compensation;
  1496. s32 degrees_per_05db_num;
  1497. s32 degrees_per_05db_denom;
  1498. s32 factory_temp;
  1499. s32 temperature_comp[2];
  1500. s32 factory_gain_index[2];
  1501. s32 factory_actual_pwr[2];
  1502. s32 power_index;
  1503. /* Sanity check requested level (dBm) */
  1504. if (priv->user_txpower_limit < IWL_TX_POWER_TARGET_POWER_MIN) {
  1505. IWL_WARNING("Requested user TXPOWER %d below limit.\n",
  1506. priv->user_txpower_limit);
  1507. return -EINVAL;
  1508. }
  1509. if (priv->user_txpower_limit > IWL_TX_POWER_TARGET_POWER_MAX) {
  1510. IWL_WARNING("Requested user TXPOWER %d above limit.\n",
  1511. priv->user_txpower_limit);
  1512. return -EINVAL;
  1513. }
  1514. /* user_txpower_limit is in dBm, convert to half-dBm (half-dB units
  1515. * are used for indexing into txpower table) */
  1516. user_target_power = 2 * priv->user_txpower_limit;
  1517. /* Get current (RXON) channel, band, width */
  1518. ch_info =
  1519. iwl4965_get_channel_txpower_info(priv, priv->band, channel);
  1520. IWL_DEBUG_TXPOWER("chan %d band %d is_fat %d\n", channel, band,
  1521. is_fat);
  1522. if (!ch_info)
  1523. return -EINVAL;
  1524. /* get txatten group, used to select 1) thermal txpower adjustment
  1525. * and 2) mimo txpower balance between Tx chains. */
  1526. txatten_grp = iwl4965_get_tx_atten_grp(channel);
  1527. if (txatten_grp < 0)
  1528. return -EINVAL;
  1529. IWL_DEBUG_TXPOWER("channel %d belongs to txatten group %d\n",
  1530. channel, txatten_grp);
  1531. if (is_fat) {
  1532. if (ctrl_chan_high)
  1533. channel -= 2;
  1534. else
  1535. channel += 2;
  1536. }
  1537. /* hardware txpower limits ...
  1538. * saturation (clipping distortion) txpowers are in half-dBm */
  1539. if (band)
  1540. saturation_power = priv->calib_info->saturation_power24;
  1541. else
  1542. saturation_power = priv->calib_info->saturation_power52;
  1543. if (saturation_power < IWL_TX_POWER_SATURATION_MIN ||
  1544. saturation_power > IWL_TX_POWER_SATURATION_MAX) {
  1545. if (band)
  1546. saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_24;
  1547. else
  1548. saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_52;
  1549. }
  1550. /* regulatory txpower limits ... reg_limit values are in half-dBm,
  1551. * max_power_avg values are in dBm, convert * 2 */
  1552. if (is_fat)
  1553. reg_limit = ch_info->fat_max_power_avg * 2;
  1554. else
  1555. reg_limit = ch_info->max_power_avg * 2;
  1556. if ((reg_limit < IWL_TX_POWER_REGULATORY_MIN) ||
  1557. (reg_limit > IWL_TX_POWER_REGULATORY_MAX)) {
  1558. if (band)
  1559. reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_24;
  1560. else
  1561. reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_52;
  1562. }
  1563. /* Interpolate txpower calibration values for this channel,
  1564. * based on factory calibration tests on spaced channels. */
  1565. iwl4965_interpolate_chan(priv, channel, &ch_eeprom_info);
  1566. /* calculate tx gain adjustment based on power supply voltage */
  1567. voltage = priv->calib_info->voltage;
  1568. init_voltage = (s32)le32_to_cpu(priv->card_alive_init.voltage);
  1569. voltage_compensation =
  1570. iwl4965_get_voltage_compensation(voltage, init_voltage);
  1571. IWL_DEBUG_TXPOWER("curr volt %d eeprom volt %d volt comp %d\n",
  1572. init_voltage,
  1573. voltage, voltage_compensation);
  1574. /* get current temperature (Celsius) */
  1575. current_temp = max(priv->temperature, IWL_TX_POWER_TEMPERATURE_MIN);
  1576. current_temp = min(priv->temperature, IWL_TX_POWER_TEMPERATURE_MAX);
  1577. current_temp = KELVIN_TO_CELSIUS(current_temp);
  1578. /* select thermal txpower adjustment params, based on channel group
  1579. * (same frequency group used for mimo txatten adjustment) */
  1580. degrees_per_05db_num =
  1581. tx_power_cmp_tble[txatten_grp].degrees_per_05db_a;
  1582. degrees_per_05db_denom =
  1583. tx_power_cmp_tble[txatten_grp].degrees_per_05db_a_denom;
  1584. /* get per-chain txpower values from factory measurements */
  1585. for (c = 0; c < 2; c++) {
  1586. measurement = &ch_eeprom_info.measurements[c][1];
  1587. /* txgain adjustment (in half-dB steps) based on difference
  1588. * between factory and current temperature */
  1589. factory_temp = measurement->temperature;
  1590. iwl4965_math_div_round((current_temp - factory_temp) *
  1591. degrees_per_05db_denom,
  1592. degrees_per_05db_num,
  1593. &temperature_comp[c]);
  1594. factory_gain_index[c] = measurement->gain_idx;
  1595. factory_actual_pwr[c] = measurement->actual_pow;
  1596. IWL_DEBUG_TXPOWER("chain = %d\n", c);
  1597. IWL_DEBUG_TXPOWER("fctry tmp %d, "
  1598. "curr tmp %d, comp %d steps\n",
  1599. factory_temp, current_temp,
  1600. temperature_comp[c]);
  1601. IWL_DEBUG_TXPOWER("fctry idx %d, fctry pwr %d\n",
  1602. factory_gain_index[c],
  1603. factory_actual_pwr[c]);
  1604. }
  1605. /* for each of 33 bit-rates (including 1 for CCK) */
  1606. for (i = 0; i < POWER_TABLE_NUM_ENTRIES; i++) {
  1607. u8 is_mimo_rate;
  1608. union iwl4965_tx_power_dual_stream tx_power;
  1609. /* for mimo, reduce each chain's txpower by half
  1610. * (3dB, 6 steps), so total output power is regulatory
  1611. * compliant. */
  1612. if (i & 0x8) {
  1613. current_regulatory = reg_limit -
  1614. IWL_TX_POWER_MIMO_REGULATORY_COMPENSATION;
  1615. is_mimo_rate = 1;
  1616. } else {
  1617. current_regulatory = reg_limit;
  1618. is_mimo_rate = 0;
  1619. }
  1620. /* find txpower limit, either hardware or regulatory */
  1621. power_limit = saturation_power - back_off_table[i];
  1622. if (power_limit > current_regulatory)
  1623. power_limit = current_regulatory;
  1624. /* reduce user's txpower request if necessary
  1625. * for this rate on this channel */
  1626. target_power = user_target_power;
  1627. if (target_power > power_limit)
  1628. target_power = power_limit;
  1629. IWL_DEBUG_TXPOWER("rate %d sat %d reg %d usr %d tgt %d\n",
  1630. i, saturation_power - back_off_table[i],
  1631. current_regulatory, user_target_power,
  1632. target_power);
  1633. /* for each of 2 Tx chains (radio transmitters) */
  1634. for (c = 0; c < 2; c++) {
  1635. s32 atten_value;
  1636. if (is_mimo_rate)
  1637. atten_value =
  1638. (s32)le32_to_cpu(priv->card_alive_init.
  1639. tx_atten[txatten_grp][c]);
  1640. else
  1641. atten_value = 0;
  1642. /* calculate index; higher index means lower txpower */
  1643. power_index = (u8) (factory_gain_index[c] -
  1644. (target_power -
  1645. factory_actual_pwr[c]) -
  1646. temperature_comp[c] -
  1647. voltage_compensation +
  1648. atten_value);
  1649. /* IWL_DEBUG_TXPOWER("calculated txpower index %d\n",
  1650. power_index); */
  1651. if (power_index < get_min_power_index(i, band))
  1652. power_index = get_min_power_index(i, band);
  1653. /* adjust 5 GHz index to support negative indexes */
  1654. if (!band)
  1655. power_index += 9;
  1656. /* CCK, rate 32, reduce txpower for CCK */
  1657. if (i == POWER_TABLE_CCK_ENTRY)
  1658. power_index +=
  1659. IWL_TX_POWER_CCK_COMPENSATION_C_STEP;
  1660. /* stay within the table! */
  1661. if (power_index > 107) {
  1662. IWL_WARNING("txpower index %d > 107\n",
  1663. power_index);
  1664. power_index = 107;
  1665. }
  1666. if (power_index < 0) {
  1667. IWL_WARNING("txpower index %d < 0\n",
  1668. power_index);
  1669. power_index = 0;
  1670. }
  1671. /* fill txpower command for this rate/chain */
  1672. tx_power.s.radio_tx_gain[c] =
  1673. gain_table[band][power_index].radio;
  1674. tx_power.s.dsp_predis_atten[c] =
  1675. gain_table[band][power_index].dsp;
  1676. IWL_DEBUG_TXPOWER("chain %d mimo %d index %d "
  1677. "gain 0x%02x dsp %d\n",
  1678. c, atten_value, power_index,
  1679. tx_power.s.radio_tx_gain[c],
  1680. tx_power.s.dsp_predis_atten[c]);
  1681. }/* for each chain */
  1682. tx_power_tbl->power_tbl[i].dw = cpu_to_le32(tx_power.dw);
  1683. }/* for each rate */
  1684. return 0;
  1685. }
  1686. /**
  1687. * iwl4965_hw_reg_send_txpower - Configure the TXPOWER level user limit
  1688. *
  1689. * Uses the active RXON for channel, band, and characteristics (fat, high)
  1690. * The power limit is taken from priv->user_txpower_limit.
  1691. */
  1692. int iwl4965_hw_reg_send_txpower(struct iwl_priv *priv)
  1693. {
  1694. struct iwl4965_txpowertable_cmd cmd = { 0 };
  1695. int ret;
  1696. u8 band = 0;
  1697. u8 is_fat = 0;
  1698. u8 ctrl_chan_high = 0;
  1699. if (test_bit(STATUS_SCANNING, &priv->status)) {
  1700. /* If this gets hit a lot, switch it to a BUG() and catch
  1701. * the stack trace to find out who is calling this during
  1702. * a scan. */
  1703. IWL_WARNING("TX Power requested while scanning!\n");
  1704. return -EAGAIN;
  1705. }
  1706. band = priv->band == IEEE80211_BAND_2GHZ;
  1707. is_fat = is_fat_channel(priv->active_rxon.flags);
  1708. if (is_fat &&
  1709. (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
  1710. ctrl_chan_high = 1;
  1711. cmd.band = band;
  1712. cmd.channel = priv->active_rxon.channel;
  1713. ret = iwl4965_fill_txpower_tbl(priv, band,
  1714. le16_to_cpu(priv->active_rxon.channel),
  1715. is_fat, ctrl_chan_high, &cmd.tx_power);
  1716. if (ret)
  1717. goto out;
  1718. ret = iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD, sizeof(cmd), &cmd);
  1719. out:
  1720. return ret;
  1721. }
  1722. static int iwl4965_send_rxon_assoc(struct iwl_priv *priv)
  1723. {
  1724. int ret = 0;
  1725. struct iwl4965_rxon_assoc_cmd rxon_assoc;
  1726. const struct iwl4965_rxon_cmd *rxon1 = &priv->staging_rxon;
  1727. const struct iwl4965_rxon_cmd *rxon2 = &priv->active_rxon;
  1728. if ((rxon1->flags == rxon2->flags) &&
  1729. (rxon1->filter_flags == rxon2->filter_flags) &&
  1730. (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
  1731. (rxon1->ofdm_ht_single_stream_basic_rates ==
  1732. rxon2->ofdm_ht_single_stream_basic_rates) &&
  1733. (rxon1->ofdm_ht_dual_stream_basic_rates ==
  1734. rxon2->ofdm_ht_dual_stream_basic_rates) &&
  1735. (rxon1->rx_chain == rxon2->rx_chain) &&
  1736. (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
  1737. IWL_DEBUG_INFO("Using current RXON_ASSOC. Not resending.\n");
  1738. return 0;
  1739. }
  1740. rxon_assoc.flags = priv->staging_rxon.flags;
  1741. rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
  1742. rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
  1743. rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
  1744. rxon_assoc.reserved = 0;
  1745. rxon_assoc.ofdm_ht_single_stream_basic_rates =
  1746. priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
  1747. rxon_assoc.ofdm_ht_dual_stream_basic_rates =
  1748. priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
  1749. rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
  1750. ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
  1751. sizeof(rxon_assoc), &rxon_assoc, NULL);
  1752. if (ret)
  1753. return ret;
  1754. return ret;
  1755. }
  1756. int iwl4965_hw_channel_switch(struct iwl_priv *priv, u16 channel)
  1757. {
  1758. int rc;
  1759. u8 band = 0;
  1760. u8 is_fat = 0;
  1761. u8 ctrl_chan_high = 0;
  1762. struct iwl4965_channel_switch_cmd cmd = { 0 };
  1763. const struct iwl_channel_info *ch_info;
  1764. band = priv->band == IEEE80211_BAND_2GHZ;
  1765. ch_info = iwl_get_channel_info(priv, priv->band, channel);
  1766. is_fat = is_fat_channel(priv->staging_rxon.flags);
  1767. if (is_fat &&
  1768. (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
  1769. ctrl_chan_high = 1;
  1770. cmd.band = band;
  1771. cmd.expect_beacon = 0;
  1772. cmd.channel = cpu_to_le16(channel);
  1773. cmd.rxon_flags = priv->active_rxon.flags;
  1774. cmd.rxon_filter_flags = priv->active_rxon.filter_flags;
  1775. cmd.switch_time = cpu_to_le32(priv->ucode_beacon_time);
  1776. if (ch_info)
  1777. cmd.expect_beacon = is_channel_radar(ch_info);
  1778. else
  1779. cmd.expect_beacon = 1;
  1780. rc = iwl4965_fill_txpower_tbl(priv, band, channel, is_fat,
  1781. ctrl_chan_high, &cmd.tx_power);
  1782. if (rc) {
  1783. IWL_DEBUG_11H("error:%d fill txpower_tbl\n", rc);
  1784. return rc;
  1785. }
  1786. rc = iwl_send_cmd_pdu(priv, REPLY_CHANNEL_SWITCH, sizeof(cmd), &cmd);
  1787. return rc;
  1788. }
  1789. #define RTS_HCCA_RETRY_LIMIT 3
  1790. #define RTS_DFAULT_RETRY_LIMIT 60
  1791. void iwl4965_hw_build_tx_cmd_rate(struct iwl_priv *priv,
  1792. struct iwl_cmd *cmd,
  1793. struct ieee80211_tx_control *ctrl,
  1794. struct ieee80211_hdr *hdr, int sta_id,
  1795. int is_hcca)
  1796. {
  1797. struct iwl4965_tx_cmd *tx = &cmd->cmd.tx;
  1798. u8 rts_retry_limit = 0;
  1799. u8 data_retry_limit = 0;
  1800. u16 fc = le16_to_cpu(hdr->frame_control);
  1801. u8 rate_plcp;
  1802. u16 rate_flags = 0;
  1803. int rate_idx = min(ctrl->tx_rate->hw_value & 0xffff, IWL_RATE_COUNT - 1);
  1804. rate_plcp = iwl4965_rates[rate_idx].plcp;
  1805. rts_retry_limit = (is_hcca) ?
  1806. RTS_HCCA_RETRY_LIMIT : RTS_DFAULT_RETRY_LIMIT;
  1807. if ((rate_idx >= IWL_FIRST_CCK_RATE) && (rate_idx <= IWL_LAST_CCK_RATE))
  1808. rate_flags |= RATE_MCS_CCK_MSK;
  1809. if (ieee80211_is_probe_response(fc)) {
  1810. data_retry_limit = 3;
  1811. if (data_retry_limit < rts_retry_limit)
  1812. rts_retry_limit = data_retry_limit;
  1813. } else
  1814. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  1815. if (priv->data_retry_limit != -1)
  1816. data_retry_limit = priv->data_retry_limit;
  1817. if (ieee80211_is_data(fc)) {
  1818. tx->initial_rate_index = 0;
  1819. tx->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
  1820. } else {
  1821. switch (fc & IEEE80211_FCTL_STYPE) {
  1822. case IEEE80211_STYPE_AUTH:
  1823. case IEEE80211_STYPE_DEAUTH:
  1824. case IEEE80211_STYPE_ASSOC_REQ:
  1825. case IEEE80211_STYPE_REASSOC_REQ:
  1826. if (tx->tx_flags & TX_CMD_FLG_RTS_MSK) {
  1827. tx->tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  1828. tx->tx_flags |= TX_CMD_FLG_CTS_MSK;
  1829. }
  1830. break;
  1831. default:
  1832. break;
  1833. }
  1834. /* Alternate between antenna A and B for successive frames */
  1835. if (priv->use_ant_b_for_management_frame) {
  1836. priv->use_ant_b_for_management_frame = 0;
  1837. rate_flags |= RATE_MCS_ANT_B_MSK;
  1838. } else {
  1839. priv->use_ant_b_for_management_frame = 1;
  1840. rate_flags |= RATE_MCS_ANT_A_MSK;
  1841. }
  1842. }
  1843. tx->rts_retry_limit = rts_retry_limit;
  1844. tx->data_retry_limit = data_retry_limit;
  1845. tx->rate_n_flags = iwl4965_hw_set_rate_n_flags(rate_plcp, rate_flags);
  1846. }
  1847. int iwl4965_hw_get_rx_read(struct iwl_priv *priv)
  1848. {
  1849. struct iwl4965_shared *s = priv->shared_virt;
  1850. return le32_to_cpu(s->rb_closed) & 0xFFF;
  1851. }
  1852. int iwl4965_hw_get_temperature(struct iwl_priv *priv)
  1853. {
  1854. return priv->temperature;
  1855. }
  1856. unsigned int iwl4965_hw_get_beacon_cmd(struct iwl_priv *priv,
  1857. struct iwl4965_frame *frame, u8 rate)
  1858. {
  1859. struct iwl4965_tx_beacon_cmd *tx_beacon_cmd;
  1860. unsigned int frame_size;
  1861. tx_beacon_cmd = &frame->u.beacon;
  1862. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  1863. tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
  1864. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  1865. frame_size = iwl4965_fill_beacon_frame(priv,
  1866. tx_beacon_cmd->frame,
  1867. iwl4965_broadcast_addr,
  1868. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  1869. BUG_ON(frame_size > MAX_MPDU_SIZE);
  1870. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  1871. if ((rate == IWL_RATE_1M_PLCP) || (rate >= IWL_RATE_2M_PLCP))
  1872. tx_beacon_cmd->tx.rate_n_flags =
  1873. iwl4965_hw_set_rate_n_flags(rate, RATE_MCS_CCK_MSK);
  1874. else
  1875. tx_beacon_cmd->tx.rate_n_flags =
  1876. iwl4965_hw_set_rate_n_flags(rate, 0);
  1877. tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
  1878. TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK);
  1879. return (sizeof(*tx_beacon_cmd) + frame_size);
  1880. }
  1881. /*
  1882. * Tell 4965 where to find circular buffer of Tx Frame Descriptors for
  1883. * given Tx queue, and enable the DMA channel used for that queue.
  1884. *
  1885. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  1886. * channels supported in hardware.
  1887. */
  1888. int iwl4965_hw_tx_queue_init(struct iwl_priv *priv, struct iwl4965_tx_queue *txq)
  1889. {
  1890. int rc;
  1891. unsigned long flags;
  1892. int txq_id = txq->q.id;
  1893. spin_lock_irqsave(&priv->lock, flags);
  1894. rc = iwl_grab_nic_access(priv);
  1895. if (rc) {
  1896. spin_unlock_irqrestore(&priv->lock, flags);
  1897. return rc;
  1898. }
  1899. /* Circular buffer (TFD queue in DRAM) physical base address */
  1900. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  1901. txq->q.dma_addr >> 8);
  1902. /* Enable DMA channel, using same id as for TFD queue */
  1903. iwl_write_direct32(
  1904. priv, FH_TCSR_CHNL_TX_CONFIG_REG(txq_id),
  1905. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  1906. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL);
  1907. iwl_release_nic_access(priv);
  1908. spin_unlock_irqrestore(&priv->lock, flags);
  1909. return 0;
  1910. }
  1911. int iwl4965_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv, void *ptr,
  1912. dma_addr_t addr, u16 len)
  1913. {
  1914. int index, is_odd;
  1915. struct iwl4965_tfd_frame *tfd = ptr;
  1916. u32 num_tbs = IWL_GET_BITS(*tfd, num_tbs);
  1917. /* Each TFD can point to a maximum 20 Tx buffers */
  1918. if ((num_tbs >= MAX_NUM_OF_TBS) || (num_tbs < 0)) {
  1919. IWL_ERROR("Error can not send more than %d chunks\n",
  1920. MAX_NUM_OF_TBS);
  1921. return -EINVAL;
  1922. }
  1923. index = num_tbs / 2;
  1924. is_odd = num_tbs & 0x1;
  1925. if (!is_odd) {
  1926. tfd->pa[index].tb1_addr = cpu_to_le32(addr);
  1927. IWL_SET_BITS(tfd->pa[index], tb1_addr_hi,
  1928. iwl_get_dma_hi_address(addr));
  1929. IWL_SET_BITS(tfd->pa[index], tb1_len, len);
  1930. } else {
  1931. IWL_SET_BITS(tfd->pa[index], tb2_addr_lo16,
  1932. (u32) (addr & 0xffff));
  1933. IWL_SET_BITS(tfd->pa[index], tb2_addr_hi20, addr >> 16);
  1934. IWL_SET_BITS(tfd->pa[index], tb2_len, len);
  1935. }
  1936. IWL_SET_BITS(*tfd, num_tbs, num_tbs + 1);
  1937. return 0;
  1938. }
  1939. static void iwl4965_hw_card_show_info(struct iwl_priv *priv)
  1940. {
  1941. u16 hw_version = iwl_eeprom_query16(priv, EEPROM_4965_BOARD_REVISION);
  1942. IWL_DEBUG_INFO("4965ABGN HW Version %u.%u.%u\n",
  1943. ((hw_version >> 8) & 0x0F),
  1944. ((hw_version >> 8) >> 4), (hw_version & 0x00FF));
  1945. IWL_DEBUG_INFO("4965ABGN PBA Number %.16s\n",
  1946. &priv->eeprom[EEPROM_4965_BOARD_PBA]);
  1947. }
  1948. static int iwl4965_alloc_shared_mem(struct iwl_priv *priv)
  1949. {
  1950. priv->shared_virt = pci_alloc_consistent(priv->pci_dev,
  1951. sizeof(struct iwl4965_shared),
  1952. &priv->shared_phys);
  1953. if (!priv->shared_virt)
  1954. return -ENOMEM;
  1955. memset(priv->shared_virt, 0, sizeof(struct iwl4965_shared));
  1956. return 0;
  1957. }
  1958. static void iwl4965_free_shared_mem(struct iwl_priv *priv)
  1959. {
  1960. if (priv->shared_virt)
  1961. pci_free_consistent(priv->pci_dev,
  1962. sizeof(struct iwl4965_shared),
  1963. priv->shared_virt,
  1964. priv->shared_phys);
  1965. }
  1966. /**
  1967. * iwl4965_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
  1968. */
  1969. static void iwl4965_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
  1970. struct iwl4965_tx_queue *txq,
  1971. u16 byte_cnt)
  1972. {
  1973. int len;
  1974. int txq_id = txq->q.id;
  1975. struct iwl4965_shared *shared_data = priv->shared_virt;
  1976. len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
  1977. /* Set up byte count within first 256 entries */
  1978. IWL_SET_BITS16(shared_data->queues_byte_cnt_tbls[txq_id].
  1979. tfd_offset[txq->q.write_ptr], byte_cnt, len);
  1980. /* If within first 64 entries, duplicate at end */
  1981. if (txq->q.write_ptr < IWL49_MAX_WIN_SIZE)
  1982. IWL_SET_BITS16(shared_data->queues_byte_cnt_tbls[txq_id].
  1983. tfd_offset[IWL49_QUEUE_SIZE + txq->q.write_ptr],
  1984. byte_cnt, len);
  1985. }
  1986. /**
  1987. * sign_extend - Sign extend a value using specified bit as sign-bit
  1988. *
  1989. * Example: sign_extend(9, 3) would return -7 as bit3 of 1001b is 1
  1990. * and bit0..2 is 001b which when sign extended to 1111111111111001b is -7.
  1991. *
  1992. * @param oper value to sign extend
  1993. * @param index 0 based bit index (0<=index<32) to sign bit
  1994. */
  1995. static s32 sign_extend(u32 oper, int index)
  1996. {
  1997. u8 shift = 31 - index;
  1998. return (s32)(oper << shift) >> shift;
  1999. }
  2000. /**
  2001. * iwl4965_get_temperature - return the calibrated temperature (in Kelvin)
  2002. * @statistics: Provides the temperature reading from the uCode
  2003. *
  2004. * A return of <0 indicates bogus data in the statistics
  2005. */
  2006. int iwl4965_get_temperature(const struct iwl_priv *priv)
  2007. {
  2008. s32 temperature;
  2009. s32 vt;
  2010. s32 R1, R2, R3;
  2011. u32 R4;
  2012. if (test_bit(STATUS_TEMPERATURE, &priv->status) &&
  2013. (priv->statistics.flag & STATISTICS_REPLY_FLG_FAT_MODE_MSK)) {
  2014. IWL_DEBUG_TEMP("Running FAT temperature calibration\n");
  2015. R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[1]);
  2016. R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[1]);
  2017. R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[1]);
  2018. R4 = le32_to_cpu(priv->card_alive_init.therm_r4[1]);
  2019. } else {
  2020. IWL_DEBUG_TEMP("Running temperature calibration\n");
  2021. R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[0]);
  2022. R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[0]);
  2023. R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[0]);
  2024. R4 = le32_to_cpu(priv->card_alive_init.therm_r4[0]);
  2025. }
  2026. /*
  2027. * Temperature is only 23 bits, so sign extend out to 32.
  2028. *
  2029. * NOTE If we haven't received a statistics notification yet
  2030. * with an updated temperature, use R4 provided to us in the
  2031. * "initialize" ALIVE response.
  2032. */
  2033. if (!test_bit(STATUS_TEMPERATURE, &priv->status))
  2034. vt = sign_extend(R4, 23);
  2035. else
  2036. vt = sign_extend(
  2037. le32_to_cpu(priv->statistics.general.temperature), 23);
  2038. IWL_DEBUG_TEMP("Calib values R[1-3]: %d %d %d R4: %d\n",
  2039. R1, R2, R3, vt);
  2040. if (R3 == R1) {
  2041. IWL_ERROR("Calibration conflict R1 == R3\n");
  2042. return -1;
  2043. }
  2044. /* Calculate temperature in degrees Kelvin, adjust by 97%.
  2045. * Add offset to center the adjustment around 0 degrees Centigrade. */
  2046. temperature = TEMPERATURE_CALIB_A_VAL * (vt - R2);
  2047. temperature /= (R3 - R1);
  2048. temperature = (temperature * 97) / 100 +
  2049. TEMPERATURE_CALIB_KELVIN_OFFSET;
  2050. IWL_DEBUG_TEMP("Calibrated temperature: %dK, %dC\n", temperature,
  2051. KELVIN_TO_CELSIUS(temperature));
  2052. return temperature;
  2053. }
  2054. /* Adjust Txpower only if temperature variance is greater than threshold. */
  2055. #define IWL_TEMPERATURE_THRESHOLD 3
  2056. /**
  2057. * iwl4965_is_temp_calib_needed - determines if new calibration is needed
  2058. *
  2059. * If the temperature changed has changed sufficiently, then a recalibration
  2060. * is needed.
  2061. *
  2062. * Assumes caller will replace priv->last_temperature once calibration
  2063. * executed.
  2064. */
  2065. static int iwl4965_is_temp_calib_needed(struct iwl_priv *priv)
  2066. {
  2067. int temp_diff;
  2068. if (!test_bit(STATUS_STATISTICS, &priv->status)) {
  2069. IWL_DEBUG_TEMP("Temperature not updated -- no statistics.\n");
  2070. return 0;
  2071. }
  2072. temp_diff = priv->temperature - priv->last_temperature;
  2073. /* get absolute value */
  2074. if (temp_diff < 0) {
  2075. IWL_DEBUG_POWER("Getting cooler, delta %d, \n", temp_diff);
  2076. temp_diff = -temp_diff;
  2077. } else if (temp_diff == 0)
  2078. IWL_DEBUG_POWER("Same temp, \n");
  2079. else
  2080. IWL_DEBUG_POWER("Getting warmer, delta %d, \n", temp_diff);
  2081. if (temp_diff < IWL_TEMPERATURE_THRESHOLD) {
  2082. IWL_DEBUG_POWER("Thermal txpower calib not needed\n");
  2083. return 0;
  2084. }
  2085. IWL_DEBUG_POWER("Thermal txpower calib needed\n");
  2086. return 1;
  2087. }
  2088. /* Calculate noise level, based on measurements during network silence just
  2089. * before arriving beacon. This measurement can be done only if we know
  2090. * exactly when to expect beacons, therefore only when we're associated. */
  2091. static void iwl4965_rx_calc_noise(struct iwl_priv *priv)
  2092. {
  2093. struct statistics_rx_non_phy *rx_info
  2094. = &(priv->statistics.rx.general);
  2095. int num_active_rx = 0;
  2096. int total_silence = 0;
  2097. int bcn_silence_a =
  2098. le32_to_cpu(rx_info->beacon_silence_rssi_a) & IN_BAND_FILTER;
  2099. int bcn_silence_b =
  2100. le32_to_cpu(rx_info->beacon_silence_rssi_b) & IN_BAND_FILTER;
  2101. int bcn_silence_c =
  2102. le32_to_cpu(rx_info->beacon_silence_rssi_c) & IN_BAND_FILTER;
  2103. if (bcn_silence_a) {
  2104. total_silence += bcn_silence_a;
  2105. num_active_rx++;
  2106. }
  2107. if (bcn_silence_b) {
  2108. total_silence += bcn_silence_b;
  2109. num_active_rx++;
  2110. }
  2111. if (bcn_silence_c) {
  2112. total_silence += bcn_silence_c;
  2113. num_active_rx++;
  2114. }
  2115. /* Average among active antennas */
  2116. if (num_active_rx)
  2117. priv->last_rx_noise = (total_silence / num_active_rx) - 107;
  2118. else
  2119. priv->last_rx_noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
  2120. IWL_DEBUG_CALIB("inband silence a %u, b %u, c %u, dBm %d\n",
  2121. bcn_silence_a, bcn_silence_b, bcn_silence_c,
  2122. priv->last_rx_noise);
  2123. }
  2124. void iwl4965_hw_rx_statistics(struct iwl_priv *priv,
  2125. struct iwl_rx_mem_buffer *rxb)
  2126. {
  2127. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  2128. int change;
  2129. s32 temp;
  2130. IWL_DEBUG_RX("Statistics notification received (%d vs %d).\n",
  2131. (int)sizeof(priv->statistics), pkt->len);
  2132. change = ((priv->statistics.general.temperature !=
  2133. pkt->u.stats.general.temperature) ||
  2134. ((priv->statistics.flag &
  2135. STATISTICS_REPLY_FLG_FAT_MODE_MSK) !=
  2136. (pkt->u.stats.flag & STATISTICS_REPLY_FLG_FAT_MODE_MSK)));
  2137. memcpy(&priv->statistics, &pkt->u.stats, sizeof(priv->statistics));
  2138. set_bit(STATUS_STATISTICS, &priv->status);
  2139. /* Reschedule the statistics timer to occur in
  2140. * REG_RECALIB_PERIOD seconds to ensure we get a
  2141. * thermal update even if the uCode doesn't give
  2142. * us one */
  2143. mod_timer(&priv->statistics_periodic, jiffies +
  2144. msecs_to_jiffies(REG_RECALIB_PERIOD * 1000));
  2145. if (unlikely(!test_bit(STATUS_SCANNING, &priv->status)) &&
  2146. (pkt->hdr.cmd == STATISTICS_NOTIFICATION)) {
  2147. iwl4965_rx_calc_noise(priv);
  2148. #ifdef CONFIG_IWL4965_RUN_TIME_CALIB
  2149. queue_work(priv->workqueue, &priv->sensitivity_work);
  2150. #endif
  2151. }
  2152. iwl_leds_background(priv);
  2153. /* If the hardware hasn't reported a change in
  2154. * temperature then don't bother computing a
  2155. * calibrated temperature value */
  2156. if (!change)
  2157. return;
  2158. temp = iwl4965_get_temperature(priv);
  2159. if (temp < 0)
  2160. return;
  2161. if (priv->temperature != temp) {
  2162. if (priv->temperature)
  2163. IWL_DEBUG_TEMP("Temperature changed "
  2164. "from %dC to %dC\n",
  2165. KELVIN_TO_CELSIUS(priv->temperature),
  2166. KELVIN_TO_CELSIUS(temp));
  2167. else
  2168. IWL_DEBUG_TEMP("Temperature "
  2169. "initialized to %dC\n",
  2170. KELVIN_TO_CELSIUS(temp));
  2171. }
  2172. priv->temperature = temp;
  2173. set_bit(STATUS_TEMPERATURE, &priv->status);
  2174. if (unlikely(!test_bit(STATUS_SCANNING, &priv->status)) &&
  2175. iwl4965_is_temp_calib_needed(priv))
  2176. queue_work(priv->workqueue, &priv->txpower_work);
  2177. }
  2178. static void iwl4965_add_radiotap(struct iwl_priv *priv,
  2179. struct sk_buff *skb,
  2180. struct iwl4965_rx_phy_res *rx_start,
  2181. struct ieee80211_rx_status *stats,
  2182. u32 ampdu_status)
  2183. {
  2184. s8 signal = stats->ssi;
  2185. s8 noise = 0;
  2186. int rate = stats->rate_idx;
  2187. u64 tsf = stats->mactime;
  2188. __le16 antenna;
  2189. __le16 phy_flags_hw = rx_start->phy_flags;
  2190. struct iwl4965_rt_rx_hdr {
  2191. struct ieee80211_radiotap_header rt_hdr;
  2192. __le64 rt_tsf; /* TSF */
  2193. u8 rt_flags; /* radiotap packet flags */
  2194. u8 rt_rate; /* rate in 500kb/s */
  2195. __le16 rt_channelMHz; /* channel in MHz */
  2196. __le16 rt_chbitmask; /* channel bitfield */
  2197. s8 rt_dbmsignal; /* signal in dBm, kluged to signed */
  2198. s8 rt_dbmnoise;
  2199. u8 rt_antenna; /* antenna number */
  2200. } __attribute__ ((packed)) *iwl4965_rt;
  2201. /* TODO: We won't have enough headroom for HT frames. Fix it later. */
  2202. if (skb_headroom(skb) < sizeof(*iwl4965_rt)) {
  2203. if (net_ratelimit())
  2204. printk(KERN_ERR "not enough headroom [%d] for "
  2205. "radiotap head [%zd]\n",
  2206. skb_headroom(skb), sizeof(*iwl4965_rt));
  2207. return;
  2208. }
  2209. /* put radiotap header in front of 802.11 header and data */
  2210. iwl4965_rt = (void *)skb_push(skb, sizeof(*iwl4965_rt));
  2211. /* initialise radiotap header */
  2212. iwl4965_rt->rt_hdr.it_version = PKTHDR_RADIOTAP_VERSION;
  2213. iwl4965_rt->rt_hdr.it_pad = 0;
  2214. /* total header + data */
  2215. put_unaligned(cpu_to_le16(sizeof(*iwl4965_rt)),
  2216. &iwl4965_rt->rt_hdr.it_len);
  2217. /* Indicate all the fields we add to the radiotap header */
  2218. put_unaligned(cpu_to_le32((1 << IEEE80211_RADIOTAP_TSFT) |
  2219. (1 << IEEE80211_RADIOTAP_FLAGS) |
  2220. (1 << IEEE80211_RADIOTAP_RATE) |
  2221. (1 << IEEE80211_RADIOTAP_CHANNEL) |
  2222. (1 << IEEE80211_RADIOTAP_DBM_ANTSIGNAL) |
  2223. (1 << IEEE80211_RADIOTAP_DBM_ANTNOISE) |
  2224. (1 << IEEE80211_RADIOTAP_ANTENNA)),
  2225. &iwl4965_rt->rt_hdr.it_present);
  2226. /* Zero the flags, we'll add to them as we go */
  2227. iwl4965_rt->rt_flags = 0;
  2228. put_unaligned(cpu_to_le64(tsf), &iwl4965_rt->rt_tsf);
  2229. iwl4965_rt->rt_dbmsignal = signal;
  2230. iwl4965_rt->rt_dbmnoise = noise;
  2231. /* Convert the channel frequency and set the flags */
  2232. put_unaligned(cpu_to_le16(stats->freq), &iwl4965_rt->rt_channelMHz);
  2233. if (!(phy_flags_hw & RX_RES_PHY_FLAGS_BAND_24_MSK))
  2234. put_unaligned(cpu_to_le16(IEEE80211_CHAN_OFDM |
  2235. IEEE80211_CHAN_5GHZ),
  2236. &iwl4965_rt->rt_chbitmask);
  2237. else if (phy_flags_hw & RX_RES_PHY_FLAGS_MOD_CCK_MSK)
  2238. put_unaligned(cpu_to_le16(IEEE80211_CHAN_CCK |
  2239. IEEE80211_CHAN_2GHZ),
  2240. &iwl4965_rt->rt_chbitmask);
  2241. else /* 802.11g */
  2242. put_unaligned(cpu_to_le16(IEEE80211_CHAN_OFDM |
  2243. IEEE80211_CHAN_2GHZ),
  2244. &iwl4965_rt->rt_chbitmask);
  2245. if (rate == -1)
  2246. iwl4965_rt->rt_rate = 0;
  2247. else
  2248. iwl4965_rt->rt_rate = iwl4965_rates[rate].ieee;
  2249. /*
  2250. * "antenna number"
  2251. *
  2252. * It seems that the antenna field in the phy flags value
  2253. * is actually a bitfield. This is undefined by radiotap,
  2254. * it wants an actual antenna number but I always get "7"
  2255. * for most legacy frames I receive indicating that the
  2256. * same frame was received on all three RX chains.
  2257. *
  2258. * I think this field should be removed in favour of a
  2259. * new 802.11n radiotap field "RX chains" that is defined
  2260. * as a bitmask.
  2261. */
  2262. antenna = phy_flags_hw & RX_RES_PHY_FLAGS_ANTENNA_MSK;
  2263. iwl4965_rt->rt_antenna = le16_to_cpu(antenna) >> 4;
  2264. /* set the preamble flag if appropriate */
  2265. if (phy_flags_hw & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  2266. iwl4965_rt->rt_flags |= IEEE80211_RADIOTAP_F_SHORTPRE;
  2267. stats->flag |= RX_FLAG_RADIOTAP;
  2268. }
  2269. static void iwl_update_rx_stats(struct iwl_priv *priv, u16 fc, u16 len)
  2270. {
  2271. /* 0 - mgmt, 1 - cnt, 2 - data */
  2272. int idx = (fc & IEEE80211_FCTL_FTYPE) >> 2;
  2273. priv->rx_stats[idx].cnt++;
  2274. priv->rx_stats[idx].bytes += len;
  2275. }
  2276. /*
  2277. * returns non-zero if packet should be dropped
  2278. */
  2279. static int iwl4965_set_decrypted_flag(struct iwl_priv *priv,
  2280. struct ieee80211_hdr *hdr,
  2281. u32 decrypt_res,
  2282. struct ieee80211_rx_status *stats)
  2283. {
  2284. u16 fc = le16_to_cpu(hdr->frame_control);
  2285. if (priv->active_rxon.filter_flags & RXON_FILTER_DIS_DECRYPT_MSK)
  2286. return 0;
  2287. if (!(fc & IEEE80211_FCTL_PROTECTED))
  2288. return 0;
  2289. IWL_DEBUG_RX("decrypt_res:0x%x\n", decrypt_res);
  2290. switch (decrypt_res & RX_RES_STATUS_SEC_TYPE_MSK) {
  2291. case RX_RES_STATUS_SEC_TYPE_TKIP:
  2292. /* The uCode has got a bad phase 1 Key, pushes the packet.
  2293. * Decryption will be done in SW. */
  2294. if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
  2295. RX_RES_STATUS_BAD_KEY_TTAK)
  2296. break;
  2297. if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
  2298. RX_RES_STATUS_BAD_ICV_MIC) {
  2299. /* bad ICV, the packet is destroyed since the
  2300. * decryption is inplace, drop it */
  2301. IWL_DEBUG_RX("Packet destroyed\n");
  2302. return -1;
  2303. }
  2304. case RX_RES_STATUS_SEC_TYPE_WEP:
  2305. case RX_RES_STATUS_SEC_TYPE_CCMP:
  2306. if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
  2307. RX_RES_STATUS_DECRYPT_OK) {
  2308. IWL_DEBUG_RX("hw decrypt successfully!!!\n");
  2309. stats->flag |= RX_FLAG_DECRYPTED;
  2310. }
  2311. break;
  2312. default:
  2313. break;
  2314. }
  2315. return 0;
  2316. }
  2317. static u32 iwl4965_translate_rx_status(u32 decrypt_in)
  2318. {
  2319. u32 decrypt_out = 0;
  2320. if ((decrypt_in & RX_RES_STATUS_STATION_FOUND) ==
  2321. RX_RES_STATUS_STATION_FOUND)
  2322. decrypt_out |= (RX_RES_STATUS_STATION_FOUND |
  2323. RX_RES_STATUS_NO_STATION_INFO_MISMATCH);
  2324. decrypt_out |= (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK);
  2325. /* packet was not encrypted */
  2326. if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
  2327. RX_RES_STATUS_SEC_TYPE_NONE)
  2328. return decrypt_out;
  2329. /* packet was encrypted with unknown alg */
  2330. if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
  2331. RX_RES_STATUS_SEC_TYPE_ERR)
  2332. return decrypt_out;
  2333. /* decryption was not done in HW */
  2334. if ((decrypt_in & RX_MPDU_RES_STATUS_DEC_DONE_MSK) !=
  2335. RX_MPDU_RES_STATUS_DEC_DONE_MSK)
  2336. return decrypt_out;
  2337. switch (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) {
  2338. case RX_RES_STATUS_SEC_TYPE_CCMP:
  2339. /* alg is CCM: check MIC only */
  2340. if (!(decrypt_in & RX_MPDU_RES_STATUS_MIC_OK))
  2341. /* Bad MIC */
  2342. decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
  2343. else
  2344. decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
  2345. break;
  2346. case RX_RES_STATUS_SEC_TYPE_TKIP:
  2347. if (!(decrypt_in & RX_MPDU_RES_STATUS_TTAK_OK)) {
  2348. /* Bad TTAK */
  2349. decrypt_out |= RX_RES_STATUS_BAD_KEY_TTAK;
  2350. break;
  2351. }
  2352. /* fall through if TTAK OK */
  2353. default:
  2354. if (!(decrypt_in & RX_MPDU_RES_STATUS_ICV_OK))
  2355. decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
  2356. else
  2357. decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
  2358. break;
  2359. };
  2360. IWL_DEBUG_RX("decrypt_in:0x%x decrypt_out = 0x%x\n",
  2361. decrypt_in, decrypt_out);
  2362. return decrypt_out;
  2363. }
  2364. static void iwl4965_handle_data_packet(struct iwl_priv *priv, int is_data,
  2365. int include_phy,
  2366. struct iwl_rx_mem_buffer *rxb,
  2367. struct ieee80211_rx_status *stats)
  2368. {
  2369. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  2370. struct iwl4965_rx_phy_res *rx_start = (include_phy) ?
  2371. (struct iwl4965_rx_phy_res *)&(pkt->u.raw[0]) : NULL;
  2372. struct ieee80211_hdr *hdr;
  2373. u16 len;
  2374. __le32 *rx_end;
  2375. unsigned int skblen;
  2376. u32 ampdu_status;
  2377. u32 ampdu_status_legacy;
  2378. if (!include_phy && priv->last_phy_res[0])
  2379. rx_start = (struct iwl4965_rx_phy_res *)&priv->last_phy_res[1];
  2380. if (!rx_start) {
  2381. IWL_ERROR("MPDU frame without a PHY data\n");
  2382. return;
  2383. }
  2384. if (include_phy) {
  2385. hdr = (struct ieee80211_hdr *)((u8 *) & rx_start[1] +
  2386. rx_start->cfg_phy_cnt);
  2387. len = le16_to_cpu(rx_start->byte_count);
  2388. rx_end = (__le32 *) ((u8 *) & pkt->u.raw[0] +
  2389. sizeof(struct iwl4965_rx_phy_res) +
  2390. rx_start->cfg_phy_cnt + len);
  2391. } else {
  2392. struct iwl4965_rx_mpdu_res_start *amsdu =
  2393. (struct iwl4965_rx_mpdu_res_start *)pkt->u.raw;
  2394. hdr = (struct ieee80211_hdr *)(pkt->u.raw +
  2395. sizeof(struct iwl4965_rx_mpdu_res_start));
  2396. len = le16_to_cpu(amsdu->byte_count);
  2397. rx_start->byte_count = amsdu->byte_count;
  2398. rx_end = (__le32 *) (((u8 *) hdr) + len);
  2399. }
  2400. if (len > priv->hw_params.max_pkt_size || len < 16) {
  2401. IWL_WARNING("byte count out of range [16,4K] : %d\n", len);
  2402. return;
  2403. }
  2404. ampdu_status = le32_to_cpu(*rx_end);
  2405. skblen = ((u8 *) rx_end - (u8 *) & pkt->u.raw[0]) + sizeof(u32);
  2406. if (!include_phy) {
  2407. /* New status scheme, need to translate */
  2408. ampdu_status_legacy = ampdu_status;
  2409. ampdu_status = iwl4965_translate_rx_status(ampdu_status);
  2410. }
  2411. /* start from MAC */
  2412. skb_reserve(rxb->skb, (void *)hdr - (void *)pkt);
  2413. skb_put(rxb->skb, len); /* end where data ends */
  2414. /* We only process data packets if the interface is open */
  2415. if (unlikely(!priv->is_open)) {
  2416. IWL_DEBUG_DROP_LIMIT
  2417. ("Dropping packet while interface is not open.\n");
  2418. return;
  2419. }
  2420. stats->flag = 0;
  2421. hdr = (struct ieee80211_hdr *)rxb->skb->data;
  2422. /* in case of HW accelerated crypto and bad decryption, drop */
  2423. if (!priv->hw_params.sw_crypto &&
  2424. iwl4965_set_decrypted_flag(priv, hdr, ampdu_status, stats))
  2425. return;
  2426. if (priv->add_radiotap)
  2427. iwl4965_add_radiotap(priv, rxb->skb, rx_start, stats, ampdu_status);
  2428. iwl_update_rx_stats(priv, le16_to_cpu(hdr->frame_control), len);
  2429. ieee80211_rx_irqsafe(priv->hw, rxb->skb, stats);
  2430. priv->alloc_rxb_skb--;
  2431. rxb->skb = NULL;
  2432. }
  2433. /* Calc max signal level (dBm) among 3 possible receivers */
  2434. static int iwl4965_calc_rssi(struct iwl4965_rx_phy_res *rx_resp)
  2435. {
  2436. /* data from PHY/DSP regarding signal strength, etc.,
  2437. * contents are always there, not configurable by host. */
  2438. struct iwl4965_rx_non_cfg_phy *ncphy =
  2439. (struct iwl4965_rx_non_cfg_phy *)rx_resp->non_cfg_phy;
  2440. u32 agc = (le16_to_cpu(ncphy->agc_info) & IWL_AGC_DB_MASK)
  2441. >> IWL_AGC_DB_POS;
  2442. u32 valid_antennae =
  2443. (le16_to_cpu(rx_resp->phy_flags) & RX_PHY_FLAGS_ANTENNAE_MASK)
  2444. >> RX_PHY_FLAGS_ANTENNAE_OFFSET;
  2445. u8 max_rssi = 0;
  2446. u32 i;
  2447. /* Find max rssi among 3 possible receivers.
  2448. * These values are measured by the digital signal processor (DSP).
  2449. * They should stay fairly constant even as the signal strength varies,
  2450. * if the radio's automatic gain control (AGC) is working right.
  2451. * AGC value (see below) will provide the "interesting" info. */
  2452. for (i = 0; i < 3; i++)
  2453. if (valid_antennae & (1 << i))
  2454. max_rssi = max(ncphy->rssi_info[i << 1], max_rssi);
  2455. IWL_DEBUG_STATS("Rssi In A %d B %d C %d Max %d AGC dB %d\n",
  2456. ncphy->rssi_info[0], ncphy->rssi_info[2], ncphy->rssi_info[4],
  2457. max_rssi, agc);
  2458. /* dBm = max_rssi dB - agc dB - constant.
  2459. * Higher AGC (higher radio gain) means lower signal. */
  2460. return (max_rssi - agc - IWL_RSSI_OFFSET);
  2461. }
  2462. static void iwl4965_sta_modify_ps_wake(struct iwl_priv *priv, int sta_id)
  2463. {
  2464. unsigned long flags;
  2465. spin_lock_irqsave(&priv->sta_lock, flags);
  2466. priv->stations[sta_id].sta.station_flags &= ~STA_FLG_PWR_SAVE_MSK;
  2467. priv->stations[sta_id].sta.station_flags_msk = STA_FLG_PWR_SAVE_MSK;
  2468. priv->stations[sta_id].sta.sta.modify_mask = 0;
  2469. priv->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2470. spin_unlock_irqrestore(&priv->sta_lock, flags);
  2471. iwl4965_send_add_station(priv, &priv->stations[sta_id].sta, CMD_ASYNC);
  2472. }
  2473. static void iwl4965_update_ps_mode(struct iwl_priv *priv, u16 ps_bit, u8 *addr)
  2474. {
  2475. /* FIXME: need locking over ps_status ??? */
  2476. u8 sta_id = iwl_find_station(priv, addr);
  2477. if (sta_id != IWL_INVALID_STATION) {
  2478. u8 sta_awake = priv->stations[sta_id].
  2479. ps_status == STA_PS_STATUS_WAKE;
  2480. if (sta_awake && ps_bit)
  2481. priv->stations[sta_id].ps_status = STA_PS_STATUS_SLEEP;
  2482. else if (!sta_awake && !ps_bit) {
  2483. iwl4965_sta_modify_ps_wake(priv, sta_id);
  2484. priv->stations[sta_id].ps_status = STA_PS_STATUS_WAKE;
  2485. }
  2486. }
  2487. }
  2488. #ifdef CONFIG_IWLWIFI_DEBUG
  2489. /**
  2490. * iwl4965_dbg_report_frame - dump frame to syslog during debug sessions
  2491. *
  2492. * You may hack this function to show different aspects of received frames,
  2493. * including selective frame dumps.
  2494. * group100 parameter selects whether to show 1 out of 100 good frames.
  2495. *
  2496. * TODO: This was originally written for 3945, need to audit for
  2497. * proper operation with 4965.
  2498. */
  2499. static void iwl4965_dbg_report_frame(struct iwl_priv *priv,
  2500. struct iwl_rx_packet *pkt,
  2501. struct ieee80211_hdr *header, int group100)
  2502. {
  2503. u32 to_us;
  2504. u32 print_summary = 0;
  2505. u32 print_dump = 0; /* set to 1 to dump all frames' contents */
  2506. u32 hundred = 0;
  2507. u32 dataframe = 0;
  2508. u16 fc;
  2509. u16 seq_ctl;
  2510. u16 channel;
  2511. u16 phy_flags;
  2512. int rate_sym;
  2513. u16 length;
  2514. u16 status;
  2515. u16 bcn_tmr;
  2516. u32 tsf_low;
  2517. u64 tsf;
  2518. u8 rssi;
  2519. u8 agc;
  2520. u16 sig_avg;
  2521. u16 noise_diff;
  2522. struct iwl4965_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  2523. struct iwl4965_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  2524. struct iwl4965_rx_frame_end *rx_end = IWL_RX_END(pkt);
  2525. u8 *data = IWL_RX_DATA(pkt);
  2526. if (likely(!(iwl_debug_level & IWL_DL_RX)))
  2527. return;
  2528. /* MAC header */
  2529. fc = le16_to_cpu(header->frame_control);
  2530. seq_ctl = le16_to_cpu(header->seq_ctrl);
  2531. /* metadata */
  2532. channel = le16_to_cpu(rx_hdr->channel);
  2533. phy_flags = le16_to_cpu(rx_hdr->phy_flags);
  2534. rate_sym = rx_hdr->rate;
  2535. length = le16_to_cpu(rx_hdr->len);
  2536. /* end-of-frame status and timestamp */
  2537. status = le32_to_cpu(rx_end->status);
  2538. bcn_tmr = le32_to_cpu(rx_end->beacon_timestamp);
  2539. tsf_low = le64_to_cpu(rx_end->timestamp) & 0x0ffffffff;
  2540. tsf = le64_to_cpu(rx_end->timestamp);
  2541. /* signal statistics */
  2542. rssi = rx_stats->rssi;
  2543. agc = rx_stats->agc;
  2544. sig_avg = le16_to_cpu(rx_stats->sig_avg);
  2545. noise_diff = le16_to_cpu(rx_stats->noise_diff);
  2546. to_us = !compare_ether_addr(header->addr1, priv->mac_addr);
  2547. /* if data frame is to us and all is good,
  2548. * (optionally) print summary for only 1 out of every 100 */
  2549. if (to_us && (fc & ~IEEE80211_FCTL_PROTECTED) ==
  2550. (IEEE80211_FCTL_FROMDS | IEEE80211_FTYPE_DATA)) {
  2551. dataframe = 1;
  2552. if (!group100)
  2553. print_summary = 1; /* print each frame */
  2554. else if (priv->framecnt_to_us < 100) {
  2555. priv->framecnt_to_us++;
  2556. print_summary = 0;
  2557. } else {
  2558. priv->framecnt_to_us = 0;
  2559. print_summary = 1;
  2560. hundred = 1;
  2561. }
  2562. } else {
  2563. /* print summary for all other frames */
  2564. print_summary = 1;
  2565. }
  2566. if (print_summary) {
  2567. char *title;
  2568. int rate_idx;
  2569. u32 bitrate;
  2570. if (hundred)
  2571. title = "100Frames";
  2572. else if (fc & IEEE80211_FCTL_RETRY)
  2573. title = "Retry";
  2574. else if (ieee80211_is_assoc_response(fc))
  2575. title = "AscRsp";
  2576. else if (ieee80211_is_reassoc_response(fc))
  2577. title = "RasRsp";
  2578. else if (ieee80211_is_probe_response(fc)) {
  2579. title = "PrbRsp";
  2580. print_dump = 1; /* dump frame contents */
  2581. } else if (ieee80211_is_beacon(fc)) {
  2582. title = "Beacon";
  2583. print_dump = 1; /* dump frame contents */
  2584. } else if (ieee80211_is_atim(fc))
  2585. title = "ATIM";
  2586. else if (ieee80211_is_auth(fc))
  2587. title = "Auth";
  2588. else if (ieee80211_is_deauth(fc))
  2589. title = "DeAuth";
  2590. else if (ieee80211_is_disassoc(fc))
  2591. title = "DisAssoc";
  2592. else
  2593. title = "Frame";
  2594. rate_idx = iwl4965_hwrate_to_plcp_idx(rate_sym);
  2595. if (unlikely(rate_idx == -1))
  2596. bitrate = 0;
  2597. else
  2598. bitrate = iwl4965_rates[rate_idx].ieee / 2;
  2599. /* print frame summary.
  2600. * MAC addresses show just the last byte (for brevity),
  2601. * but you can hack it to show more, if you'd like to. */
  2602. if (dataframe)
  2603. IWL_DEBUG_RX("%s: mhd=0x%04x, dst=0x%02x, "
  2604. "len=%u, rssi=%d, chnl=%d, rate=%u, \n",
  2605. title, fc, header->addr1[5],
  2606. length, rssi, channel, bitrate);
  2607. else {
  2608. /* src/dst addresses assume managed mode */
  2609. IWL_DEBUG_RX("%s: 0x%04x, dst=0x%02x, "
  2610. "src=0x%02x, rssi=%u, tim=%lu usec, "
  2611. "phy=0x%02x, chnl=%d\n",
  2612. title, fc, header->addr1[5],
  2613. header->addr3[5], rssi,
  2614. tsf_low - priv->scan_start_tsf,
  2615. phy_flags, channel);
  2616. }
  2617. }
  2618. if (print_dump)
  2619. iwl_print_hex_dump(IWL_DL_RX, data, length);
  2620. }
  2621. #else
  2622. static inline void iwl4965_dbg_report_frame(struct iwl_priv *priv,
  2623. struct iwl_rx_packet *pkt,
  2624. struct ieee80211_hdr *header,
  2625. int group100)
  2626. {
  2627. }
  2628. #endif
  2629. /* Called for REPLY_RX (legacy ABG frames), or
  2630. * REPLY_RX_MPDU_CMD (HT high-throughput N frames). */
  2631. static void iwl4965_rx_reply_rx(struct iwl_priv *priv,
  2632. struct iwl_rx_mem_buffer *rxb)
  2633. {
  2634. struct ieee80211_hdr *header;
  2635. struct ieee80211_rx_status rx_status;
  2636. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  2637. /* Use phy data (Rx signal strength, etc.) contained within
  2638. * this rx packet for legacy frames,
  2639. * or phy data cached from REPLY_RX_PHY_CMD for HT frames. */
  2640. int include_phy = (pkt->hdr.cmd == REPLY_RX);
  2641. struct iwl4965_rx_phy_res *rx_start = (include_phy) ?
  2642. (struct iwl4965_rx_phy_res *)&(pkt->u.raw[0]) :
  2643. (struct iwl4965_rx_phy_res *)&priv->last_phy_res[1];
  2644. __le32 *rx_end;
  2645. unsigned int len = 0;
  2646. u16 fc;
  2647. u8 network_packet;
  2648. rx_status.mactime = le64_to_cpu(rx_start->timestamp);
  2649. rx_status.freq =
  2650. ieee80211_frequency_to_channel(le16_to_cpu(rx_start->channel));
  2651. rx_status.band = (rx_start->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  2652. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  2653. rx_status.rate_idx =
  2654. iwl4965_hwrate_to_plcp_idx(le32_to_cpu(rx_start->rate_n_flags));
  2655. if (rx_status.band == IEEE80211_BAND_5GHZ)
  2656. rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
  2657. rx_status.antenna = 0;
  2658. rx_status.flag = 0;
  2659. if ((unlikely(rx_start->cfg_phy_cnt > 20))) {
  2660. IWL_DEBUG_DROP("dsp size out of range [0,20]: %d/n",
  2661. rx_start->cfg_phy_cnt);
  2662. return;
  2663. }
  2664. if (!include_phy) {
  2665. if (priv->last_phy_res[0])
  2666. rx_start = (struct iwl4965_rx_phy_res *)
  2667. &priv->last_phy_res[1];
  2668. else
  2669. rx_start = NULL;
  2670. }
  2671. if (!rx_start) {
  2672. IWL_ERROR("MPDU frame without a PHY data\n");
  2673. return;
  2674. }
  2675. if (include_phy) {
  2676. header = (struct ieee80211_hdr *)((u8 *) & rx_start[1]
  2677. + rx_start->cfg_phy_cnt);
  2678. len = le16_to_cpu(rx_start->byte_count);
  2679. rx_end = (__le32 *)(pkt->u.raw + rx_start->cfg_phy_cnt +
  2680. sizeof(struct iwl4965_rx_phy_res) + len);
  2681. } else {
  2682. struct iwl4965_rx_mpdu_res_start *amsdu =
  2683. (struct iwl4965_rx_mpdu_res_start *)pkt->u.raw;
  2684. header = (void *)(pkt->u.raw +
  2685. sizeof(struct iwl4965_rx_mpdu_res_start));
  2686. len = le16_to_cpu(amsdu->byte_count);
  2687. rx_end = (__le32 *) (pkt->u.raw +
  2688. sizeof(struct iwl4965_rx_mpdu_res_start) + len);
  2689. }
  2690. if (!(*rx_end & RX_RES_STATUS_NO_CRC32_ERROR) ||
  2691. !(*rx_end & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  2692. IWL_DEBUG_RX("Bad CRC or FIFO: 0x%08X.\n",
  2693. le32_to_cpu(*rx_end));
  2694. return;
  2695. }
  2696. priv->ucode_beacon_time = le32_to_cpu(rx_start->beacon_time_stamp);
  2697. /* Find max signal strength (dBm) among 3 antenna/receiver chains */
  2698. rx_status.ssi = iwl4965_calc_rssi(rx_start);
  2699. /* Meaningful noise values are available only from beacon statistics,
  2700. * which are gathered only when associated, and indicate noise
  2701. * only for the associated network channel ...
  2702. * Ignore these noise values while scanning (other channels) */
  2703. if (iwl_is_associated(priv) &&
  2704. !test_bit(STATUS_SCANNING, &priv->status)) {
  2705. rx_status.noise = priv->last_rx_noise;
  2706. rx_status.signal = iwl4965_calc_sig_qual(rx_status.ssi,
  2707. rx_status.noise);
  2708. } else {
  2709. rx_status.noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
  2710. rx_status.signal = iwl4965_calc_sig_qual(rx_status.ssi, 0);
  2711. }
  2712. /* Reset beacon noise level if not associated. */
  2713. if (!iwl_is_associated(priv))
  2714. priv->last_rx_noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
  2715. /* Set "1" to report good data frames in groups of 100 */
  2716. /* FIXME: need to optimze the call: */
  2717. iwl4965_dbg_report_frame(priv, pkt, header, 1);
  2718. IWL_DEBUG_STATS_LIMIT("Rssi %d, noise %d, qual %d, TSF %llu\n",
  2719. rx_status.ssi, rx_status.noise, rx_status.signal,
  2720. (unsigned long long)rx_status.mactime);
  2721. network_packet = iwl4965_is_network_packet(priv, header);
  2722. if (network_packet) {
  2723. priv->last_rx_rssi = rx_status.ssi;
  2724. priv->last_beacon_time = priv->ucode_beacon_time;
  2725. priv->last_tsf = le64_to_cpu(rx_start->timestamp);
  2726. }
  2727. fc = le16_to_cpu(header->frame_control);
  2728. switch (fc & IEEE80211_FCTL_FTYPE) {
  2729. case IEEE80211_FTYPE_MGMT:
  2730. if (priv->iw_mode == IEEE80211_IF_TYPE_AP)
  2731. iwl4965_update_ps_mode(priv, fc & IEEE80211_FCTL_PM,
  2732. header->addr2);
  2733. iwl4965_handle_data_packet(priv, 0, include_phy, rxb, &rx_status);
  2734. break;
  2735. case IEEE80211_FTYPE_CTL:
  2736. #ifdef CONFIG_IWL4965_HT
  2737. switch (fc & IEEE80211_FCTL_STYPE) {
  2738. case IEEE80211_STYPE_BACK_REQ:
  2739. IWL_DEBUG_HT("IEEE80211_STYPE_BACK_REQ arrived\n");
  2740. iwl4965_handle_data_packet(priv, 0, include_phy,
  2741. rxb, &rx_status);
  2742. break;
  2743. default:
  2744. break;
  2745. }
  2746. #endif
  2747. break;
  2748. case IEEE80211_FTYPE_DATA: {
  2749. DECLARE_MAC_BUF(mac1);
  2750. DECLARE_MAC_BUF(mac2);
  2751. DECLARE_MAC_BUF(mac3);
  2752. if (priv->iw_mode == IEEE80211_IF_TYPE_AP)
  2753. iwl4965_update_ps_mode(priv, fc & IEEE80211_FCTL_PM,
  2754. header->addr2);
  2755. if (unlikely(!network_packet))
  2756. IWL_DEBUG_DROP("Dropping (non network): "
  2757. "%s, %s, %s\n",
  2758. print_mac(mac1, header->addr1),
  2759. print_mac(mac2, header->addr2),
  2760. print_mac(mac3, header->addr3));
  2761. else if (unlikely(iwl4965_is_duplicate_packet(priv, header)))
  2762. IWL_DEBUG_DROP("Dropping (dup): %s, %s, %s\n",
  2763. print_mac(mac1, header->addr1),
  2764. print_mac(mac2, header->addr2),
  2765. print_mac(mac3, header->addr3));
  2766. else
  2767. iwl4965_handle_data_packet(priv, 1, include_phy, rxb,
  2768. &rx_status);
  2769. break;
  2770. }
  2771. default:
  2772. break;
  2773. }
  2774. }
  2775. /* Cache phy data (Rx signal strength, etc) for HT frame (REPLY_RX_PHY_CMD).
  2776. * This will be used later in iwl4965_rx_reply_rx() for REPLY_RX_MPDU_CMD. */
  2777. static void iwl4965_rx_reply_rx_phy(struct iwl_priv *priv,
  2778. struct iwl_rx_mem_buffer *rxb)
  2779. {
  2780. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  2781. priv->last_phy_res[0] = 1;
  2782. memcpy(&priv->last_phy_res[1], &(pkt->u.raw[0]),
  2783. sizeof(struct iwl4965_rx_phy_res));
  2784. }
  2785. static void iwl4965_rx_missed_beacon_notif(struct iwl_priv *priv,
  2786. struct iwl_rx_mem_buffer *rxb)
  2787. {
  2788. #ifdef CONFIG_IWL4965_RUN_TIME_CALIB
  2789. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  2790. struct iwl4965_missed_beacon_notif *missed_beacon;
  2791. missed_beacon = &pkt->u.missed_beacon;
  2792. if (le32_to_cpu(missed_beacon->consequtive_missed_beacons) > 5) {
  2793. IWL_DEBUG_CALIB("missed bcn cnsq %d totl %d rcd %d expctd %d\n",
  2794. le32_to_cpu(missed_beacon->consequtive_missed_beacons),
  2795. le32_to_cpu(missed_beacon->total_missed_becons),
  2796. le32_to_cpu(missed_beacon->num_recvd_beacons),
  2797. le32_to_cpu(missed_beacon->num_expected_beacons));
  2798. if (!test_bit(STATUS_SCANNING, &priv->status))
  2799. iwl_init_sensitivity(priv);
  2800. }
  2801. #endif /*CONFIG_IWL4965_RUN_TIME_CALIB*/
  2802. }
  2803. #ifdef CONFIG_IWL4965_HT
  2804. /**
  2805. * iwl4965_sta_modify_enable_tid_tx - Enable Tx for this TID in station table
  2806. */
  2807. static void iwl4965_sta_modify_enable_tid_tx(struct iwl_priv *priv,
  2808. int sta_id, int tid)
  2809. {
  2810. unsigned long flags;
  2811. /* Remove "disable" flag, to enable Tx for this TID */
  2812. spin_lock_irqsave(&priv->sta_lock, flags);
  2813. priv->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_TID_DISABLE_TX;
  2814. priv->stations[sta_id].sta.tid_disable_tx &= cpu_to_le16(~(1 << tid));
  2815. priv->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2816. spin_unlock_irqrestore(&priv->sta_lock, flags);
  2817. iwl4965_send_add_station(priv, &priv->stations[sta_id].sta, CMD_ASYNC);
  2818. }
  2819. /**
  2820. * iwl4965_tx_status_reply_compressed_ba - Update tx status from block-ack
  2821. *
  2822. * Go through block-ack's bitmap of ACK'd frames, update driver's record of
  2823. * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
  2824. */
  2825. static int iwl4965_tx_status_reply_compressed_ba(struct iwl_priv *priv,
  2826. struct iwl_ht_agg *agg,
  2827. struct iwl4965_compressed_ba_resp*
  2828. ba_resp)
  2829. {
  2830. int i, sh, ack;
  2831. u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
  2832. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  2833. u64 bitmap;
  2834. int successes = 0;
  2835. struct ieee80211_tx_status *tx_status;
  2836. if (unlikely(!agg->wait_for_ba)) {
  2837. IWL_ERROR("Received BA when not expected\n");
  2838. return -EINVAL;
  2839. }
  2840. /* Mark that the expected block-ack response arrived */
  2841. agg->wait_for_ba = 0;
  2842. IWL_DEBUG_TX_REPLY("BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
  2843. /* Calculate shift to align block-ack bits with our Tx window bits */
  2844. sh = agg->start_idx - SEQ_TO_INDEX(seq_ctl>>4);
  2845. if (sh < 0) /* tbw something is wrong with indices */
  2846. sh += 0x100;
  2847. /* don't use 64-bit values for now */
  2848. bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
  2849. if (agg->frame_count > (64 - sh)) {
  2850. IWL_DEBUG_TX_REPLY("more frames than bitmap size");
  2851. return -1;
  2852. }
  2853. /* check for success or failure according to the
  2854. * transmitted bitmap and block-ack bitmap */
  2855. bitmap &= agg->bitmap;
  2856. /* For each frame attempted in aggregation,
  2857. * update driver's record of tx frame's status. */
  2858. for (i = 0; i < agg->frame_count ; i++) {
  2859. ack = bitmap & (1 << i);
  2860. successes += !!ack;
  2861. IWL_DEBUG_TX_REPLY("%s ON i=%d idx=%d raw=%d\n",
  2862. ack? "ACK":"NACK", i, (agg->start_idx + i) & 0xff,
  2863. agg->start_idx + i);
  2864. }
  2865. tx_status = &priv->txq[scd_flow].txb[agg->start_idx].status;
  2866. tx_status->flags = IEEE80211_TX_STATUS_ACK;
  2867. tx_status->flags |= IEEE80211_TX_STATUS_AMPDU;
  2868. tx_status->ampdu_ack_map = successes;
  2869. tx_status->ampdu_ack_len = agg->frame_count;
  2870. iwl4965_hwrate_to_tx_control(priv, agg->rate_n_flags,
  2871. &tx_status->control);
  2872. IWL_DEBUG_TX_REPLY("Bitmap %llx\n", (unsigned long long)bitmap);
  2873. return 0;
  2874. }
  2875. /**
  2876. * iwl4965_tx_queue_stop_scheduler - Stop queue, but keep configuration
  2877. */
  2878. static void iwl4965_tx_queue_stop_scheduler(struct iwl_priv *priv,
  2879. u16 txq_id)
  2880. {
  2881. /* Simply stop the queue, but don't change any configuration;
  2882. * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
  2883. iwl_write_prph(priv,
  2884. IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
  2885. (0 << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
  2886. (1 << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
  2887. }
  2888. /**
  2889. * txq_id must be greater than IWL_BACK_QUEUE_FIRST_ID
  2890. * priv->lock must be held by the caller
  2891. */
  2892. static int iwl4965_tx_queue_agg_disable(struct iwl_priv *priv, u16 txq_id,
  2893. u16 ssn_idx, u8 tx_fifo)
  2894. {
  2895. int ret = 0;
  2896. if (IWL_BACK_QUEUE_FIRST_ID > txq_id) {
  2897. IWL_WARNING("queue number too small: %d, must be > %d\n",
  2898. txq_id, IWL_BACK_QUEUE_FIRST_ID);
  2899. return -EINVAL;
  2900. }
  2901. ret = iwl_grab_nic_access(priv);
  2902. if (ret)
  2903. return ret;
  2904. iwl4965_tx_queue_stop_scheduler(priv, txq_id);
  2905. iwl_clear_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
  2906. priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  2907. priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  2908. /* supposes that ssn_idx is valid (!= 0xFFF) */
  2909. iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
  2910. iwl_clear_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
  2911. iwl4965_txq_ctx_deactivate(priv, txq_id);
  2912. iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
  2913. iwl_release_nic_access(priv);
  2914. return 0;
  2915. }
  2916. int iwl4965_check_empty_hw_queue(struct iwl_priv *priv, int sta_id,
  2917. u8 tid, int txq_id)
  2918. {
  2919. struct iwl4965_queue *q = &priv->txq[txq_id].q;
  2920. u8 *addr = priv->stations[sta_id].sta.sta.addr;
  2921. struct iwl_tid_data *tid_data = &priv->stations[sta_id].tid[tid];
  2922. switch (priv->stations[sta_id].tid[tid].agg.state) {
  2923. case IWL_EMPTYING_HW_QUEUE_DELBA:
  2924. /* We are reclaiming the last packet of the */
  2925. /* aggregated HW queue */
  2926. if (txq_id == tid_data->agg.txq_id &&
  2927. q->read_ptr == q->write_ptr) {
  2928. u16 ssn = SEQ_TO_SN(tid_data->seq_number);
  2929. int tx_fifo = default_tid_to_tx_fifo[tid];
  2930. IWL_DEBUG_HT("HW queue empty: continue DELBA flow\n");
  2931. iwl4965_tx_queue_agg_disable(priv, txq_id,
  2932. ssn, tx_fifo);
  2933. tid_data->agg.state = IWL_AGG_OFF;
  2934. ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, addr, tid);
  2935. }
  2936. break;
  2937. case IWL_EMPTYING_HW_QUEUE_ADDBA:
  2938. /* We are reclaiming the last packet of the queue */
  2939. if (tid_data->tfds_in_queue == 0) {
  2940. IWL_DEBUG_HT("HW queue empty: continue ADDBA flow\n");
  2941. tid_data->agg.state = IWL_AGG_ON;
  2942. ieee80211_start_tx_ba_cb_irqsafe(priv->hw, addr, tid);
  2943. }
  2944. break;
  2945. }
  2946. return 0;
  2947. }
  2948. /**
  2949. * iwl4965_queue_dec_wrap - Decrement queue index, wrap back to end if needed
  2950. * @index -- current index
  2951. * @n_bd -- total number of entries in queue (s/b power of 2)
  2952. */
  2953. static inline int iwl4965_queue_dec_wrap(int index, int n_bd)
  2954. {
  2955. return (index == 0) ? n_bd - 1 : index - 1;
  2956. }
  2957. /**
  2958. * iwl4965_rx_reply_compressed_ba - Handler for REPLY_COMPRESSED_BA
  2959. *
  2960. * Handles block-acknowledge notification from device, which reports success
  2961. * of frames sent via aggregation.
  2962. */
  2963. static void iwl4965_rx_reply_compressed_ba(struct iwl_priv *priv,
  2964. struct iwl_rx_mem_buffer *rxb)
  2965. {
  2966. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  2967. struct iwl4965_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
  2968. int index;
  2969. struct iwl4965_tx_queue *txq = NULL;
  2970. struct iwl_ht_agg *agg;
  2971. DECLARE_MAC_BUF(mac);
  2972. /* "flow" corresponds to Tx queue */
  2973. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  2974. /* "ssn" is start of block-ack Tx window, corresponds to index
  2975. * (in Tx queue's circular buffer) of first TFD/frame in window */
  2976. u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
  2977. if (scd_flow >= priv->hw_params.max_txq_num) {
  2978. IWL_ERROR("BUG_ON scd_flow is bigger than number of queues");
  2979. return;
  2980. }
  2981. txq = &priv->txq[scd_flow];
  2982. agg = &priv->stations[ba_resp->sta_id].tid[ba_resp->tid].agg;
  2983. /* Find index just before block-ack window */
  2984. index = iwl4965_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
  2985. /* TODO: Need to get this copy more safely - now good for debug */
  2986. IWL_DEBUG_TX_REPLY("REPLY_COMPRESSED_BA [%d]Received from %s, "
  2987. "sta_id = %d\n",
  2988. agg->wait_for_ba,
  2989. print_mac(mac, (u8*) &ba_resp->sta_addr_lo32),
  2990. ba_resp->sta_id);
  2991. IWL_DEBUG_TX_REPLY("TID = %d, SeqCtl = %d, bitmap = 0x%llx, scd_flow = "
  2992. "%d, scd_ssn = %d\n",
  2993. ba_resp->tid,
  2994. ba_resp->seq_ctl,
  2995. (unsigned long long)le64_to_cpu(ba_resp->bitmap),
  2996. ba_resp->scd_flow,
  2997. ba_resp->scd_ssn);
  2998. IWL_DEBUG_TX_REPLY("DAT start_idx = %d, bitmap = 0x%llx \n",
  2999. agg->start_idx,
  3000. (unsigned long long)agg->bitmap);
  3001. /* Update driver's record of ACK vs. not for each frame in window */
  3002. iwl4965_tx_status_reply_compressed_ba(priv, agg, ba_resp);
  3003. /* Release all TFDs before the SSN, i.e. all TFDs in front of
  3004. * block-ack window (we assume that they've been successfully
  3005. * transmitted ... if not, it's too late anyway). */
  3006. if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
  3007. /* calculate mac80211 ampdu sw queue to wake */
  3008. int ampdu_q =
  3009. scd_flow - IWL_BACK_QUEUE_FIRST_ID + priv->hw->queues;
  3010. int freed = iwl4965_tx_queue_reclaim(priv, scd_flow, index);
  3011. priv->stations[ba_resp->sta_id].
  3012. tid[ba_resp->tid].tfds_in_queue -= freed;
  3013. if (iwl4965_queue_space(&txq->q) > txq->q.low_mark &&
  3014. priv->mac80211_registered &&
  3015. agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)
  3016. ieee80211_wake_queue(priv->hw, ampdu_q);
  3017. iwl4965_check_empty_hw_queue(priv, ba_resp->sta_id,
  3018. ba_resp->tid, scd_flow);
  3019. }
  3020. }
  3021. /**
  3022. * iwl4965_tx_queue_set_q2ratid - Map unique receiver/tid combination to a queue
  3023. */
  3024. static int iwl4965_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
  3025. u16 txq_id)
  3026. {
  3027. u32 tbl_dw_addr;
  3028. u32 tbl_dw;
  3029. u16 scd_q2ratid;
  3030. scd_q2ratid = ra_tid & IWL49_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
  3031. tbl_dw_addr = priv->scd_base_addr +
  3032. IWL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
  3033. tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
  3034. if (txq_id & 0x1)
  3035. tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
  3036. else
  3037. tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
  3038. iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
  3039. return 0;
  3040. }
  3041. /**
  3042. * iwl4965_tx_queue_agg_enable - Set up & enable aggregation for selected queue
  3043. *
  3044. * NOTE: txq_id must be greater than IWL_BACK_QUEUE_FIRST_ID,
  3045. * i.e. it must be one of the higher queues used for aggregation
  3046. */
  3047. static int iwl4965_tx_queue_agg_enable(struct iwl_priv *priv, int txq_id,
  3048. int tx_fifo, int sta_id, int tid,
  3049. u16 ssn_idx)
  3050. {
  3051. unsigned long flags;
  3052. int rc;
  3053. u16 ra_tid;
  3054. if (IWL_BACK_QUEUE_FIRST_ID > txq_id)
  3055. IWL_WARNING("queue number too small: %d, must be > %d\n",
  3056. txq_id, IWL_BACK_QUEUE_FIRST_ID);
  3057. ra_tid = BUILD_RAxTID(sta_id, tid);
  3058. /* Modify device's station table to Tx this TID */
  3059. iwl4965_sta_modify_enable_tid_tx(priv, sta_id, tid);
  3060. spin_lock_irqsave(&priv->lock, flags);
  3061. rc = iwl_grab_nic_access(priv);
  3062. if (rc) {
  3063. spin_unlock_irqrestore(&priv->lock, flags);
  3064. return rc;
  3065. }
  3066. /* Stop this Tx queue before configuring it */
  3067. iwl4965_tx_queue_stop_scheduler(priv, txq_id);
  3068. /* Map receiver-address / traffic-ID to this queue */
  3069. iwl4965_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
  3070. /* Set this queue as a chain-building queue */
  3071. iwl_set_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
  3072. /* Place first TFD at index corresponding to start sequence number.
  3073. * Assumes that ssn_idx is valid (!= 0xFFF) */
  3074. priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  3075. priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  3076. iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
  3077. /* Set up Tx window size and frame limit for this queue */
  3078. iwl_write_targ_mem(priv,
  3079. priv->scd_base_addr + IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id),
  3080. (SCD_WIN_SIZE << IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
  3081. IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
  3082. iwl_write_targ_mem(priv, priv->scd_base_addr +
  3083. IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
  3084. (SCD_FRAME_LIMIT << IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS)
  3085. & IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
  3086. iwl_set_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
  3087. /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
  3088. iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
  3089. iwl_release_nic_access(priv);
  3090. spin_unlock_irqrestore(&priv->lock, flags);
  3091. return 0;
  3092. }
  3093. #endif /* CONFIG_IWL4965_HT */
  3094. /**
  3095. * iwl4965_add_station - Initialize a station's hardware rate table
  3096. *
  3097. * The uCode's station table contains a table of fallback rates
  3098. * for automatic fallback during transmission.
  3099. *
  3100. * NOTE: This sets up a default set of values. These will be replaced later
  3101. * if the driver's iwl-4965-rs rate scaling algorithm is used, instead of
  3102. * rc80211_simple.
  3103. *
  3104. * NOTE: Run REPLY_ADD_STA command to set up station table entry, before
  3105. * calling this function (which runs REPLY_TX_LINK_QUALITY_CMD,
  3106. * which requires station table entry to exist).
  3107. */
  3108. void iwl4965_add_station(struct iwl_priv *priv, const u8 *addr, int is_ap)
  3109. {
  3110. int i, r;
  3111. struct iwl_link_quality_cmd link_cmd = {
  3112. .reserved1 = 0,
  3113. };
  3114. u16 rate_flags;
  3115. /* Set up the rate scaling to start at selected rate, fall back
  3116. * all the way down to 1M in IEEE order, and then spin on 1M */
  3117. if (is_ap)
  3118. r = IWL_RATE_54M_INDEX;
  3119. else if (priv->band == IEEE80211_BAND_5GHZ)
  3120. r = IWL_RATE_6M_INDEX;
  3121. else
  3122. r = IWL_RATE_1M_INDEX;
  3123. for (i = 0; i < LINK_QUAL_MAX_RETRY_NUM; i++) {
  3124. rate_flags = 0;
  3125. if (r >= IWL_FIRST_CCK_RATE && r <= IWL_LAST_CCK_RATE)
  3126. rate_flags |= RATE_MCS_CCK_MSK;
  3127. /* Use Tx antenna B only */
  3128. rate_flags |= RATE_MCS_ANT_B_MSK; /*FIXME:RS*/
  3129. link_cmd.rs_table[i].rate_n_flags =
  3130. iwl4965_hw_set_rate_n_flags(iwl4965_rates[r].plcp, rate_flags);
  3131. r = iwl4965_get_prev_ieee_rate(r);
  3132. }
  3133. link_cmd.general_params.single_stream_ant_msk = 2;
  3134. link_cmd.general_params.dual_stream_ant_msk = 3;
  3135. link_cmd.agg_params.agg_dis_start_th = 3;
  3136. link_cmd.agg_params.agg_time_limit = cpu_to_le16(4000);
  3137. /* Update the rate scaling for control frame Tx to AP */
  3138. link_cmd.sta_id = is_ap ? IWL_AP_ID : priv->hw_params.bcast_sta_id;
  3139. iwl_send_cmd_pdu_async(priv, REPLY_TX_LINK_QUALITY_CMD,
  3140. sizeof(link_cmd), &link_cmd, NULL);
  3141. }
  3142. #ifdef CONFIG_IWL4965_HT
  3143. static u8 iwl4965_is_channel_extension(struct iwl_priv *priv,
  3144. enum ieee80211_band band,
  3145. u16 channel, u8 extension_chan_offset)
  3146. {
  3147. const struct iwl_channel_info *ch_info;
  3148. ch_info = iwl_get_channel_info(priv, band, channel);
  3149. if (!is_channel_valid(ch_info))
  3150. return 0;
  3151. if (extension_chan_offset == IWL_EXT_CHANNEL_OFFSET_NONE)
  3152. return 0;
  3153. if ((ch_info->fat_extension_channel == extension_chan_offset) ||
  3154. (ch_info->fat_extension_channel == HT_IE_EXT_CHANNEL_MAX))
  3155. return 1;
  3156. return 0;
  3157. }
  3158. static u8 iwl4965_is_fat_tx_allowed(struct iwl_priv *priv,
  3159. struct ieee80211_ht_info *sta_ht_inf)
  3160. {
  3161. struct iwl_ht_info *iwl_ht_conf = &priv->current_ht_config;
  3162. if ((!iwl_ht_conf->is_ht) ||
  3163. (iwl_ht_conf->supported_chan_width != IWL_CHANNEL_WIDTH_40MHZ) ||
  3164. (iwl_ht_conf->extension_chan_offset == IWL_EXT_CHANNEL_OFFSET_NONE))
  3165. return 0;
  3166. if (sta_ht_inf) {
  3167. if ((!sta_ht_inf->ht_supported) ||
  3168. (!(sta_ht_inf->cap & IEEE80211_HT_CAP_SUP_WIDTH)))
  3169. return 0;
  3170. }
  3171. return (iwl4965_is_channel_extension(priv, priv->band,
  3172. iwl_ht_conf->control_channel,
  3173. iwl_ht_conf->extension_chan_offset));
  3174. }
  3175. void iwl4965_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_info *ht_info)
  3176. {
  3177. struct iwl4965_rxon_cmd *rxon = &priv->staging_rxon;
  3178. u32 val;
  3179. if (!ht_info->is_ht)
  3180. return;
  3181. /* Set up channel bandwidth: 20 MHz only, or 20/40 mixed if fat ok */
  3182. if (iwl4965_is_fat_tx_allowed(priv, NULL))
  3183. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  3184. else
  3185. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
  3186. RXON_FLG_CHANNEL_MODE_PURE_40_MSK);
  3187. if (le16_to_cpu(rxon->channel) != ht_info->control_channel) {
  3188. IWL_ERROR("control diff than current %d %d\n",
  3189. le16_to_cpu(rxon->channel),
  3190. ht_info->control_channel);
  3191. WARN_ON(1);
  3192. return;
  3193. }
  3194. /* Note: control channel is opposite of extension channel */
  3195. switch (ht_info->extension_chan_offset) {
  3196. case IWL_EXT_CHANNEL_OFFSET_ABOVE:
  3197. rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  3198. break;
  3199. case IWL_EXT_CHANNEL_OFFSET_BELOW:
  3200. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  3201. break;
  3202. case IWL_EXT_CHANNEL_OFFSET_NONE:
  3203. default:
  3204. rxon->flags &= ~RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  3205. break;
  3206. }
  3207. val = ht_info->ht_protection;
  3208. rxon->flags |= cpu_to_le32(val << RXON_FLG_HT_OPERATING_MODE_POS);
  3209. iwl_set_rxon_chain(priv);
  3210. IWL_DEBUG_ASSOC("supported HT rate 0x%X 0x%X 0x%X "
  3211. "rxon flags 0x%X operation mode :0x%X "
  3212. "extension channel offset 0x%x "
  3213. "control chan %d\n",
  3214. ht_info->supp_mcs_set[0],
  3215. ht_info->supp_mcs_set[1],
  3216. ht_info->supp_mcs_set[2],
  3217. le32_to_cpu(rxon->flags), ht_info->ht_protection,
  3218. ht_info->extension_chan_offset,
  3219. ht_info->control_channel);
  3220. return;
  3221. }
  3222. void iwl4965_set_ht_add_station(struct iwl_priv *priv, u8 index,
  3223. struct ieee80211_ht_info *sta_ht_inf)
  3224. {
  3225. __le32 sta_flags;
  3226. u8 mimo_ps_mode;
  3227. if (!sta_ht_inf || !sta_ht_inf->ht_supported)
  3228. goto done;
  3229. mimo_ps_mode = (sta_ht_inf->cap & IEEE80211_HT_CAP_MIMO_PS) >> 2;
  3230. sta_flags = priv->stations[index].sta.station_flags;
  3231. sta_flags &= ~(STA_FLG_RTS_MIMO_PROT_MSK | STA_FLG_MIMO_DIS_MSK);
  3232. switch (mimo_ps_mode) {
  3233. case WLAN_HT_CAP_MIMO_PS_STATIC:
  3234. sta_flags |= STA_FLG_MIMO_DIS_MSK;
  3235. break;
  3236. case WLAN_HT_CAP_MIMO_PS_DYNAMIC:
  3237. sta_flags |= STA_FLG_RTS_MIMO_PROT_MSK;
  3238. break;
  3239. case WLAN_HT_CAP_MIMO_PS_DISABLED:
  3240. break;
  3241. default:
  3242. IWL_WARNING("Invalid MIMO PS mode %d", mimo_ps_mode);
  3243. break;
  3244. }
  3245. sta_flags |= cpu_to_le32(
  3246. (u32)sta_ht_inf->ampdu_factor << STA_FLG_MAX_AGG_SIZE_POS);
  3247. sta_flags |= cpu_to_le32(
  3248. (u32)sta_ht_inf->ampdu_density << STA_FLG_AGG_MPDU_DENSITY_POS);
  3249. if (iwl4965_is_fat_tx_allowed(priv, sta_ht_inf))
  3250. sta_flags |= STA_FLG_FAT_EN_MSK;
  3251. else
  3252. sta_flags &= ~STA_FLG_FAT_EN_MSK;
  3253. priv->stations[index].sta.station_flags = sta_flags;
  3254. done:
  3255. return;
  3256. }
  3257. static int iwl4965_rx_agg_start(struct iwl_priv *priv,
  3258. const u8 *addr, int tid, u16 ssn)
  3259. {
  3260. unsigned long flags;
  3261. int sta_id;
  3262. sta_id = iwl_find_station(priv, addr);
  3263. if (sta_id == IWL_INVALID_STATION)
  3264. return -ENXIO;
  3265. spin_lock_irqsave(&priv->sta_lock, flags);
  3266. priv->stations[sta_id].sta.station_flags_msk = 0;
  3267. priv->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_ADDBA_TID_MSK;
  3268. priv->stations[sta_id].sta.add_immediate_ba_tid = (u8)tid;
  3269. priv->stations[sta_id].sta.add_immediate_ba_ssn = cpu_to_le16(ssn);
  3270. priv->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  3271. spin_unlock_irqrestore(&priv->sta_lock, flags);
  3272. return iwl4965_send_add_station(priv, &priv->stations[sta_id].sta,
  3273. CMD_ASYNC);
  3274. }
  3275. static int iwl4965_rx_agg_stop(struct iwl_priv *priv,
  3276. const u8 *addr, int tid)
  3277. {
  3278. unsigned long flags;
  3279. int sta_id;
  3280. sta_id = iwl_find_station(priv, addr);
  3281. if (sta_id == IWL_INVALID_STATION)
  3282. return -ENXIO;
  3283. spin_lock_irqsave(&priv->sta_lock, flags);
  3284. priv->stations[sta_id].sta.station_flags_msk = 0;
  3285. priv->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_DELBA_TID_MSK;
  3286. priv->stations[sta_id].sta.remove_immediate_ba_tid = (u8)tid;
  3287. priv->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  3288. spin_unlock_irqrestore(&priv->sta_lock, flags);
  3289. return iwl4965_send_add_station(priv, &priv->stations[sta_id].sta,
  3290. CMD_ASYNC);
  3291. }
  3292. /*
  3293. * Find first available (lowest unused) Tx Queue, mark it "active".
  3294. * Called only when finding queue for aggregation.
  3295. * Should never return anything < 7, because they should already
  3296. * be in use as EDCA AC (0-3), Command (4), HCCA (5, 6).
  3297. */
  3298. static int iwl4965_txq_ctx_activate_free(struct iwl_priv *priv)
  3299. {
  3300. int txq_id;
  3301. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
  3302. if (!test_and_set_bit(txq_id, &priv->txq_ctx_active_msk))
  3303. return txq_id;
  3304. return -1;
  3305. }
  3306. static int iwl4965_tx_agg_start(struct ieee80211_hw *hw, const u8 *ra,
  3307. u16 tid, u16 *start_seq_num)
  3308. {
  3309. struct iwl_priv *priv = hw->priv;
  3310. int sta_id;
  3311. int tx_fifo;
  3312. int txq_id;
  3313. int ssn = -1;
  3314. int ret = 0;
  3315. unsigned long flags;
  3316. struct iwl_tid_data *tid_data;
  3317. DECLARE_MAC_BUF(mac);
  3318. if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
  3319. tx_fifo = default_tid_to_tx_fifo[tid];
  3320. else
  3321. return -EINVAL;
  3322. IWL_WARNING("%s on ra = %s tid = %d\n",
  3323. __func__, print_mac(mac, ra), tid);
  3324. sta_id = iwl_find_station(priv, ra);
  3325. if (sta_id == IWL_INVALID_STATION)
  3326. return -ENXIO;
  3327. if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_OFF) {
  3328. IWL_ERROR("Start AGG when state is not IWL_AGG_OFF !\n");
  3329. return -ENXIO;
  3330. }
  3331. txq_id = iwl4965_txq_ctx_activate_free(priv);
  3332. if (txq_id == -1)
  3333. return -ENXIO;
  3334. spin_lock_irqsave(&priv->sta_lock, flags);
  3335. tid_data = &priv->stations[sta_id].tid[tid];
  3336. ssn = SEQ_TO_SN(tid_data->seq_number);
  3337. tid_data->agg.txq_id = txq_id;
  3338. spin_unlock_irqrestore(&priv->sta_lock, flags);
  3339. *start_seq_num = ssn;
  3340. ret = iwl4965_tx_queue_agg_enable(priv, txq_id, tx_fifo,
  3341. sta_id, tid, ssn);
  3342. if (ret)
  3343. return ret;
  3344. ret = 0;
  3345. if (tid_data->tfds_in_queue == 0) {
  3346. printk(KERN_ERR "HW queue is empty\n");
  3347. tid_data->agg.state = IWL_AGG_ON;
  3348. ieee80211_start_tx_ba_cb_irqsafe(hw, ra, tid);
  3349. } else {
  3350. IWL_DEBUG_HT("HW queue is NOT empty: %d packets in HW queue\n",
  3351. tid_data->tfds_in_queue);
  3352. tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
  3353. }
  3354. return ret;
  3355. }
  3356. static int iwl4965_tx_agg_stop(struct ieee80211_hw *hw, const u8 *ra, u16 tid)
  3357. {
  3358. struct iwl_priv *priv = hw->priv;
  3359. int tx_fifo_id, txq_id, sta_id, ssn = -1;
  3360. struct iwl_tid_data *tid_data;
  3361. int ret, write_ptr, read_ptr;
  3362. unsigned long flags;
  3363. DECLARE_MAC_BUF(mac);
  3364. if (!ra) {
  3365. IWL_ERROR("ra = NULL\n");
  3366. return -EINVAL;
  3367. }
  3368. if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
  3369. tx_fifo_id = default_tid_to_tx_fifo[tid];
  3370. else
  3371. return -EINVAL;
  3372. sta_id = iwl_find_station(priv, ra);
  3373. if (sta_id == IWL_INVALID_STATION)
  3374. return -ENXIO;
  3375. if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_ON)
  3376. IWL_WARNING("Stopping AGG while state not IWL_AGG_ON\n");
  3377. tid_data = &priv->stations[sta_id].tid[tid];
  3378. ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
  3379. txq_id = tid_data->agg.txq_id;
  3380. write_ptr = priv->txq[txq_id].q.write_ptr;
  3381. read_ptr = priv->txq[txq_id].q.read_ptr;
  3382. /* The queue is not empty */
  3383. if (write_ptr != read_ptr) {
  3384. IWL_DEBUG_HT("Stopping a non empty AGG HW QUEUE\n");
  3385. priv->stations[sta_id].tid[tid].agg.state =
  3386. IWL_EMPTYING_HW_QUEUE_DELBA;
  3387. return 0;
  3388. }
  3389. IWL_DEBUG_HT("HW queue is empty\n");
  3390. priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;
  3391. spin_lock_irqsave(&priv->lock, flags);
  3392. ret = iwl4965_tx_queue_agg_disable(priv, txq_id, ssn, tx_fifo_id);
  3393. spin_unlock_irqrestore(&priv->lock, flags);
  3394. if (ret)
  3395. return ret;
  3396. ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, ra, tid);
  3397. return 0;
  3398. }
  3399. int iwl4965_mac_ampdu_action(struct ieee80211_hw *hw,
  3400. enum ieee80211_ampdu_mlme_action action,
  3401. const u8 *addr, u16 tid, u16 *ssn)
  3402. {
  3403. struct iwl_priv *priv = hw->priv;
  3404. DECLARE_MAC_BUF(mac);
  3405. IWL_DEBUG_HT("A-MPDU action on addr %s tid %d\n",
  3406. print_mac(mac, addr), tid);
  3407. switch (action) {
  3408. case IEEE80211_AMPDU_RX_START:
  3409. IWL_DEBUG_HT("start Rx\n");
  3410. return iwl4965_rx_agg_start(priv, addr, tid, *ssn);
  3411. case IEEE80211_AMPDU_RX_STOP:
  3412. IWL_DEBUG_HT("stop Rx\n");
  3413. return iwl4965_rx_agg_stop(priv, addr, tid);
  3414. case IEEE80211_AMPDU_TX_START:
  3415. IWL_DEBUG_HT("start Tx\n");
  3416. return iwl4965_tx_agg_start(hw, addr, tid, ssn);
  3417. case IEEE80211_AMPDU_TX_STOP:
  3418. IWL_DEBUG_HT("stop Tx\n");
  3419. return iwl4965_tx_agg_stop(hw, addr, tid);
  3420. default:
  3421. IWL_DEBUG_HT("unknown\n");
  3422. return -EINVAL;
  3423. break;
  3424. }
  3425. return 0;
  3426. }
  3427. #endif /* CONFIG_IWL4965_HT */
  3428. /* Set up 4965-specific Rx frame reply handlers */
  3429. static void iwl4965_rx_handler_setup(struct iwl_priv *priv)
  3430. {
  3431. /* Legacy Rx frames */
  3432. priv->rx_handlers[REPLY_RX] = iwl4965_rx_reply_rx;
  3433. /* High-throughput (HT) Rx frames */
  3434. priv->rx_handlers[REPLY_RX_PHY_CMD] = iwl4965_rx_reply_rx_phy;
  3435. priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwl4965_rx_reply_rx;
  3436. priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
  3437. iwl4965_rx_missed_beacon_notif;
  3438. #ifdef CONFIG_IWL4965_HT
  3439. priv->rx_handlers[REPLY_COMPRESSED_BA] = iwl4965_rx_reply_compressed_ba;
  3440. #endif /* CONFIG_IWL4965_HT */
  3441. }
  3442. void iwl4965_hw_setup_deferred_work(struct iwl_priv *priv)
  3443. {
  3444. INIT_WORK(&priv->txpower_work, iwl4965_bg_txpower_work);
  3445. #ifdef CONFIG_IWL4965_RUN_TIME_CALIB
  3446. INIT_WORK(&priv->sensitivity_work, iwl4965_bg_sensitivity_work);
  3447. #endif
  3448. init_timer(&priv->statistics_periodic);
  3449. priv->statistics_periodic.data = (unsigned long)priv;
  3450. priv->statistics_periodic.function = iwl4965_bg_statistics_periodic;
  3451. }
  3452. void iwl4965_hw_cancel_deferred_work(struct iwl_priv *priv)
  3453. {
  3454. del_timer_sync(&priv->statistics_periodic);
  3455. cancel_delayed_work(&priv->init_alive_start);
  3456. }
  3457. static struct iwl_hcmd_ops iwl4965_hcmd = {
  3458. .rxon_assoc = iwl4965_send_rxon_assoc,
  3459. };
  3460. static struct iwl_hcmd_utils_ops iwl4965_hcmd_utils = {
  3461. .enqueue_hcmd = iwl4965_enqueue_hcmd,
  3462. #ifdef CONFIG_IWL4965_RUN_TIME_CALIB
  3463. .chain_noise_reset = iwl4965_chain_noise_reset,
  3464. .gain_computation = iwl4965_gain_computation,
  3465. #endif
  3466. };
  3467. static struct iwl_lib_ops iwl4965_lib = {
  3468. .set_hw_params = iwl4965_hw_set_hw_params,
  3469. .alloc_shared_mem = iwl4965_alloc_shared_mem,
  3470. .free_shared_mem = iwl4965_free_shared_mem,
  3471. .txq_update_byte_cnt_tbl = iwl4965_txq_update_byte_cnt_tbl,
  3472. .hw_nic_init = iwl4965_hw_nic_init,
  3473. .rx_handler_setup = iwl4965_rx_handler_setup,
  3474. .is_valid_rtc_data_addr = iwl4965_hw_valid_rtc_data_addr,
  3475. .alive_notify = iwl4965_alive_notify,
  3476. .load_ucode = iwl4965_load_bsm,
  3477. .apm_ops = {
  3478. .init = iwl4965_apm_init,
  3479. .config = iwl4965_nic_config,
  3480. .set_pwr_src = iwl4965_set_pwr_src,
  3481. },
  3482. .eeprom_ops = {
  3483. .regulatory_bands = {
  3484. EEPROM_REGULATORY_BAND_1_CHANNELS,
  3485. EEPROM_REGULATORY_BAND_2_CHANNELS,
  3486. EEPROM_REGULATORY_BAND_3_CHANNELS,
  3487. EEPROM_REGULATORY_BAND_4_CHANNELS,
  3488. EEPROM_REGULATORY_BAND_5_CHANNELS,
  3489. EEPROM_4965_REGULATORY_BAND_24_FAT_CHANNELS,
  3490. EEPROM_4965_REGULATORY_BAND_52_FAT_CHANNELS
  3491. },
  3492. .verify_signature = iwlcore_eeprom_verify_signature,
  3493. .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
  3494. .release_semaphore = iwlcore_eeprom_release_semaphore,
  3495. .check_version = iwl4965_eeprom_check_version,
  3496. .query_addr = iwlcore_eeprom_query_addr,
  3497. },
  3498. .radio_kill_sw = iwl4965_radio_kill_sw,
  3499. .set_power = iwl4965_set_power,
  3500. .update_chain_flags = iwl4965_update_chain_flags,
  3501. };
  3502. static struct iwl_ops iwl4965_ops = {
  3503. .lib = &iwl4965_lib,
  3504. .hcmd = &iwl4965_hcmd,
  3505. .utils = &iwl4965_hcmd_utils,
  3506. };
  3507. struct iwl_cfg iwl4965_agn_cfg = {
  3508. .name = "4965AGN",
  3509. .fw_name = "iwlwifi-4965" IWL4965_UCODE_API ".ucode",
  3510. .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
  3511. .eeprom_size = IWL4965_EEPROM_IMG_SIZE,
  3512. .ops = &iwl4965_ops,
  3513. .mod_params = &iwl4965_mod_params,
  3514. };
  3515. module_param_named(antenna, iwl4965_mod_params.antenna, int, 0444);
  3516. MODULE_PARM_DESC(antenna, "select antenna (1=Main, 2=Aux, default 0 [both])");
  3517. module_param_named(disable, iwl4965_mod_params.disable, int, 0444);
  3518. MODULE_PARM_DESC(disable, "manually disable the radio (default 0 [radio on])");
  3519. module_param_named(swcrypto, iwl4965_mod_params.sw_crypto, int, 0444);
  3520. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])\n");
  3521. module_param_named(debug, iwl4965_mod_params.debug, int, 0444);
  3522. MODULE_PARM_DESC(debug, "debug output mask");
  3523. module_param_named(
  3524. disable_hw_scan, iwl4965_mod_params.disable_hw_scan, int, 0444);
  3525. MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
  3526. module_param_named(queues_num, iwl4965_mod_params.num_of_queues, int, 0444);
  3527. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  3528. /* QoS */
  3529. module_param_named(qos_enable, iwl4965_mod_params.enable_qos, int, 0444);
  3530. MODULE_PARM_DESC(qos_enable, "enable all QoS functionality");
  3531. module_param_named(amsdu_size_8K, iwl4965_mod_params.amsdu_size_8K, int, 0444);
  3532. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");