bnx2x_ethtool.c 95 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504
  1. /* bnx2x_ethtool.c: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2013 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. * UDP CSUM errata workaround by Arik Gendelman
  13. * Slowpath and fastpath rework by Vladislav Zolotarov
  14. * Statistics and Link management by Yitchak Gertner
  15. *
  16. */
  17. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  18. #include <linux/ethtool.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/types.h>
  21. #include <linux/sched.h>
  22. #include <linux/crc32.h>
  23. #include "bnx2x.h"
  24. #include "bnx2x_cmn.h"
  25. #include "bnx2x_dump.h"
  26. #include "bnx2x_init.h"
  27. /* Note: in the format strings below %s is replaced by the queue-name which is
  28. * either its index or 'fcoe' for the fcoe queue. Make sure the format string
  29. * length does not exceed ETH_GSTRING_LEN - MAX_QUEUE_NAME_LEN + 2
  30. */
  31. #define MAX_QUEUE_NAME_LEN 4
  32. static const struct {
  33. long offset;
  34. int size;
  35. char string[ETH_GSTRING_LEN];
  36. } bnx2x_q_stats_arr[] = {
  37. /* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%s]: rx_bytes" },
  38. { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
  39. 8, "[%s]: rx_ucast_packets" },
  40. { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
  41. 8, "[%s]: rx_mcast_packets" },
  42. { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
  43. 8, "[%s]: rx_bcast_packets" },
  44. { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%s]: rx_discards" },
  45. { Q_STATS_OFFSET32(rx_err_discard_pkt),
  46. 4, "[%s]: rx_phy_ip_err_discards"},
  47. { Q_STATS_OFFSET32(rx_skb_alloc_failed),
  48. 4, "[%s]: rx_skb_alloc_discard" },
  49. { Q_STATS_OFFSET32(hw_csum_err), 4, "[%s]: rx_csum_offload_errors" },
  50. { Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%s]: tx_bytes" },
  51. /* 10 */{ Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  52. 8, "[%s]: tx_ucast_packets" },
  53. { Q_STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  54. 8, "[%s]: tx_mcast_packets" },
  55. { Q_STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  56. 8, "[%s]: tx_bcast_packets" },
  57. { Q_STATS_OFFSET32(total_tpa_aggregations_hi),
  58. 8, "[%s]: tpa_aggregations" },
  59. { Q_STATS_OFFSET32(total_tpa_aggregated_frames_hi),
  60. 8, "[%s]: tpa_aggregated_frames"},
  61. { Q_STATS_OFFSET32(total_tpa_bytes_hi), 8, "[%s]: tpa_bytes"},
  62. { Q_STATS_OFFSET32(driver_filtered_tx_pkt),
  63. 4, "[%s]: driver_filtered_tx_pkt" }
  64. };
  65. #define BNX2X_NUM_Q_STATS ARRAY_SIZE(bnx2x_q_stats_arr)
  66. static const struct {
  67. long offset;
  68. int size;
  69. u32 flags;
  70. #define STATS_FLAGS_PORT 1
  71. #define STATS_FLAGS_FUNC 2
  72. #define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
  73. char string[ETH_GSTRING_LEN];
  74. } bnx2x_stats_arr[] = {
  75. /* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
  76. 8, STATS_FLAGS_BOTH, "rx_bytes" },
  77. { STATS_OFFSET32(error_bytes_received_hi),
  78. 8, STATS_FLAGS_BOTH, "rx_error_bytes" },
  79. { STATS_OFFSET32(total_unicast_packets_received_hi),
  80. 8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
  81. { STATS_OFFSET32(total_multicast_packets_received_hi),
  82. 8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
  83. { STATS_OFFSET32(total_broadcast_packets_received_hi),
  84. 8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
  85. { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
  86. 8, STATS_FLAGS_PORT, "rx_crc_errors" },
  87. { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
  88. 8, STATS_FLAGS_PORT, "rx_align_errors" },
  89. { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
  90. 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
  91. { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
  92. 8, STATS_FLAGS_PORT, "rx_oversize_packets" },
  93. /* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
  94. 8, STATS_FLAGS_PORT, "rx_fragments" },
  95. { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
  96. 8, STATS_FLAGS_PORT, "rx_jabbers" },
  97. { STATS_OFFSET32(no_buff_discard_hi),
  98. 8, STATS_FLAGS_BOTH, "rx_discards" },
  99. { STATS_OFFSET32(mac_filter_discard),
  100. 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
  101. { STATS_OFFSET32(mf_tag_discard),
  102. 4, STATS_FLAGS_PORT, "rx_mf_tag_discard" },
  103. { STATS_OFFSET32(pfc_frames_received_hi),
  104. 8, STATS_FLAGS_PORT, "pfc_frames_received" },
  105. { STATS_OFFSET32(pfc_frames_sent_hi),
  106. 8, STATS_FLAGS_PORT, "pfc_frames_sent" },
  107. { STATS_OFFSET32(brb_drop_hi),
  108. 8, STATS_FLAGS_PORT, "rx_brb_discard" },
  109. { STATS_OFFSET32(brb_truncate_hi),
  110. 8, STATS_FLAGS_PORT, "rx_brb_truncate" },
  111. { STATS_OFFSET32(pause_frames_received_hi),
  112. 8, STATS_FLAGS_PORT, "rx_pause_frames" },
  113. { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
  114. 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
  115. { STATS_OFFSET32(nig_timer_max),
  116. 4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
  117. /* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
  118. 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
  119. { STATS_OFFSET32(rx_skb_alloc_failed),
  120. 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
  121. { STATS_OFFSET32(hw_csum_err),
  122. 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
  123. { STATS_OFFSET32(total_bytes_transmitted_hi),
  124. 8, STATS_FLAGS_BOTH, "tx_bytes" },
  125. { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
  126. 8, STATS_FLAGS_PORT, "tx_error_bytes" },
  127. { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  128. 8, STATS_FLAGS_BOTH, "tx_ucast_packets" },
  129. { STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  130. 8, STATS_FLAGS_BOTH, "tx_mcast_packets" },
  131. { STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  132. 8, STATS_FLAGS_BOTH, "tx_bcast_packets" },
  133. { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
  134. 8, STATS_FLAGS_PORT, "tx_mac_errors" },
  135. { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
  136. 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
  137. /* 30 */{ STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
  138. 8, STATS_FLAGS_PORT, "tx_single_collisions" },
  139. { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
  140. 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
  141. { STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
  142. 8, STATS_FLAGS_PORT, "tx_deferred" },
  143. { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
  144. 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
  145. { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
  146. 8, STATS_FLAGS_PORT, "tx_late_collisions" },
  147. { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
  148. 8, STATS_FLAGS_PORT, "tx_total_collisions" },
  149. { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
  150. 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
  151. { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
  152. 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
  153. { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
  154. 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
  155. { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
  156. 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
  157. /* 40 */{ STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
  158. 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
  159. { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
  160. 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
  161. { STATS_OFFSET32(etherstatspktsover1522octets_hi),
  162. 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
  163. { STATS_OFFSET32(pause_frames_sent_hi),
  164. 8, STATS_FLAGS_PORT, "tx_pause_frames" },
  165. { STATS_OFFSET32(total_tpa_aggregations_hi),
  166. 8, STATS_FLAGS_FUNC, "tpa_aggregations" },
  167. { STATS_OFFSET32(total_tpa_aggregated_frames_hi),
  168. 8, STATS_FLAGS_FUNC, "tpa_aggregated_frames"},
  169. { STATS_OFFSET32(total_tpa_bytes_hi),
  170. 8, STATS_FLAGS_FUNC, "tpa_bytes"},
  171. { STATS_OFFSET32(recoverable_error),
  172. 4, STATS_FLAGS_FUNC, "recoverable_errors" },
  173. { STATS_OFFSET32(unrecoverable_error),
  174. 4, STATS_FLAGS_FUNC, "unrecoverable_errors" },
  175. { STATS_OFFSET32(driver_filtered_tx_pkt),
  176. 4, STATS_FLAGS_FUNC, "driver_filtered_tx_pkt" },
  177. { STATS_OFFSET32(eee_tx_lpi),
  178. 4, STATS_FLAGS_PORT, "Tx LPI entry count"}
  179. };
  180. #define BNX2X_NUM_STATS ARRAY_SIZE(bnx2x_stats_arr)
  181. static int bnx2x_get_port_type(struct bnx2x *bp)
  182. {
  183. int port_type;
  184. u32 phy_idx = bnx2x_get_cur_phy_idx(bp);
  185. switch (bp->link_params.phy[phy_idx].media_type) {
  186. case ETH_PHY_SFPP_10G_FIBER:
  187. case ETH_PHY_SFP_1G_FIBER:
  188. case ETH_PHY_XFP_FIBER:
  189. case ETH_PHY_KR:
  190. case ETH_PHY_CX4:
  191. port_type = PORT_FIBRE;
  192. break;
  193. case ETH_PHY_DA_TWINAX:
  194. port_type = PORT_DA;
  195. break;
  196. case ETH_PHY_BASE_T:
  197. port_type = PORT_TP;
  198. break;
  199. case ETH_PHY_NOT_PRESENT:
  200. port_type = PORT_NONE;
  201. break;
  202. case ETH_PHY_UNSPECIFIED:
  203. default:
  204. port_type = PORT_OTHER;
  205. break;
  206. }
  207. return port_type;
  208. }
  209. static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  210. {
  211. struct bnx2x *bp = netdev_priv(dev);
  212. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  213. /* Dual Media boards present all available port types */
  214. cmd->supported = bp->port.supported[cfg_idx] |
  215. (bp->port.supported[cfg_idx ^ 1] &
  216. (SUPPORTED_TP | SUPPORTED_FIBRE));
  217. cmd->advertising = bp->port.advertising[cfg_idx];
  218. if (bp->link_params.phy[bnx2x_get_cur_phy_idx(bp)].media_type ==
  219. ETH_PHY_SFP_1G_FIBER) {
  220. cmd->supported &= ~(SUPPORTED_10000baseT_Full);
  221. cmd->advertising &= ~(ADVERTISED_10000baseT_Full);
  222. }
  223. if ((bp->state == BNX2X_STATE_OPEN) && bp->link_vars.link_up &&
  224. !(bp->flags & MF_FUNC_DIS)) {
  225. cmd->duplex = bp->link_vars.duplex;
  226. if (IS_MF(bp) && !BP_NOMCP(bp))
  227. ethtool_cmd_speed_set(cmd, bnx2x_get_mf_speed(bp));
  228. else
  229. ethtool_cmd_speed_set(cmd, bp->link_vars.line_speed);
  230. } else {
  231. cmd->duplex = DUPLEX_UNKNOWN;
  232. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  233. }
  234. cmd->port = bnx2x_get_port_type(bp);
  235. cmd->phy_address = bp->mdio.prtad;
  236. cmd->transceiver = XCVR_INTERNAL;
  237. if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG)
  238. cmd->autoneg = AUTONEG_ENABLE;
  239. else
  240. cmd->autoneg = AUTONEG_DISABLE;
  241. /* Publish LP advertised speeds and FC */
  242. if (bp->link_vars.link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
  243. u32 status = bp->link_vars.link_status;
  244. cmd->lp_advertising |= ADVERTISED_Autoneg;
  245. if (status & LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE)
  246. cmd->lp_advertising |= ADVERTISED_Pause;
  247. if (status & LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE)
  248. cmd->lp_advertising |= ADVERTISED_Asym_Pause;
  249. if (status & LINK_STATUS_LINK_PARTNER_10THD_CAPABLE)
  250. cmd->lp_advertising |= ADVERTISED_10baseT_Half;
  251. if (status & LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE)
  252. cmd->lp_advertising |= ADVERTISED_10baseT_Full;
  253. if (status & LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE)
  254. cmd->lp_advertising |= ADVERTISED_100baseT_Half;
  255. if (status & LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE)
  256. cmd->lp_advertising |= ADVERTISED_100baseT_Full;
  257. if (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE)
  258. cmd->lp_advertising |= ADVERTISED_1000baseT_Half;
  259. if (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE)
  260. cmd->lp_advertising |= ADVERTISED_1000baseT_Full;
  261. if (status & LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE)
  262. cmd->lp_advertising |= ADVERTISED_2500baseX_Full;
  263. if (status & LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE)
  264. cmd->lp_advertising |= ADVERTISED_10000baseT_Full;
  265. if (status & LINK_STATUS_LINK_PARTNER_20GXFD_CAPABLE)
  266. cmd->lp_advertising |= ADVERTISED_20000baseKR2_Full;
  267. }
  268. cmd->maxtxpkt = 0;
  269. cmd->maxrxpkt = 0;
  270. DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
  271. " supported 0x%x advertising 0x%x speed %u\n"
  272. " duplex %d port %d phy_address %d transceiver %d\n"
  273. " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  274. cmd->cmd, cmd->supported, cmd->advertising,
  275. ethtool_cmd_speed(cmd),
  276. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  277. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  278. return 0;
  279. }
  280. static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  281. {
  282. struct bnx2x *bp = netdev_priv(dev);
  283. u32 advertising, cfg_idx, old_multi_phy_config, new_multi_phy_config;
  284. u32 speed, phy_idx;
  285. if (IS_MF_SD(bp))
  286. return 0;
  287. DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
  288. " supported 0x%x advertising 0x%x speed %u\n"
  289. " duplex %d port %d phy_address %d transceiver %d\n"
  290. " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  291. cmd->cmd, cmd->supported, cmd->advertising,
  292. ethtool_cmd_speed(cmd),
  293. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  294. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  295. speed = ethtool_cmd_speed(cmd);
  296. /* If received a request for an unknown duplex, assume full*/
  297. if (cmd->duplex == DUPLEX_UNKNOWN)
  298. cmd->duplex = DUPLEX_FULL;
  299. if (IS_MF_SI(bp)) {
  300. u32 part;
  301. u32 line_speed = bp->link_vars.line_speed;
  302. /* use 10G if no link detected */
  303. if (!line_speed)
  304. line_speed = 10000;
  305. if (bp->common.bc_ver < REQ_BC_VER_4_SET_MF_BW) {
  306. DP(BNX2X_MSG_ETHTOOL,
  307. "To set speed BC %X or higher is required, please upgrade BC\n",
  308. REQ_BC_VER_4_SET_MF_BW);
  309. return -EINVAL;
  310. }
  311. part = (speed * 100) / line_speed;
  312. if (line_speed < speed || !part) {
  313. DP(BNX2X_MSG_ETHTOOL,
  314. "Speed setting should be in a range from 1%% to 100%% of actual line speed\n");
  315. return -EINVAL;
  316. }
  317. if (bp->state != BNX2X_STATE_OPEN)
  318. /* store value for following "load" */
  319. bp->pending_max = part;
  320. else
  321. bnx2x_update_max_mf_config(bp, part);
  322. return 0;
  323. }
  324. cfg_idx = bnx2x_get_link_cfg_idx(bp);
  325. old_multi_phy_config = bp->link_params.multi_phy_config;
  326. switch (cmd->port) {
  327. case PORT_TP:
  328. if (bp->port.supported[cfg_idx] & SUPPORTED_TP)
  329. break; /* no port change */
  330. if (!(bp->port.supported[0] & SUPPORTED_TP ||
  331. bp->port.supported[1] & SUPPORTED_TP)) {
  332. DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
  333. return -EINVAL;
  334. }
  335. bp->link_params.multi_phy_config &=
  336. ~PORT_HW_CFG_PHY_SELECTION_MASK;
  337. if (bp->link_params.multi_phy_config &
  338. PORT_HW_CFG_PHY_SWAPPED_ENABLED)
  339. bp->link_params.multi_phy_config |=
  340. PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  341. else
  342. bp->link_params.multi_phy_config |=
  343. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  344. break;
  345. case PORT_FIBRE:
  346. case PORT_DA:
  347. if (bp->port.supported[cfg_idx] & SUPPORTED_FIBRE)
  348. break; /* no port change */
  349. if (!(bp->port.supported[0] & SUPPORTED_FIBRE ||
  350. bp->port.supported[1] & SUPPORTED_FIBRE)) {
  351. DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
  352. return -EINVAL;
  353. }
  354. bp->link_params.multi_phy_config &=
  355. ~PORT_HW_CFG_PHY_SELECTION_MASK;
  356. if (bp->link_params.multi_phy_config &
  357. PORT_HW_CFG_PHY_SWAPPED_ENABLED)
  358. bp->link_params.multi_phy_config |=
  359. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  360. else
  361. bp->link_params.multi_phy_config |=
  362. PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  363. break;
  364. default:
  365. DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
  366. return -EINVAL;
  367. }
  368. /* Save new config in case command complete successfully */
  369. new_multi_phy_config = bp->link_params.multi_phy_config;
  370. /* Get the new cfg_idx */
  371. cfg_idx = bnx2x_get_link_cfg_idx(bp);
  372. /* Restore old config in case command failed */
  373. bp->link_params.multi_phy_config = old_multi_phy_config;
  374. DP(BNX2X_MSG_ETHTOOL, "cfg_idx = %x\n", cfg_idx);
  375. if (cmd->autoneg == AUTONEG_ENABLE) {
  376. u32 an_supported_speed = bp->port.supported[cfg_idx];
  377. if (bp->link_params.phy[EXT_PHY1].type ==
  378. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
  379. an_supported_speed |= (SUPPORTED_100baseT_Half |
  380. SUPPORTED_100baseT_Full);
  381. if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
  382. DP(BNX2X_MSG_ETHTOOL, "Autoneg not supported\n");
  383. return -EINVAL;
  384. }
  385. /* advertise the requested speed and duplex if supported */
  386. if (cmd->advertising & ~an_supported_speed) {
  387. DP(BNX2X_MSG_ETHTOOL,
  388. "Advertisement parameters are not supported\n");
  389. return -EINVAL;
  390. }
  391. bp->link_params.req_line_speed[cfg_idx] = SPEED_AUTO_NEG;
  392. bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
  393. bp->port.advertising[cfg_idx] = (ADVERTISED_Autoneg |
  394. cmd->advertising);
  395. if (cmd->advertising) {
  396. bp->link_params.speed_cap_mask[cfg_idx] = 0;
  397. if (cmd->advertising & ADVERTISED_10baseT_Half) {
  398. bp->link_params.speed_cap_mask[cfg_idx] |=
  399. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF;
  400. }
  401. if (cmd->advertising & ADVERTISED_10baseT_Full)
  402. bp->link_params.speed_cap_mask[cfg_idx] |=
  403. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL;
  404. if (cmd->advertising & ADVERTISED_100baseT_Full)
  405. bp->link_params.speed_cap_mask[cfg_idx] |=
  406. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL;
  407. if (cmd->advertising & ADVERTISED_100baseT_Half) {
  408. bp->link_params.speed_cap_mask[cfg_idx] |=
  409. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF;
  410. }
  411. if (cmd->advertising & ADVERTISED_1000baseT_Half) {
  412. bp->link_params.speed_cap_mask[cfg_idx] |=
  413. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
  414. }
  415. if (cmd->advertising & (ADVERTISED_1000baseT_Full |
  416. ADVERTISED_1000baseKX_Full))
  417. bp->link_params.speed_cap_mask[cfg_idx] |=
  418. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
  419. if (cmd->advertising & (ADVERTISED_10000baseT_Full |
  420. ADVERTISED_10000baseKX4_Full |
  421. ADVERTISED_10000baseKR_Full))
  422. bp->link_params.speed_cap_mask[cfg_idx] |=
  423. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G;
  424. if (cmd->advertising & ADVERTISED_20000baseKR2_Full)
  425. bp->link_params.speed_cap_mask[cfg_idx] |=
  426. PORT_HW_CFG_SPEED_CAPABILITY_D0_20G;
  427. }
  428. } else { /* forced speed */
  429. /* advertise the requested speed and duplex if supported */
  430. switch (speed) {
  431. case SPEED_10:
  432. if (cmd->duplex == DUPLEX_FULL) {
  433. if (!(bp->port.supported[cfg_idx] &
  434. SUPPORTED_10baseT_Full)) {
  435. DP(BNX2X_MSG_ETHTOOL,
  436. "10M full not supported\n");
  437. return -EINVAL;
  438. }
  439. advertising = (ADVERTISED_10baseT_Full |
  440. ADVERTISED_TP);
  441. } else {
  442. if (!(bp->port.supported[cfg_idx] &
  443. SUPPORTED_10baseT_Half)) {
  444. DP(BNX2X_MSG_ETHTOOL,
  445. "10M half not supported\n");
  446. return -EINVAL;
  447. }
  448. advertising = (ADVERTISED_10baseT_Half |
  449. ADVERTISED_TP);
  450. }
  451. break;
  452. case SPEED_100:
  453. if (cmd->duplex == DUPLEX_FULL) {
  454. if (!(bp->port.supported[cfg_idx] &
  455. SUPPORTED_100baseT_Full)) {
  456. DP(BNX2X_MSG_ETHTOOL,
  457. "100M full not supported\n");
  458. return -EINVAL;
  459. }
  460. advertising = (ADVERTISED_100baseT_Full |
  461. ADVERTISED_TP);
  462. } else {
  463. if (!(bp->port.supported[cfg_idx] &
  464. SUPPORTED_100baseT_Half)) {
  465. DP(BNX2X_MSG_ETHTOOL,
  466. "100M half not supported\n");
  467. return -EINVAL;
  468. }
  469. advertising = (ADVERTISED_100baseT_Half |
  470. ADVERTISED_TP);
  471. }
  472. break;
  473. case SPEED_1000:
  474. if (cmd->duplex != DUPLEX_FULL) {
  475. DP(BNX2X_MSG_ETHTOOL,
  476. "1G half not supported\n");
  477. return -EINVAL;
  478. }
  479. if (!(bp->port.supported[cfg_idx] &
  480. SUPPORTED_1000baseT_Full)) {
  481. DP(BNX2X_MSG_ETHTOOL,
  482. "1G full not supported\n");
  483. return -EINVAL;
  484. }
  485. advertising = (ADVERTISED_1000baseT_Full |
  486. ADVERTISED_TP);
  487. break;
  488. case SPEED_2500:
  489. if (cmd->duplex != DUPLEX_FULL) {
  490. DP(BNX2X_MSG_ETHTOOL,
  491. "2.5G half not supported\n");
  492. return -EINVAL;
  493. }
  494. if (!(bp->port.supported[cfg_idx]
  495. & SUPPORTED_2500baseX_Full)) {
  496. DP(BNX2X_MSG_ETHTOOL,
  497. "2.5G full not supported\n");
  498. return -EINVAL;
  499. }
  500. advertising = (ADVERTISED_2500baseX_Full |
  501. ADVERTISED_TP);
  502. break;
  503. case SPEED_10000:
  504. if (cmd->duplex != DUPLEX_FULL) {
  505. DP(BNX2X_MSG_ETHTOOL,
  506. "10G half not supported\n");
  507. return -EINVAL;
  508. }
  509. phy_idx = bnx2x_get_cur_phy_idx(bp);
  510. if (!(bp->port.supported[cfg_idx]
  511. & SUPPORTED_10000baseT_Full) ||
  512. (bp->link_params.phy[phy_idx].media_type ==
  513. ETH_PHY_SFP_1G_FIBER)) {
  514. DP(BNX2X_MSG_ETHTOOL,
  515. "10G full not supported\n");
  516. return -EINVAL;
  517. }
  518. advertising = (ADVERTISED_10000baseT_Full |
  519. ADVERTISED_FIBRE);
  520. break;
  521. default:
  522. DP(BNX2X_MSG_ETHTOOL, "Unsupported speed %u\n", speed);
  523. return -EINVAL;
  524. }
  525. bp->link_params.req_line_speed[cfg_idx] = speed;
  526. bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
  527. bp->port.advertising[cfg_idx] = advertising;
  528. }
  529. DP(BNX2X_MSG_ETHTOOL, "req_line_speed %d\n"
  530. " req_duplex %d advertising 0x%x\n",
  531. bp->link_params.req_line_speed[cfg_idx],
  532. bp->link_params.req_duplex[cfg_idx],
  533. bp->port.advertising[cfg_idx]);
  534. /* Set new config */
  535. bp->link_params.multi_phy_config = new_multi_phy_config;
  536. if (netif_running(dev)) {
  537. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  538. bnx2x_link_set(bp);
  539. }
  540. return 0;
  541. }
  542. #define DUMP_ALL_PRESETS 0x1FFF
  543. #define DUMP_MAX_PRESETS 13
  544. static int __bnx2x_get_preset_regs_len(struct bnx2x *bp, u32 preset)
  545. {
  546. if (CHIP_IS_E1(bp))
  547. return dump_num_registers[0][preset-1];
  548. else if (CHIP_IS_E1H(bp))
  549. return dump_num_registers[1][preset-1];
  550. else if (CHIP_IS_E2(bp))
  551. return dump_num_registers[2][preset-1];
  552. else if (CHIP_IS_E3A0(bp))
  553. return dump_num_registers[3][preset-1];
  554. else if (CHIP_IS_E3B0(bp))
  555. return dump_num_registers[4][preset-1];
  556. else
  557. return 0;
  558. }
  559. static int __bnx2x_get_regs_len(struct bnx2x *bp)
  560. {
  561. u32 preset_idx;
  562. int regdump_len = 0;
  563. /* Calculate the total preset regs length */
  564. for (preset_idx = 1; preset_idx <= DUMP_MAX_PRESETS; preset_idx++)
  565. regdump_len += __bnx2x_get_preset_regs_len(bp, preset_idx);
  566. return regdump_len;
  567. }
  568. static int bnx2x_get_regs_len(struct net_device *dev)
  569. {
  570. struct bnx2x *bp = netdev_priv(dev);
  571. int regdump_len = 0;
  572. regdump_len = __bnx2x_get_regs_len(bp);
  573. regdump_len *= 4;
  574. regdump_len += sizeof(struct dump_header);
  575. return regdump_len;
  576. }
  577. #define IS_E1_REG(chips) ((chips & DUMP_CHIP_E1) == DUMP_CHIP_E1)
  578. #define IS_E1H_REG(chips) ((chips & DUMP_CHIP_E1H) == DUMP_CHIP_E1H)
  579. #define IS_E2_REG(chips) ((chips & DUMP_CHIP_E2) == DUMP_CHIP_E2)
  580. #define IS_E3A0_REG(chips) ((chips & DUMP_CHIP_E3A0) == DUMP_CHIP_E3A0)
  581. #define IS_E3B0_REG(chips) ((chips & DUMP_CHIP_E3B0) == DUMP_CHIP_E3B0)
  582. #define IS_REG_IN_PRESET(presets, idx) \
  583. ((presets & (1 << (idx-1))) == (1 << (idx-1)))
  584. /******* Paged registers info selectors ********/
  585. static const u32 *__bnx2x_get_page_addr_ar(struct bnx2x *bp)
  586. {
  587. if (CHIP_IS_E2(bp))
  588. return page_vals_e2;
  589. else if (CHIP_IS_E3(bp))
  590. return page_vals_e3;
  591. else
  592. return NULL;
  593. }
  594. static u32 __bnx2x_get_page_reg_num(struct bnx2x *bp)
  595. {
  596. if (CHIP_IS_E2(bp))
  597. return PAGE_MODE_VALUES_E2;
  598. else if (CHIP_IS_E3(bp))
  599. return PAGE_MODE_VALUES_E3;
  600. else
  601. return 0;
  602. }
  603. static const u32 *__bnx2x_get_page_write_ar(struct bnx2x *bp)
  604. {
  605. if (CHIP_IS_E2(bp))
  606. return page_write_regs_e2;
  607. else if (CHIP_IS_E3(bp))
  608. return page_write_regs_e3;
  609. else
  610. return NULL;
  611. }
  612. static u32 __bnx2x_get_page_write_num(struct bnx2x *bp)
  613. {
  614. if (CHIP_IS_E2(bp))
  615. return PAGE_WRITE_REGS_E2;
  616. else if (CHIP_IS_E3(bp))
  617. return PAGE_WRITE_REGS_E3;
  618. else
  619. return 0;
  620. }
  621. static const struct reg_addr *__bnx2x_get_page_read_ar(struct bnx2x *bp)
  622. {
  623. if (CHIP_IS_E2(bp))
  624. return page_read_regs_e2;
  625. else if (CHIP_IS_E3(bp))
  626. return page_read_regs_e3;
  627. else
  628. return NULL;
  629. }
  630. static u32 __bnx2x_get_page_read_num(struct bnx2x *bp)
  631. {
  632. if (CHIP_IS_E2(bp))
  633. return PAGE_READ_REGS_E2;
  634. else if (CHIP_IS_E3(bp))
  635. return PAGE_READ_REGS_E3;
  636. else
  637. return 0;
  638. }
  639. static bool bnx2x_is_reg_in_chip(struct bnx2x *bp,
  640. const struct reg_addr *reg_info)
  641. {
  642. if (CHIP_IS_E1(bp))
  643. return IS_E1_REG(reg_info->chips);
  644. else if (CHIP_IS_E1H(bp))
  645. return IS_E1H_REG(reg_info->chips);
  646. else if (CHIP_IS_E2(bp))
  647. return IS_E2_REG(reg_info->chips);
  648. else if (CHIP_IS_E3A0(bp))
  649. return IS_E3A0_REG(reg_info->chips);
  650. else if (CHIP_IS_E3B0(bp))
  651. return IS_E3B0_REG(reg_info->chips);
  652. else
  653. return false;
  654. }
  655. static bool bnx2x_is_wreg_in_chip(struct bnx2x *bp,
  656. const struct wreg_addr *wreg_info)
  657. {
  658. if (CHIP_IS_E1(bp))
  659. return IS_E1_REG(wreg_info->chips);
  660. else if (CHIP_IS_E1H(bp))
  661. return IS_E1H_REG(wreg_info->chips);
  662. else if (CHIP_IS_E2(bp))
  663. return IS_E2_REG(wreg_info->chips);
  664. else if (CHIP_IS_E3A0(bp))
  665. return IS_E3A0_REG(wreg_info->chips);
  666. else if (CHIP_IS_E3B0(bp))
  667. return IS_E3B0_REG(wreg_info->chips);
  668. else
  669. return false;
  670. }
  671. /**
  672. * bnx2x_read_pages_regs - read "paged" registers
  673. *
  674. * @bp device handle
  675. * @p output buffer
  676. *
  677. * Reads "paged" memories: memories that may only be read by first writing to a
  678. * specific address ("write address") and then reading from a specific address
  679. * ("read address"). There may be more than one write address per "page" and
  680. * more than one read address per write address.
  681. */
  682. static void bnx2x_read_pages_regs(struct bnx2x *bp, u32 *p, u32 preset)
  683. {
  684. u32 i, j, k, n;
  685. /* addresses of the paged registers */
  686. const u32 *page_addr = __bnx2x_get_page_addr_ar(bp);
  687. /* number of paged registers */
  688. int num_pages = __bnx2x_get_page_reg_num(bp);
  689. /* write addresses */
  690. const u32 *write_addr = __bnx2x_get_page_write_ar(bp);
  691. /* number of write addresses */
  692. int write_num = __bnx2x_get_page_write_num(bp);
  693. /* read addresses info */
  694. const struct reg_addr *read_addr = __bnx2x_get_page_read_ar(bp);
  695. /* number of read addresses */
  696. int read_num = __bnx2x_get_page_read_num(bp);
  697. u32 addr, size;
  698. for (i = 0; i < num_pages; i++) {
  699. for (j = 0; j < write_num; j++) {
  700. REG_WR(bp, write_addr[j], page_addr[i]);
  701. for (k = 0; k < read_num; k++) {
  702. if (IS_REG_IN_PRESET(read_addr[k].presets,
  703. preset)) {
  704. size = read_addr[k].size;
  705. for (n = 0; n < size; n++) {
  706. addr = read_addr[k].addr + n*4;
  707. *p++ = REG_RD(bp, addr);
  708. }
  709. }
  710. }
  711. }
  712. }
  713. }
  714. static int __bnx2x_get_preset_regs(struct bnx2x *bp, u32 *p, u32 preset)
  715. {
  716. u32 i, j, addr;
  717. const struct wreg_addr *wreg_addr_p = NULL;
  718. if (CHIP_IS_E1(bp))
  719. wreg_addr_p = &wreg_addr_e1;
  720. else if (CHIP_IS_E1H(bp))
  721. wreg_addr_p = &wreg_addr_e1h;
  722. else if (CHIP_IS_E2(bp))
  723. wreg_addr_p = &wreg_addr_e2;
  724. else if (CHIP_IS_E3A0(bp))
  725. wreg_addr_p = &wreg_addr_e3;
  726. else if (CHIP_IS_E3B0(bp))
  727. wreg_addr_p = &wreg_addr_e3b0;
  728. /* Read the idle_chk registers */
  729. for (i = 0; i < IDLE_REGS_COUNT; i++) {
  730. if (bnx2x_is_reg_in_chip(bp, &idle_reg_addrs[i]) &&
  731. IS_REG_IN_PRESET(idle_reg_addrs[i].presets, preset)) {
  732. for (j = 0; j < idle_reg_addrs[i].size; j++)
  733. *p++ = REG_RD(bp, idle_reg_addrs[i].addr + j*4);
  734. }
  735. }
  736. /* Read the regular registers */
  737. for (i = 0; i < REGS_COUNT; i++) {
  738. if (bnx2x_is_reg_in_chip(bp, &reg_addrs[i]) &&
  739. IS_REG_IN_PRESET(reg_addrs[i].presets, preset)) {
  740. for (j = 0; j < reg_addrs[i].size; j++)
  741. *p++ = REG_RD(bp, reg_addrs[i].addr + j*4);
  742. }
  743. }
  744. /* Read the CAM registers */
  745. if (bnx2x_is_wreg_in_chip(bp, wreg_addr_p) &&
  746. IS_REG_IN_PRESET(wreg_addr_p->presets, preset)) {
  747. for (i = 0; i < wreg_addr_p->size; i++) {
  748. *p++ = REG_RD(bp, wreg_addr_p->addr + i*4);
  749. /* In case of wreg_addr register, read additional
  750. registers from read_regs array
  751. */
  752. for (j = 0; j < wreg_addr_p->read_regs_count; j++) {
  753. addr = *(wreg_addr_p->read_regs);
  754. *p++ = REG_RD(bp, addr + j*4);
  755. }
  756. }
  757. }
  758. /* Paged registers are supported in E2 & E3 only */
  759. if (CHIP_IS_E2(bp) || CHIP_IS_E3(bp)) {
  760. /* Read "paged" registers */
  761. bnx2x_read_pages_regs(bp, p, preset);
  762. }
  763. return 0;
  764. }
  765. static void __bnx2x_get_regs(struct bnx2x *bp, u32 *p)
  766. {
  767. u32 preset_idx;
  768. /* Read all registers, by reading all preset registers */
  769. for (preset_idx = 1; preset_idx <= DUMP_MAX_PRESETS; preset_idx++) {
  770. /* Skip presets with IOR */
  771. if ((preset_idx == 2) ||
  772. (preset_idx == 5) ||
  773. (preset_idx == 8) ||
  774. (preset_idx == 11))
  775. continue;
  776. __bnx2x_get_preset_regs(bp, p, preset_idx);
  777. p += __bnx2x_get_preset_regs_len(bp, preset_idx);
  778. }
  779. }
  780. static void bnx2x_get_regs(struct net_device *dev,
  781. struct ethtool_regs *regs, void *_p)
  782. {
  783. u32 *p = _p;
  784. struct bnx2x *bp = netdev_priv(dev);
  785. struct dump_header dump_hdr = {0};
  786. regs->version = 2;
  787. memset(p, 0, regs->len);
  788. if (!netif_running(bp->dev))
  789. return;
  790. /* Disable parity attentions as long as following dump may
  791. * cause false alarms by reading never written registers. We
  792. * will re-enable parity attentions right after the dump.
  793. */
  794. bnx2x_disable_blocks_parity(bp);
  795. dump_hdr.header_size = (sizeof(struct dump_header) / 4) - 1;
  796. dump_hdr.preset = DUMP_ALL_PRESETS;
  797. dump_hdr.version = BNX2X_DUMP_VERSION;
  798. /* dump_meta_data presents OR of CHIP and PATH. */
  799. if (CHIP_IS_E1(bp)) {
  800. dump_hdr.dump_meta_data = DUMP_CHIP_E1;
  801. } else if (CHIP_IS_E1H(bp)) {
  802. dump_hdr.dump_meta_data = DUMP_CHIP_E1H;
  803. } else if (CHIP_IS_E2(bp)) {
  804. dump_hdr.dump_meta_data = DUMP_CHIP_E2 |
  805. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  806. } else if (CHIP_IS_E3A0(bp)) {
  807. dump_hdr.dump_meta_data = DUMP_CHIP_E3A0 |
  808. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  809. } else if (CHIP_IS_E3B0(bp)) {
  810. dump_hdr.dump_meta_data = DUMP_CHIP_E3B0 |
  811. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  812. }
  813. memcpy(p, &dump_hdr, sizeof(struct dump_header));
  814. p += dump_hdr.header_size + 1;
  815. /* Actually read the registers */
  816. __bnx2x_get_regs(bp, p);
  817. /* Re-enable parity attentions */
  818. bnx2x_clear_blocks_parity(bp);
  819. bnx2x_enable_blocks_parity(bp);
  820. }
  821. static int bnx2x_get_preset_regs_len(struct net_device *dev, u32 preset)
  822. {
  823. struct bnx2x *bp = netdev_priv(dev);
  824. int regdump_len = 0;
  825. regdump_len = __bnx2x_get_preset_regs_len(bp, preset);
  826. regdump_len *= 4;
  827. regdump_len += sizeof(struct dump_header);
  828. return regdump_len;
  829. }
  830. static int bnx2x_set_dump(struct net_device *dev, struct ethtool_dump *val)
  831. {
  832. struct bnx2x *bp = netdev_priv(dev);
  833. /* Use the ethtool_dump "flag" field as the dump preset index */
  834. if (val->flag < 1 || val->flag > DUMP_MAX_PRESETS)
  835. return -EINVAL;
  836. bp->dump_preset_idx = val->flag;
  837. return 0;
  838. }
  839. static int bnx2x_get_dump_flag(struct net_device *dev,
  840. struct ethtool_dump *dump)
  841. {
  842. struct bnx2x *bp = netdev_priv(dev);
  843. dump->version = BNX2X_DUMP_VERSION;
  844. dump->flag = bp->dump_preset_idx;
  845. /* Calculate the requested preset idx length */
  846. dump->len = bnx2x_get_preset_regs_len(dev, bp->dump_preset_idx);
  847. DP(BNX2X_MSG_ETHTOOL, "Get dump preset %d length=%d\n",
  848. bp->dump_preset_idx, dump->len);
  849. return 0;
  850. }
  851. static int bnx2x_get_dump_data(struct net_device *dev,
  852. struct ethtool_dump *dump,
  853. void *buffer)
  854. {
  855. u32 *p = buffer;
  856. struct bnx2x *bp = netdev_priv(dev);
  857. struct dump_header dump_hdr = {0};
  858. /* Disable parity attentions as long as following dump may
  859. * cause false alarms by reading never written registers. We
  860. * will re-enable parity attentions right after the dump.
  861. */
  862. bnx2x_disable_blocks_parity(bp);
  863. dump_hdr.header_size = (sizeof(struct dump_header) / 4) - 1;
  864. dump_hdr.preset = bp->dump_preset_idx;
  865. dump_hdr.version = BNX2X_DUMP_VERSION;
  866. DP(BNX2X_MSG_ETHTOOL, "Get dump data of preset %d\n", dump_hdr.preset);
  867. /* dump_meta_data presents OR of CHIP and PATH. */
  868. if (CHIP_IS_E1(bp)) {
  869. dump_hdr.dump_meta_data = DUMP_CHIP_E1;
  870. } else if (CHIP_IS_E1H(bp)) {
  871. dump_hdr.dump_meta_data = DUMP_CHIP_E1H;
  872. } else if (CHIP_IS_E2(bp)) {
  873. dump_hdr.dump_meta_data = DUMP_CHIP_E2 |
  874. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  875. } else if (CHIP_IS_E3A0(bp)) {
  876. dump_hdr.dump_meta_data = DUMP_CHIP_E3A0 |
  877. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  878. } else if (CHIP_IS_E3B0(bp)) {
  879. dump_hdr.dump_meta_data = DUMP_CHIP_E3B0 |
  880. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  881. }
  882. memcpy(p, &dump_hdr, sizeof(struct dump_header));
  883. p += dump_hdr.header_size + 1;
  884. /* Actually read the registers */
  885. __bnx2x_get_preset_regs(bp, p, dump_hdr.preset);
  886. /* Re-enable parity attentions */
  887. bnx2x_clear_blocks_parity(bp);
  888. bnx2x_enable_blocks_parity(bp);
  889. return 0;
  890. }
  891. static void bnx2x_get_drvinfo(struct net_device *dev,
  892. struct ethtool_drvinfo *info)
  893. {
  894. struct bnx2x *bp = netdev_priv(dev);
  895. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  896. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  897. bnx2x_fill_fw_str(bp, info->fw_version, sizeof(info->fw_version));
  898. strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
  899. info->n_stats = BNX2X_NUM_STATS;
  900. info->testinfo_len = BNX2X_NUM_TESTS(bp);
  901. info->eedump_len = bp->common.flash_size;
  902. info->regdump_len = bnx2x_get_regs_len(dev);
  903. }
  904. static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  905. {
  906. struct bnx2x *bp = netdev_priv(dev);
  907. if (bp->flags & NO_WOL_FLAG) {
  908. wol->supported = 0;
  909. wol->wolopts = 0;
  910. } else {
  911. wol->supported = WAKE_MAGIC;
  912. if (bp->wol)
  913. wol->wolopts = WAKE_MAGIC;
  914. else
  915. wol->wolopts = 0;
  916. }
  917. memset(&wol->sopass, 0, sizeof(wol->sopass));
  918. }
  919. static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  920. {
  921. struct bnx2x *bp = netdev_priv(dev);
  922. if (wol->wolopts & ~WAKE_MAGIC) {
  923. DP(BNX2X_MSG_ETHTOOL, "WOL not supported\n");
  924. return -EINVAL;
  925. }
  926. if (wol->wolopts & WAKE_MAGIC) {
  927. if (bp->flags & NO_WOL_FLAG) {
  928. DP(BNX2X_MSG_ETHTOOL, "WOL not supported\n");
  929. return -EINVAL;
  930. }
  931. bp->wol = 1;
  932. } else
  933. bp->wol = 0;
  934. return 0;
  935. }
  936. static u32 bnx2x_get_msglevel(struct net_device *dev)
  937. {
  938. struct bnx2x *bp = netdev_priv(dev);
  939. return bp->msg_enable;
  940. }
  941. static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
  942. {
  943. struct bnx2x *bp = netdev_priv(dev);
  944. if (capable(CAP_NET_ADMIN)) {
  945. /* dump MCP trace */
  946. if (IS_PF(bp) && (level & BNX2X_MSG_MCP))
  947. bnx2x_fw_dump_lvl(bp, KERN_INFO);
  948. bp->msg_enable = level;
  949. }
  950. }
  951. static int bnx2x_nway_reset(struct net_device *dev)
  952. {
  953. struct bnx2x *bp = netdev_priv(dev);
  954. if (!bp->port.pmf)
  955. return 0;
  956. if (netif_running(dev)) {
  957. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  958. bnx2x_force_link_reset(bp);
  959. bnx2x_link_set(bp);
  960. }
  961. return 0;
  962. }
  963. static u32 bnx2x_get_link(struct net_device *dev)
  964. {
  965. struct bnx2x *bp = netdev_priv(dev);
  966. if (bp->flags & MF_FUNC_DIS || (bp->state != BNX2X_STATE_OPEN))
  967. return 0;
  968. return bp->link_vars.link_up;
  969. }
  970. static int bnx2x_get_eeprom_len(struct net_device *dev)
  971. {
  972. struct bnx2x *bp = netdev_priv(dev);
  973. return bp->common.flash_size;
  974. }
  975. /* Per pf misc lock must be acquired before the per port mcp lock. Otherwise,
  976. * had we done things the other way around, if two pfs from the same port would
  977. * attempt to access nvram at the same time, we could run into a scenario such
  978. * as:
  979. * pf A takes the port lock.
  980. * pf B succeeds in taking the same lock since they are from the same port.
  981. * pf A takes the per pf misc lock. Performs eeprom access.
  982. * pf A finishes. Unlocks the per pf misc lock.
  983. * Pf B takes the lock and proceeds to perform it's own access.
  984. * pf A unlocks the per port lock, while pf B is still working (!).
  985. * mcp takes the per port lock and corrupts pf B's access (and/or has it's own
  986. * access corrupted by pf B)
  987. */
  988. static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
  989. {
  990. int port = BP_PORT(bp);
  991. int count, i;
  992. u32 val;
  993. /* acquire HW lock: protect against other PFs in PF Direct Assignment */
  994. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
  995. /* adjust timeout for emulation/FPGA */
  996. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  997. if (CHIP_REV_IS_SLOW(bp))
  998. count *= 100;
  999. /* request access to nvram interface */
  1000. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  1001. (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
  1002. for (i = 0; i < count*10; i++) {
  1003. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  1004. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
  1005. break;
  1006. udelay(5);
  1007. }
  1008. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
  1009. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1010. "cannot get access to nvram interface\n");
  1011. return -EBUSY;
  1012. }
  1013. return 0;
  1014. }
  1015. static int bnx2x_release_nvram_lock(struct bnx2x *bp)
  1016. {
  1017. int port = BP_PORT(bp);
  1018. int count, i;
  1019. u32 val;
  1020. /* adjust timeout for emulation/FPGA */
  1021. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1022. if (CHIP_REV_IS_SLOW(bp))
  1023. count *= 100;
  1024. /* relinquish nvram interface */
  1025. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  1026. (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
  1027. for (i = 0; i < count*10; i++) {
  1028. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  1029. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
  1030. break;
  1031. udelay(5);
  1032. }
  1033. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
  1034. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1035. "cannot free access to nvram interface\n");
  1036. return -EBUSY;
  1037. }
  1038. /* release HW lock: protect against other PFs in PF Direct Assignment */
  1039. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
  1040. return 0;
  1041. }
  1042. static void bnx2x_enable_nvram_access(struct bnx2x *bp)
  1043. {
  1044. u32 val;
  1045. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  1046. /* enable both bits, even on read */
  1047. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  1048. (val | MCPR_NVM_ACCESS_ENABLE_EN |
  1049. MCPR_NVM_ACCESS_ENABLE_WR_EN));
  1050. }
  1051. static void bnx2x_disable_nvram_access(struct bnx2x *bp)
  1052. {
  1053. u32 val;
  1054. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  1055. /* disable both bits, even after read */
  1056. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  1057. (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
  1058. MCPR_NVM_ACCESS_ENABLE_WR_EN)));
  1059. }
  1060. static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
  1061. u32 cmd_flags)
  1062. {
  1063. int count, i, rc;
  1064. u32 val;
  1065. /* build the command word */
  1066. cmd_flags |= MCPR_NVM_COMMAND_DOIT;
  1067. /* need to clear DONE bit separately */
  1068. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  1069. /* address of the NVRAM to read from */
  1070. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  1071. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  1072. /* issue a read command */
  1073. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  1074. /* adjust timeout for emulation/FPGA */
  1075. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1076. if (CHIP_REV_IS_SLOW(bp))
  1077. count *= 100;
  1078. /* wait for completion */
  1079. *ret_val = 0;
  1080. rc = -EBUSY;
  1081. for (i = 0; i < count; i++) {
  1082. udelay(5);
  1083. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  1084. if (val & MCPR_NVM_COMMAND_DONE) {
  1085. val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
  1086. /* we read nvram data in cpu order
  1087. * but ethtool sees it as an array of bytes
  1088. * converting to big-endian will do the work
  1089. */
  1090. *ret_val = cpu_to_be32(val);
  1091. rc = 0;
  1092. break;
  1093. }
  1094. }
  1095. if (rc == -EBUSY)
  1096. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1097. "nvram read timeout expired\n");
  1098. return rc;
  1099. }
  1100. static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
  1101. int buf_size)
  1102. {
  1103. int rc;
  1104. u32 cmd_flags;
  1105. __be32 val;
  1106. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  1107. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1108. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  1109. offset, buf_size);
  1110. return -EINVAL;
  1111. }
  1112. if (offset + buf_size > bp->common.flash_size) {
  1113. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1114. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1115. offset, buf_size, bp->common.flash_size);
  1116. return -EINVAL;
  1117. }
  1118. /* request access to nvram interface */
  1119. rc = bnx2x_acquire_nvram_lock(bp);
  1120. if (rc)
  1121. return rc;
  1122. /* enable access to nvram interface */
  1123. bnx2x_enable_nvram_access(bp);
  1124. /* read the first word(s) */
  1125. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  1126. while ((buf_size > sizeof(u32)) && (rc == 0)) {
  1127. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  1128. memcpy(ret_buf, &val, 4);
  1129. /* advance to the next dword */
  1130. offset += sizeof(u32);
  1131. ret_buf += sizeof(u32);
  1132. buf_size -= sizeof(u32);
  1133. cmd_flags = 0;
  1134. }
  1135. if (rc == 0) {
  1136. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1137. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  1138. memcpy(ret_buf, &val, 4);
  1139. }
  1140. /* disable access to nvram interface */
  1141. bnx2x_disable_nvram_access(bp);
  1142. bnx2x_release_nvram_lock(bp);
  1143. return rc;
  1144. }
  1145. static int bnx2x_nvram_read32(struct bnx2x *bp, u32 offset, u32 *buf,
  1146. int buf_size)
  1147. {
  1148. int rc;
  1149. rc = bnx2x_nvram_read(bp, offset, (u8 *)buf, buf_size);
  1150. if (!rc) {
  1151. __be32 *be = (__be32 *)buf;
  1152. while ((buf_size -= 4) >= 0)
  1153. *buf++ = be32_to_cpu(*be++);
  1154. }
  1155. return rc;
  1156. }
  1157. static bool bnx2x_is_nvm_accessible(struct bnx2x *bp)
  1158. {
  1159. int rc = 1;
  1160. u16 pm = 0;
  1161. struct net_device *dev = pci_get_drvdata(bp->pdev);
  1162. if (bp->pdev->pm_cap)
  1163. rc = pci_read_config_word(bp->pdev,
  1164. bp->pdev->pm_cap + PCI_PM_CTRL, &pm);
  1165. if ((rc && !netif_running(dev)) ||
  1166. (!rc && ((pm & PCI_PM_CTRL_STATE_MASK) != (__force u16)PCI_D0)))
  1167. return false;
  1168. return true;
  1169. }
  1170. static int bnx2x_get_eeprom(struct net_device *dev,
  1171. struct ethtool_eeprom *eeprom, u8 *eebuf)
  1172. {
  1173. struct bnx2x *bp = netdev_priv(dev);
  1174. if (!bnx2x_is_nvm_accessible(bp)) {
  1175. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1176. "cannot access eeprom when the interface is down\n");
  1177. return -EAGAIN;
  1178. }
  1179. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  1180. " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  1181. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  1182. eeprom->len, eeprom->len);
  1183. /* parameters already validated in ethtool_get_eeprom */
  1184. return bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
  1185. }
  1186. static int bnx2x_get_module_eeprom(struct net_device *dev,
  1187. struct ethtool_eeprom *ee,
  1188. u8 *data)
  1189. {
  1190. struct bnx2x *bp = netdev_priv(dev);
  1191. int rc = -EINVAL, phy_idx;
  1192. u8 *user_data = data;
  1193. unsigned int start_addr = ee->offset, xfer_size = 0;
  1194. if (!bnx2x_is_nvm_accessible(bp)) {
  1195. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1196. "cannot access eeprom when the interface is down\n");
  1197. return -EAGAIN;
  1198. }
  1199. phy_idx = bnx2x_get_cur_phy_idx(bp);
  1200. /* Read A0 section */
  1201. if (start_addr < ETH_MODULE_SFF_8079_LEN) {
  1202. /* Limit transfer size to the A0 section boundary */
  1203. if (start_addr + ee->len > ETH_MODULE_SFF_8079_LEN)
  1204. xfer_size = ETH_MODULE_SFF_8079_LEN - start_addr;
  1205. else
  1206. xfer_size = ee->len;
  1207. bnx2x_acquire_phy_lock(bp);
  1208. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1209. &bp->link_params,
  1210. I2C_DEV_ADDR_A0,
  1211. start_addr,
  1212. xfer_size,
  1213. user_data);
  1214. bnx2x_release_phy_lock(bp);
  1215. if (rc) {
  1216. DP(BNX2X_MSG_ETHTOOL, "Failed reading A0 section\n");
  1217. return -EINVAL;
  1218. }
  1219. user_data += xfer_size;
  1220. start_addr += xfer_size;
  1221. }
  1222. /* Read A2 section */
  1223. if ((start_addr >= ETH_MODULE_SFF_8079_LEN) &&
  1224. (start_addr < ETH_MODULE_SFF_8472_LEN)) {
  1225. xfer_size = ee->len - xfer_size;
  1226. /* Limit transfer size to the A2 section boundary */
  1227. if (start_addr + xfer_size > ETH_MODULE_SFF_8472_LEN)
  1228. xfer_size = ETH_MODULE_SFF_8472_LEN - start_addr;
  1229. start_addr -= ETH_MODULE_SFF_8079_LEN;
  1230. bnx2x_acquire_phy_lock(bp);
  1231. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1232. &bp->link_params,
  1233. I2C_DEV_ADDR_A2,
  1234. start_addr,
  1235. xfer_size,
  1236. user_data);
  1237. bnx2x_release_phy_lock(bp);
  1238. if (rc) {
  1239. DP(BNX2X_MSG_ETHTOOL, "Failed reading A2 section\n");
  1240. return -EINVAL;
  1241. }
  1242. }
  1243. return rc;
  1244. }
  1245. static int bnx2x_get_module_info(struct net_device *dev,
  1246. struct ethtool_modinfo *modinfo)
  1247. {
  1248. struct bnx2x *bp = netdev_priv(dev);
  1249. int phy_idx, rc;
  1250. u8 sff8472_comp, diag_type;
  1251. if (!bnx2x_is_nvm_accessible(bp)) {
  1252. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1253. "cannot access eeprom when the interface is down\n");
  1254. return -EAGAIN;
  1255. }
  1256. phy_idx = bnx2x_get_cur_phy_idx(bp);
  1257. bnx2x_acquire_phy_lock(bp);
  1258. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1259. &bp->link_params,
  1260. I2C_DEV_ADDR_A0,
  1261. SFP_EEPROM_SFF_8472_COMP_ADDR,
  1262. SFP_EEPROM_SFF_8472_COMP_SIZE,
  1263. &sff8472_comp);
  1264. bnx2x_release_phy_lock(bp);
  1265. if (rc) {
  1266. DP(BNX2X_MSG_ETHTOOL, "Failed reading SFF-8472 comp field\n");
  1267. return -EINVAL;
  1268. }
  1269. bnx2x_acquire_phy_lock(bp);
  1270. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1271. &bp->link_params,
  1272. I2C_DEV_ADDR_A0,
  1273. SFP_EEPROM_DIAG_TYPE_ADDR,
  1274. SFP_EEPROM_DIAG_TYPE_SIZE,
  1275. &diag_type);
  1276. bnx2x_release_phy_lock(bp);
  1277. if (rc) {
  1278. DP(BNX2X_MSG_ETHTOOL, "Failed reading Diag Type field\n");
  1279. return -EINVAL;
  1280. }
  1281. if (!sff8472_comp ||
  1282. (diag_type & SFP_EEPROM_DIAG_ADDR_CHANGE_REQ)) {
  1283. modinfo->type = ETH_MODULE_SFF_8079;
  1284. modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
  1285. } else {
  1286. modinfo->type = ETH_MODULE_SFF_8472;
  1287. modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
  1288. }
  1289. return 0;
  1290. }
  1291. static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
  1292. u32 cmd_flags)
  1293. {
  1294. int count, i, rc;
  1295. /* build the command word */
  1296. cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
  1297. /* need to clear DONE bit separately */
  1298. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  1299. /* write the data */
  1300. REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
  1301. /* address of the NVRAM to write to */
  1302. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  1303. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  1304. /* issue the write command */
  1305. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  1306. /* adjust timeout for emulation/FPGA */
  1307. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1308. if (CHIP_REV_IS_SLOW(bp))
  1309. count *= 100;
  1310. /* wait for completion */
  1311. rc = -EBUSY;
  1312. for (i = 0; i < count; i++) {
  1313. udelay(5);
  1314. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  1315. if (val & MCPR_NVM_COMMAND_DONE) {
  1316. rc = 0;
  1317. break;
  1318. }
  1319. }
  1320. if (rc == -EBUSY)
  1321. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1322. "nvram write timeout expired\n");
  1323. return rc;
  1324. }
  1325. #define BYTE_OFFSET(offset) (8 * (offset & 0x03))
  1326. static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
  1327. int buf_size)
  1328. {
  1329. int rc;
  1330. u32 cmd_flags, align_offset, val;
  1331. __be32 val_be;
  1332. if (offset + buf_size > bp->common.flash_size) {
  1333. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1334. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1335. offset, buf_size, bp->common.flash_size);
  1336. return -EINVAL;
  1337. }
  1338. /* request access to nvram interface */
  1339. rc = bnx2x_acquire_nvram_lock(bp);
  1340. if (rc)
  1341. return rc;
  1342. /* enable access to nvram interface */
  1343. bnx2x_enable_nvram_access(bp);
  1344. cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
  1345. align_offset = (offset & ~0x03);
  1346. rc = bnx2x_nvram_read_dword(bp, align_offset, &val_be, cmd_flags);
  1347. if (rc == 0) {
  1348. /* nvram data is returned as an array of bytes
  1349. * convert it back to cpu order
  1350. */
  1351. val = be32_to_cpu(val_be);
  1352. val &= ~le32_to_cpu((__force __le32)
  1353. (0xff << BYTE_OFFSET(offset)));
  1354. val |= le32_to_cpu((__force __le32)
  1355. (*data_buf << BYTE_OFFSET(offset)));
  1356. rc = bnx2x_nvram_write_dword(bp, align_offset, val,
  1357. cmd_flags);
  1358. }
  1359. /* disable access to nvram interface */
  1360. bnx2x_disable_nvram_access(bp);
  1361. bnx2x_release_nvram_lock(bp);
  1362. return rc;
  1363. }
  1364. static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
  1365. int buf_size)
  1366. {
  1367. int rc;
  1368. u32 cmd_flags;
  1369. u32 val;
  1370. u32 written_so_far;
  1371. if (buf_size == 1) /* ethtool */
  1372. return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
  1373. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  1374. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1375. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  1376. offset, buf_size);
  1377. return -EINVAL;
  1378. }
  1379. if (offset + buf_size > bp->common.flash_size) {
  1380. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1381. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1382. offset, buf_size, bp->common.flash_size);
  1383. return -EINVAL;
  1384. }
  1385. /* request access to nvram interface */
  1386. rc = bnx2x_acquire_nvram_lock(bp);
  1387. if (rc)
  1388. return rc;
  1389. /* enable access to nvram interface */
  1390. bnx2x_enable_nvram_access(bp);
  1391. written_so_far = 0;
  1392. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  1393. while ((written_so_far < buf_size) && (rc == 0)) {
  1394. if (written_so_far == (buf_size - sizeof(u32)))
  1395. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1396. else if (((offset + 4) % BNX2X_NVRAM_PAGE_SIZE) == 0)
  1397. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1398. else if ((offset % BNX2X_NVRAM_PAGE_SIZE) == 0)
  1399. cmd_flags |= MCPR_NVM_COMMAND_FIRST;
  1400. memcpy(&val, data_buf, 4);
  1401. rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
  1402. /* advance to the next dword */
  1403. offset += sizeof(u32);
  1404. data_buf += sizeof(u32);
  1405. written_so_far += sizeof(u32);
  1406. cmd_flags = 0;
  1407. }
  1408. /* disable access to nvram interface */
  1409. bnx2x_disable_nvram_access(bp);
  1410. bnx2x_release_nvram_lock(bp);
  1411. return rc;
  1412. }
  1413. static int bnx2x_set_eeprom(struct net_device *dev,
  1414. struct ethtool_eeprom *eeprom, u8 *eebuf)
  1415. {
  1416. struct bnx2x *bp = netdev_priv(dev);
  1417. int port = BP_PORT(bp);
  1418. int rc = 0;
  1419. u32 ext_phy_config;
  1420. if (!bnx2x_is_nvm_accessible(bp)) {
  1421. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1422. "cannot access eeprom when the interface is down\n");
  1423. return -EAGAIN;
  1424. }
  1425. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  1426. " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  1427. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  1428. eeprom->len, eeprom->len);
  1429. /* parameters already validated in ethtool_set_eeprom */
  1430. /* PHY eeprom can be accessed only by the PMF */
  1431. if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) &&
  1432. !bp->port.pmf) {
  1433. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1434. "wrong magic or interface is not pmf\n");
  1435. return -EINVAL;
  1436. }
  1437. ext_phy_config =
  1438. SHMEM_RD(bp,
  1439. dev_info.port_hw_config[port].external_phy_config);
  1440. if (eeprom->magic == 0x50485950) {
  1441. /* 'PHYP' (0x50485950): prepare phy for FW upgrade */
  1442. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1443. bnx2x_acquire_phy_lock(bp);
  1444. rc |= bnx2x_link_reset(&bp->link_params,
  1445. &bp->link_vars, 0);
  1446. if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
  1447. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101)
  1448. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  1449. MISC_REGISTERS_GPIO_HIGH, port);
  1450. bnx2x_release_phy_lock(bp);
  1451. bnx2x_link_report(bp);
  1452. } else if (eeprom->magic == 0x50485952) {
  1453. /* 'PHYR' (0x50485952): re-init link after FW upgrade */
  1454. if (bp->state == BNX2X_STATE_OPEN) {
  1455. bnx2x_acquire_phy_lock(bp);
  1456. rc |= bnx2x_link_reset(&bp->link_params,
  1457. &bp->link_vars, 1);
  1458. rc |= bnx2x_phy_init(&bp->link_params,
  1459. &bp->link_vars);
  1460. bnx2x_release_phy_lock(bp);
  1461. bnx2x_calc_fc_adv(bp);
  1462. }
  1463. } else if (eeprom->magic == 0x53985943) {
  1464. /* 'PHYC' (0x53985943): PHY FW upgrade completed */
  1465. if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
  1466. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) {
  1467. /* DSP Remove Download Mode */
  1468. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  1469. MISC_REGISTERS_GPIO_LOW, port);
  1470. bnx2x_acquire_phy_lock(bp);
  1471. bnx2x_sfx7101_sp_sw_reset(bp,
  1472. &bp->link_params.phy[EXT_PHY1]);
  1473. /* wait 0.5 sec to allow it to run */
  1474. msleep(500);
  1475. bnx2x_ext_phy_hw_reset(bp, port);
  1476. msleep(500);
  1477. bnx2x_release_phy_lock(bp);
  1478. }
  1479. } else
  1480. rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
  1481. return rc;
  1482. }
  1483. static int bnx2x_get_coalesce(struct net_device *dev,
  1484. struct ethtool_coalesce *coal)
  1485. {
  1486. struct bnx2x *bp = netdev_priv(dev);
  1487. memset(coal, 0, sizeof(struct ethtool_coalesce));
  1488. coal->rx_coalesce_usecs = bp->rx_ticks;
  1489. coal->tx_coalesce_usecs = bp->tx_ticks;
  1490. return 0;
  1491. }
  1492. static int bnx2x_set_coalesce(struct net_device *dev,
  1493. struct ethtool_coalesce *coal)
  1494. {
  1495. struct bnx2x *bp = netdev_priv(dev);
  1496. bp->rx_ticks = (u16)coal->rx_coalesce_usecs;
  1497. if (bp->rx_ticks > BNX2X_MAX_COALESCE_TOUT)
  1498. bp->rx_ticks = BNX2X_MAX_COALESCE_TOUT;
  1499. bp->tx_ticks = (u16)coal->tx_coalesce_usecs;
  1500. if (bp->tx_ticks > BNX2X_MAX_COALESCE_TOUT)
  1501. bp->tx_ticks = BNX2X_MAX_COALESCE_TOUT;
  1502. if (netif_running(dev))
  1503. bnx2x_update_coalesce(bp);
  1504. return 0;
  1505. }
  1506. static void bnx2x_get_ringparam(struct net_device *dev,
  1507. struct ethtool_ringparam *ering)
  1508. {
  1509. struct bnx2x *bp = netdev_priv(dev);
  1510. ering->rx_max_pending = MAX_RX_AVAIL;
  1511. if (bp->rx_ring_size)
  1512. ering->rx_pending = bp->rx_ring_size;
  1513. else
  1514. ering->rx_pending = MAX_RX_AVAIL;
  1515. ering->tx_max_pending = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
  1516. ering->tx_pending = bp->tx_ring_size;
  1517. }
  1518. static int bnx2x_set_ringparam(struct net_device *dev,
  1519. struct ethtool_ringparam *ering)
  1520. {
  1521. struct bnx2x *bp = netdev_priv(dev);
  1522. DP(BNX2X_MSG_ETHTOOL,
  1523. "set ring params command parameters: rx_pending = %d, tx_pending = %d\n",
  1524. ering->rx_pending, ering->tx_pending);
  1525. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  1526. DP(BNX2X_MSG_ETHTOOL,
  1527. "Handling parity error recovery. Try again later\n");
  1528. return -EAGAIN;
  1529. }
  1530. if ((ering->rx_pending > MAX_RX_AVAIL) ||
  1531. (ering->rx_pending < (bp->disable_tpa ? MIN_RX_SIZE_NONTPA :
  1532. MIN_RX_SIZE_TPA)) ||
  1533. (ering->tx_pending > (IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL)) ||
  1534. (ering->tx_pending <= MAX_SKB_FRAGS + 4)) {
  1535. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  1536. return -EINVAL;
  1537. }
  1538. bp->rx_ring_size = ering->rx_pending;
  1539. bp->tx_ring_size = ering->tx_pending;
  1540. return bnx2x_reload_if_running(dev);
  1541. }
  1542. static void bnx2x_get_pauseparam(struct net_device *dev,
  1543. struct ethtool_pauseparam *epause)
  1544. {
  1545. struct bnx2x *bp = netdev_priv(dev);
  1546. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1547. int cfg_reg;
  1548. epause->autoneg = (bp->link_params.req_flow_ctrl[cfg_idx] ==
  1549. BNX2X_FLOW_CTRL_AUTO);
  1550. if (!epause->autoneg)
  1551. cfg_reg = bp->link_params.req_flow_ctrl[cfg_idx];
  1552. else
  1553. cfg_reg = bp->link_params.req_fc_auto_adv;
  1554. epause->rx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_RX) ==
  1555. BNX2X_FLOW_CTRL_RX);
  1556. epause->tx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_TX) ==
  1557. BNX2X_FLOW_CTRL_TX);
  1558. DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
  1559. " autoneg %d rx_pause %d tx_pause %d\n",
  1560. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  1561. }
  1562. static int bnx2x_set_pauseparam(struct net_device *dev,
  1563. struct ethtool_pauseparam *epause)
  1564. {
  1565. struct bnx2x *bp = netdev_priv(dev);
  1566. u32 cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1567. if (IS_MF(bp))
  1568. return 0;
  1569. DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
  1570. " autoneg %d rx_pause %d tx_pause %d\n",
  1571. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  1572. bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_AUTO;
  1573. if (epause->rx_pause)
  1574. bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_RX;
  1575. if (epause->tx_pause)
  1576. bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_TX;
  1577. if (bp->link_params.req_flow_ctrl[cfg_idx] == BNX2X_FLOW_CTRL_AUTO)
  1578. bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_NONE;
  1579. if (epause->autoneg) {
  1580. if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
  1581. DP(BNX2X_MSG_ETHTOOL, "autoneg not supported\n");
  1582. return -EINVAL;
  1583. }
  1584. if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG) {
  1585. bp->link_params.req_flow_ctrl[cfg_idx] =
  1586. BNX2X_FLOW_CTRL_AUTO;
  1587. }
  1588. bp->link_params.req_fc_auto_adv = 0;
  1589. if (epause->rx_pause)
  1590. bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_RX;
  1591. if (epause->tx_pause)
  1592. bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_TX;
  1593. if (!bp->link_params.req_fc_auto_adv)
  1594. bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_NONE;
  1595. }
  1596. DP(BNX2X_MSG_ETHTOOL,
  1597. "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl[cfg_idx]);
  1598. if (netif_running(dev)) {
  1599. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1600. bnx2x_link_set(bp);
  1601. }
  1602. return 0;
  1603. }
  1604. static const char bnx2x_tests_str_arr[BNX2X_NUM_TESTS_SF][ETH_GSTRING_LEN] = {
  1605. "register_test (offline) ",
  1606. "memory_test (offline) ",
  1607. "int_loopback_test (offline)",
  1608. "ext_loopback_test (offline)",
  1609. "nvram_test (online) ",
  1610. "interrupt_test (online) ",
  1611. "link_test (online) "
  1612. };
  1613. enum {
  1614. BNX2X_PRI_FLAG_ISCSI,
  1615. BNX2X_PRI_FLAG_FCOE,
  1616. BNX2X_PRI_FLAG_STORAGE,
  1617. BNX2X_PRI_FLAG_LEN,
  1618. };
  1619. static const char bnx2x_private_arr[BNX2X_PRI_FLAG_LEN][ETH_GSTRING_LEN] = {
  1620. "iSCSI offload support",
  1621. "FCoE offload support",
  1622. "Storage only interface"
  1623. };
  1624. static u32 bnx2x_eee_to_adv(u32 eee_adv)
  1625. {
  1626. u32 modes = 0;
  1627. if (eee_adv & SHMEM_EEE_100M_ADV)
  1628. modes |= ADVERTISED_100baseT_Full;
  1629. if (eee_adv & SHMEM_EEE_1G_ADV)
  1630. modes |= ADVERTISED_1000baseT_Full;
  1631. if (eee_adv & SHMEM_EEE_10G_ADV)
  1632. modes |= ADVERTISED_10000baseT_Full;
  1633. return modes;
  1634. }
  1635. static u32 bnx2x_adv_to_eee(u32 modes, u32 shift)
  1636. {
  1637. u32 eee_adv = 0;
  1638. if (modes & ADVERTISED_100baseT_Full)
  1639. eee_adv |= SHMEM_EEE_100M_ADV;
  1640. if (modes & ADVERTISED_1000baseT_Full)
  1641. eee_adv |= SHMEM_EEE_1G_ADV;
  1642. if (modes & ADVERTISED_10000baseT_Full)
  1643. eee_adv |= SHMEM_EEE_10G_ADV;
  1644. return eee_adv << shift;
  1645. }
  1646. static int bnx2x_get_eee(struct net_device *dev, struct ethtool_eee *edata)
  1647. {
  1648. struct bnx2x *bp = netdev_priv(dev);
  1649. u32 eee_cfg;
  1650. if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
  1651. DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
  1652. return -EOPNOTSUPP;
  1653. }
  1654. eee_cfg = bp->link_vars.eee_status;
  1655. edata->supported =
  1656. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_SUPPORTED_MASK) >>
  1657. SHMEM_EEE_SUPPORTED_SHIFT);
  1658. edata->advertised =
  1659. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_ADV_STATUS_MASK) >>
  1660. SHMEM_EEE_ADV_STATUS_SHIFT);
  1661. edata->lp_advertised =
  1662. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_LP_ADV_STATUS_MASK) >>
  1663. SHMEM_EEE_LP_ADV_STATUS_SHIFT);
  1664. /* SHMEM value is in 16u units --> Convert to 1u units. */
  1665. edata->tx_lpi_timer = (eee_cfg & SHMEM_EEE_TIMER_MASK) << 4;
  1666. edata->eee_enabled = (eee_cfg & SHMEM_EEE_REQUESTED_BIT) ? 1 : 0;
  1667. edata->eee_active = (eee_cfg & SHMEM_EEE_ACTIVE_BIT) ? 1 : 0;
  1668. edata->tx_lpi_enabled = (eee_cfg & SHMEM_EEE_LPI_REQUESTED_BIT) ? 1 : 0;
  1669. return 0;
  1670. }
  1671. static int bnx2x_set_eee(struct net_device *dev, struct ethtool_eee *edata)
  1672. {
  1673. struct bnx2x *bp = netdev_priv(dev);
  1674. u32 eee_cfg;
  1675. u32 advertised;
  1676. if (IS_MF(bp))
  1677. return 0;
  1678. if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
  1679. DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
  1680. return -EOPNOTSUPP;
  1681. }
  1682. eee_cfg = bp->link_vars.eee_status;
  1683. if (!(eee_cfg & SHMEM_EEE_SUPPORTED_MASK)) {
  1684. DP(BNX2X_MSG_ETHTOOL, "Board does not support EEE!\n");
  1685. return -EOPNOTSUPP;
  1686. }
  1687. advertised = bnx2x_adv_to_eee(edata->advertised,
  1688. SHMEM_EEE_ADV_STATUS_SHIFT);
  1689. if ((advertised != (eee_cfg & SHMEM_EEE_ADV_STATUS_MASK))) {
  1690. DP(BNX2X_MSG_ETHTOOL,
  1691. "Direct manipulation of EEE advertisement is not supported\n");
  1692. return -EINVAL;
  1693. }
  1694. if (edata->tx_lpi_timer > EEE_MODE_TIMER_MASK) {
  1695. DP(BNX2X_MSG_ETHTOOL,
  1696. "Maximal Tx Lpi timer supported is %x(u)\n",
  1697. EEE_MODE_TIMER_MASK);
  1698. return -EINVAL;
  1699. }
  1700. if (edata->tx_lpi_enabled &&
  1701. (edata->tx_lpi_timer < EEE_MODE_NVRAM_AGGRESSIVE_TIME)) {
  1702. DP(BNX2X_MSG_ETHTOOL,
  1703. "Minimal Tx Lpi timer supported is %d(u)\n",
  1704. EEE_MODE_NVRAM_AGGRESSIVE_TIME);
  1705. return -EINVAL;
  1706. }
  1707. /* All is well; Apply changes*/
  1708. if (edata->eee_enabled)
  1709. bp->link_params.eee_mode |= EEE_MODE_ADV_LPI;
  1710. else
  1711. bp->link_params.eee_mode &= ~EEE_MODE_ADV_LPI;
  1712. if (edata->tx_lpi_enabled)
  1713. bp->link_params.eee_mode |= EEE_MODE_ENABLE_LPI;
  1714. else
  1715. bp->link_params.eee_mode &= ~EEE_MODE_ENABLE_LPI;
  1716. bp->link_params.eee_mode &= ~EEE_MODE_TIMER_MASK;
  1717. bp->link_params.eee_mode |= (edata->tx_lpi_timer &
  1718. EEE_MODE_TIMER_MASK) |
  1719. EEE_MODE_OVERRIDE_NVRAM |
  1720. EEE_MODE_OUTPUT_TIME;
  1721. /* Restart link to propagate changes */
  1722. if (netif_running(dev)) {
  1723. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1724. bnx2x_force_link_reset(bp);
  1725. bnx2x_link_set(bp);
  1726. }
  1727. return 0;
  1728. }
  1729. enum {
  1730. BNX2X_CHIP_E1_OFST = 0,
  1731. BNX2X_CHIP_E1H_OFST,
  1732. BNX2X_CHIP_E2_OFST,
  1733. BNX2X_CHIP_E3_OFST,
  1734. BNX2X_CHIP_E3B0_OFST,
  1735. BNX2X_CHIP_MAX_OFST
  1736. };
  1737. #define BNX2X_CHIP_MASK_E1 (1 << BNX2X_CHIP_E1_OFST)
  1738. #define BNX2X_CHIP_MASK_E1H (1 << BNX2X_CHIP_E1H_OFST)
  1739. #define BNX2X_CHIP_MASK_E2 (1 << BNX2X_CHIP_E2_OFST)
  1740. #define BNX2X_CHIP_MASK_E3 (1 << BNX2X_CHIP_E3_OFST)
  1741. #define BNX2X_CHIP_MASK_E3B0 (1 << BNX2X_CHIP_E3B0_OFST)
  1742. #define BNX2X_CHIP_MASK_ALL ((1 << BNX2X_CHIP_MAX_OFST) - 1)
  1743. #define BNX2X_CHIP_MASK_E1X (BNX2X_CHIP_MASK_E1 | BNX2X_CHIP_MASK_E1H)
  1744. static int bnx2x_test_registers(struct bnx2x *bp)
  1745. {
  1746. int idx, i, rc = -ENODEV;
  1747. u32 wr_val = 0, hw;
  1748. int port = BP_PORT(bp);
  1749. static const struct {
  1750. u32 hw;
  1751. u32 offset0;
  1752. u32 offset1;
  1753. u32 mask;
  1754. } reg_tbl[] = {
  1755. /* 0 */ { BNX2X_CHIP_MASK_ALL,
  1756. BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
  1757. { BNX2X_CHIP_MASK_ALL,
  1758. DORQ_REG_DB_ADDR0, 4, 0xffffffff },
  1759. { BNX2X_CHIP_MASK_E1X,
  1760. HC_REG_AGG_INT_0, 4, 0x000003ff },
  1761. { BNX2X_CHIP_MASK_ALL,
  1762. PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
  1763. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2 | BNX2X_CHIP_MASK_E3,
  1764. PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
  1765. { BNX2X_CHIP_MASK_E3B0,
  1766. PBF_REG_INIT_CRD_Q0, 4, 0x000007ff },
  1767. { BNX2X_CHIP_MASK_ALL,
  1768. PRS_REG_CID_PORT_0, 4, 0x00ffffff },
  1769. { BNX2X_CHIP_MASK_ALL,
  1770. PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
  1771. { BNX2X_CHIP_MASK_ALL,
  1772. PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  1773. { BNX2X_CHIP_MASK_ALL,
  1774. PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
  1775. /* 10 */ { BNX2X_CHIP_MASK_ALL,
  1776. PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  1777. { BNX2X_CHIP_MASK_ALL,
  1778. PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
  1779. { BNX2X_CHIP_MASK_ALL,
  1780. QM_REG_CONNNUM_0, 4, 0x000fffff },
  1781. { BNX2X_CHIP_MASK_ALL,
  1782. TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
  1783. { BNX2X_CHIP_MASK_ALL,
  1784. SRC_REG_KEYRSS0_0, 40, 0xffffffff },
  1785. { BNX2X_CHIP_MASK_ALL,
  1786. SRC_REG_KEYRSS0_7, 40, 0xffffffff },
  1787. { BNX2X_CHIP_MASK_ALL,
  1788. XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
  1789. { BNX2X_CHIP_MASK_ALL,
  1790. XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
  1791. { BNX2X_CHIP_MASK_ALL,
  1792. XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
  1793. { BNX2X_CHIP_MASK_ALL,
  1794. NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
  1795. /* 20 */ { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1796. NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
  1797. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1798. NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
  1799. { BNX2X_CHIP_MASK_ALL,
  1800. NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
  1801. { BNX2X_CHIP_MASK_ALL,
  1802. NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
  1803. { BNX2X_CHIP_MASK_ALL,
  1804. NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
  1805. { BNX2X_CHIP_MASK_ALL,
  1806. NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
  1807. { BNX2X_CHIP_MASK_ALL,
  1808. NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
  1809. { BNX2X_CHIP_MASK_ALL,
  1810. NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
  1811. { BNX2X_CHIP_MASK_ALL,
  1812. NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
  1813. { BNX2X_CHIP_MASK_ALL,
  1814. NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
  1815. /* 30 */ { BNX2X_CHIP_MASK_ALL,
  1816. NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
  1817. { BNX2X_CHIP_MASK_ALL,
  1818. NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
  1819. { BNX2X_CHIP_MASK_ALL,
  1820. NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
  1821. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1822. NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
  1823. { BNX2X_CHIP_MASK_ALL,
  1824. NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001},
  1825. { BNX2X_CHIP_MASK_ALL,
  1826. NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
  1827. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1828. NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
  1829. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1830. NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
  1831. { BNX2X_CHIP_MASK_ALL, 0xffffffff, 0, 0x00000000 }
  1832. };
  1833. if (!bnx2x_is_nvm_accessible(bp)) {
  1834. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1835. "cannot access eeprom when the interface is down\n");
  1836. return rc;
  1837. }
  1838. if (CHIP_IS_E1(bp))
  1839. hw = BNX2X_CHIP_MASK_E1;
  1840. else if (CHIP_IS_E1H(bp))
  1841. hw = BNX2X_CHIP_MASK_E1H;
  1842. else if (CHIP_IS_E2(bp))
  1843. hw = BNX2X_CHIP_MASK_E2;
  1844. else if (CHIP_IS_E3B0(bp))
  1845. hw = BNX2X_CHIP_MASK_E3B0;
  1846. else /* e3 A0 */
  1847. hw = BNX2X_CHIP_MASK_E3;
  1848. /* Repeat the test twice:
  1849. * First by writing 0x00000000, second by writing 0xffffffff
  1850. */
  1851. for (idx = 0; idx < 2; idx++) {
  1852. switch (idx) {
  1853. case 0:
  1854. wr_val = 0;
  1855. break;
  1856. case 1:
  1857. wr_val = 0xffffffff;
  1858. break;
  1859. }
  1860. for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
  1861. u32 offset, mask, save_val, val;
  1862. if (!(hw & reg_tbl[i].hw))
  1863. continue;
  1864. offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
  1865. mask = reg_tbl[i].mask;
  1866. save_val = REG_RD(bp, offset);
  1867. REG_WR(bp, offset, wr_val & mask);
  1868. val = REG_RD(bp, offset);
  1869. /* Restore the original register's value */
  1870. REG_WR(bp, offset, save_val);
  1871. /* verify value is as expected */
  1872. if ((val & mask) != (wr_val & mask)) {
  1873. DP(BNX2X_MSG_ETHTOOL,
  1874. "offset 0x%x: val 0x%x != 0x%x mask 0x%x\n",
  1875. offset, val, wr_val, mask);
  1876. goto test_reg_exit;
  1877. }
  1878. }
  1879. }
  1880. rc = 0;
  1881. test_reg_exit:
  1882. return rc;
  1883. }
  1884. static int bnx2x_test_memory(struct bnx2x *bp)
  1885. {
  1886. int i, j, rc = -ENODEV;
  1887. u32 val, index;
  1888. static const struct {
  1889. u32 offset;
  1890. int size;
  1891. } mem_tbl[] = {
  1892. { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
  1893. { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
  1894. { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
  1895. { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
  1896. { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
  1897. { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
  1898. { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
  1899. { 0xffffffff, 0 }
  1900. };
  1901. static const struct {
  1902. char *name;
  1903. u32 offset;
  1904. u32 hw_mask[BNX2X_CHIP_MAX_OFST];
  1905. } prty_tbl[] = {
  1906. { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS,
  1907. {0x3ffc0, 0, 0, 0} },
  1908. { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS,
  1909. {0x2, 0x2, 0, 0} },
  1910. { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS,
  1911. {0, 0, 0, 0} },
  1912. { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS,
  1913. {0x3ffc0, 0, 0, 0} },
  1914. { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS,
  1915. {0x3ffc0, 0, 0, 0} },
  1916. { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS,
  1917. {0x3ffc1, 0, 0, 0} },
  1918. { NULL, 0xffffffff, {0, 0, 0, 0} }
  1919. };
  1920. if (!bnx2x_is_nvm_accessible(bp)) {
  1921. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1922. "cannot access eeprom when the interface is down\n");
  1923. return rc;
  1924. }
  1925. if (CHIP_IS_E1(bp))
  1926. index = BNX2X_CHIP_E1_OFST;
  1927. else if (CHIP_IS_E1H(bp))
  1928. index = BNX2X_CHIP_E1H_OFST;
  1929. else if (CHIP_IS_E2(bp))
  1930. index = BNX2X_CHIP_E2_OFST;
  1931. else /* e3 */
  1932. index = BNX2X_CHIP_E3_OFST;
  1933. /* pre-Check the parity status */
  1934. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  1935. val = REG_RD(bp, prty_tbl[i].offset);
  1936. if (val & ~(prty_tbl[i].hw_mask[index])) {
  1937. DP(BNX2X_MSG_ETHTOOL,
  1938. "%s is 0x%x\n", prty_tbl[i].name, val);
  1939. goto test_mem_exit;
  1940. }
  1941. }
  1942. /* Go through all the memories */
  1943. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
  1944. for (j = 0; j < mem_tbl[i].size; j++)
  1945. REG_RD(bp, mem_tbl[i].offset + j*4);
  1946. /* Check the parity status */
  1947. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  1948. val = REG_RD(bp, prty_tbl[i].offset);
  1949. if (val & ~(prty_tbl[i].hw_mask[index])) {
  1950. DP(BNX2X_MSG_ETHTOOL,
  1951. "%s is 0x%x\n", prty_tbl[i].name, val);
  1952. goto test_mem_exit;
  1953. }
  1954. }
  1955. rc = 0;
  1956. test_mem_exit:
  1957. return rc;
  1958. }
  1959. static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up, u8 is_serdes)
  1960. {
  1961. int cnt = 1400;
  1962. if (link_up) {
  1963. while (bnx2x_link_test(bp, is_serdes) && cnt--)
  1964. msleep(20);
  1965. if (cnt <= 0 && bnx2x_link_test(bp, is_serdes))
  1966. DP(BNX2X_MSG_ETHTOOL, "Timeout waiting for link up\n");
  1967. cnt = 1400;
  1968. while (!bp->link_vars.link_up && cnt--)
  1969. msleep(20);
  1970. if (cnt <= 0 && !bp->link_vars.link_up)
  1971. DP(BNX2X_MSG_ETHTOOL,
  1972. "Timeout waiting for link init\n");
  1973. }
  1974. }
  1975. static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode)
  1976. {
  1977. unsigned int pkt_size, num_pkts, i;
  1978. struct sk_buff *skb;
  1979. unsigned char *packet;
  1980. struct bnx2x_fastpath *fp_rx = &bp->fp[0];
  1981. struct bnx2x_fastpath *fp_tx = &bp->fp[0];
  1982. struct bnx2x_fp_txdata *txdata = fp_tx->txdata_ptr[0];
  1983. u16 tx_start_idx, tx_idx;
  1984. u16 rx_start_idx, rx_idx;
  1985. u16 pkt_prod, bd_prod;
  1986. struct sw_tx_bd *tx_buf;
  1987. struct eth_tx_start_bd *tx_start_bd;
  1988. dma_addr_t mapping;
  1989. union eth_rx_cqe *cqe;
  1990. u8 cqe_fp_flags, cqe_fp_type;
  1991. struct sw_rx_bd *rx_buf;
  1992. u16 len;
  1993. int rc = -ENODEV;
  1994. u8 *data;
  1995. struct netdev_queue *txq = netdev_get_tx_queue(bp->dev,
  1996. txdata->txq_index);
  1997. /* check the loopback mode */
  1998. switch (loopback_mode) {
  1999. case BNX2X_PHY_LOOPBACK:
  2000. if (bp->link_params.loopback_mode != LOOPBACK_XGXS) {
  2001. DP(BNX2X_MSG_ETHTOOL, "PHY loopback not supported\n");
  2002. return -EINVAL;
  2003. }
  2004. break;
  2005. case BNX2X_MAC_LOOPBACK:
  2006. if (CHIP_IS_E3(bp)) {
  2007. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  2008. if (bp->port.supported[cfg_idx] &
  2009. (SUPPORTED_10000baseT_Full |
  2010. SUPPORTED_20000baseMLD2_Full |
  2011. SUPPORTED_20000baseKR2_Full))
  2012. bp->link_params.loopback_mode = LOOPBACK_XMAC;
  2013. else
  2014. bp->link_params.loopback_mode = LOOPBACK_UMAC;
  2015. } else
  2016. bp->link_params.loopback_mode = LOOPBACK_BMAC;
  2017. bnx2x_phy_init(&bp->link_params, &bp->link_vars);
  2018. break;
  2019. case BNX2X_EXT_LOOPBACK:
  2020. if (bp->link_params.loopback_mode != LOOPBACK_EXT) {
  2021. DP(BNX2X_MSG_ETHTOOL,
  2022. "Can't configure external loopback\n");
  2023. return -EINVAL;
  2024. }
  2025. break;
  2026. default:
  2027. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2028. return -EINVAL;
  2029. }
  2030. /* prepare the loopback packet */
  2031. pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
  2032. bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
  2033. skb = netdev_alloc_skb(bp->dev, fp_rx->rx_buf_size);
  2034. if (!skb) {
  2035. DP(BNX2X_MSG_ETHTOOL, "Can't allocate skb\n");
  2036. rc = -ENOMEM;
  2037. goto test_loopback_exit;
  2038. }
  2039. packet = skb_put(skb, pkt_size);
  2040. memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
  2041. memset(packet + ETH_ALEN, 0, ETH_ALEN);
  2042. memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN));
  2043. for (i = ETH_HLEN; i < pkt_size; i++)
  2044. packet[i] = (unsigned char) (i & 0xff);
  2045. mapping = dma_map_single(&bp->pdev->dev, skb->data,
  2046. skb_headlen(skb), DMA_TO_DEVICE);
  2047. if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
  2048. rc = -ENOMEM;
  2049. dev_kfree_skb(skb);
  2050. DP(BNX2X_MSG_ETHTOOL, "Unable to map SKB\n");
  2051. goto test_loopback_exit;
  2052. }
  2053. /* send the loopback packet */
  2054. num_pkts = 0;
  2055. tx_start_idx = le16_to_cpu(*txdata->tx_cons_sb);
  2056. rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  2057. netdev_tx_sent_queue(txq, skb->len);
  2058. pkt_prod = txdata->tx_pkt_prod++;
  2059. tx_buf = &txdata->tx_buf_ring[TX_BD(pkt_prod)];
  2060. tx_buf->first_bd = txdata->tx_bd_prod;
  2061. tx_buf->skb = skb;
  2062. tx_buf->flags = 0;
  2063. bd_prod = TX_BD(txdata->tx_bd_prod);
  2064. tx_start_bd = &txdata->tx_desc_ring[bd_prod].start_bd;
  2065. tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
  2066. tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
  2067. tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */
  2068. tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
  2069. tx_start_bd->vlan_or_ethertype = cpu_to_le16(pkt_prod);
  2070. tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
  2071. SET_FLAG(tx_start_bd->general_data,
  2072. ETH_TX_START_BD_HDR_NBDS,
  2073. 1);
  2074. SET_FLAG(tx_start_bd->general_data,
  2075. ETH_TX_START_BD_PARSE_NBDS,
  2076. 0);
  2077. /* turn on parsing and get a BD */
  2078. bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
  2079. if (CHIP_IS_E1x(bp)) {
  2080. u16 global_data = 0;
  2081. struct eth_tx_parse_bd_e1x *pbd_e1x =
  2082. &txdata->tx_desc_ring[bd_prod].parse_bd_e1x;
  2083. memset(pbd_e1x, 0, sizeof(struct eth_tx_parse_bd_e1x));
  2084. SET_FLAG(global_data,
  2085. ETH_TX_PARSE_BD_E1X_ETH_ADDR_TYPE, UNICAST_ADDRESS);
  2086. pbd_e1x->global_data = cpu_to_le16(global_data);
  2087. } else {
  2088. u32 parsing_data = 0;
  2089. struct eth_tx_parse_bd_e2 *pbd_e2 =
  2090. &txdata->tx_desc_ring[bd_prod].parse_bd_e2;
  2091. memset(pbd_e2, 0, sizeof(struct eth_tx_parse_bd_e2));
  2092. SET_FLAG(parsing_data,
  2093. ETH_TX_PARSE_BD_E2_ETH_ADDR_TYPE, UNICAST_ADDRESS);
  2094. pbd_e2->parsing_data = cpu_to_le32(parsing_data);
  2095. }
  2096. wmb();
  2097. txdata->tx_db.data.prod += 2;
  2098. barrier();
  2099. DOORBELL(bp, txdata->cid, txdata->tx_db.raw);
  2100. mmiowb();
  2101. barrier();
  2102. num_pkts++;
  2103. txdata->tx_bd_prod += 2; /* start + pbd */
  2104. udelay(100);
  2105. tx_idx = le16_to_cpu(*txdata->tx_cons_sb);
  2106. if (tx_idx != tx_start_idx + num_pkts)
  2107. goto test_loopback_exit;
  2108. /* Unlike HC IGU won't generate an interrupt for status block
  2109. * updates that have been performed while interrupts were
  2110. * disabled.
  2111. */
  2112. if (bp->common.int_block == INT_BLOCK_IGU) {
  2113. /* Disable local BHes to prevent a dead-lock situation between
  2114. * sch_direct_xmit() and bnx2x_run_loopback() (calling
  2115. * bnx2x_tx_int()), as both are taking netif_tx_lock().
  2116. */
  2117. local_bh_disable();
  2118. bnx2x_tx_int(bp, txdata);
  2119. local_bh_enable();
  2120. }
  2121. rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  2122. if (rx_idx != rx_start_idx + num_pkts)
  2123. goto test_loopback_exit;
  2124. cqe = &fp_rx->rx_comp_ring[RCQ_BD(fp_rx->rx_comp_cons)];
  2125. cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
  2126. cqe_fp_type = cqe_fp_flags & ETH_FAST_PATH_RX_CQE_TYPE;
  2127. if (!CQE_TYPE_FAST(cqe_fp_type) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
  2128. goto test_loopback_rx_exit;
  2129. len = le16_to_cpu(cqe->fast_path_cqe.pkt_len_or_gro_seg_len);
  2130. if (len != pkt_size)
  2131. goto test_loopback_rx_exit;
  2132. rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)];
  2133. dma_sync_single_for_cpu(&bp->pdev->dev,
  2134. dma_unmap_addr(rx_buf, mapping),
  2135. fp_rx->rx_buf_size, DMA_FROM_DEVICE);
  2136. data = rx_buf->data + NET_SKB_PAD + cqe->fast_path_cqe.placement_offset;
  2137. for (i = ETH_HLEN; i < pkt_size; i++)
  2138. if (*(data + i) != (unsigned char) (i & 0xff))
  2139. goto test_loopback_rx_exit;
  2140. rc = 0;
  2141. test_loopback_rx_exit:
  2142. fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons);
  2143. fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod);
  2144. fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons);
  2145. fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod);
  2146. /* Update producers */
  2147. bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod,
  2148. fp_rx->rx_sge_prod);
  2149. test_loopback_exit:
  2150. bp->link_params.loopback_mode = LOOPBACK_NONE;
  2151. return rc;
  2152. }
  2153. static int bnx2x_test_loopback(struct bnx2x *bp)
  2154. {
  2155. int rc = 0, res;
  2156. if (BP_NOMCP(bp))
  2157. return rc;
  2158. if (!netif_running(bp->dev))
  2159. return BNX2X_LOOPBACK_FAILED;
  2160. bnx2x_netif_stop(bp, 1);
  2161. bnx2x_acquire_phy_lock(bp);
  2162. res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK);
  2163. if (res) {
  2164. DP(BNX2X_MSG_ETHTOOL, " PHY loopback failed (res %d)\n", res);
  2165. rc |= BNX2X_PHY_LOOPBACK_FAILED;
  2166. }
  2167. res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK);
  2168. if (res) {
  2169. DP(BNX2X_MSG_ETHTOOL, " MAC loopback failed (res %d)\n", res);
  2170. rc |= BNX2X_MAC_LOOPBACK_FAILED;
  2171. }
  2172. bnx2x_release_phy_lock(bp);
  2173. bnx2x_netif_start(bp);
  2174. return rc;
  2175. }
  2176. static int bnx2x_test_ext_loopback(struct bnx2x *bp)
  2177. {
  2178. int rc;
  2179. u8 is_serdes =
  2180. (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
  2181. if (BP_NOMCP(bp))
  2182. return -ENODEV;
  2183. if (!netif_running(bp->dev))
  2184. return BNX2X_EXT_LOOPBACK_FAILED;
  2185. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2186. rc = bnx2x_nic_load(bp, LOAD_LOOPBACK_EXT);
  2187. if (rc) {
  2188. DP(BNX2X_MSG_ETHTOOL,
  2189. "Can't perform self-test, nic_load (for external lb) failed\n");
  2190. return -ENODEV;
  2191. }
  2192. bnx2x_wait_for_link(bp, 1, is_serdes);
  2193. bnx2x_netif_stop(bp, 1);
  2194. rc = bnx2x_run_loopback(bp, BNX2X_EXT_LOOPBACK);
  2195. if (rc)
  2196. DP(BNX2X_MSG_ETHTOOL, "EXT loopback failed (res %d)\n", rc);
  2197. bnx2x_netif_start(bp);
  2198. return rc;
  2199. }
  2200. struct code_entry {
  2201. u32 sram_start_addr;
  2202. u32 code_attribute;
  2203. #define CODE_IMAGE_TYPE_MASK 0xf0800003
  2204. #define CODE_IMAGE_VNTAG_PROFILES_DATA 0xd0000003
  2205. #define CODE_IMAGE_LENGTH_MASK 0x007ffffc
  2206. #define CODE_IMAGE_TYPE_EXTENDED_DIR 0xe0000000
  2207. u32 nvm_start_addr;
  2208. };
  2209. #define CODE_ENTRY_MAX 16
  2210. #define CODE_ENTRY_EXTENDED_DIR_IDX 15
  2211. #define MAX_IMAGES_IN_EXTENDED_DIR 64
  2212. #define NVRAM_DIR_OFFSET 0x14
  2213. #define EXTENDED_DIR_EXISTS(code) \
  2214. ((code & CODE_IMAGE_TYPE_MASK) == CODE_IMAGE_TYPE_EXTENDED_DIR && \
  2215. (code & CODE_IMAGE_LENGTH_MASK) != 0)
  2216. #define CRC32_RESIDUAL 0xdebb20e3
  2217. #define CRC_BUFF_SIZE 256
  2218. static int bnx2x_nvram_crc(struct bnx2x *bp,
  2219. int offset,
  2220. int size,
  2221. u8 *buff)
  2222. {
  2223. u32 crc = ~0;
  2224. int rc = 0, done = 0;
  2225. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2226. "NVRAM CRC from 0x%08x to 0x%08x\n", offset, offset + size);
  2227. while (done < size) {
  2228. int count = min_t(int, size - done, CRC_BUFF_SIZE);
  2229. rc = bnx2x_nvram_read(bp, offset + done, buff, count);
  2230. if (rc)
  2231. return rc;
  2232. crc = crc32_le(crc, buff, count);
  2233. done += count;
  2234. }
  2235. if (crc != CRC32_RESIDUAL)
  2236. rc = -EINVAL;
  2237. return rc;
  2238. }
  2239. static int bnx2x_test_nvram_dir(struct bnx2x *bp,
  2240. struct code_entry *entry,
  2241. u8 *buff)
  2242. {
  2243. size_t size = entry->code_attribute & CODE_IMAGE_LENGTH_MASK;
  2244. u32 type = entry->code_attribute & CODE_IMAGE_TYPE_MASK;
  2245. int rc;
  2246. /* Zero-length images and AFEX profiles do not have CRC */
  2247. if (size == 0 || type == CODE_IMAGE_VNTAG_PROFILES_DATA)
  2248. return 0;
  2249. rc = bnx2x_nvram_crc(bp, entry->nvm_start_addr, size, buff);
  2250. if (rc)
  2251. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2252. "image %x has failed crc test (rc %d)\n", type, rc);
  2253. return rc;
  2254. }
  2255. static int bnx2x_test_dir_entry(struct bnx2x *bp, u32 addr, u8 *buff)
  2256. {
  2257. int rc;
  2258. struct code_entry entry;
  2259. rc = bnx2x_nvram_read32(bp, addr, (u32 *)&entry, sizeof(entry));
  2260. if (rc)
  2261. return rc;
  2262. return bnx2x_test_nvram_dir(bp, &entry, buff);
  2263. }
  2264. static int bnx2x_test_nvram_ext_dirs(struct bnx2x *bp, u8 *buff)
  2265. {
  2266. u32 rc, cnt, dir_offset = NVRAM_DIR_OFFSET;
  2267. struct code_entry entry;
  2268. int i;
  2269. rc = bnx2x_nvram_read32(bp,
  2270. dir_offset +
  2271. sizeof(entry) * CODE_ENTRY_EXTENDED_DIR_IDX,
  2272. (u32 *)&entry, sizeof(entry));
  2273. if (rc)
  2274. return rc;
  2275. if (!EXTENDED_DIR_EXISTS(entry.code_attribute))
  2276. return 0;
  2277. rc = bnx2x_nvram_read32(bp, entry.nvm_start_addr,
  2278. &cnt, sizeof(u32));
  2279. if (rc)
  2280. return rc;
  2281. dir_offset = entry.nvm_start_addr + 8;
  2282. for (i = 0; i < cnt && i < MAX_IMAGES_IN_EXTENDED_DIR; i++) {
  2283. rc = bnx2x_test_dir_entry(bp, dir_offset +
  2284. sizeof(struct code_entry) * i,
  2285. buff);
  2286. if (rc)
  2287. return rc;
  2288. }
  2289. return 0;
  2290. }
  2291. static int bnx2x_test_nvram_dirs(struct bnx2x *bp, u8 *buff)
  2292. {
  2293. u32 rc, dir_offset = NVRAM_DIR_OFFSET;
  2294. int i;
  2295. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "NVRAM DIRS CRC test-set\n");
  2296. for (i = 0; i < CODE_ENTRY_EXTENDED_DIR_IDX; i++) {
  2297. rc = bnx2x_test_dir_entry(bp, dir_offset +
  2298. sizeof(struct code_entry) * i,
  2299. buff);
  2300. if (rc)
  2301. return rc;
  2302. }
  2303. return bnx2x_test_nvram_ext_dirs(bp, buff);
  2304. }
  2305. struct crc_pair {
  2306. int offset;
  2307. int size;
  2308. };
  2309. static int bnx2x_test_nvram_tbl(struct bnx2x *bp,
  2310. const struct crc_pair *nvram_tbl, u8 *buf)
  2311. {
  2312. int i;
  2313. for (i = 0; nvram_tbl[i].size; i++) {
  2314. int rc = bnx2x_nvram_crc(bp, nvram_tbl[i].offset,
  2315. nvram_tbl[i].size, buf);
  2316. if (rc) {
  2317. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2318. "nvram_tbl[%d] has failed crc test (rc %d)\n",
  2319. i, rc);
  2320. return rc;
  2321. }
  2322. }
  2323. return 0;
  2324. }
  2325. static int bnx2x_test_nvram(struct bnx2x *bp)
  2326. {
  2327. const struct crc_pair nvram_tbl[] = {
  2328. { 0, 0x14 }, /* bootstrap */
  2329. { 0x14, 0xec }, /* dir */
  2330. { 0x100, 0x350 }, /* manuf_info */
  2331. { 0x450, 0xf0 }, /* feature_info */
  2332. { 0x640, 0x64 }, /* upgrade_key_info */
  2333. { 0x708, 0x70 }, /* manuf_key_info */
  2334. { 0, 0 }
  2335. };
  2336. const struct crc_pair nvram_tbl2[] = {
  2337. { 0x7e8, 0x350 }, /* manuf_info2 */
  2338. { 0xb38, 0xf0 }, /* feature_info */
  2339. { 0, 0 }
  2340. };
  2341. u8 *buf;
  2342. int rc;
  2343. u32 magic;
  2344. if (BP_NOMCP(bp))
  2345. return 0;
  2346. buf = kmalloc(CRC_BUFF_SIZE, GFP_KERNEL);
  2347. if (!buf) {
  2348. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "kmalloc failed\n");
  2349. rc = -ENOMEM;
  2350. goto test_nvram_exit;
  2351. }
  2352. rc = bnx2x_nvram_read32(bp, 0, &magic, sizeof(magic));
  2353. if (rc) {
  2354. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2355. "magic value read (rc %d)\n", rc);
  2356. goto test_nvram_exit;
  2357. }
  2358. if (magic != 0x669955aa) {
  2359. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2360. "wrong magic value (0x%08x)\n", magic);
  2361. rc = -ENODEV;
  2362. goto test_nvram_exit;
  2363. }
  2364. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "Port 0 CRC test-set\n");
  2365. rc = bnx2x_test_nvram_tbl(bp, nvram_tbl, buf);
  2366. if (rc)
  2367. goto test_nvram_exit;
  2368. if (!CHIP_IS_E1x(bp) && !CHIP_IS_57811xx(bp)) {
  2369. u32 hide = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
  2370. SHARED_HW_CFG_HIDE_PORT1;
  2371. if (!hide) {
  2372. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2373. "Port 1 CRC test-set\n");
  2374. rc = bnx2x_test_nvram_tbl(bp, nvram_tbl2, buf);
  2375. if (rc)
  2376. goto test_nvram_exit;
  2377. }
  2378. }
  2379. rc = bnx2x_test_nvram_dirs(bp, buf);
  2380. test_nvram_exit:
  2381. kfree(buf);
  2382. return rc;
  2383. }
  2384. /* Send an EMPTY ramrod on the first queue */
  2385. static int bnx2x_test_intr(struct bnx2x *bp)
  2386. {
  2387. struct bnx2x_queue_state_params params = {NULL};
  2388. if (!netif_running(bp->dev)) {
  2389. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2390. "cannot access eeprom when the interface is down\n");
  2391. return -ENODEV;
  2392. }
  2393. params.q_obj = &bp->sp_objs->q_obj;
  2394. params.cmd = BNX2X_Q_CMD_EMPTY;
  2395. __set_bit(RAMROD_COMP_WAIT, &params.ramrod_flags);
  2396. return bnx2x_queue_state_change(bp, &params);
  2397. }
  2398. static void bnx2x_self_test(struct net_device *dev,
  2399. struct ethtool_test *etest, u64 *buf)
  2400. {
  2401. struct bnx2x *bp = netdev_priv(dev);
  2402. u8 is_serdes, link_up;
  2403. int rc, cnt = 0;
  2404. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  2405. netdev_err(bp->dev,
  2406. "Handling parity error recovery. Try again later\n");
  2407. etest->flags |= ETH_TEST_FL_FAILED;
  2408. return;
  2409. }
  2410. DP(BNX2X_MSG_ETHTOOL,
  2411. "Self-test command parameters: offline = %d, external_lb = %d\n",
  2412. (etest->flags & ETH_TEST_FL_OFFLINE),
  2413. (etest->flags & ETH_TEST_FL_EXTERNAL_LB)>>2);
  2414. memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS(bp));
  2415. if (!netif_running(dev)) {
  2416. DP(BNX2X_MSG_ETHTOOL,
  2417. "Can't perform self-test when interface is down\n");
  2418. return;
  2419. }
  2420. is_serdes = (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
  2421. link_up = bp->link_vars.link_up;
  2422. /* offline tests are not supported in MF mode */
  2423. if ((etest->flags & ETH_TEST_FL_OFFLINE) && !IS_MF(bp)) {
  2424. int port = BP_PORT(bp);
  2425. u32 val;
  2426. /* save current value of input enable for TX port IF */
  2427. val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4);
  2428. /* disable input for TX port IF */
  2429. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0);
  2430. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2431. rc = bnx2x_nic_load(bp, LOAD_DIAG);
  2432. if (rc) {
  2433. etest->flags |= ETH_TEST_FL_FAILED;
  2434. DP(BNX2X_MSG_ETHTOOL,
  2435. "Can't perform self-test, nic_load (for offline) failed\n");
  2436. return;
  2437. }
  2438. /* wait until link state is restored */
  2439. bnx2x_wait_for_link(bp, 1, is_serdes);
  2440. if (bnx2x_test_registers(bp) != 0) {
  2441. buf[0] = 1;
  2442. etest->flags |= ETH_TEST_FL_FAILED;
  2443. }
  2444. if (bnx2x_test_memory(bp) != 0) {
  2445. buf[1] = 1;
  2446. etest->flags |= ETH_TEST_FL_FAILED;
  2447. }
  2448. buf[2] = bnx2x_test_loopback(bp); /* internal LB */
  2449. if (buf[2] != 0)
  2450. etest->flags |= ETH_TEST_FL_FAILED;
  2451. if (etest->flags & ETH_TEST_FL_EXTERNAL_LB) {
  2452. buf[3] = bnx2x_test_ext_loopback(bp); /* external LB */
  2453. if (buf[3] != 0)
  2454. etest->flags |= ETH_TEST_FL_FAILED;
  2455. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  2456. }
  2457. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2458. /* restore input for TX port IF */
  2459. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val);
  2460. rc = bnx2x_nic_load(bp, LOAD_NORMAL);
  2461. if (rc) {
  2462. etest->flags |= ETH_TEST_FL_FAILED;
  2463. DP(BNX2X_MSG_ETHTOOL,
  2464. "Can't perform self-test, nic_load (for online) failed\n");
  2465. return;
  2466. }
  2467. /* wait until link state is restored */
  2468. bnx2x_wait_for_link(bp, link_up, is_serdes);
  2469. }
  2470. if (bnx2x_test_nvram(bp) != 0) {
  2471. if (!IS_MF(bp))
  2472. buf[4] = 1;
  2473. else
  2474. buf[0] = 1;
  2475. etest->flags |= ETH_TEST_FL_FAILED;
  2476. }
  2477. if (bnx2x_test_intr(bp) != 0) {
  2478. if (!IS_MF(bp))
  2479. buf[5] = 1;
  2480. else
  2481. buf[1] = 1;
  2482. etest->flags |= ETH_TEST_FL_FAILED;
  2483. }
  2484. if (link_up) {
  2485. cnt = 100;
  2486. while (bnx2x_link_test(bp, is_serdes) && --cnt)
  2487. msleep(20);
  2488. }
  2489. if (!cnt) {
  2490. if (!IS_MF(bp))
  2491. buf[6] = 1;
  2492. else
  2493. buf[2] = 1;
  2494. etest->flags |= ETH_TEST_FL_FAILED;
  2495. }
  2496. }
  2497. #define IS_PORT_STAT(i) \
  2498. ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
  2499. #define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
  2500. #define IS_MF_MODE_STAT(bp) \
  2501. (IS_MF(bp) && !(bp->msg_enable & BNX2X_MSG_STATS))
  2502. /* ethtool statistics are displayed for all regular ethernet queues and the
  2503. * fcoe L2 queue if not disabled
  2504. */
  2505. static int bnx2x_num_stat_queues(struct bnx2x *bp)
  2506. {
  2507. return BNX2X_NUM_ETH_QUEUES(bp);
  2508. }
  2509. static int bnx2x_get_sset_count(struct net_device *dev, int stringset)
  2510. {
  2511. struct bnx2x *bp = netdev_priv(dev);
  2512. int i, num_strings = 0;
  2513. switch (stringset) {
  2514. case ETH_SS_STATS:
  2515. if (is_multi(bp)) {
  2516. num_strings = bnx2x_num_stat_queues(bp) *
  2517. BNX2X_NUM_Q_STATS;
  2518. } else
  2519. num_strings = 0;
  2520. if (IS_MF_MODE_STAT(bp)) {
  2521. for (i = 0; i < BNX2X_NUM_STATS; i++)
  2522. if (IS_FUNC_STAT(i))
  2523. num_strings++;
  2524. } else
  2525. num_strings += BNX2X_NUM_STATS;
  2526. return num_strings;
  2527. case ETH_SS_TEST:
  2528. return BNX2X_NUM_TESTS(bp);
  2529. case ETH_SS_PRIV_FLAGS:
  2530. return BNX2X_PRI_FLAG_LEN;
  2531. default:
  2532. return -EINVAL;
  2533. }
  2534. }
  2535. static u32 bnx2x_get_private_flags(struct net_device *dev)
  2536. {
  2537. struct bnx2x *bp = netdev_priv(dev);
  2538. u32 flags = 0;
  2539. flags |= (!(bp->flags & NO_ISCSI_FLAG) ? 1 : 0) << BNX2X_PRI_FLAG_ISCSI;
  2540. flags |= (!(bp->flags & NO_FCOE_FLAG) ? 1 : 0) << BNX2X_PRI_FLAG_FCOE;
  2541. flags |= (!!IS_MF_STORAGE_ONLY(bp)) << BNX2X_PRI_FLAG_STORAGE;
  2542. return flags;
  2543. }
  2544. static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  2545. {
  2546. struct bnx2x *bp = netdev_priv(dev);
  2547. int i, j, k, start;
  2548. char queue_name[MAX_QUEUE_NAME_LEN+1];
  2549. switch (stringset) {
  2550. case ETH_SS_STATS:
  2551. k = 0;
  2552. if (is_multi(bp)) {
  2553. for_each_eth_queue(bp, i) {
  2554. memset(queue_name, 0, sizeof(queue_name));
  2555. sprintf(queue_name, "%d", i);
  2556. for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
  2557. snprintf(buf + (k + j)*ETH_GSTRING_LEN,
  2558. ETH_GSTRING_LEN,
  2559. bnx2x_q_stats_arr[j].string,
  2560. queue_name);
  2561. k += BNX2X_NUM_Q_STATS;
  2562. }
  2563. }
  2564. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  2565. if (IS_MF_MODE_STAT(bp) && IS_PORT_STAT(i))
  2566. continue;
  2567. strcpy(buf + (k + j)*ETH_GSTRING_LEN,
  2568. bnx2x_stats_arr[i].string);
  2569. j++;
  2570. }
  2571. break;
  2572. case ETH_SS_TEST:
  2573. /* First 4 tests cannot be done in MF mode */
  2574. if (!IS_MF(bp))
  2575. start = 0;
  2576. else
  2577. start = 4;
  2578. memcpy(buf, bnx2x_tests_str_arr + start,
  2579. ETH_GSTRING_LEN * BNX2X_NUM_TESTS(bp));
  2580. break;
  2581. case ETH_SS_PRIV_FLAGS:
  2582. memcpy(buf, bnx2x_private_arr,
  2583. ETH_GSTRING_LEN * BNX2X_PRI_FLAG_LEN);
  2584. break;
  2585. }
  2586. }
  2587. static void bnx2x_get_ethtool_stats(struct net_device *dev,
  2588. struct ethtool_stats *stats, u64 *buf)
  2589. {
  2590. struct bnx2x *bp = netdev_priv(dev);
  2591. u32 *hw_stats, *offset;
  2592. int i, j, k = 0;
  2593. if (is_multi(bp)) {
  2594. for_each_eth_queue(bp, i) {
  2595. hw_stats = (u32 *)&bp->fp_stats[i].eth_q_stats;
  2596. for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
  2597. if (bnx2x_q_stats_arr[j].size == 0) {
  2598. /* skip this counter */
  2599. buf[k + j] = 0;
  2600. continue;
  2601. }
  2602. offset = (hw_stats +
  2603. bnx2x_q_stats_arr[j].offset);
  2604. if (bnx2x_q_stats_arr[j].size == 4) {
  2605. /* 4-byte counter */
  2606. buf[k + j] = (u64) *offset;
  2607. continue;
  2608. }
  2609. /* 8-byte counter */
  2610. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  2611. }
  2612. k += BNX2X_NUM_Q_STATS;
  2613. }
  2614. }
  2615. hw_stats = (u32 *)&bp->eth_stats;
  2616. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  2617. if (IS_MF_MODE_STAT(bp) && IS_PORT_STAT(i))
  2618. continue;
  2619. if (bnx2x_stats_arr[i].size == 0) {
  2620. /* skip this counter */
  2621. buf[k + j] = 0;
  2622. j++;
  2623. continue;
  2624. }
  2625. offset = (hw_stats + bnx2x_stats_arr[i].offset);
  2626. if (bnx2x_stats_arr[i].size == 4) {
  2627. /* 4-byte counter */
  2628. buf[k + j] = (u64) *offset;
  2629. j++;
  2630. continue;
  2631. }
  2632. /* 8-byte counter */
  2633. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  2634. j++;
  2635. }
  2636. }
  2637. static int bnx2x_set_phys_id(struct net_device *dev,
  2638. enum ethtool_phys_id_state state)
  2639. {
  2640. struct bnx2x *bp = netdev_priv(dev);
  2641. if (!bnx2x_is_nvm_accessible(bp)) {
  2642. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2643. "cannot access eeprom when the interface is down\n");
  2644. return -EAGAIN;
  2645. }
  2646. switch (state) {
  2647. case ETHTOOL_ID_ACTIVE:
  2648. return 1; /* cycle on/off once per second */
  2649. case ETHTOOL_ID_ON:
  2650. bnx2x_acquire_phy_lock(bp);
  2651. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2652. LED_MODE_ON, SPEED_1000);
  2653. bnx2x_release_phy_lock(bp);
  2654. break;
  2655. case ETHTOOL_ID_OFF:
  2656. bnx2x_acquire_phy_lock(bp);
  2657. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2658. LED_MODE_FRONT_PANEL_OFF, 0);
  2659. bnx2x_release_phy_lock(bp);
  2660. break;
  2661. case ETHTOOL_ID_INACTIVE:
  2662. bnx2x_acquire_phy_lock(bp);
  2663. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2664. LED_MODE_OPER,
  2665. bp->link_vars.line_speed);
  2666. bnx2x_release_phy_lock(bp);
  2667. }
  2668. return 0;
  2669. }
  2670. static int bnx2x_get_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
  2671. {
  2672. switch (info->flow_type) {
  2673. case TCP_V4_FLOW:
  2674. case TCP_V6_FLOW:
  2675. info->data = RXH_IP_SRC | RXH_IP_DST |
  2676. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2677. break;
  2678. case UDP_V4_FLOW:
  2679. if (bp->rss_conf_obj.udp_rss_v4)
  2680. info->data = RXH_IP_SRC | RXH_IP_DST |
  2681. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2682. else
  2683. info->data = RXH_IP_SRC | RXH_IP_DST;
  2684. break;
  2685. case UDP_V6_FLOW:
  2686. if (bp->rss_conf_obj.udp_rss_v6)
  2687. info->data = RXH_IP_SRC | RXH_IP_DST |
  2688. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2689. else
  2690. info->data = RXH_IP_SRC | RXH_IP_DST;
  2691. break;
  2692. case IPV4_FLOW:
  2693. case IPV6_FLOW:
  2694. info->data = RXH_IP_SRC | RXH_IP_DST;
  2695. break;
  2696. default:
  2697. info->data = 0;
  2698. break;
  2699. }
  2700. return 0;
  2701. }
  2702. static int bnx2x_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  2703. u32 *rules __always_unused)
  2704. {
  2705. struct bnx2x *bp = netdev_priv(dev);
  2706. switch (info->cmd) {
  2707. case ETHTOOL_GRXRINGS:
  2708. info->data = BNX2X_NUM_ETH_QUEUES(bp);
  2709. return 0;
  2710. case ETHTOOL_GRXFH:
  2711. return bnx2x_get_rss_flags(bp, info);
  2712. default:
  2713. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2714. return -EOPNOTSUPP;
  2715. }
  2716. }
  2717. static int bnx2x_set_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
  2718. {
  2719. int udp_rss_requested;
  2720. DP(BNX2X_MSG_ETHTOOL,
  2721. "Set rss flags command parameters: flow type = %d, data = %llu\n",
  2722. info->flow_type, info->data);
  2723. switch (info->flow_type) {
  2724. case TCP_V4_FLOW:
  2725. case TCP_V6_FLOW:
  2726. /* For TCP only 4-tupple hash is supported */
  2727. if (info->data ^ (RXH_IP_SRC | RXH_IP_DST |
  2728. RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
  2729. DP(BNX2X_MSG_ETHTOOL,
  2730. "Command parameters not supported\n");
  2731. return -EINVAL;
  2732. }
  2733. return 0;
  2734. case UDP_V4_FLOW:
  2735. case UDP_V6_FLOW:
  2736. /* For UDP either 2-tupple hash or 4-tupple hash is supported */
  2737. if (info->data == (RXH_IP_SRC | RXH_IP_DST |
  2738. RXH_L4_B_0_1 | RXH_L4_B_2_3))
  2739. udp_rss_requested = 1;
  2740. else if (info->data == (RXH_IP_SRC | RXH_IP_DST))
  2741. udp_rss_requested = 0;
  2742. else
  2743. return -EINVAL;
  2744. if ((info->flow_type == UDP_V4_FLOW) &&
  2745. (bp->rss_conf_obj.udp_rss_v4 != udp_rss_requested)) {
  2746. bp->rss_conf_obj.udp_rss_v4 = udp_rss_requested;
  2747. DP(BNX2X_MSG_ETHTOOL,
  2748. "rss re-configured, UDP 4-tupple %s\n",
  2749. udp_rss_requested ? "enabled" : "disabled");
  2750. return bnx2x_rss(bp, &bp->rss_conf_obj, false, true);
  2751. } else if ((info->flow_type == UDP_V6_FLOW) &&
  2752. (bp->rss_conf_obj.udp_rss_v6 != udp_rss_requested)) {
  2753. bp->rss_conf_obj.udp_rss_v6 = udp_rss_requested;
  2754. DP(BNX2X_MSG_ETHTOOL,
  2755. "rss re-configured, UDP 4-tupple %s\n",
  2756. udp_rss_requested ? "enabled" : "disabled");
  2757. return bnx2x_rss(bp, &bp->rss_conf_obj, false, true);
  2758. }
  2759. return 0;
  2760. case IPV4_FLOW:
  2761. case IPV6_FLOW:
  2762. /* For IP only 2-tupple hash is supported */
  2763. if (info->data ^ (RXH_IP_SRC | RXH_IP_DST)) {
  2764. DP(BNX2X_MSG_ETHTOOL,
  2765. "Command parameters not supported\n");
  2766. return -EINVAL;
  2767. }
  2768. return 0;
  2769. case SCTP_V4_FLOW:
  2770. case AH_ESP_V4_FLOW:
  2771. case AH_V4_FLOW:
  2772. case ESP_V4_FLOW:
  2773. case SCTP_V6_FLOW:
  2774. case AH_ESP_V6_FLOW:
  2775. case AH_V6_FLOW:
  2776. case ESP_V6_FLOW:
  2777. case IP_USER_FLOW:
  2778. case ETHER_FLOW:
  2779. /* RSS is not supported for these protocols */
  2780. if (info->data) {
  2781. DP(BNX2X_MSG_ETHTOOL,
  2782. "Command parameters not supported\n");
  2783. return -EINVAL;
  2784. }
  2785. return 0;
  2786. default:
  2787. return -EINVAL;
  2788. }
  2789. }
  2790. static int bnx2x_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info)
  2791. {
  2792. struct bnx2x *bp = netdev_priv(dev);
  2793. switch (info->cmd) {
  2794. case ETHTOOL_SRXFH:
  2795. return bnx2x_set_rss_flags(bp, info);
  2796. default:
  2797. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2798. return -EOPNOTSUPP;
  2799. }
  2800. }
  2801. static u32 bnx2x_get_rxfh_indir_size(struct net_device *dev)
  2802. {
  2803. return T_ETH_INDIRECTION_TABLE_SIZE;
  2804. }
  2805. static int bnx2x_get_rxfh_indir(struct net_device *dev, u32 *indir)
  2806. {
  2807. struct bnx2x *bp = netdev_priv(dev);
  2808. u8 ind_table[T_ETH_INDIRECTION_TABLE_SIZE] = {0};
  2809. size_t i;
  2810. /* Get the current configuration of the RSS indirection table */
  2811. bnx2x_get_rss_ind_table(&bp->rss_conf_obj, ind_table);
  2812. /*
  2813. * We can't use a memcpy() as an internal storage of an
  2814. * indirection table is a u8 array while indir->ring_index
  2815. * points to an array of u32.
  2816. *
  2817. * Indirection table contains the FW Client IDs, so we need to
  2818. * align the returned table to the Client ID of the leading RSS
  2819. * queue.
  2820. */
  2821. for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++)
  2822. indir[i] = ind_table[i] - bp->fp->cl_id;
  2823. return 0;
  2824. }
  2825. static int bnx2x_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  2826. {
  2827. struct bnx2x *bp = netdev_priv(dev);
  2828. size_t i;
  2829. for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++) {
  2830. /*
  2831. * The same as in bnx2x_get_rxfh_indir: we can't use a memcpy()
  2832. * as an internal storage of an indirection table is a u8 array
  2833. * while indir->ring_index points to an array of u32.
  2834. *
  2835. * Indirection table contains the FW Client IDs, so we need to
  2836. * align the received table to the Client ID of the leading RSS
  2837. * queue
  2838. */
  2839. bp->rss_conf_obj.ind_table[i] = indir[i] + bp->fp->cl_id;
  2840. }
  2841. return bnx2x_config_rss_eth(bp, false);
  2842. }
  2843. /**
  2844. * bnx2x_get_channels - gets the number of RSS queues.
  2845. *
  2846. * @dev: net device
  2847. * @channels: returns the number of max / current queues
  2848. */
  2849. static void bnx2x_get_channels(struct net_device *dev,
  2850. struct ethtool_channels *channels)
  2851. {
  2852. struct bnx2x *bp = netdev_priv(dev);
  2853. channels->max_combined = BNX2X_MAX_RSS_COUNT(bp);
  2854. channels->combined_count = BNX2X_NUM_ETH_QUEUES(bp);
  2855. }
  2856. /**
  2857. * bnx2x_change_num_queues - change the number of RSS queues.
  2858. *
  2859. * @bp: bnx2x private structure
  2860. *
  2861. * Re-configure interrupt mode to get the new number of MSI-X
  2862. * vectors and re-add NAPI objects.
  2863. */
  2864. static void bnx2x_change_num_queues(struct bnx2x *bp, int num_rss)
  2865. {
  2866. bnx2x_disable_msi(bp);
  2867. bp->num_ethernet_queues = num_rss;
  2868. bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
  2869. BNX2X_DEV_INFO("set number of queues to %d\n", bp->num_queues);
  2870. bnx2x_set_int_mode(bp);
  2871. }
  2872. /**
  2873. * bnx2x_set_channels - sets the number of RSS queues.
  2874. *
  2875. * @dev: net device
  2876. * @channels: includes the number of queues requested
  2877. */
  2878. static int bnx2x_set_channels(struct net_device *dev,
  2879. struct ethtool_channels *channels)
  2880. {
  2881. struct bnx2x *bp = netdev_priv(dev);
  2882. DP(BNX2X_MSG_ETHTOOL,
  2883. "set-channels command parameters: rx = %d, tx = %d, other = %d, combined = %d\n",
  2884. channels->rx_count, channels->tx_count, channels->other_count,
  2885. channels->combined_count);
  2886. /* We don't support separate rx / tx channels.
  2887. * We don't allow setting 'other' channels.
  2888. */
  2889. if (channels->rx_count || channels->tx_count || channels->other_count
  2890. || (channels->combined_count == 0) ||
  2891. (channels->combined_count > BNX2X_MAX_RSS_COUNT(bp))) {
  2892. DP(BNX2X_MSG_ETHTOOL, "command parameters not supported\n");
  2893. return -EINVAL;
  2894. }
  2895. /* Check if there was a change in the active parameters */
  2896. if (channels->combined_count == BNX2X_NUM_ETH_QUEUES(bp)) {
  2897. DP(BNX2X_MSG_ETHTOOL, "No change in active parameters\n");
  2898. return 0;
  2899. }
  2900. /* Set the requested number of queues in bp context.
  2901. * Note that the actual number of queues created during load may be
  2902. * less than requested if memory is low.
  2903. */
  2904. if (unlikely(!netif_running(dev))) {
  2905. bnx2x_change_num_queues(bp, channels->combined_count);
  2906. return 0;
  2907. }
  2908. bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
  2909. bnx2x_change_num_queues(bp, channels->combined_count);
  2910. return bnx2x_nic_load(bp, LOAD_NORMAL);
  2911. }
  2912. static const struct ethtool_ops bnx2x_ethtool_ops = {
  2913. .get_settings = bnx2x_get_settings,
  2914. .set_settings = bnx2x_set_settings,
  2915. .get_drvinfo = bnx2x_get_drvinfo,
  2916. .get_regs_len = bnx2x_get_regs_len,
  2917. .get_regs = bnx2x_get_regs,
  2918. .get_dump_flag = bnx2x_get_dump_flag,
  2919. .get_dump_data = bnx2x_get_dump_data,
  2920. .set_dump = bnx2x_set_dump,
  2921. .get_wol = bnx2x_get_wol,
  2922. .set_wol = bnx2x_set_wol,
  2923. .get_msglevel = bnx2x_get_msglevel,
  2924. .set_msglevel = bnx2x_set_msglevel,
  2925. .nway_reset = bnx2x_nway_reset,
  2926. .get_link = bnx2x_get_link,
  2927. .get_eeprom_len = bnx2x_get_eeprom_len,
  2928. .get_eeprom = bnx2x_get_eeprom,
  2929. .set_eeprom = bnx2x_set_eeprom,
  2930. .get_coalesce = bnx2x_get_coalesce,
  2931. .set_coalesce = bnx2x_set_coalesce,
  2932. .get_ringparam = bnx2x_get_ringparam,
  2933. .set_ringparam = bnx2x_set_ringparam,
  2934. .get_pauseparam = bnx2x_get_pauseparam,
  2935. .set_pauseparam = bnx2x_set_pauseparam,
  2936. .self_test = bnx2x_self_test,
  2937. .get_sset_count = bnx2x_get_sset_count,
  2938. .get_priv_flags = bnx2x_get_private_flags,
  2939. .get_strings = bnx2x_get_strings,
  2940. .set_phys_id = bnx2x_set_phys_id,
  2941. .get_ethtool_stats = bnx2x_get_ethtool_stats,
  2942. .get_rxnfc = bnx2x_get_rxnfc,
  2943. .set_rxnfc = bnx2x_set_rxnfc,
  2944. .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size,
  2945. .get_rxfh_indir = bnx2x_get_rxfh_indir,
  2946. .set_rxfh_indir = bnx2x_set_rxfh_indir,
  2947. .get_channels = bnx2x_get_channels,
  2948. .set_channels = bnx2x_set_channels,
  2949. .get_module_info = bnx2x_get_module_info,
  2950. .get_module_eeprom = bnx2x_get_module_eeprom,
  2951. .get_eee = bnx2x_get_eee,
  2952. .set_eee = bnx2x_set_eee,
  2953. .get_ts_info = ethtool_op_get_ts_info,
  2954. };
  2955. static const struct ethtool_ops bnx2x_vf_ethtool_ops = {
  2956. .get_settings = bnx2x_get_settings,
  2957. .set_settings = bnx2x_set_settings,
  2958. .get_drvinfo = bnx2x_get_drvinfo,
  2959. .get_msglevel = bnx2x_get_msglevel,
  2960. .set_msglevel = bnx2x_set_msglevel,
  2961. .get_link = bnx2x_get_link,
  2962. .get_coalesce = bnx2x_get_coalesce,
  2963. .get_ringparam = bnx2x_get_ringparam,
  2964. .set_ringparam = bnx2x_set_ringparam,
  2965. .get_sset_count = bnx2x_get_sset_count,
  2966. .get_strings = bnx2x_get_strings,
  2967. .get_ethtool_stats = bnx2x_get_ethtool_stats,
  2968. .get_rxnfc = bnx2x_get_rxnfc,
  2969. .set_rxnfc = bnx2x_set_rxnfc,
  2970. .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size,
  2971. .get_rxfh_indir = bnx2x_get_rxfh_indir,
  2972. .set_rxfh_indir = bnx2x_set_rxfh_indir,
  2973. .get_channels = bnx2x_get_channels,
  2974. .set_channels = bnx2x_set_channels,
  2975. };
  2976. void bnx2x_set_ethtool_ops(struct bnx2x *bp, struct net_device *netdev)
  2977. {
  2978. if (IS_PF(bp))
  2979. SET_ETHTOOL_OPS(netdev, &bnx2x_ethtool_ops);
  2980. else /* vf */
  2981. SET_ETHTOOL_OPS(netdev, &bnx2x_vf_ethtool_ops);
  2982. }