rts5249.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353
  1. /* Driver for Realtek PCI-Express card reader
  2. *
  3. * Copyright(c) 2009-2013 Realtek Semiconductor Corp. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2, or (at your option) any
  8. * later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * Author:
  19. * Wei WANG <wei_wang@realsil.com.cn>
  20. */
  21. #include <linux/module.h>
  22. #include <linux/delay.h>
  23. #include <linux/mfd/rtsx_pci.h>
  24. #include "rtsx_pcr.h"
  25. static u8 rts5249_get_ic_version(struct rtsx_pcr *pcr)
  26. {
  27. u8 val;
  28. rtsx_pci_read_register(pcr, DUMMY_REG_RESET_0, &val);
  29. return val & 0x0F;
  30. }
  31. static void rts5249_fill_driving(struct rtsx_pcr *pcr, u8 voltage)
  32. {
  33. u8 driving_3v3[4][3] = {
  34. {0x11, 0x11, 0x11},
  35. {0x55, 0x55, 0x5C},
  36. {0x99, 0x99, 0x92},
  37. {0x99, 0x99, 0x92},
  38. };
  39. u8 driving_1v8[4][3] = {
  40. {0x3C, 0x3C, 0x3C},
  41. {0xB3, 0xB3, 0xB3},
  42. {0xFE, 0xFE, 0xFE},
  43. {0xC4, 0xC4, 0xC4},
  44. };
  45. u8 (*driving)[3], drive_sel;
  46. if (voltage == OUTPUT_3V3) {
  47. driving = driving_3v3;
  48. drive_sel = pcr->sd30_drive_sel_3v3;
  49. } else {
  50. driving = driving_1v8;
  51. drive_sel = pcr->sd30_drive_sel_1v8;
  52. }
  53. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_CLK_DRIVE_SEL,
  54. 0xFF, driving[drive_sel][0]);
  55. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_CMD_DRIVE_SEL,
  56. 0xFF, driving[drive_sel][1]);
  57. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_DAT_DRIVE_SEL,
  58. 0xFF, driving[drive_sel][2]);
  59. }
  60. static void rts5249_fetch_vendor_settings(struct rtsx_pcr *pcr)
  61. {
  62. u32 reg;
  63. rtsx_pci_read_config_dword(pcr, PCR_SETTING_REG1, &reg);
  64. dev_dbg(&(pcr->pci->dev), "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG1, reg);
  65. if (!rtsx_vendor_setting_valid(reg))
  66. return;
  67. pcr->aspm_en = rtsx_reg_to_aspm(reg);
  68. pcr->sd30_drive_sel_1v8 = rtsx_reg_to_sd30_drive_sel_1v8(reg);
  69. pcr->card_drive_sel &= 0x3F;
  70. pcr->card_drive_sel |= rtsx_reg_to_card_drive_sel(reg);
  71. rtsx_pci_read_config_dword(pcr, PCR_SETTING_REG2, &reg);
  72. dev_dbg(&(pcr->pci->dev), "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG2, reg);
  73. pcr->sd30_drive_sel_3v3 = rtsx_reg_to_sd30_drive_sel_3v3(reg);
  74. if (rtsx_reg_check_reverse_socket(reg))
  75. pcr->flags |= PCR_REVERSE_SOCKET;
  76. }
  77. static void rts5249_force_power_down(struct rtsx_pcr *pcr, u8 pm_state)
  78. {
  79. /* Set relink_time to 0 */
  80. rtsx_pci_write_register(pcr, AUTOLOAD_CFG_BASE + 1, 0xFF, 0);
  81. rtsx_pci_write_register(pcr, AUTOLOAD_CFG_BASE + 2, 0xFF, 0);
  82. rtsx_pci_write_register(pcr, AUTOLOAD_CFG_BASE + 3, 0x01, 0);
  83. if (pm_state == HOST_ENTER_S3)
  84. rtsx_pci_write_register(pcr, PM_CTRL3, 0x10, 0x10);
  85. rtsx_pci_write_register(pcr, FPDCTL, 0x03, 0x03);
  86. }
  87. static int rts5249_extra_init_hw(struct rtsx_pcr *pcr)
  88. {
  89. rtsx_pci_init_cmd(pcr);
  90. /* Configure GPIO as output */
  91. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, GPIO_CTL, 0x02, 0x02);
  92. /* Reset ASPM state to default value */
  93. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, ASPM_FORCE_CTL, 0x3F, 0);
  94. /* Switch LDO3318 source from DV33 to card_3v3 */
  95. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, LDO_PWR_SEL, 0x03, 0x00);
  96. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, LDO_PWR_SEL, 0x03, 0x01);
  97. /* LED shine disabled, set initial shine cycle period */
  98. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, OLT_LED_CTL, 0x0F, 0x02);
  99. /* Configure driving */
  100. rts5249_fill_driving(pcr, OUTPUT_3V3);
  101. if (pcr->flags & PCR_REVERSE_SOCKET)
  102. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  103. AUTOLOAD_CFG_BASE + 3, 0xB0, 0xB0);
  104. else
  105. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  106. AUTOLOAD_CFG_BASE + 3, 0xB0, 0x80);
  107. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PM_CTRL3, 0x10, 0x00);
  108. return rtsx_pci_send_cmd(pcr, 100);
  109. }
  110. static int rts5249_optimize_phy(struct rtsx_pcr *pcr)
  111. {
  112. int err;
  113. err = rtsx_pci_write_phy_register(pcr, PHY_REG_REV,
  114. PHY_REG_REV_RESV | PHY_REG_REV_RXIDLE_LATCHED |
  115. PHY_REG_REV_P1_EN | PHY_REG_REV_RXIDLE_EN |
  116. PHY_REG_REV_RX_PWST | PHY_REG_REV_CLKREQ_DLY_TIMER_1_0 |
  117. PHY_REG_REV_STOP_CLKRD | PHY_REG_REV_STOP_CLKWR);
  118. if (err < 0)
  119. return err;
  120. msleep(1);
  121. err = rtsx_pci_write_phy_register(pcr, PHY_BPCR,
  122. PHY_BPCR_IBRXSEL | PHY_BPCR_IBTXSEL |
  123. PHY_BPCR_IB_FILTER | PHY_BPCR_CMIRROR_EN);
  124. if (err < 0)
  125. return err;
  126. err = rtsx_pci_write_phy_register(pcr, PHY_PCR,
  127. PHY_PCR_FORCE_CODE | PHY_PCR_OOBS_CALI_50 |
  128. PHY_PCR_OOBS_VCM_08 | PHY_PCR_OOBS_SEN_90 |
  129. PHY_PCR_RSSI_EN);
  130. if (err < 0)
  131. return err;
  132. err = rtsx_pci_write_phy_register(pcr, PHY_RCR2,
  133. PHY_RCR2_EMPHASE_EN | PHY_RCR2_NADJR |
  134. PHY_RCR2_CDR_CP_10 | PHY_RCR2_CDR_SR_2 |
  135. PHY_RCR2_FREQSEL_12 | PHY_RCR2_CPADJEN |
  136. PHY_RCR2_CDR_SC_8 | PHY_RCR2_CALIB_LATE);
  137. if (err < 0)
  138. return err;
  139. err = rtsx_pci_write_phy_register(pcr, PHY_FLD4,
  140. PHY_FLD4_FLDEN_SEL | PHY_FLD4_REQ_REF |
  141. PHY_FLD4_RXAMP_OFF | PHY_FLD4_REQ_ADDA |
  142. PHY_FLD4_BER_COUNT | PHY_FLD4_BER_TIMER |
  143. PHY_FLD4_BER_CHK_EN);
  144. if (err < 0)
  145. return err;
  146. err = rtsx_pci_write_phy_register(pcr, PHY_RDR, PHY_RDR_RXDSEL_1_9);
  147. if (err < 0)
  148. return err;
  149. err = rtsx_pci_write_phy_register(pcr, PHY_RCR1,
  150. PHY_RCR1_ADP_TIME | PHY_RCR1_VCO_COARSE);
  151. if (err < 0)
  152. return err;
  153. err = rtsx_pci_write_phy_register(pcr, PHY_FLD3,
  154. PHY_FLD3_TIMER_4 | PHY_FLD3_TIMER_6 |
  155. PHY_FLD3_RXDELINK);
  156. if (err < 0)
  157. return err;
  158. return rtsx_pci_write_phy_register(pcr, PHY_TUNE,
  159. PHY_TUNE_TUNEREF_1_0 | PHY_TUNE_VBGSEL_1252 |
  160. PHY_TUNE_SDBUS_33 | PHY_TUNE_TUNED18 |
  161. PHY_TUNE_TUNED12);
  162. }
  163. static int rts5249_turn_on_led(struct rtsx_pcr *pcr)
  164. {
  165. return rtsx_pci_write_register(pcr, GPIO_CTL, 0x02, 0x02);
  166. }
  167. static int rts5249_turn_off_led(struct rtsx_pcr *pcr)
  168. {
  169. return rtsx_pci_write_register(pcr, GPIO_CTL, 0x02, 0x00);
  170. }
  171. static int rts5249_enable_auto_blink(struct rtsx_pcr *pcr)
  172. {
  173. return rtsx_pci_write_register(pcr, OLT_LED_CTL, 0x08, 0x08);
  174. }
  175. static int rts5249_disable_auto_blink(struct rtsx_pcr *pcr)
  176. {
  177. return rtsx_pci_write_register(pcr, OLT_LED_CTL, 0x08, 0x00);
  178. }
  179. static int rts5249_card_power_on(struct rtsx_pcr *pcr, int card)
  180. {
  181. int err;
  182. rtsx_pci_init_cmd(pcr);
  183. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_PWR_CTL,
  184. SD_POWER_MASK, SD_VCC_PARTIAL_POWER_ON);
  185. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PWR_GATE_CTRL,
  186. LDO3318_PWR_MASK, 0x02);
  187. err = rtsx_pci_send_cmd(pcr, 100);
  188. if (err < 0)
  189. return err;
  190. msleep(5);
  191. rtsx_pci_init_cmd(pcr);
  192. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_PWR_CTL,
  193. SD_POWER_MASK, SD_VCC_POWER_ON);
  194. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PWR_GATE_CTRL,
  195. LDO3318_PWR_MASK, 0x06);
  196. err = rtsx_pci_send_cmd(pcr, 100);
  197. if (err < 0)
  198. return err;
  199. return 0;
  200. }
  201. static int rts5249_card_power_off(struct rtsx_pcr *pcr, int card)
  202. {
  203. rtsx_pci_init_cmd(pcr);
  204. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_PWR_CTL,
  205. SD_POWER_MASK, SD_POWER_OFF);
  206. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PWR_GATE_CTRL,
  207. LDO3318_PWR_MASK, 0x00);
  208. return rtsx_pci_send_cmd(pcr, 100);
  209. }
  210. static int rts5249_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage)
  211. {
  212. int err;
  213. if (voltage == OUTPUT_3V3) {
  214. err = rtsx_pci_write_phy_register(pcr, PHY_TUNE, 0x4FC0 | 0x24);
  215. if (err < 0)
  216. return err;
  217. } else if (voltage == OUTPUT_1V8) {
  218. err = rtsx_pci_write_phy_register(pcr, PHY_BACR, 0x3C02);
  219. if (err < 0)
  220. return err;
  221. err = rtsx_pci_write_phy_register(pcr, PHY_TUNE, 0x4C40 | 0x24);
  222. if (err < 0)
  223. return err;
  224. } else {
  225. return -EINVAL;
  226. }
  227. /* set pad drive */
  228. rtsx_pci_init_cmd(pcr);
  229. rts5249_fill_driving(pcr, voltage);
  230. return rtsx_pci_send_cmd(pcr, 100);
  231. }
  232. static const struct pcr_ops rts5249_pcr_ops = {
  233. .fetch_vendor_settings = rts5249_fetch_vendor_settings,
  234. .extra_init_hw = rts5249_extra_init_hw,
  235. .optimize_phy = rts5249_optimize_phy,
  236. .turn_on_led = rts5249_turn_on_led,
  237. .turn_off_led = rts5249_turn_off_led,
  238. .enable_auto_blink = rts5249_enable_auto_blink,
  239. .disable_auto_blink = rts5249_disable_auto_blink,
  240. .card_power_on = rts5249_card_power_on,
  241. .card_power_off = rts5249_card_power_off,
  242. .switch_output_voltage = rts5249_switch_output_voltage,
  243. .force_power_down = rts5249_force_power_down,
  244. };
  245. /* SD Pull Control Enable:
  246. * SD_DAT[3:0] ==> pull up
  247. * SD_CD ==> pull up
  248. * SD_WP ==> pull up
  249. * SD_CMD ==> pull up
  250. * SD_CLK ==> pull down
  251. */
  252. static const u32 rts5249_sd_pull_ctl_enable_tbl[] = {
  253. RTSX_REG_PAIR(CARD_PULL_CTL1, 0x66),
  254. RTSX_REG_PAIR(CARD_PULL_CTL2, 0xAA),
  255. RTSX_REG_PAIR(CARD_PULL_CTL3, 0xE9),
  256. RTSX_REG_PAIR(CARD_PULL_CTL4, 0xAA),
  257. 0,
  258. };
  259. /* SD Pull Control Disable:
  260. * SD_DAT[3:0] ==> pull down
  261. * SD_CD ==> pull up
  262. * SD_WP ==> pull down
  263. * SD_CMD ==> pull down
  264. * SD_CLK ==> pull down
  265. */
  266. static const u32 rts5249_sd_pull_ctl_disable_tbl[] = {
  267. RTSX_REG_PAIR(CARD_PULL_CTL1, 0x66),
  268. RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
  269. RTSX_REG_PAIR(CARD_PULL_CTL3, 0xD5),
  270. RTSX_REG_PAIR(CARD_PULL_CTL4, 0x55),
  271. 0,
  272. };
  273. /* MS Pull Control Enable:
  274. * MS CD ==> pull up
  275. * others ==> pull down
  276. */
  277. static const u32 rts5249_ms_pull_ctl_enable_tbl[] = {
  278. RTSX_REG_PAIR(CARD_PULL_CTL4, 0x55),
  279. RTSX_REG_PAIR(CARD_PULL_CTL5, 0x55),
  280. RTSX_REG_PAIR(CARD_PULL_CTL6, 0x15),
  281. 0,
  282. };
  283. /* MS Pull Control Disable:
  284. * MS CD ==> pull up
  285. * others ==> pull down
  286. */
  287. static const u32 rts5249_ms_pull_ctl_disable_tbl[] = {
  288. RTSX_REG_PAIR(CARD_PULL_CTL4, 0x55),
  289. RTSX_REG_PAIR(CARD_PULL_CTL5, 0x55),
  290. RTSX_REG_PAIR(CARD_PULL_CTL6, 0x15),
  291. 0,
  292. };
  293. void rts5249_init_params(struct rtsx_pcr *pcr)
  294. {
  295. pcr->extra_caps = EXTRA_CAPS_SD_SDR50 | EXTRA_CAPS_SD_SDR104;
  296. pcr->num_slots = 2;
  297. pcr->ops = &rts5249_pcr_ops;
  298. pcr->flags = 0;
  299. pcr->card_drive_sel = RTSX_CARD_DRIVE_DEFAULT;
  300. pcr->sd30_drive_sel_1v8 = CFG_DRIVER_TYPE_C;
  301. pcr->sd30_drive_sel_3v3 = CFG_DRIVER_TYPE_B;
  302. pcr->aspm_en = ASPM_L1_EN;
  303. pcr->tx_initial_phase = SET_CLOCK_PHASE(1, 29, 16);
  304. pcr->rx_initial_phase = SET_CLOCK_PHASE(24, 6, 5);
  305. pcr->ic_version = rts5249_get_ic_version(pcr);
  306. pcr->sd_pull_ctl_enable_tbl = rts5249_sd_pull_ctl_enable_tbl;
  307. pcr->sd_pull_ctl_disable_tbl = rts5249_sd_pull_ctl_disable_tbl;
  308. pcr->ms_pull_ctl_enable_tbl = rts5249_ms_pull_ctl_enable_tbl;
  309. pcr->ms_pull_ctl_disable_tbl = rts5249_ms_pull_ctl_disable_tbl;
  310. }