radeon.h 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <asm/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include "radeon_family.h"
  69. #include "radeon_mode.h"
  70. #include "radeon_reg.h"
  71. /*
  72. * Modules parameters.
  73. */
  74. extern int radeon_no_wb;
  75. extern int radeon_modeset;
  76. extern int radeon_dynclks;
  77. extern int radeon_r4xx_atom;
  78. extern int radeon_agpmode;
  79. extern int radeon_vram_limit;
  80. extern int radeon_gart_size;
  81. extern int radeon_benchmarking;
  82. extern int radeon_testing;
  83. extern int radeon_connector_table;
  84. extern int radeon_tv;
  85. extern int radeon_new_pll;
  86. extern int radeon_audio;
  87. /*
  88. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  89. * symbol;
  90. */
  91. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  92. #define RADEON_IB_POOL_SIZE 16
  93. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  94. #define RADEONFB_CONN_LIMIT 4
  95. #define RADEON_BIOS_NUM_SCRATCH 8
  96. /*
  97. * Errata workarounds.
  98. */
  99. enum radeon_pll_errata {
  100. CHIP_ERRATA_R300_CG = 0x00000001,
  101. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  102. CHIP_ERRATA_PLL_DELAY = 0x00000004
  103. };
  104. struct radeon_device;
  105. /*
  106. * BIOS.
  107. */
  108. bool radeon_get_bios(struct radeon_device *rdev);
  109. /*
  110. * Dummy page
  111. */
  112. struct radeon_dummy_page {
  113. struct page *page;
  114. dma_addr_t addr;
  115. };
  116. int radeon_dummy_page_init(struct radeon_device *rdev);
  117. void radeon_dummy_page_fini(struct radeon_device *rdev);
  118. /*
  119. * Clocks
  120. */
  121. struct radeon_clock {
  122. struct radeon_pll p1pll;
  123. struct radeon_pll p2pll;
  124. struct radeon_pll spll;
  125. struct radeon_pll mpll;
  126. /* 10 Khz units */
  127. uint32_t default_mclk;
  128. uint32_t default_sclk;
  129. };
  130. /*
  131. * Power management
  132. */
  133. int radeon_pm_init(struct radeon_device *rdev);
  134. /*
  135. * Fences.
  136. */
  137. struct radeon_fence_driver {
  138. uint32_t scratch_reg;
  139. atomic_t seq;
  140. uint32_t last_seq;
  141. unsigned long count_timeout;
  142. wait_queue_head_t queue;
  143. rwlock_t lock;
  144. struct list_head created;
  145. struct list_head emited;
  146. struct list_head signaled;
  147. };
  148. struct radeon_fence {
  149. struct radeon_device *rdev;
  150. struct kref kref;
  151. struct list_head list;
  152. /* protected by radeon_fence.lock */
  153. uint32_t seq;
  154. unsigned long timeout;
  155. bool emited;
  156. bool signaled;
  157. };
  158. int radeon_fence_driver_init(struct radeon_device *rdev);
  159. void radeon_fence_driver_fini(struct radeon_device *rdev);
  160. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  161. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  162. void radeon_fence_process(struct radeon_device *rdev);
  163. bool radeon_fence_signaled(struct radeon_fence *fence);
  164. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  165. int radeon_fence_wait_next(struct radeon_device *rdev);
  166. int radeon_fence_wait_last(struct radeon_device *rdev);
  167. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  168. void radeon_fence_unref(struct radeon_fence **fence);
  169. /*
  170. * Tiling registers
  171. */
  172. struct radeon_surface_reg {
  173. struct radeon_bo *bo;
  174. };
  175. #define RADEON_GEM_MAX_SURFACES 8
  176. /*
  177. * TTM.
  178. */
  179. struct radeon_mman {
  180. struct ttm_bo_global_ref bo_global_ref;
  181. struct ttm_global_reference mem_global_ref;
  182. bool mem_global_referenced;
  183. struct ttm_bo_device bdev;
  184. };
  185. struct radeon_bo {
  186. /* Protected by gem.mutex */
  187. struct list_head list;
  188. /* Protected by tbo.reserved */
  189. u32 placements[3];
  190. struct ttm_placement placement;
  191. struct ttm_buffer_object tbo;
  192. struct ttm_bo_kmap_obj kmap;
  193. unsigned pin_count;
  194. void *kptr;
  195. u32 tiling_flags;
  196. u32 pitch;
  197. int surface_reg;
  198. /* Constant after initialization */
  199. struct radeon_device *rdev;
  200. struct drm_gem_object *gobj;
  201. };
  202. struct radeon_bo_list {
  203. struct list_head list;
  204. struct radeon_bo *bo;
  205. uint64_t gpu_offset;
  206. unsigned rdomain;
  207. unsigned wdomain;
  208. u32 tiling_flags;
  209. };
  210. /*
  211. * GEM objects.
  212. */
  213. struct radeon_gem {
  214. struct mutex mutex;
  215. struct list_head objects;
  216. };
  217. int radeon_gem_init(struct radeon_device *rdev);
  218. void radeon_gem_fini(struct radeon_device *rdev);
  219. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  220. int alignment, int initial_domain,
  221. bool discardable, bool kernel,
  222. struct drm_gem_object **obj);
  223. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  224. uint64_t *gpu_addr);
  225. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  226. /*
  227. * GART structures, functions & helpers
  228. */
  229. struct radeon_mc;
  230. struct radeon_gart_table_ram {
  231. volatile uint32_t *ptr;
  232. };
  233. struct radeon_gart_table_vram {
  234. struct radeon_bo *robj;
  235. volatile uint32_t *ptr;
  236. };
  237. union radeon_gart_table {
  238. struct radeon_gart_table_ram ram;
  239. struct radeon_gart_table_vram vram;
  240. };
  241. #define RADEON_GPU_PAGE_SIZE 4096
  242. struct radeon_gart {
  243. dma_addr_t table_addr;
  244. unsigned num_gpu_pages;
  245. unsigned num_cpu_pages;
  246. unsigned table_size;
  247. union radeon_gart_table table;
  248. struct page **pages;
  249. dma_addr_t *pages_addr;
  250. bool ready;
  251. };
  252. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  253. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  254. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  255. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  256. int radeon_gart_init(struct radeon_device *rdev);
  257. void radeon_gart_fini(struct radeon_device *rdev);
  258. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  259. int pages);
  260. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  261. int pages, struct page **pagelist);
  262. /*
  263. * GPU MC structures, functions & helpers
  264. */
  265. struct radeon_mc {
  266. resource_size_t aper_size;
  267. resource_size_t aper_base;
  268. resource_size_t agp_base;
  269. /* for some chips with <= 32MB we need to lie
  270. * about vram size near mc fb location */
  271. u64 mc_vram_size;
  272. u64 gtt_location;
  273. u64 gtt_size;
  274. u64 gtt_start;
  275. u64 gtt_end;
  276. u64 vram_location;
  277. u64 vram_start;
  278. u64 vram_end;
  279. unsigned vram_width;
  280. u64 real_vram_size;
  281. int vram_mtrr;
  282. bool vram_is_ddr;
  283. };
  284. int radeon_mc_setup(struct radeon_device *rdev);
  285. /*
  286. * GPU scratch registers structures, functions & helpers
  287. */
  288. struct radeon_scratch {
  289. unsigned num_reg;
  290. bool free[32];
  291. uint32_t reg[32];
  292. };
  293. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  294. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  295. /*
  296. * IRQS.
  297. */
  298. struct radeon_irq {
  299. bool installed;
  300. bool sw_int;
  301. /* FIXME: use a define max crtc rather than hardcode it */
  302. bool crtc_vblank_int[2];
  303. /* FIXME: use defines for max hpd/dacs */
  304. bool hpd[6];
  305. spinlock_t sw_lock;
  306. int sw_refcount;
  307. };
  308. int radeon_irq_kms_init(struct radeon_device *rdev);
  309. void radeon_irq_kms_fini(struct radeon_device *rdev);
  310. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
  311. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
  312. /*
  313. * CP & ring.
  314. */
  315. struct radeon_ib {
  316. struct list_head list;
  317. unsigned long idx;
  318. uint64_t gpu_addr;
  319. struct radeon_fence *fence;
  320. uint32_t *ptr;
  321. uint32_t length_dw;
  322. };
  323. /*
  324. * locking -
  325. * mutex protects scheduled_ibs, ready, alloc_bm
  326. */
  327. struct radeon_ib_pool {
  328. struct mutex mutex;
  329. struct radeon_bo *robj;
  330. struct list_head scheduled_ibs;
  331. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  332. bool ready;
  333. DECLARE_BITMAP(alloc_bm, RADEON_IB_POOL_SIZE);
  334. };
  335. struct radeon_cp {
  336. struct radeon_bo *ring_obj;
  337. volatile uint32_t *ring;
  338. unsigned rptr;
  339. unsigned wptr;
  340. unsigned wptr_old;
  341. unsigned ring_size;
  342. unsigned ring_free_dw;
  343. int count_dw;
  344. uint64_t gpu_addr;
  345. uint32_t align_mask;
  346. uint32_t ptr_mask;
  347. struct mutex mutex;
  348. bool ready;
  349. };
  350. /*
  351. * R6xx+ IH ring
  352. */
  353. struct r600_ih {
  354. struct radeon_bo *ring_obj;
  355. volatile uint32_t *ring;
  356. unsigned rptr;
  357. unsigned wptr;
  358. unsigned wptr_old;
  359. unsigned ring_size;
  360. uint64_t gpu_addr;
  361. uint32_t align_mask;
  362. uint32_t ptr_mask;
  363. spinlock_t lock;
  364. bool enabled;
  365. };
  366. struct r600_blit {
  367. struct radeon_bo *shader_obj;
  368. u64 shader_gpu_addr;
  369. u32 vs_offset, ps_offset;
  370. u32 state_offset;
  371. u32 state_len;
  372. u32 vb_used, vb_total;
  373. struct radeon_ib *vb_ib;
  374. };
  375. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  376. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  377. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  378. int radeon_ib_pool_init(struct radeon_device *rdev);
  379. void radeon_ib_pool_fini(struct radeon_device *rdev);
  380. int radeon_ib_test(struct radeon_device *rdev);
  381. /* Ring access between begin & end cannot sleep */
  382. void radeon_ring_free_size(struct radeon_device *rdev);
  383. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  384. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  385. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  386. int radeon_ring_test(struct radeon_device *rdev);
  387. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  388. void radeon_ring_fini(struct radeon_device *rdev);
  389. /*
  390. * CS.
  391. */
  392. struct radeon_cs_reloc {
  393. struct drm_gem_object *gobj;
  394. struct radeon_bo *robj;
  395. struct radeon_bo_list lobj;
  396. uint32_t handle;
  397. uint32_t flags;
  398. };
  399. struct radeon_cs_chunk {
  400. uint32_t chunk_id;
  401. uint32_t length_dw;
  402. int kpage_idx[2];
  403. uint32_t *kpage[2];
  404. uint32_t *kdata;
  405. void __user *user_ptr;
  406. int last_copied_page;
  407. int last_page_index;
  408. };
  409. struct radeon_cs_parser {
  410. struct radeon_device *rdev;
  411. struct drm_file *filp;
  412. /* chunks */
  413. unsigned nchunks;
  414. struct radeon_cs_chunk *chunks;
  415. uint64_t *chunks_array;
  416. /* IB */
  417. unsigned idx;
  418. /* relocations */
  419. unsigned nrelocs;
  420. struct radeon_cs_reloc *relocs;
  421. struct radeon_cs_reloc **relocs_ptr;
  422. struct list_head validated;
  423. /* indices of various chunks */
  424. int chunk_ib_idx;
  425. int chunk_relocs_idx;
  426. struct radeon_ib *ib;
  427. void *track;
  428. unsigned family;
  429. int parser_error;
  430. };
  431. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  432. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  433. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  434. {
  435. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  436. u32 pg_idx, pg_offset;
  437. u32 idx_value = 0;
  438. int new_page;
  439. pg_idx = (idx * 4) / PAGE_SIZE;
  440. pg_offset = (idx * 4) % PAGE_SIZE;
  441. if (ibc->kpage_idx[0] == pg_idx)
  442. return ibc->kpage[0][pg_offset/4];
  443. if (ibc->kpage_idx[1] == pg_idx)
  444. return ibc->kpage[1][pg_offset/4];
  445. new_page = radeon_cs_update_pages(p, pg_idx);
  446. if (new_page < 0) {
  447. p->parser_error = new_page;
  448. return 0;
  449. }
  450. idx_value = ibc->kpage[new_page][pg_offset/4];
  451. return idx_value;
  452. }
  453. struct radeon_cs_packet {
  454. unsigned idx;
  455. unsigned type;
  456. unsigned reg;
  457. unsigned opcode;
  458. int count;
  459. unsigned one_reg_wr;
  460. };
  461. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  462. struct radeon_cs_packet *pkt,
  463. unsigned idx, unsigned reg);
  464. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  465. struct radeon_cs_packet *pkt);
  466. /*
  467. * AGP
  468. */
  469. int radeon_agp_init(struct radeon_device *rdev);
  470. void radeon_agp_resume(struct radeon_device *rdev);
  471. void radeon_agp_fini(struct radeon_device *rdev);
  472. /*
  473. * Writeback
  474. */
  475. struct radeon_wb {
  476. struct radeon_bo *wb_obj;
  477. volatile uint32_t *wb;
  478. uint64_t gpu_addr;
  479. };
  480. /**
  481. * struct radeon_pm - power management datas
  482. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  483. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  484. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  485. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  486. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  487. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  488. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  489. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  490. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  491. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  492. * @needed_bandwidth: current bandwidth needs
  493. *
  494. * It keeps track of various data needed to take powermanagement decision.
  495. * Bandwith need is used to determine minimun clock of the GPU and memory.
  496. * Equation between gpu/memory clock and available bandwidth is hw dependent
  497. * (type of memory, bus size, efficiency, ...)
  498. */
  499. struct radeon_pm {
  500. fixed20_12 max_bandwidth;
  501. fixed20_12 igp_sideport_mclk;
  502. fixed20_12 igp_system_mclk;
  503. fixed20_12 igp_ht_link_clk;
  504. fixed20_12 igp_ht_link_width;
  505. fixed20_12 k8_bandwidth;
  506. fixed20_12 sideport_bandwidth;
  507. fixed20_12 ht_bandwidth;
  508. fixed20_12 core_bandwidth;
  509. fixed20_12 sclk;
  510. fixed20_12 needed_bandwidth;
  511. };
  512. /*
  513. * Benchmarking
  514. */
  515. void radeon_benchmark(struct radeon_device *rdev);
  516. /*
  517. * Testing
  518. */
  519. void radeon_test_moves(struct radeon_device *rdev);
  520. /*
  521. * Debugfs
  522. */
  523. int radeon_debugfs_add_files(struct radeon_device *rdev,
  524. struct drm_info_list *files,
  525. unsigned nfiles);
  526. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  527. int r100_debugfs_rbbm_init(struct radeon_device *rdev);
  528. int r100_debugfs_cp_init(struct radeon_device *rdev);
  529. /*
  530. * ASIC specific functions.
  531. */
  532. struct radeon_asic {
  533. int (*init)(struct radeon_device *rdev);
  534. void (*fini)(struct radeon_device *rdev);
  535. int (*resume)(struct radeon_device *rdev);
  536. int (*suspend)(struct radeon_device *rdev);
  537. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  538. int (*gpu_reset)(struct radeon_device *rdev);
  539. void (*gart_tlb_flush)(struct radeon_device *rdev);
  540. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  541. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  542. void (*cp_fini)(struct radeon_device *rdev);
  543. void (*cp_disable)(struct radeon_device *rdev);
  544. void (*cp_commit)(struct radeon_device *rdev);
  545. void (*ring_start)(struct radeon_device *rdev);
  546. int (*ring_test)(struct radeon_device *rdev);
  547. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  548. int (*irq_set)(struct radeon_device *rdev);
  549. int (*irq_process)(struct radeon_device *rdev);
  550. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  551. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  552. int (*cs_parse)(struct radeon_cs_parser *p);
  553. int (*copy_blit)(struct radeon_device *rdev,
  554. uint64_t src_offset,
  555. uint64_t dst_offset,
  556. unsigned num_pages,
  557. struct radeon_fence *fence);
  558. int (*copy_dma)(struct radeon_device *rdev,
  559. uint64_t src_offset,
  560. uint64_t dst_offset,
  561. unsigned num_pages,
  562. struct radeon_fence *fence);
  563. int (*copy)(struct radeon_device *rdev,
  564. uint64_t src_offset,
  565. uint64_t dst_offset,
  566. unsigned num_pages,
  567. struct radeon_fence *fence);
  568. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  569. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  570. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  571. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  572. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  573. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  574. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  575. uint32_t tiling_flags, uint32_t pitch,
  576. uint32_t offset, uint32_t obj_size);
  577. int (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  578. void (*bandwidth_update)(struct radeon_device *rdev);
  579. void (*hdp_flush)(struct radeon_device *rdev);
  580. void (*hpd_init)(struct radeon_device *rdev);
  581. void (*hpd_fini)(struct radeon_device *rdev);
  582. bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  583. void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  584. };
  585. /*
  586. * Asic structures
  587. */
  588. struct r100_asic {
  589. const unsigned *reg_safe_bm;
  590. unsigned reg_safe_bm_size;
  591. };
  592. struct r300_asic {
  593. const unsigned *reg_safe_bm;
  594. unsigned reg_safe_bm_size;
  595. };
  596. struct r600_asic {
  597. unsigned max_pipes;
  598. unsigned max_tile_pipes;
  599. unsigned max_simds;
  600. unsigned max_backends;
  601. unsigned max_gprs;
  602. unsigned max_threads;
  603. unsigned max_stack_entries;
  604. unsigned max_hw_contexts;
  605. unsigned max_gs_threads;
  606. unsigned sx_max_export_size;
  607. unsigned sx_max_export_pos_size;
  608. unsigned sx_max_export_smx_size;
  609. unsigned sq_num_cf_insts;
  610. };
  611. struct rv770_asic {
  612. unsigned max_pipes;
  613. unsigned max_tile_pipes;
  614. unsigned max_simds;
  615. unsigned max_backends;
  616. unsigned max_gprs;
  617. unsigned max_threads;
  618. unsigned max_stack_entries;
  619. unsigned max_hw_contexts;
  620. unsigned max_gs_threads;
  621. unsigned sx_max_export_size;
  622. unsigned sx_max_export_pos_size;
  623. unsigned sx_max_export_smx_size;
  624. unsigned sq_num_cf_insts;
  625. unsigned sx_num_of_sets;
  626. unsigned sc_prim_fifo_size;
  627. unsigned sc_hiz_tile_fifo_size;
  628. unsigned sc_earlyz_tile_fifo_fize;
  629. };
  630. union radeon_asic_config {
  631. struct r300_asic r300;
  632. struct r100_asic r100;
  633. struct r600_asic r600;
  634. struct rv770_asic rv770;
  635. };
  636. /*
  637. * IOCTL.
  638. */
  639. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  640. struct drm_file *filp);
  641. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  642. struct drm_file *filp);
  643. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  644. struct drm_file *file_priv);
  645. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  646. struct drm_file *file_priv);
  647. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  648. struct drm_file *file_priv);
  649. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  650. struct drm_file *file_priv);
  651. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  652. struct drm_file *filp);
  653. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  654. struct drm_file *filp);
  655. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  656. struct drm_file *filp);
  657. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  658. struct drm_file *filp);
  659. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  660. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  661. struct drm_file *filp);
  662. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  663. struct drm_file *filp);
  664. /*
  665. * Core structure, functions and helpers.
  666. */
  667. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  668. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  669. struct radeon_device {
  670. struct device *dev;
  671. struct drm_device *ddev;
  672. struct pci_dev *pdev;
  673. /* ASIC */
  674. union radeon_asic_config config;
  675. enum radeon_family family;
  676. unsigned long flags;
  677. int usec_timeout;
  678. enum radeon_pll_errata pll_errata;
  679. int num_gb_pipes;
  680. int num_z_pipes;
  681. int disp_priority;
  682. /* BIOS */
  683. uint8_t *bios;
  684. bool is_atom_bios;
  685. uint16_t bios_header_start;
  686. struct radeon_bo *stollen_vga_memory;
  687. struct fb_info *fbdev_info;
  688. struct radeon_bo *fbdev_rbo;
  689. struct radeon_framebuffer *fbdev_rfb;
  690. /* Register mmio */
  691. resource_size_t rmmio_base;
  692. resource_size_t rmmio_size;
  693. void *rmmio;
  694. radeon_rreg_t mc_rreg;
  695. radeon_wreg_t mc_wreg;
  696. radeon_rreg_t pll_rreg;
  697. radeon_wreg_t pll_wreg;
  698. uint32_t pcie_reg_mask;
  699. radeon_rreg_t pciep_rreg;
  700. radeon_wreg_t pciep_wreg;
  701. struct radeon_clock clock;
  702. struct radeon_mc mc;
  703. struct radeon_gart gart;
  704. struct radeon_mode_info mode_info;
  705. struct radeon_scratch scratch;
  706. struct radeon_mman mman;
  707. struct radeon_fence_driver fence_drv;
  708. struct radeon_cp cp;
  709. struct radeon_ib_pool ib_pool;
  710. struct radeon_irq irq;
  711. struct radeon_asic *asic;
  712. struct radeon_gem gem;
  713. struct radeon_pm pm;
  714. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  715. struct mutex cs_mutex;
  716. struct radeon_wb wb;
  717. struct radeon_dummy_page dummy_page;
  718. bool gpu_lockup;
  719. bool shutdown;
  720. bool suspend;
  721. bool need_dma32;
  722. bool accel_working;
  723. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  724. const struct firmware *me_fw; /* all family ME firmware */
  725. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  726. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  727. struct r600_blit r600_blit;
  728. int msi_enabled; /* msi enabled */
  729. struct r600_ih ih; /* r6/700 interrupt ring */
  730. struct workqueue_struct *wq;
  731. struct work_struct hotplug_work;
  732. /* audio stuff */
  733. struct timer_list audio_timer;
  734. int audio_channels;
  735. int audio_rate;
  736. int audio_bits_per_sample;
  737. uint8_t audio_status_bits;
  738. uint8_t audio_category_code;
  739. };
  740. int radeon_device_init(struct radeon_device *rdev,
  741. struct drm_device *ddev,
  742. struct pci_dev *pdev,
  743. uint32_t flags);
  744. void radeon_device_fini(struct radeon_device *rdev);
  745. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  746. /* r600 blit */
  747. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  748. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  749. void r600_kms_blit_copy(struct radeon_device *rdev,
  750. u64 src_gpu_addr, u64 dst_gpu_addr,
  751. int size_bytes);
  752. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  753. {
  754. if (reg < 0x10000)
  755. return readl(((void __iomem *)rdev->rmmio) + reg);
  756. else {
  757. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  758. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  759. }
  760. }
  761. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  762. {
  763. if (reg < 0x10000)
  764. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  765. else {
  766. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  767. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  768. }
  769. }
  770. /*
  771. * Cast helper
  772. */
  773. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  774. /*
  775. * Registers read & write functions.
  776. */
  777. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  778. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  779. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  780. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  781. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  782. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  783. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  784. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  785. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  786. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  787. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  788. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  789. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  790. #define WREG32_P(reg, val, mask) \
  791. do { \
  792. uint32_t tmp_ = RREG32(reg); \
  793. tmp_ &= (mask); \
  794. tmp_ |= ((val) & ~(mask)); \
  795. WREG32(reg, tmp_); \
  796. } while (0)
  797. #define WREG32_PLL_P(reg, val, mask) \
  798. do { \
  799. uint32_t tmp_ = RREG32_PLL(reg); \
  800. tmp_ &= (mask); \
  801. tmp_ |= ((val) & ~(mask)); \
  802. WREG32_PLL(reg, tmp_); \
  803. } while (0)
  804. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  805. /*
  806. * Indirect registers accessor
  807. */
  808. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  809. {
  810. uint32_t r;
  811. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  812. r = RREG32(RADEON_PCIE_DATA);
  813. return r;
  814. }
  815. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  816. {
  817. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  818. WREG32(RADEON_PCIE_DATA, (v));
  819. }
  820. void r100_pll_errata_after_index(struct radeon_device *rdev);
  821. /*
  822. * ASICs helpers.
  823. */
  824. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  825. (rdev->pdev->device == 0x5969))
  826. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  827. (rdev->family == CHIP_RV200) || \
  828. (rdev->family == CHIP_RS100) || \
  829. (rdev->family == CHIP_RS200) || \
  830. (rdev->family == CHIP_RV250) || \
  831. (rdev->family == CHIP_RV280) || \
  832. (rdev->family == CHIP_RS300))
  833. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  834. (rdev->family == CHIP_RV350) || \
  835. (rdev->family == CHIP_R350) || \
  836. (rdev->family == CHIP_RV380) || \
  837. (rdev->family == CHIP_R420) || \
  838. (rdev->family == CHIP_R423) || \
  839. (rdev->family == CHIP_RV410) || \
  840. (rdev->family == CHIP_RS400) || \
  841. (rdev->family == CHIP_RS480))
  842. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  843. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  844. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  845. /*
  846. * BIOS helpers.
  847. */
  848. #define RBIOS8(i) (rdev->bios[i])
  849. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  850. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  851. int radeon_combios_init(struct radeon_device *rdev);
  852. void radeon_combios_fini(struct radeon_device *rdev);
  853. int radeon_atombios_init(struct radeon_device *rdev);
  854. void radeon_atombios_fini(struct radeon_device *rdev);
  855. /*
  856. * RING helpers.
  857. */
  858. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  859. {
  860. #if DRM_DEBUG_CODE
  861. if (rdev->cp.count_dw <= 0) {
  862. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  863. }
  864. #endif
  865. rdev->cp.ring[rdev->cp.wptr++] = v;
  866. rdev->cp.wptr &= rdev->cp.ptr_mask;
  867. rdev->cp.count_dw--;
  868. rdev->cp.ring_free_dw--;
  869. }
  870. /*
  871. * ASICs macro.
  872. */
  873. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  874. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  875. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  876. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  877. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  878. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  879. #define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
  880. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  881. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  882. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  883. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  884. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  885. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  886. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  887. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  888. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  889. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  890. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  891. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  892. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  893. #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
  894. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  895. #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
  896. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
  897. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  898. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  899. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  900. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  901. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  902. #define radeon_hdp_flush(rdev) (rdev)->asic->hdp_flush((rdev))
  903. #define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
  904. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
  905. #define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
  906. #define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
  907. /* Common functions */
  908. extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  909. extern int radeon_modeset_init(struct radeon_device *rdev);
  910. extern void radeon_modeset_fini(struct radeon_device *rdev);
  911. extern bool radeon_card_posted(struct radeon_device *rdev);
  912. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  913. extern int radeon_clocks_init(struct radeon_device *rdev);
  914. extern void radeon_clocks_fini(struct radeon_device *rdev);
  915. extern void radeon_scratch_init(struct radeon_device *rdev);
  916. extern void radeon_surface_init(struct radeon_device *rdev);
  917. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  918. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  919. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  920. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  921. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  922. /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
  923. struct r100_mc_save {
  924. u32 GENMO_WT;
  925. u32 CRTC_EXT_CNTL;
  926. u32 CRTC_GEN_CNTL;
  927. u32 CRTC2_GEN_CNTL;
  928. u32 CUR_OFFSET;
  929. u32 CUR2_OFFSET;
  930. };
  931. extern void r100_cp_disable(struct radeon_device *rdev);
  932. extern int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
  933. extern void r100_cp_fini(struct radeon_device *rdev);
  934. extern void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  935. extern int r100_pci_gart_init(struct radeon_device *rdev);
  936. extern void r100_pci_gart_fini(struct radeon_device *rdev);
  937. extern int r100_pci_gart_enable(struct radeon_device *rdev);
  938. extern void r100_pci_gart_disable(struct radeon_device *rdev);
  939. extern int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  940. extern int r100_debugfs_mc_info_init(struct radeon_device *rdev);
  941. extern int r100_gui_wait_for_idle(struct radeon_device *rdev);
  942. extern void r100_ib_fini(struct radeon_device *rdev);
  943. extern int r100_ib_init(struct radeon_device *rdev);
  944. extern void r100_irq_disable(struct radeon_device *rdev);
  945. extern int r100_irq_set(struct radeon_device *rdev);
  946. extern void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
  947. extern void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
  948. extern void r100_vram_init_sizes(struct radeon_device *rdev);
  949. extern void r100_wb_disable(struct radeon_device *rdev);
  950. extern void r100_wb_fini(struct radeon_device *rdev);
  951. extern int r100_wb_init(struct radeon_device *rdev);
  952. extern void r100_hdp_reset(struct radeon_device *rdev);
  953. extern int r100_rb2d_reset(struct radeon_device *rdev);
  954. extern int r100_cp_reset(struct radeon_device *rdev);
  955. extern void r100_vga_render_disable(struct radeon_device *rdev);
  956. extern int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  957. struct radeon_cs_packet *pkt,
  958. struct radeon_bo *robj);
  959. extern int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  960. struct radeon_cs_packet *pkt,
  961. const unsigned *auth, unsigned n,
  962. radeon_packet0_check_t check);
  963. extern int r100_cs_packet_parse(struct radeon_cs_parser *p,
  964. struct radeon_cs_packet *pkt,
  965. unsigned idx);
  966. extern void r100_enable_bm(struct radeon_device *rdev);
  967. extern void r100_set_common_regs(struct radeon_device *rdev);
  968. /* rv200,rv250,rv280 */
  969. extern void r200_set_safe_registers(struct radeon_device *rdev);
  970. /* r300,r350,rv350,rv370,rv380 */
  971. extern void r300_set_reg_safe(struct radeon_device *rdev);
  972. extern void r300_mc_program(struct radeon_device *rdev);
  973. extern void r300_vram_info(struct radeon_device *rdev);
  974. extern void r300_clock_startup(struct radeon_device *rdev);
  975. extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
  976. extern int rv370_pcie_gart_init(struct radeon_device *rdev);
  977. extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
  978. extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
  979. extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
  980. /* r420,r423,rv410 */
  981. extern int r420_mc_init(struct radeon_device *rdev);
  982. extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
  983. extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  984. extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
  985. extern void r420_pipes_init(struct radeon_device *rdev);
  986. /* rv515 */
  987. struct rv515_mc_save {
  988. u32 d1vga_control;
  989. u32 d2vga_control;
  990. u32 vga_render_control;
  991. u32 vga_hdp_control;
  992. u32 d1crtc_control;
  993. u32 d2crtc_control;
  994. };
  995. extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
  996. extern void rv515_vga_render_disable(struct radeon_device *rdev);
  997. extern void rv515_set_safe_registers(struct radeon_device *rdev);
  998. extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
  999. extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
  1000. extern void rv515_clock_startup(struct radeon_device *rdev);
  1001. extern void rv515_debugfs(struct radeon_device *rdev);
  1002. extern int rv515_suspend(struct radeon_device *rdev);
  1003. /* rs400 */
  1004. extern int rs400_gart_init(struct radeon_device *rdev);
  1005. extern int rs400_gart_enable(struct radeon_device *rdev);
  1006. extern void rs400_gart_adjust_size(struct radeon_device *rdev);
  1007. extern void rs400_gart_disable(struct radeon_device *rdev);
  1008. extern void rs400_gart_fini(struct radeon_device *rdev);
  1009. /* rs600 */
  1010. extern void rs600_set_safe_registers(struct radeon_device *rdev);
  1011. extern int rs600_irq_set(struct radeon_device *rdev);
  1012. extern void rs600_irq_disable(struct radeon_device *rdev);
  1013. /* rs690, rs740 */
  1014. extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
  1015. struct drm_display_mode *mode1,
  1016. struct drm_display_mode *mode2);
  1017. /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
  1018. extern bool r600_card_posted(struct radeon_device *rdev);
  1019. extern void r600_cp_stop(struct radeon_device *rdev);
  1020. extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1021. extern int r600_cp_resume(struct radeon_device *rdev);
  1022. extern int r600_count_pipe_bits(uint32_t val);
  1023. extern int r600_gart_clear_page(struct radeon_device *rdev, int i);
  1024. extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
  1025. extern int r600_pcie_gart_init(struct radeon_device *rdev);
  1026. extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  1027. extern int r600_ib_test(struct radeon_device *rdev);
  1028. extern int r600_ring_test(struct radeon_device *rdev);
  1029. extern void r600_wb_fini(struct radeon_device *rdev);
  1030. extern int r600_wb_enable(struct radeon_device *rdev);
  1031. extern void r600_wb_disable(struct radeon_device *rdev);
  1032. extern void r600_scratch_init(struct radeon_device *rdev);
  1033. extern int r600_blit_init(struct radeon_device *rdev);
  1034. extern void r600_blit_fini(struct radeon_device *rdev);
  1035. extern int r600_init_microcode(struct radeon_device *rdev);
  1036. extern int r600_gpu_reset(struct radeon_device *rdev);
  1037. /* r600 irq */
  1038. extern int r600_irq_init(struct radeon_device *rdev);
  1039. extern void r600_irq_fini(struct radeon_device *rdev);
  1040. extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1041. extern int r600_irq_set(struct radeon_device *rdev);
  1042. extern int r600_audio_init(struct radeon_device *rdev);
  1043. extern int r600_audio_tmds_index(struct drm_encoder *encoder);
  1044. extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
  1045. extern void r600_audio_fini(struct radeon_device *rdev);
  1046. extern void r600_hdmi_init(struct drm_encoder *encoder);
  1047. extern void r600_hdmi_enable(struct drm_encoder *encoder, int enable);
  1048. extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1049. extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
  1050. extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder,
  1051. int channels,
  1052. int rate,
  1053. int bps,
  1054. uint8_t status_bits,
  1055. uint8_t category_code);
  1056. #include "radeon_object.h"
  1057. #endif