emulate.c 123 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include <linux/stringify.h>
  27. #include "x86.h"
  28. #include "tss.h"
  29. /*
  30. * Operand types
  31. */
  32. #define OpNone 0ull
  33. #define OpImplicit 1ull /* No generic decode */
  34. #define OpReg 2ull /* Register */
  35. #define OpMem 3ull /* Memory */
  36. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  37. #define OpDI 5ull /* ES:DI/EDI/RDI */
  38. #define OpMem64 6ull /* Memory, 64-bit */
  39. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  40. #define OpDX 8ull /* DX register */
  41. #define OpCL 9ull /* CL register (for shifts) */
  42. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  43. #define OpOne 11ull /* Implied 1 */
  44. #define OpImm 12ull /* Sign extended up to 32-bit immediate */
  45. #define OpMem16 13ull /* Memory operand (16-bit). */
  46. #define OpMem32 14ull /* Memory operand (32-bit). */
  47. #define OpImmU 15ull /* Immediate operand, zero extended */
  48. #define OpSI 16ull /* SI/ESI/RSI */
  49. #define OpImmFAddr 17ull /* Immediate far address */
  50. #define OpMemFAddr 18ull /* Far address in memory */
  51. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  52. #define OpES 20ull /* ES */
  53. #define OpCS 21ull /* CS */
  54. #define OpSS 22ull /* SS */
  55. #define OpDS 23ull /* DS */
  56. #define OpFS 24ull /* FS */
  57. #define OpGS 25ull /* GS */
  58. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  59. #define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
  60. #define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
  61. #define OpAccLo 29ull /* Low part of extended acc (AX/AX/EAX/RAX) */
  62. #define OpAccHi 30ull /* High part of extended acc (-/DX/EDX/RDX) */
  63. #define OpBits 5 /* Width of operand field */
  64. #define OpMask ((1ull << OpBits) - 1)
  65. /*
  66. * Opcode effective-address decode tables.
  67. * Note that we only emulate instructions that have at least one memory
  68. * operand (excluding implicit stack references). We assume that stack
  69. * references and instruction fetches will never occur in special memory
  70. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  71. * not be handled.
  72. */
  73. /* Operand sizes: 8-bit operands or specified/overridden size. */
  74. #define ByteOp (1<<0) /* 8-bit operands. */
  75. /* Destination operand type. */
  76. #define DstShift 1
  77. #define ImplicitOps (OpImplicit << DstShift)
  78. #define DstReg (OpReg << DstShift)
  79. #define DstMem (OpMem << DstShift)
  80. #define DstAcc (OpAcc << DstShift)
  81. #define DstDI (OpDI << DstShift)
  82. #define DstMem64 (OpMem64 << DstShift)
  83. #define DstImmUByte (OpImmUByte << DstShift)
  84. #define DstDX (OpDX << DstShift)
  85. #define DstAccLo (OpAccLo << DstShift)
  86. #define DstMask (OpMask << DstShift)
  87. /* Source operand type. */
  88. #define SrcShift 6
  89. #define SrcNone (OpNone << SrcShift)
  90. #define SrcReg (OpReg << SrcShift)
  91. #define SrcMem (OpMem << SrcShift)
  92. #define SrcMem16 (OpMem16 << SrcShift)
  93. #define SrcMem32 (OpMem32 << SrcShift)
  94. #define SrcImm (OpImm << SrcShift)
  95. #define SrcImmByte (OpImmByte << SrcShift)
  96. #define SrcOne (OpOne << SrcShift)
  97. #define SrcImmUByte (OpImmUByte << SrcShift)
  98. #define SrcImmU (OpImmU << SrcShift)
  99. #define SrcSI (OpSI << SrcShift)
  100. #define SrcXLat (OpXLat << SrcShift)
  101. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  102. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  103. #define SrcAcc (OpAcc << SrcShift)
  104. #define SrcImmU16 (OpImmU16 << SrcShift)
  105. #define SrcImm64 (OpImm64 << SrcShift)
  106. #define SrcDX (OpDX << SrcShift)
  107. #define SrcMem8 (OpMem8 << SrcShift)
  108. #define SrcAccHi (OpAccHi << SrcShift)
  109. #define SrcMask (OpMask << SrcShift)
  110. #define BitOp (1<<11)
  111. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  112. #define String (1<<13) /* String instruction (rep capable) */
  113. #define Stack (1<<14) /* Stack instruction (push/pop) */
  114. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  115. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  116. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  117. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  118. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  119. #define Escape (5<<15) /* Escape to coprocessor instruction */
  120. #define Sse (1<<18) /* SSE Vector instruction */
  121. /* Generic ModRM decode. */
  122. #define ModRM (1<<19)
  123. /* Destination is only written; never read. */
  124. #define Mov (1<<20)
  125. /* Misc flags */
  126. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  127. #define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
  128. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  129. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  130. #define Undefined (1<<25) /* No Such Instruction */
  131. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  132. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  133. #define No64 (1<<28)
  134. #define PageTable (1 << 29) /* instruction used to write page table */
  135. #define NotImpl (1 << 30) /* instruction is not implemented */
  136. /* Source 2 operand type */
  137. #define Src2Shift (31)
  138. #define Src2None (OpNone << Src2Shift)
  139. #define Src2Mem (OpMem << Src2Shift)
  140. #define Src2CL (OpCL << Src2Shift)
  141. #define Src2ImmByte (OpImmByte << Src2Shift)
  142. #define Src2One (OpOne << Src2Shift)
  143. #define Src2Imm (OpImm << Src2Shift)
  144. #define Src2ES (OpES << Src2Shift)
  145. #define Src2CS (OpCS << Src2Shift)
  146. #define Src2SS (OpSS << Src2Shift)
  147. #define Src2DS (OpDS << Src2Shift)
  148. #define Src2FS (OpFS << Src2Shift)
  149. #define Src2GS (OpGS << Src2Shift)
  150. #define Src2Mask (OpMask << Src2Shift)
  151. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  152. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  153. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  154. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  155. #define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
  156. #define NoWrite ((u64)1 << 45) /* No writeback */
  157. #define SrcWrite ((u64)1 << 46) /* Write back src operand */
  158. #define DstXacc (DstAccLo | SrcAccHi | SrcWrite)
  159. #define X2(x...) x, x
  160. #define X3(x...) X2(x), x
  161. #define X4(x...) X2(x), X2(x)
  162. #define X5(x...) X4(x), x
  163. #define X6(x...) X4(x), X2(x)
  164. #define X7(x...) X4(x), X3(x)
  165. #define X8(x...) X4(x), X4(x)
  166. #define X16(x...) X8(x), X8(x)
  167. #define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
  168. #define FASTOP_SIZE 8
  169. /*
  170. * fastop functions have a special calling convention:
  171. *
  172. * dst: rax (in/out)
  173. * src: rdx (in/out)
  174. * src2: rcx (in)
  175. * flags: rflags (in/out)
  176. * ex: rsi (in:fastop pointer, out:zero if exception)
  177. *
  178. * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
  179. * different operand sizes can be reached by calculation, rather than a jump
  180. * table (which would be bigger than the code).
  181. *
  182. * fastop functions are declared as taking a never-defined fastop parameter,
  183. * so they can't be called from C directly.
  184. */
  185. struct fastop;
  186. struct opcode {
  187. u64 flags : 56;
  188. u64 intercept : 8;
  189. union {
  190. int (*execute)(struct x86_emulate_ctxt *ctxt);
  191. const struct opcode *group;
  192. const struct group_dual *gdual;
  193. const struct gprefix *gprefix;
  194. const struct escape *esc;
  195. void (*fastop)(struct fastop *fake);
  196. } u;
  197. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  198. };
  199. struct group_dual {
  200. struct opcode mod012[8];
  201. struct opcode mod3[8];
  202. };
  203. struct gprefix {
  204. struct opcode pfx_no;
  205. struct opcode pfx_66;
  206. struct opcode pfx_f2;
  207. struct opcode pfx_f3;
  208. };
  209. struct escape {
  210. struct opcode op[8];
  211. struct opcode high[64];
  212. };
  213. /* EFLAGS bit definitions. */
  214. #define EFLG_ID (1<<21)
  215. #define EFLG_VIP (1<<20)
  216. #define EFLG_VIF (1<<19)
  217. #define EFLG_AC (1<<18)
  218. #define EFLG_VM (1<<17)
  219. #define EFLG_RF (1<<16)
  220. #define EFLG_IOPL (3<<12)
  221. #define EFLG_NT (1<<14)
  222. #define EFLG_OF (1<<11)
  223. #define EFLG_DF (1<<10)
  224. #define EFLG_IF (1<<9)
  225. #define EFLG_TF (1<<8)
  226. #define EFLG_SF (1<<7)
  227. #define EFLG_ZF (1<<6)
  228. #define EFLG_AF (1<<4)
  229. #define EFLG_PF (1<<2)
  230. #define EFLG_CF (1<<0)
  231. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  232. #define EFLG_RESERVED_ONE_MASK 2
  233. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  234. {
  235. if (!(ctxt->regs_valid & (1 << nr))) {
  236. ctxt->regs_valid |= 1 << nr;
  237. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  238. }
  239. return ctxt->_regs[nr];
  240. }
  241. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  242. {
  243. ctxt->regs_valid |= 1 << nr;
  244. ctxt->regs_dirty |= 1 << nr;
  245. return &ctxt->_regs[nr];
  246. }
  247. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  248. {
  249. reg_read(ctxt, nr);
  250. return reg_write(ctxt, nr);
  251. }
  252. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  253. {
  254. unsigned reg;
  255. for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
  256. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  257. }
  258. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  259. {
  260. ctxt->regs_dirty = 0;
  261. ctxt->regs_valid = 0;
  262. }
  263. /*
  264. * These EFLAGS bits are restored from saved value during emulation, and
  265. * any changes are written back to the saved value after emulation.
  266. */
  267. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  268. #ifdef CONFIG_X86_64
  269. #define ON64(x) x
  270. #else
  271. #define ON64(x)
  272. #endif
  273. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
  274. #define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
  275. #define FOP_RET "ret \n\t"
  276. #define FOP_START(op) \
  277. extern void em_##op(struct fastop *fake); \
  278. asm(".pushsection .text, \"ax\" \n\t" \
  279. ".global em_" #op " \n\t" \
  280. FOP_ALIGN \
  281. "em_" #op ": \n\t"
  282. #define FOP_END \
  283. ".popsection")
  284. #define FOPNOP() FOP_ALIGN FOP_RET
  285. #define FOP1E(op, dst) \
  286. FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET
  287. #define FOP1EEX(op, dst) \
  288. FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
  289. #define FASTOP1(op) \
  290. FOP_START(op) \
  291. FOP1E(op##b, al) \
  292. FOP1E(op##w, ax) \
  293. FOP1E(op##l, eax) \
  294. ON64(FOP1E(op##q, rax)) \
  295. FOP_END
  296. /* 1-operand, using src2 (for MUL/DIV r/m) */
  297. #define FASTOP1SRC2(op, name) \
  298. FOP_START(name) \
  299. FOP1E(op, cl) \
  300. FOP1E(op, cx) \
  301. FOP1E(op, ecx) \
  302. ON64(FOP1E(op, rcx)) \
  303. FOP_END
  304. /* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
  305. #define FASTOP1SRC2EX(op, name) \
  306. FOP_START(name) \
  307. FOP1EEX(op, cl) \
  308. FOP1EEX(op, cx) \
  309. FOP1EEX(op, ecx) \
  310. ON64(FOP1EEX(op, rcx)) \
  311. FOP_END
  312. #define FOP2E(op, dst, src) \
  313. FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET
  314. #define FASTOP2(op) \
  315. FOP_START(op) \
  316. FOP2E(op##b, al, dl) \
  317. FOP2E(op##w, ax, dx) \
  318. FOP2E(op##l, eax, edx) \
  319. ON64(FOP2E(op##q, rax, rdx)) \
  320. FOP_END
  321. /* 2 operand, word only */
  322. #define FASTOP2W(op) \
  323. FOP_START(op) \
  324. FOPNOP() \
  325. FOP2E(op##w, ax, dx) \
  326. FOP2E(op##l, eax, edx) \
  327. ON64(FOP2E(op##q, rax, rdx)) \
  328. FOP_END
  329. /* 2 operand, src is CL */
  330. #define FASTOP2CL(op) \
  331. FOP_START(op) \
  332. FOP2E(op##b, al, cl) \
  333. FOP2E(op##w, ax, cl) \
  334. FOP2E(op##l, eax, cl) \
  335. ON64(FOP2E(op##q, rax, cl)) \
  336. FOP_END
  337. #define FOP3E(op, dst, src, src2) \
  338. FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
  339. /* 3-operand, word-only, src2=cl */
  340. #define FASTOP3WCL(op) \
  341. FOP_START(op) \
  342. FOPNOP() \
  343. FOP3E(op##w, ax, dx, cl) \
  344. FOP3E(op##l, eax, edx, cl) \
  345. ON64(FOP3E(op##q, rax, rdx, cl)) \
  346. FOP_END
  347. /* Special case for SETcc - 1 instruction per cc */
  348. #define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"
  349. asm(".global kvm_fastop_exception \n"
  350. "kvm_fastop_exception: xor %esi, %esi; ret");
  351. FOP_START(setcc)
  352. FOP_SETCC(seto)
  353. FOP_SETCC(setno)
  354. FOP_SETCC(setc)
  355. FOP_SETCC(setnc)
  356. FOP_SETCC(setz)
  357. FOP_SETCC(setnz)
  358. FOP_SETCC(setbe)
  359. FOP_SETCC(setnbe)
  360. FOP_SETCC(sets)
  361. FOP_SETCC(setns)
  362. FOP_SETCC(setp)
  363. FOP_SETCC(setnp)
  364. FOP_SETCC(setl)
  365. FOP_SETCC(setnl)
  366. FOP_SETCC(setle)
  367. FOP_SETCC(setnle)
  368. FOP_END;
  369. FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
  370. FOP_END;
  371. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  372. enum x86_intercept intercept,
  373. enum x86_intercept_stage stage)
  374. {
  375. struct x86_instruction_info info = {
  376. .intercept = intercept,
  377. .rep_prefix = ctxt->rep_prefix,
  378. .modrm_mod = ctxt->modrm_mod,
  379. .modrm_reg = ctxt->modrm_reg,
  380. .modrm_rm = ctxt->modrm_rm,
  381. .src_val = ctxt->src.val64,
  382. .src_bytes = ctxt->src.bytes,
  383. .dst_bytes = ctxt->dst.bytes,
  384. .ad_bytes = ctxt->ad_bytes,
  385. .next_rip = ctxt->eip,
  386. };
  387. return ctxt->ops->intercept(ctxt, &info, stage);
  388. }
  389. static void assign_masked(ulong *dest, ulong src, ulong mask)
  390. {
  391. *dest = (*dest & ~mask) | (src & mask);
  392. }
  393. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  394. {
  395. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  396. }
  397. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  398. {
  399. u16 sel;
  400. struct desc_struct ss;
  401. if (ctxt->mode == X86EMUL_MODE_PROT64)
  402. return ~0UL;
  403. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  404. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  405. }
  406. static int stack_size(struct x86_emulate_ctxt *ctxt)
  407. {
  408. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  409. }
  410. /* Access/update address held in a register, based on addressing mode. */
  411. static inline unsigned long
  412. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  413. {
  414. if (ctxt->ad_bytes == sizeof(unsigned long))
  415. return reg;
  416. else
  417. return reg & ad_mask(ctxt);
  418. }
  419. static inline unsigned long
  420. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  421. {
  422. return address_mask(ctxt, reg);
  423. }
  424. static void masked_increment(ulong *reg, ulong mask, int inc)
  425. {
  426. assign_masked(reg, *reg + inc, mask);
  427. }
  428. static inline void
  429. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  430. {
  431. ulong mask;
  432. if (ctxt->ad_bytes == sizeof(unsigned long))
  433. mask = ~0UL;
  434. else
  435. mask = ad_mask(ctxt);
  436. masked_increment(reg, mask, inc);
  437. }
  438. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  439. {
  440. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  441. }
  442. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  443. {
  444. register_address_increment(ctxt, &ctxt->_eip, rel);
  445. }
  446. static u32 desc_limit_scaled(struct desc_struct *desc)
  447. {
  448. u32 limit = get_desc_limit(desc);
  449. return desc->g ? (limit << 12) | 0xfff : limit;
  450. }
  451. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  452. {
  453. ctxt->has_seg_override = true;
  454. ctxt->seg_override = seg;
  455. }
  456. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  457. {
  458. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  459. return 0;
  460. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  461. }
  462. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  463. {
  464. if (!ctxt->has_seg_override)
  465. return 0;
  466. return ctxt->seg_override;
  467. }
  468. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  469. u32 error, bool valid)
  470. {
  471. ctxt->exception.vector = vec;
  472. ctxt->exception.error_code = error;
  473. ctxt->exception.error_code_valid = valid;
  474. return X86EMUL_PROPAGATE_FAULT;
  475. }
  476. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  477. {
  478. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  479. }
  480. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  481. {
  482. return emulate_exception(ctxt, GP_VECTOR, err, true);
  483. }
  484. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  485. {
  486. return emulate_exception(ctxt, SS_VECTOR, err, true);
  487. }
  488. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  489. {
  490. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  491. }
  492. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  493. {
  494. return emulate_exception(ctxt, TS_VECTOR, err, true);
  495. }
  496. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  497. {
  498. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  499. }
  500. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  501. {
  502. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  503. }
  504. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  505. {
  506. u16 selector;
  507. struct desc_struct desc;
  508. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  509. return selector;
  510. }
  511. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  512. unsigned seg)
  513. {
  514. u16 dummy;
  515. u32 base3;
  516. struct desc_struct desc;
  517. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  518. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  519. }
  520. /*
  521. * x86 defines three classes of vector instructions: explicitly
  522. * aligned, explicitly unaligned, and the rest, which change behaviour
  523. * depending on whether they're AVX encoded or not.
  524. *
  525. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  526. * subject to the same check.
  527. */
  528. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  529. {
  530. if (likely(size < 16))
  531. return false;
  532. if (ctxt->d & Aligned)
  533. return true;
  534. else if (ctxt->d & Unaligned)
  535. return false;
  536. else if (ctxt->d & Avx)
  537. return false;
  538. else
  539. return true;
  540. }
  541. static int __linearize(struct x86_emulate_ctxt *ctxt,
  542. struct segmented_address addr,
  543. unsigned size, bool write, bool fetch,
  544. ulong *linear)
  545. {
  546. struct desc_struct desc;
  547. bool usable;
  548. ulong la;
  549. u32 lim;
  550. u16 sel;
  551. unsigned cpl;
  552. la = seg_base(ctxt, addr.seg) + addr.ea;
  553. switch (ctxt->mode) {
  554. case X86EMUL_MODE_PROT64:
  555. if (((signed long)la << 16) >> 16 != la)
  556. return emulate_gp(ctxt, 0);
  557. break;
  558. default:
  559. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  560. addr.seg);
  561. if (!usable)
  562. goto bad;
  563. /* code segment in protected mode or read-only data segment */
  564. if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
  565. || !(desc.type & 2)) && write)
  566. goto bad;
  567. /* unreadable code segment */
  568. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  569. goto bad;
  570. lim = desc_limit_scaled(&desc);
  571. if ((desc.type & 8) || !(desc.type & 4)) {
  572. /* expand-up segment */
  573. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  574. goto bad;
  575. } else {
  576. /* expand-down segment */
  577. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  578. goto bad;
  579. lim = desc.d ? 0xffffffff : 0xffff;
  580. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  581. goto bad;
  582. }
  583. cpl = ctxt->ops->cpl(ctxt);
  584. if (!(desc.type & 8)) {
  585. /* data segment */
  586. if (cpl > desc.dpl)
  587. goto bad;
  588. } else if ((desc.type & 8) && !(desc.type & 4)) {
  589. /* nonconforming code segment */
  590. if (cpl != desc.dpl)
  591. goto bad;
  592. } else if ((desc.type & 8) && (desc.type & 4)) {
  593. /* conforming code segment */
  594. if (cpl < desc.dpl)
  595. goto bad;
  596. }
  597. break;
  598. }
  599. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  600. la &= (u32)-1;
  601. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  602. return emulate_gp(ctxt, 0);
  603. *linear = la;
  604. return X86EMUL_CONTINUE;
  605. bad:
  606. if (addr.seg == VCPU_SREG_SS)
  607. return emulate_ss(ctxt, sel);
  608. else
  609. return emulate_gp(ctxt, sel);
  610. }
  611. static int linearize(struct x86_emulate_ctxt *ctxt,
  612. struct segmented_address addr,
  613. unsigned size, bool write,
  614. ulong *linear)
  615. {
  616. return __linearize(ctxt, addr, size, write, false, linear);
  617. }
  618. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  619. struct segmented_address addr,
  620. void *data,
  621. unsigned size)
  622. {
  623. int rc;
  624. ulong linear;
  625. rc = linearize(ctxt, addr, size, false, &linear);
  626. if (rc != X86EMUL_CONTINUE)
  627. return rc;
  628. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  629. }
  630. /*
  631. * Fetch the next byte of the instruction being emulated which is pointed to
  632. * by ctxt->_eip, then increment ctxt->_eip.
  633. *
  634. * Also prefetch the remaining bytes of the instruction without crossing page
  635. * boundary if they are not in fetch_cache yet.
  636. */
  637. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  638. {
  639. struct fetch_cache *fc = &ctxt->fetch;
  640. int rc;
  641. int size, cur_size;
  642. if (ctxt->_eip == fc->end) {
  643. unsigned long linear;
  644. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  645. .ea = ctxt->_eip };
  646. cur_size = fc->end - fc->start;
  647. size = min(15UL - cur_size,
  648. PAGE_SIZE - offset_in_page(ctxt->_eip));
  649. rc = __linearize(ctxt, addr, size, false, true, &linear);
  650. if (unlikely(rc != X86EMUL_CONTINUE))
  651. return rc;
  652. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  653. size, &ctxt->exception);
  654. if (unlikely(rc != X86EMUL_CONTINUE))
  655. return rc;
  656. fc->end += size;
  657. }
  658. *dest = fc->data[ctxt->_eip - fc->start];
  659. ctxt->_eip++;
  660. return X86EMUL_CONTINUE;
  661. }
  662. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  663. void *dest, unsigned size)
  664. {
  665. int rc;
  666. /* x86 instructions are limited to 15 bytes. */
  667. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  668. return X86EMUL_UNHANDLEABLE;
  669. while (size--) {
  670. rc = do_insn_fetch_byte(ctxt, dest++);
  671. if (rc != X86EMUL_CONTINUE)
  672. return rc;
  673. }
  674. return X86EMUL_CONTINUE;
  675. }
  676. /* Fetch next part of the instruction being emulated. */
  677. #define insn_fetch(_type, _ctxt) \
  678. ({ unsigned long _x; \
  679. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  680. if (rc != X86EMUL_CONTINUE) \
  681. goto done; \
  682. (_type)_x; \
  683. })
  684. #define insn_fetch_arr(_arr, _size, _ctxt) \
  685. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  686. if (rc != X86EMUL_CONTINUE) \
  687. goto done; \
  688. })
  689. /*
  690. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  691. * pointer into the block that addresses the relevant register.
  692. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  693. */
  694. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  695. int highbyte_regs)
  696. {
  697. void *p;
  698. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  699. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  700. else
  701. p = reg_rmw(ctxt, modrm_reg);
  702. return p;
  703. }
  704. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  705. struct segmented_address addr,
  706. u16 *size, unsigned long *address, int op_bytes)
  707. {
  708. int rc;
  709. if (op_bytes == 2)
  710. op_bytes = 3;
  711. *address = 0;
  712. rc = segmented_read_std(ctxt, addr, size, 2);
  713. if (rc != X86EMUL_CONTINUE)
  714. return rc;
  715. addr.ea += 2;
  716. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  717. return rc;
  718. }
  719. FASTOP2(add);
  720. FASTOP2(or);
  721. FASTOP2(adc);
  722. FASTOP2(sbb);
  723. FASTOP2(and);
  724. FASTOP2(sub);
  725. FASTOP2(xor);
  726. FASTOP2(cmp);
  727. FASTOP2(test);
  728. FASTOP1SRC2(mul, mul_ex);
  729. FASTOP1SRC2(imul, imul_ex);
  730. FASTOP1SRC2EX(div, div_ex);
  731. FASTOP1SRC2EX(idiv, idiv_ex);
  732. FASTOP3WCL(shld);
  733. FASTOP3WCL(shrd);
  734. FASTOP2W(imul);
  735. FASTOP1(not);
  736. FASTOP1(neg);
  737. FASTOP1(inc);
  738. FASTOP1(dec);
  739. FASTOP2CL(rol);
  740. FASTOP2CL(ror);
  741. FASTOP2CL(rcl);
  742. FASTOP2CL(rcr);
  743. FASTOP2CL(shl);
  744. FASTOP2CL(shr);
  745. FASTOP2CL(sar);
  746. FASTOP2W(bsf);
  747. FASTOP2W(bsr);
  748. FASTOP2W(bt);
  749. FASTOP2W(bts);
  750. FASTOP2W(btr);
  751. FASTOP2W(btc);
  752. FASTOP2(xadd);
  753. static u8 test_cc(unsigned int condition, unsigned long flags)
  754. {
  755. u8 rc;
  756. void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
  757. flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
  758. asm("push %[flags]; popf; call *%[fastop]"
  759. : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
  760. return rc;
  761. }
  762. static void fetch_register_operand(struct operand *op)
  763. {
  764. switch (op->bytes) {
  765. case 1:
  766. op->val = *(u8 *)op->addr.reg;
  767. break;
  768. case 2:
  769. op->val = *(u16 *)op->addr.reg;
  770. break;
  771. case 4:
  772. op->val = *(u32 *)op->addr.reg;
  773. break;
  774. case 8:
  775. op->val = *(u64 *)op->addr.reg;
  776. break;
  777. }
  778. }
  779. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  780. {
  781. ctxt->ops->get_fpu(ctxt);
  782. switch (reg) {
  783. case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
  784. case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
  785. case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
  786. case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
  787. case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
  788. case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
  789. case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
  790. case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
  791. #ifdef CONFIG_X86_64
  792. case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
  793. case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
  794. case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
  795. case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
  796. case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
  797. case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
  798. case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
  799. case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
  800. #endif
  801. default: BUG();
  802. }
  803. ctxt->ops->put_fpu(ctxt);
  804. }
  805. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  806. int reg)
  807. {
  808. ctxt->ops->get_fpu(ctxt);
  809. switch (reg) {
  810. case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
  811. case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
  812. case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
  813. case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
  814. case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
  815. case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
  816. case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
  817. case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
  818. #ifdef CONFIG_X86_64
  819. case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
  820. case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
  821. case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
  822. case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
  823. case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
  824. case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
  825. case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
  826. case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
  827. #endif
  828. default: BUG();
  829. }
  830. ctxt->ops->put_fpu(ctxt);
  831. }
  832. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  833. {
  834. ctxt->ops->get_fpu(ctxt);
  835. switch (reg) {
  836. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  837. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  838. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  839. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  840. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  841. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  842. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  843. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  844. default: BUG();
  845. }
  846. ctxt->ops->put_fpu(ctxt);
  847. }
  848. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  849. {
  850. ctxt->ops->get_fpu(ctxt);
  851. switch (reg) {
  852. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  853. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  854. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  855. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  856. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  857. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  858. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  859. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  860. default: BUG();
  861. }
  862. ctxt->ops->put_fpu(ctxt);
  863. }
  864. static int em_fninit(struct x86_emulate_ctxt *ctxt)
  865. {
  866. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  867. return emulate_nm(ctxt);
  868. ctxt->ops->get_fpu(ctxt);
  869. asm volatile("fninit");
  870. ctxt->ops->put_fpu(ctxt);
  871. return X86EMUL_CONTINUE;
  872. }
  873. static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
  874. {
  875. u16 fcw;
  876. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  877. return emulate_nm(ctxt);
  878. ctxt->ops->get_fpu(ctxt);
  879. asm volatile("fnstcw %0": "+m"(fcw));
  880. ctxt->ops->put_fpu(ctxt);
  881. /* force 2 byte destination */
  882. ctxt->dst.bytes = 2;
  883. ctxt->dst.val = fcw;
  884. return X86EMUL_CONTINUE;
  885. }
  886. static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
  887. {
  888. u16 fsw;
  889. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  890. return emulate_nm(ctxt);
  891. ctxt->ops->get_fpu(ctxt);
  892. asm volatile("fnstsw %0": "+m"(fsw));
  893. ctxt->ops->put_fpu(ctxt);
  894. /* force 2 byte destination */
  895. ctxt->dst.bytes = 2;
  896. ctxt->dst.val = fsw;
  897. return X86EMUL_CONTINUE;
  898. }
  899. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  900. struct operand *op)
  901. {
  902. unsigned reg = ctxt->modrm_reg;
  903. int highbyte_regs = ctxt->rex_prefix == 0;
  904. if (!(ctxt->d & ModRM))
  905. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  906. if (ctxt->d & Sse) {
  907. op->type = OP_XMM;
  908. op->bytes = 16;
  909. op->addr.xmm = reg;
  910. read_sse_reg(ctxt, &op->vec_val, reg);
  911. return;
  912. }
  913. if (ctxt->d & Mmx) {
  914. reg &= 7;
  915. op->type = OP_MM;
  916. op->bytes = 8;
  917. op->addr.mm = reg;
  918. return;
  919. }
  920. op->type = OP_REG;
  921. if (ctxt->d & ByteOp) {
  922. op->addr.reg = decode_register(ctxt, reg, highbyte_regs);
  923. op->bytes = 1;
  924. } else {
  925. op->addr.reg = decode_register(ctxt, reg, 0);
  926. op->bytes = ctxt->op_bytes;
  927. }
  928. fetch_register_operand(op);
  929. op->orig_val = op->val;
  930. }
  931. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  932. {
  933. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  934. ctxt->modrm_seg = VCPU_SREG_SS;
  935. }
  936. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  937. struct operand *op)
  938. {
  939. u8 sib;
  940. int index_reg = 0, base_reg = 0, scale;
  941. int rc = X86EMUL_CONTINUE;
  942. ulong modrm_ea = 0;
  943. if (ctxt->rex_prefix) {
  944. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  945. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  946. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  947. }
  948. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  949. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  950. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  951. ctxt->modrm_seg = VCPU_SREG_DS;
  952. if (ctxt->modrm_mod == 3) {
  953. int highbyte_regs = ctxt->rex_prefix == 0;
  954. op->type = OP_REG;
  955. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  956. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
  957. highbyte_regs && (ctxt->d & ByteOp));
  958. if (ctxt->d & Sse) {
  959. op->type = OP_XMM;
  960. op->bytes = 16;
  961. op->addr.xmm = ctxt->modrm_rm;
  962. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  963. return rc;
  964. }
  965. if (ctxt->d & Mmx) {
  966. op->type = OP_MM;
  967. op->bytes = 8;
  968. op->addr.xmm = ctxt->modrm_rm & 7;
  969. return rc;
  970. }
  971. fetch_register_operand(op);
  972. return rc;
  973. }
  974. op->type = OP_MEM;
  975. if (ctxt->ad_bytes == 2) {
  976. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  977. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  978. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  979. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  980. /* 16-bit ModR/M decode. */
  981. switch (ctxt->modrm_mod) {
  982. case 0:
  983. if (ctxt->modrm_rm == 6)
  984. modrm_ea += insn_fetch(u16, ctxt);
  985. break;
  986. case 1:
  987. modrm_ea += insn_fetch(s8, ctxt);
  988. break;
  989. case 2:
  990. modrm_ea += insn_fetch(u16, ctxt);
  991. break;
  992. }
  993. switch (ctxt->modrm_rm) {
  994. case 0:
  995. modrm_ea += bx + si;
  996. break;
  997. case 1:
  998. modrm_ea += bx + di;
  999. break;
  1000. case 2:
  1001. modrm_ea += bp + si;
  1002. break;
  1003. case 3:
  1004. modrm_ea += bp + di;
  1005. break;
  1006. case 4:
  1007. modrm_ea += si;
  1008. break;
  1009. case 5:
  1010. modrm_ea += di;
  1011. break;
  1012. case 6:
  1013. if (ctxt->modrm_mod != 0)
  1014. modrm_ea += bp;
  1015. break;
  1016. case 7:
  1017. modrm_ea += bx;
  1018. break;
  1019. }
  1020. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1021. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1022. ctxt->modrm_seg = VCPU_SREG_SS;
  1023. modrm_ea = (u16)modrm_ea;
  1024. } else {
  1025. /* 32/64-bit ModR/M decode. */
  1026. if ((ctxt->modrm_rm & 7) == 4) {
  1027. sib = insn_fetch(u8, ctxt);
  1028. index_reg |= (sib >> 3) & 7;
  1029. base_reg |= sib & 7;
  1030. scale = sib >> 6;
  1031. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1032. modrm_ea += insn_fetch(s32, ctxt);
  1033. else {
  1034. modrm_ea += reg_read(ctxt, base_reg);
  1035. adjust_modrm_seg(ctxt, base_reg);
  1036. }
  1037. if (index_reg != 4)
  1038. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1039. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1040. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1041. ctxt->rip_relative = 1;
  1042. } else {
  1043. base_reg = ctxt->modrm_rm;
  1044. modrm_ea += reg_read(ctxt, base_reg);
  1045. adjust_modrm_seg(ctxt, base_reg);
  1046. }
  1047. switch (ctxt->modrm_mod) {
  1048. case 0:
  1049. if (ctxt->modrm_rm == 5)
  1050. modrm_ea += insn_fetch(s32, ctxt);
  1051. break;
  1052. case 1:
  1053. modrm_ea += insn_fetch(s8, ctxt);
  1054. break;
  1055. case 2:
  1056. modrm_ea += insn_fetch(s32, ctxt);
  1057. break;
  1058. }
  1059. }
  1060. op->addr.mem.ea = modrm_ea;
  1061. done:
  1062. return rc;
  1063. }
  1064. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1065. struct operand *op)
  1066. {
  1067. int rc = X86EMUL_CONTINUE;
  1068. op->type = OP_MEM;
  1069. switch (ctxt->ad_bytes) {
  1070. case 2:
  1071. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1072. break;
  1073. case 4:
  1074. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1075. break;
  1076. case 8:
  1077. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1078. break;
  1079. }
  1080. done:
  1081. return rc;
  1082. }
  1083. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1084. {
  1085. long sv = 0, mask;
  1086. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1087. mask = ~(ctxt->dst.bytes * 8 - 1);
  1088. if (ctxt->src.bytes == 2)
  1089. sv = (s16)ctxt->src.val & (s16)mask;
  1090. else if (ctxt->src.bytes == 4)
  1091. sv = (s32)ctxt->src.val & (s32)mask;
  1092. ctxt->dst.addr.mem.ea += (sv >> 3);
  1093. }
  1094. /* only subword offset */
  1095. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1096. }
  1097. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1098. unsigned long addr, void *dest, unsigned size)
  1099. {
  1100. int rc;
  1101. struct read_cache *mc = &ctxt->mem_read;
  1102. if (mc->pos < mc->end)
  1103. goto read_cached;
  1104. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1105. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1106. &ctxt->exception);
  1107. if (rc != X86EMUL_CONTINUE)
  1108. return rc;
  1109. mc->end += size;
  1110. read_cached:
  1111. memcpy(dest, mc->data + mc->pos, size);
  1112. mc->pos += size;
  1113. return X86EMUL_CONTINUE;
  1114. }
  1115. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1116. struct segmented_address addr,
  1117. void *data,
  1118. unsigned size)
  1119. {
  1120. int rc;
  1121. ulong linear;
  1122. rc = linearize(ctxt, addr, size, false, &linear);
  1123. if (rc != X86EMUL_CONTINUE)
  1124. return rc;
  1125. return read_emulated(ctxt, linear, data, size);
  1126. }
  1127. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1128. struct segmented_address addr,
  1129. const void *data,
  1130. unsigned size)
  1131. {
  1132. int rc;
  1133. ulong linear;
  1134. rc = linearize(ctxt, addr, size, true, &linear);
  1135. if (rc != X86EMUL_CONTINUE)
  1136. return rc;
  1137. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1138. &ctxt->exception);
  1139. }
  1140. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1141. struct segmented_address addr,
  1142. const void *orig_data, const void *data,
  1143. unsigned size)
  1144. {
  1145. int rc;
  1146. ulong linear;
  1147. rc = linearize(ctxt, addr, size, true, &linear);
  1148. if (rc != X86EMUL_CONTINUE)
  1149. return rc;
  1150. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1151. size, &ctxt->exception);
  1152. }
  1153. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1154. unsigned int size, unsigned short port,
  1155. void *dest)
  1156. {
  1157. struct read_cache *rc = &ctxt->io_read;
  1158. if (rc->pos == rc->end) { /* refill pio read ahead */
  1159. unsigned int in_page, n;
  1160. unsigned int count = ctxt->rep_prefix ?
  1161. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1162. in_page = (ctxt->eflags & EFLG_DF) ?
  1163. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1164. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1165. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1166. count);
  1167. if (n == 0)
  1168. n = 1;
  1169. rc->pos = rc->end = 0;
  1170. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1171. return 0;
  1172. rc->end = n * size;
  1173. }
  1174. if (ctxt->rep_prefix && !(ctxt->eflags & EFLG_DF)) {
  1175. ctxt->dst.data = rc->data + rc->pos;
  1176. ctxt->dst.type = OP_MEM_STR;
  1177. ctxt->dst.count = (rc->end - rc->pos) / size;
  1178. rc->pos = rc->end;
  1179. } else {
  1180. memcpy(dest, rc->data + rc->pos, size);
  1181. rc->pos += size;
  1182. }
  1183. return 1;
  1184. }
  1185. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1186. u16 index, struct desc_struct *desc)
  1187. {
  1188. struct desc_ptr dt;
  1189. ulong addr;
  1190. ctxt->ops->get_idt(ctxt, &dt);
  1191. if (dt.size < index * 8 + 7)
  1192. return emulate_gp(ctxt, index << 3 | 0x2);
  1193. addr = dt.address + index * 8;
  1194. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1195. &ctxt->exception);
  1196. }
  1197. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1198. u16 selector, struct desc_ptr *dt)
  1199. {
  1200. const struct x86_emulate_ops *ops = ctxt->ops;
  1201. if (selector & 1 << 2) {
  1202. struct desc_struct desc;
  1203. u16 sel;
  1204. memset (dt, 0, sizeof *dt);
  1205. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1206. return;
  1207. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1208. dt->address = get_desc_base(&desc);
  1209. } else
  1210. ops->get_gdt(ctxt, dt);
  1211. }
  1212. /* allowed just for 8 bytes segments */
  1213. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1214. u16 selector, struct desc_struct *desc,
  1215. ulong *desc_addr_p)
  1216. {
  1217. struct desc_ptr dt;
  1218. u16 index = selector >> 3;
  1219. ulong addr;
  1220. get_descriptor_table_ptr(ctxt, selector, &dt);
  1221. if (dt.size < index * 8 + 7)
  1222. return emulate_gp(ctxt, selector & 0xfffc);
  1223. *desc_addr_p = addr = dt.address + index * 8;
  1224. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1225. &ctxt->exception);
  1226. }
  1227. /* allowed just for 8 bytes segments */
  1228. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1229. u16 selector, struct desc_struct *desc)
  1230. {
  1231. struct desc_ptr dt;
  1232. u16 index = selector >> 3;
  1233. ulong addr;
  1234. get_descriptor_table_ptr(ctxt, selector, &dt);
  1235. if (dt.size < index * 8 + 7)
  1236. return emulate_gp(ctxt, selector & 0xfffc);
  1237. addr = dt.address + index * 8;
  1238. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1239. &ctxt->exception);
  1240. }
  1241. /* Does not support long mode */
  1242. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1243. u16 selector, int seg)
  1244. {
  1245. struct desc_struct seg_desc, old_desc;
  1246. u8 dpl, rpl, cpl;
  1247. unsigned err_vec = GP_VECTOR;
  1248. u32 err_code = 0;
  1249. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1250. ulong desc_addr;
  1251. int ret;
  1252. u16 dummy;
  1253. memset(&seg_desc, 0, sizeof seg_desc);
  1254. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1255. /* set real mode segment descriptor (keep limit etc. for
  1256. * unreal mode) */
  1257. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1258. set_desc_base(&seg_desc, selector << 4);
  1259. goto load;
  1260. } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
  1261. /* VM86 needs a clean new segment descriptor */
  1262. set_desc_base(&seg_desc, selector << 4);
  1263. set_desc_limit(&seg_desc, 0xffff);
  1264. seg_desc.type = 3;
  1265. seg_desc.p = 1;
  1266. seg_desc.s = 1;
  1267. seg_desc.dpl = 3;
  1268. goto load;
  1269. }
  1270. rpl = selector & 3;
  1271. cpl = ctxt->ops->cpl(ctxt);
  1272. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1273. if ((seg == VCPU_SREG_CS
  1274. || (seg == VCPU_SREG_SS
  1275. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1276. || seg == VCPU_SREG_TR)
  1277. && null_selector)
  1278. goto exception;
  1279. /* TR should be in GDT only */
  1280. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1281. goto exception;
  1282. if (null_selector) /* for NULL selector skip all following checks */
  1283. goto load;
  1284. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1285. if (ret != X86EMUL_CONTINUE)
  1286. return ret;
  1287. err_code = selector & 0xfffc;
  1288. err_vec = GP_VECTOR;
  1289. /* can't load system descriptor into segment selector */
  1290. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1291. goto exception;
  1292. if (!seg_desc.p) {
  1293. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1294. goto exception;
  1295. }
  1296. dpl = seg_desc.dpl;
  1297. switch (seg) {
  1298. case VCPU_SREG_SS:
  1299. /*
  1300. * segment is not a writable data segment or segment
  1301. * selector's RPL != CPL or segment selector's RPL != CPL
  1302. */
  1303. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1304. goto exception;
  1305. break;
  1306. case VCPU_SREG_CS:
  1307. if (!(seg_desc.type & 8))
  1308. goto exception;
  1309. if (seg_desc.type & 4) {
  1310. /* conforming */
  1311. if (dpl > cpl)
  1312. goto exception;
  1313. } else {
  1314. /* nonconforming */
  1315. if (rpl > cpl || dpl != cpl)
  1316. goto exception;
  1317. }
  1318. /* CS(RPL) <- CPL */
  1319. selector = (selector & 0xfffc) | cpl;
  1320. break;
  1321. case VCPU_SREG_TR:
  1322. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1323. goto exception;
  1324. old_desc = seg_desc;
  1325. seg_desc.type |= 2; /* busy */
  1326. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1327. sizeof(seg_desc), &ctxt->exception);
  1328. if (ret != X86EMUL_CONTINUE)
  1329. return ret;
  1330. break;
  1331. case VCPU_SREG_LDTR:
  1332. if (seg_desc.s || seg_desc.type != 2)
  1333. goto exception;
  1334. break;
  1335. default: /* DS, ES, FS, or GS */
  1336. /*
  1337. * segment is not a data or readable code segment or
  1338. * ((segment is a data or nonconforming code segment)
  1339. * and (both RPL and CPL > DPL))
  1340. */
  1341. if ((seg_desc.type & 0xa) == 0x8 ||
  1342. (((seg_desc.type & 0xc) != 0xc) &&
  1343. (rpl > dpl && cpl > dpl)))
  1344. goto exception;
  1345. break;
  1346. }
  1347. if (seg_desc.s) {
  1348. /* mark segment as accessed */
  1349. seg_desc.type |= 1;
  1350. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1351. if (ret != X86EMUL_CONTINUE)
  1352. return ret;
  1353. }
  1354. load:
  1355. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1356. return X86EMUL_CONTINUE;
  1357. exception:
  1358. emulate_exception(ctxt, err_vec, err_code, true);
  1359. return X86EMUL_PROPAGATE_FAULT;
  1360. }
  1361. static void write_register_operand(struct operand *op)
  1362. {
  1363. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1364. switch (op->bytes) {
  1365. case 1:
  1366. *(u8 *)op->addr.reg = (u8)op->val;
  1367. break;
  1368. case 2:
  1369. *(u16 *)op->addr.reg = (u16)op->val;
  1370. break;
  1371. case 4:
  1372. *op->addr.reg = (u32)op->val;
  1373. break; /* 64b: zero-extend */
  1374. case 8:
  1375. *op->addr.reg = op->val;
  1376. break;
  1377. }
  1378. }
  1379. static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
  1380. {
  1381. int rc;
  1382. switch (op->type) {
  1383. case OP_REG:
  1384. write_register_operand(op);
  1385. break;
  1386. case OP_MEM:
  1387. if (ctxt->lock_prefix)
  1388. rc = segmented_cmpxchg(ctxt,
  1389. op->addr.mem,
  1390. &op->orig_val,
  1391. &op->val,
  1392. op->bytes);
  1393. else
  1394. rc = segmented_write(ctxt,
  1395. op->addr.mem,
  1396. &op->val,
  1397. op->bytes);
  1398. if (rc != X86EMUL_CONTINUE)
  1399. return rc;
  1400. break;
  1401. case OP_MEM_STR:
  1402. rc = segmented_write(ctxt,
  1403. op->addr.mem,
  1404. op->data,
  1405. op->bytes * op->count);
  1406. if (rc != X86EMUL_CONTINUE)
  1407. return rc;
  1408. break;
  1409. case OP_XMM:
  1410. write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
  1411. break;
  1412. case OP_MM:
  1413. write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  1414. break;
  1415. case OP_NONE:
  1416. /* no writeback */
  1417. break;
  1418. default:
  1419. break;
  1420. }
  1421. return X86EMUL_CONTINUE;
  1422. }
  1423. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1424. {
  1425. struct segmented_address addr;
  1426. rsp_increment(ctxt, -bytes);
  1427. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1428. addr.seg = VCPU_SREG_SS;
  1429. return segmented_write(ctxt, addr, data, bytes);
  1430. }
  1431. static int em_push(struct x86_emulate_ctxt *ctxt)
  1432. {
  1433. /* Disable writeback. */
  1434. ctxt->dst.type = OP_NONE;
  1435. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1436. }
  1437. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1438. void *dest, int len)
  1439. {
  1440. int rc;
  1441. struct segmented_address addr;
  1442. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1443. addr.seg = VCPU_SREG_SS;
  1444. rc = segmented_read(ctxt, addr, dest, len);
  1445. if (rc != X86EMUL_CONTINUE)
  1446. return rc;
  1447. rsp_increment(ctxt, len);
  1448. return rc;
  1449. }
  1450. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1451. {
  1452. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1453. }
  1454. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1455. void *dest, int len)
  1456. {
  1457. int rc;
  1458. unsigned long val, change_mask;
  1459. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1460. int cpl = ctxt->ops->cpl(ctxt);
  1461. rc = emulate_pop(ctxt, &val, len);
  1462. if (rc != X86EMUL_CONTINUE)
  1463. return rc;
  1464. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1465. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1466. switch(ctxt->mode) {
  1467. case X86EMUL_MODE_PROT64:
  1468. case X86EMUL_MODE_PROT32:
  1469. case X86EMUL_MODE_PROT16:
  1470. if (cpl == 0)
  1471. change_mask |= EFLG_IOPL;
  1472. if (cpl <= iopl)
  1473. change_mask |= EFLG_IF;
  1474. break;
  1475. case X86EMUL_MODE_VM86:
  1476. if (iopl < 3)
  1477. return emulate_gp(ctxt, 0);
  1478. change_mask |= EFLG_IF;
  1479. break;
  1480. default: /* real mode */
  1481. change_mask |= (EFLG_IOPL | EFLG_IF);
  1482. break;
  1483. }
  1484. *(unsigned long *)dest =
  1485. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1486. return rc;
  1487. }
  1488. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1489. {
  1490. ctxt->dst.type = OP_REG;
  1491. ctxt->dst.addr.reg = &ctxt->eflags;
  1492. ctxt->dst.bytes = ctxt->op_bytes;
  1493. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1494. }
  1495. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1496. {
  1497. int rc;
  1498. unsigned frame_size = ctxt->src.val;
  1499. unsigned nesting_level = ctxt->src2.val & 31;
  1500. ulong rbp;
  1501. if (nesting_level)
  1502. return X86EMUL_UNHANDLEABLE;
  1503. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1504. rc = push(ctxt, &rbp, stack_size(ctxt));
  1505. if (rc != X86EMUL_CONTINUE)
  1506. return rc;
  1507. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1508. stack_mask(ctxt));
  1509. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1510. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1511. stack_mask(ctxt));
  1512. return X86EMUL_CONTINUE;
  1513. }
  1514. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1515. {
  1516. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1517. stack_mask(ctxt));
  1518. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1519. }
  1520. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1521. {
  1522. int seg = ctxt->src2.val;
  1523. ctxt->src.val = get_segment_selector(ctxt, seg);
  1524. return em_push(ctxt);
  1525. }
  1526. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1527. {
  1528. int seg = ctxt->src2.val;
  1529. unsigned long selector;
  1530. int rc;
  1531. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1532. if (rc != X86EMUL_CONTINUE)
  1533. return rc;
  1534. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1535. return rc;
  1536. }
  1537. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1538. {
  1539. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1540. int rc = X86EMUL_CONTINUE;
  1541. int reg = VCPU_REGS_RAX;
  1542. while (reg <= VCPU_REGS_RDI) {
  1543. (reg == VCPU_REGS_RSP) ?
  1544. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1545. rc = em_push(ctxt);
  1546. if (rc != X86EMUL_CONTINUE)
  1547. return rc;
  1548. ++reg;
  1549. }
  1550. return rc;
  1551. }
  1552. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1553. {
  1554. ctxt->src.val = (unsigned long)ctxt->eflags;
  1555. return em_push(ctxt);
  1556. }
  1557. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1558. {
  1559. int rc = X86EMUL_CONTINUE;
  1560. int reg = VCPU_REGS_RDI;
  1561. while (reg >= VCPU_REGS_RAX) {
  1562. if (reg == VCPU_REGS_RSP) {
  1563. rsp_increment(ctxt, ctxt->op_bytes);
  1564. --reg;
  1565. }
  1566. rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
  1567. if (rc != X86EMUL_CONTINUE)
  1568. break;
  1569. --reg;
  1570. }
  1571. return rc;
  1572. }
  1573. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1574. {
  1575. const struct x86_emulate_ops *ops = ctxt->ops;
  1576. int rc;
  1577. struct desc_ptr dt;
  1578. gva_t cs_addr;
  1579. gva_t eip_addr;
  1580. u16 cs, eip;
  1581. /* TODO: Add limit checks */
  1582. ctxt->src.val = ctxt->eflags;
  1583. rc = em_push(ctxt);
  1584. if (rc != X86EMUL_CONTINUE)
  1585. return rc;
  1586. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1587. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1588. rc = em_push(ctxt);
  1589. if (rc != X86EMUL_CONTINUE)
  1590. return rc;
  1591. ctxt->src.val = ctxt->_eip;
  1592. rc = em_push(ctxt);
  1593. if (rc != X86EMUL_CONTINUE)
  1594. return rc;
  1595. ops->get_idt(ctxt, &dt);
  1596. eip_addr = dt.address + (irq << 2);
  1597. cs_addr = dt.address + (irq << 2) + 2;
  1598. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1599. if (rc != X86EMUL_CONTINUE)
  1600. return rc;
  1601. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1602. if (rc != X86EMUL_CONTINUE)
  1603. return rc;
  1604. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1605. if (rc != X86EMUL_CONTINUE)
  1606. return rc;
  1607. ctxt->_eip = eip;
  1608. return rc;
  1609. }
  1610. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1611. {
  1612. int rc;
  1613. invalidate_registers(ctxt);
  1614. rc = __emulate_int_real(ctxt, irq);
  1615. if (rc == X86EMUL_CONTINUE)
  1616. writeback_registers(ctxt);
  1617. return rc;
  1618. }
  1619. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1620. {
  1621. switch(ctxt->mode) {
  1622. case X86EMUL_MODE_REAL:
  1623. return __emulate_int_real(ctxt, irq);
  1624. case X86EMUL_MODE_VM86:
  1625. case X86EMUL_MODE_PROT16:
  1626. case X86EMUL_MODE_PROT32:
  1627. case X86EMUL_MODE_PROT64:
  1628. default:
  1629. /* Protected mode interrupts unimplemented yet */
  1630. return X86EMUL_UNHANDLEABLE;
  1631. }
  1632. }
  1633. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1634. {
  1635. int rc = X86EMUL_CONTINUE;
  1636. unsigned long temp_eip = 0;
  1637. unsigned long temp_eflags = 0;
  1638. unsigned long cs = 0;
  1639. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1640. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1641. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1642. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1643. /* TODO: Add stack limit check */
  1644. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1645. if (rc != X86EMUL_CONTINUE)
  1646. return rc;
  1647. if (temp_eip & ~0xffff)
  1648. return emulate_gp(ctxt, 0);
  1649. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1650. if (rc != X86EMUL_CONTINUE)
  1651. return rc;
  1652. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1653. if (rc != X86EMUL_CONTINUE)
  1654. return rc;
  1655. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1656. if (rc != X86EMUL_CONTINUE)
  1657. return rc;
  1658. ctxt->_eip = temp_eip;
  1659. if (ctxt->op_bytes == 4)
  1660. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1661. else if (ctxt->op_bytes == 2) {
  1662. ctxt->eflags &= ~0xffff;
  1663. ctxt->eflags |= temp_eflags;
  1664. }
  1665. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1666. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1667. return rc;
  1668. }
  1669. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1670. {
  1671. switch(ctxt->mode) {
  1672. case X86EMUL_MODE_REAL:
  1673. return emulate_iret_real(ctxt);
  1674. case X86EMUL_MODE_VM86:
  1675. case X86EMUL_MODE_PROT16:
  1676. case X86EMUL_MODE_PROT32:
  1677. case X86EMUL_MODE_PROT64:
  1678. default:
  1679. /* iret from protected mode unimplemented yet */
  1680. return X86EMUL_UNHANDLEABLE;
  1681. }
  1682. }
  1683. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1684. {
  1685. int rc;
  1686. unsigned short sel;
  1687. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1688. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1689. if (rc != X86EMUL_CONTINUE)
  1690. return rc;
  1691. ctxt->_eip = 0;
  1692. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1693. return X86EMUL_CONTINUE;
  1694. }
  1695. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1696. {
  1697. int rc = X86EMUL_CONTINUE;
  1698. switch (ctxt->modrm_reg) {
  1699. case 2: /* call near abs */ {
  1700. long int old_eip;
  1701. old_eip = ctxt->_eip;
  1702. ctxt->_eip = ctxt->src.val;
  1703. ctxt->src.val = old_eip;
  1704. rc = em_push(ctxt);
  1705. break;
  1706. }
  1707. case 4: /* jmp abs */
  1708. ctxt->_eip = ctxt->src.val;
  1709. break;
  1710. case 5: /* jmp far */
  1711. rc = em_jmp_far(ctxt);
  1712. break;
  1713. case 6: /* push */
  1714. rc = em_push(ctxt);
  1715. break;
  1716. }
  1717. return rc;
  1718. }
  1719. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1720. {
  1721. u64 old = ctxt->dst.orig_val64;
  1722. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1723. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1724. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1725. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1726. ctxt->eflags &= ~EFLG_ZF;
  1727. } else {
  1728. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1729. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1730. ctxt->eflags |= EFLG_ZF;
  1731. }
  1732. return X86EMUL_CONTINUE;
  1733. }
  1734. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1735. {
  1736. ctxt->dst.type = OP_REG;
  1737. ctxt->dst.addr.reg = &ctxt->_eip;
  1738. ctxt->dst.bytes = ctxt->op_bytes;
  1739. return em_pop(ctxt);
  1740. }
  1741. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1742. {
  1743. int rc;
  1744. unsigned long cs;
  1745. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1746. if (rc != X86EMUL_CONTINUE)
  1747. return rc;
  1748. if (ctxt->op_bytes == 4)
  1749. ctxt->_eip = (u32)ctxt->_eip;
  1750. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1751. if (rc != X86EMUL_CONTINUE)
  1752. return rc;
  1753. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1754. return rc;
  1755. }
  1756. static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
  1757. {
  1758. int rc;
  1759. rc = em_ret_far(ctxt);
  1760. if (rc != X86EMUL_CONTINUE)
  1761. return rc;
  1762. rsp_increment(ctxt, ctxt->src.val);
  1763. return X86EMUL_CONTINUE;
  1764. }
  1765. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1766. {
  1767. /* Save real source value, then compare EAX against destination. */
  1768. ctxt->src.orig_val = ctxt->src.val;
  1769. ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
  1770. fastop(ctxt, em_cmp);
  1771. if (ctxt->eflags & EFLG_ZF) {
  1772. /* Success: write back to memory. */
  1773. ctxt->dst.val = ctxt->src.orig_val;
  1774. } else {
  1775. /* Failure: write the value we saw to EAX. */
  1776. ctxt->dst.type = OP_REG;
  1777. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1778. }
  1779. return X86EMUL_CONTINUE;
  1780. }
  1781. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1782. {
  1783. int seg = ctxt->src2.val;
  1784. unsigned short sel;
  1785. int rc;
  1786. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1787. rc = load_segment_descriptor(ctxt, sel, seg);
  1788. if (rc != X86EMUL_CONTINUE)
  1789. return rc;
  1790. ctxt->dst.val = ctxt->src.val;
  1791. return rc;
  1792. }
  1793. static void
  1794. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1795. struct desc_struct *cs, struct desc_struct *ss)
  1796. {
  1797. cs->l = 0; /* will be adjusted later */
  1798. set_desc_base(cs, 0); /* flat segment */
  1799. cs->g = 1; /* 4kb granularity */
  1800. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1801. cs->type = 0x0b; /* Read, Execute, Accessed */
  1802. cs->s = 1;
  1803. cs->dpl = 0; /* will be adjusted later */
  1804. cs->p = 1;
  1805. cs->d = 1;
  1806. cs->avl = 0;
  1807. set_desc_base(ss, 0); /* flat segment */
  1808. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1809. ss->g = 1; /* 4kb granularity */
  1810. ss->s = 1;
  1811. ss->type = 0x03; /* Read/Write, Accessed */
  1812. ss->d = 1; /* 32bit stack segment */
  1813. ss->dpl = 0;
  1814. ss->p = 1;
  1815. ss->l = 0;
  1816. ss->avl = 0;
  1817. }
  1818. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1819. {
  1820. u32 eax, ebx, ecx, edx;
  1821. eax = ecx = 0;
  1822. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1823. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1824. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1825. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1826. }
  1827. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1828. {
  1829. const struct x86_emulate_ops *ops = ctxt->ops;
  1830. u32 eax, ebx, ecx, edx;
  1831. /*
  1832. * syscall should always be enabled in longmode - so only become
  1833. * vendor specific (cpuid) if other modes are active...
  1834. */
  1835. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1836. return true;
  1837. eax = 0x00000000;
  1838. ecx = 0x00000000;
  1839. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1840. /*
  1841. * Intel ("GenuineIntel")
  1842. * remark: Intel CPUs only support "syscall" in 64bit
  1843. * longmode. Also an 64bit guest with a
  1844. * 32bit compat-app running will #UD !! While this
  1845. * behaviour can be fixed (by emulating) into AMD
  1846. * response - CPUs of AMD can't behave like Intel.
  1847. */
  1848. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  1849. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  1850. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  1851. return false;
  1852. /* AMD ("AuthenticAMD") */
  1853. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  1854. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  1855. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  1856. return true;
  1857. /* AMD ("AMDisbetter!") */
  1858. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  1859. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  1860. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  1861. return true;
  1862. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  1863. return false;
  1864. }
  1865. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1866. {
  1867. const struct x86_emulate_ops *ops = ctxt->ops;
  1868. struct desc_struct cs, ss;
  1869. u64 msr_data;
  1870. u16 cs_sel, ss_sel;
  1871. u64 efer = 0;
  1872. /* syscall is not available in real mode */
  1873. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1874. ctxt->mode == X86EMUL_MODE_VM86)
  1875. return emulate_ud(ctxt);
  1876. if (!(em_syscall_is_enabled(ctxt)))
  1877. return emulate_ud(ctxt);
  1878. ops->get_msr(ctxt, MSR_EFER, &efer);
  1879. setup_syscalls_segments(ctxt, &cs, &ss);
  1880. if (!(efer & EFER_SCE))
  1881. return emulate_ud(ctxt);
  1882. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1883. msr_data >>= 32;
  1884. cs_sel = (u16)(msr_data & 0xfffc);
  1885. ss_sel = (u16)(msr_data + 8);
  1886. if (efer & EFER_LMA) {
  1887. cs.d = 0;
  1888. cs.l = 1;
  1889. }
  1890. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1891. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1892. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  1893. if (efer & EFER_LMA) {
  1894. #ifdef CONFIG_X86_64
  1895. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
  1896. ops->get_msr(ctxt,
  1897. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1898. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1899. ctxt->_eip = msr_data;
  1900. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1901. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1902. #endif
  1903. } else {
  1904. /* legacy mode */
  1905. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1906. ctxt->_eip = (u32)msr_data;
  1907. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1908. }
  1909. return X86EMUL_CONTINUE;
  1910. }
  1911. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1912. {
  1913. const struct x86_emulate_ops *ops = ctxt->ops;
  1914. struct desc_struct cs, ss;
  1915. u64 msr_data;
  1916. u16 cs_sel, ss_sel;
  1917. u64 efer = 0;
  1918. ops->get_msr(ctxt, MSR_EFER, &efer);
  1919. /* inject #GP if in real mode */
  1920. if (ctxt->mode == X86EMUL_MODE_REAL)
  1921. return emulate_gp(ctxt, 0);
  1922. /*
  1923. * Not recognized on AMD in compat mode (but is recognized in legacy
  1924. * mode).
  1925. */
  1926. if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
  1927. && !vendor_intel(ctxt))
  1928. return emulate_ud(ctxt);
  1929. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1930. * Therefore, we inject an #UD.
  1931. */
  1932. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1933. return emulate_ud(ctxt);
  1934. setup_syscalls_segments(ctxt, &cs, &ss);
  1935. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1936. switch (ctxt->mode) {
  1937. case X86EMUL_MODE_PROT32:
  1938. if ((msr_data & 0xfffc) == 0x0)
  1939. return emulate_gp(ctxt, 0);
  1940. break;
  1941. case X86EMUL_MODE_PROT64:
  1942. if (msr_data == 0x0)
  1943. return emulate_gp(ctxt, 0);
  1944. break;
  1945. default:
  1946. break;
  1947. }
  1948. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1949. cs_sel = (u16)msr_data;
  1950. cs_sel &= ~SELECTOR_RPL_MASK;
  1951. ss_sel = cs_sel + 8;
  1952. ss_sel &= ~SELECTOR_RPL_MASK;
  1953. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1954. cs.d = 0;
  1955. cs.l = 1;
  1956. }
  1957. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1958. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1959. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1960. ctxt->_eip = msr_data;
  1961. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1962. *reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
  1963. return X86EMUL_CONTINUE;
  1964. }
  1965. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  1966. {
  1967. const struct x86_emulate_ops *ops = ctxt->ops;
  1968. struct desc_struct cs, ss;
  1969. u64 msr_data;
  1970. int usermode;
  1971. u16 cs_sel = 0, ss_sel = 0;
  1972. /* inject #GP if in real mode or Virtual 8086 mode */
  1973. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1974. ctxt->mode == X86EMUL_MODE_VM86)
  1975. return emulate_gp(ctxt, 0);
  1976. setup_syscalls_segments(ctxt, &cs, &ss);
  1977. if ((ctxt->rex_prefix & 0x8) != 0x0)
  1978. usermode = X86EMUL_MODE_PROT64;
  1979. else
  1980. usermode = X86EMUL_MODE_PROT32;
  1981. cs.dpl = 3;
  1982. ss.dpl = 3;
  1983. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1984. switch (usermode) {
  1985. case X86EMUL_MODE_PROT32:
  1986. cs_sel = (u16)(msr_data + 16);
  1987. if ((msr_data & 0xfffc) == 0x0)
  1988. return emulate_gp(ctxt, 0);
  1989. ss_sel = (u16)(msr_data + 24);
  1990. break;
  1991. case X86EMUL_MODE_PROT64:
  1992. cs_sel = (u16)(msr_data + 32);
  1993. if (msr_data == 0x0)
  1994. return emulate_gp(ctxt, 0);
  1995. ss_sel = cs_sel + 8;
  1996. cs.d = 0;
  1997. cs.l = 1;
  1998. break;
  1999. }
  2000. cs_sel |= SELECTOR_RPL_MASK;
  2001. ss_sel |= SELECTOR_RPL_MASK;
  2002. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2003. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2004. ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
  2005. *reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
  2006. return X86EMUL_CONTINUE;
  2007. }
  2008. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2009. {
  2010. int iopl;
  2011. if (ctxt->mode == X86EMUL_MODE_REAL)
  2012. return false;
  2013. if (ctxt->mode == X86EMUL_MODE_VM86)
  2014. return true;
  2015. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  2016. return ctxt->ops->cpl(ctxt) > iopl;
  2017. }
  2018. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2019. u16 port, u16 len)
  2020. {
  2021. const struct x86_emulate_ops *ops = ctxt->ops;
  2022. struct desc_struct tr_seg;
  2023. u32 base3;
  2024. int r;
  2025. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2026. unsigned mask = (1 << len) - 1;
  2027. unsigned long base;
  2028. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2029. if (!tr_seg.p)
  2030. return false;
  2031. if (desc_limit_scaled(&tr_seg) < 103)
  2032. return false;
  2033. base = get_desc_base(&tr_seg);
  2034. #ifdef CONFIG_X86_64
  2035. base |= ((u64)base3) << 32;
  2036. #endif
  2037. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2038. if (r != X86EMUL_CONTINUE)
  2039. return false;
  2040. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2041. return false;
  2042. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2043. if (r != X86EMUL_CONTINUE)
  2044. return false;
  2045. if ((perm >> bit_idx) & mask)
  2046. return false;
  2047. return true;
  2048. }
  2049. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2050. u16 port, u16 len)
  2051. {
  2052. if (ctxt->perm_ok)
  2053. return true;
  2054. if (emulator_bad_iopl(ctxt))
  2055. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2056. return false;
  2057. ctxt->perm_ok = true;
  2058. return true;
  2059. }
  2060. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2061. struct tss_segment_16 *tss)
  2062. {
  2063. tss->ip = ctxt->_eip;
  2064. tss->flag = ctxt->eflags;
  2065. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2066. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2067. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2068. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2069. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2070. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2071. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2072. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2073. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2074. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2075. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2076. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2077. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2078. }
  2079. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2080. struct tss_segment_16 *tss)
  2081. {
  2082. int ret;
  2083. ctxt->_eip = tss->ip;
  2084. ctxt->eflags = tss->flag | 2;
  2085. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2086. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2087. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2088. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2089. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2090. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2091. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2092. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2093. /*
  2094. * SDM says that segment selectors are loaded before segment
  2095. * descriptors
  2096. */
  2097. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2098. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2099. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2100. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2101. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2102. /*
  2103. * Now load segment descriptors. If fault happens at this stage
  2104. * it is handled in a context of new task
  2105. */
  2106. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2107. if (ret != X86EMUL_CONTINUE)
  2108. return ret;
  2109. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2110. if (ret != X86EMUL_CONTINUE)
  2111. return ret;
  2112. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2113. if (ret != X86EMUL_CONTINUE)
  2114. return ret;
  2115. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2116. if (ret != X86EMUL_CONTINUE)
  2117. return ret;
  2118. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2119. if (ret != X86EMUL_CONTINUE)
  2120. return ret;
  2121. return X86EMUL_CONTINUE;
  2122. }
  2123. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2124. u16 tss_selector, u16 old_tss_sel,
  2125. ulong old_tss_base, struct desc_struct *new_desc)
  2126. {
  2127. const struct x86_emulate_ops *ops = ctxt->ops;
  2128. struct tss_segment_16 tss_seg;
  2129. int ret;
  2130. u32 new_tss_base = get_desc_base(new_desc);
  2131. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2132. &ctxt->exception);
  2133. if (ret != X86EMUL_CONTINUE)
  2134. /* FIXME: need to provide precise fault address */
  2135. return ret;
  2136. save_state_to_tss16(ctxt, &tss_seg);
  2137. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2138. &ctxt->exception);
  2139. if (ret != X86EMUL_CONTINUE)
  2140. /* FIXME: need to provide precise fault address */
  2141. return ret;
  2142. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2143. &ctxt->exception);
  2144. if (ret != X86EMUL_CONTINUE)
  2145. /* FIXME: need to provide precise fault address */
  2146. return ret;
  2147. if (old_tss_sel != 0xffff) {
  2148. tss_seg.prev_task_link = old_tss_sel;
  2149. ret = ops->write_std(ctxt, new_tss_base,
  2150. &tss_seg.prev_task_link,
  2151. sizeof tss_seg.prev_task_link,
  2152. &ctxt->exception);
  2153. if (ret != X86EMUL_CONTINUE)
  2154. /* FIXME: need to provide precise fault address */
  2155. return ret;
  2156. }
  2157. return load_state_from_tss16(ctxt, &tss_seg);
  2158. }
  2159. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2160. struct tss_segment_32 *tss)
  2161. {
  2162. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  2163. tss->eip = ctxt->_eip;
  2164. tss->eflags = ctxt->eflags;
  2165. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2166. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2167. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2168. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2169. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2170. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2171. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2172. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2173. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2174. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2175. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2176. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2177. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2178. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2179. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2180. }
  2181. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2182. struct tss_segment_32 *tss)
  2183. {
  2184. int ret;
  2185. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2186. return emulate_gp(ctxt, 0);
  2187. ctxt->_eip = tss->eip;
  2188. ctxt->eflags = tss->eflags | 2;
  2189. /* General purpose registers */
  2190. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2191. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2192. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2193. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2194. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2195. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2196. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2197. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2198. /*
  2199. * SDM says that segment selectors are loaded before segment
  2200. * descriptors
  2201. */
  2202. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2203. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2204. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2205. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2206. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2207. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2208. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2209. /*
  2210. * If we're switching between Protected Mode and VM86, we need to make
  2211. * sure to update the mode before loading the segment descriptors so
  2212. * that the selectors are interpreted correctly.
  2213. *
  2214. * Need to get rflags to the vcpu struct immediately because it
  2215. * influences the CPL which is checked at least when loading the segment
  2216. * descriptors and when pushing an error code to the new kernel stack.
  2217. *
  2218. * TODO Introduce a separate ctxt->ops->set_cpl callback
  2219. */
  2220. if (ctxt->eflags & X86_EFLAGS_VM)
  2221. ctxt->mode = X86EMUL_MODE_VM86;
  2222. else
  2223. ctxt->mode = X86EMUL_MODE_PROT32;
  2224. ctxt->ops->set_rflags(ctxt, ctxt->eflags);
  2225. /*
  2226. * Now load segment descriptors. If fault happenes at this stage
  2227. * it is handled in a context of new task
  2228. */
  2229. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2230. if (ret != X86EMUL_CONTINUE)
  2231. return ret;
  2232. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2233. if (ret != X86EMUL_CONTINUE)
  2234. return ret;
  2235. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2236. if (ret != X86EMUL_CONTINUE)
  2237. return ret;
  2238. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2239. if (ret != X86EMUL_CONTINUE)
  2240. return ret;
  2241. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2242. if (ret != X86EMUL_CONTINUE)
  2243. return ret;
  2244. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  2245. if (ret != X86EMUL_CONTINUE)
  2246. return ret;
  2247. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2248. if (ret != X86EMUL_CONTINUE)
  2249. return ret;
  2250. return X86EMUL_CONTINUE;
  2251. }
  2252. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2253. u16 tss_selector, u16 old_tss_sel,
  2254. ulong old_tss_base, struct desc_struct *new_desc)
  2255. {
  2256. const struct x86_emulate_ops *ops = ctxt->ops;
  2257. struct tss_segment_32 tss_seg;
  2258. int ret;
  2259. u32 new_tss_base = get_desc_base(new_desc);
  2260. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2261. &ctxt->exception);
  2262. if (ret != X86EMUL_CONTINUE)
  2263. /* FIXME: need to provide precise fault address */
  2264. return ret;
  2265. save_state_to_tss32(ctxt, &tss_seg);
  2266. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2267. &ctxt->exception);
  2268. if (ret != X86EMUL_CONTINUE)
  2269. /* FIXME: need to provide precise fault address */
  2270. return ret;
  2271. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2272. &ctxt->exception);
  2273. if (ret != X86EMUL_CONTINUE)
  2274. /* FIXME: need to provide precise fault address */
  2275. return ret;
  2276. if (old_tss_sel != 0xffff) {
  2277. tss_seg.prev_task_link = old_tss_sel;
  2278. ret = ops->write_std(ctxt, new_tss_base,
  2279. &tss_seg.prev_task_link,
  2280. sizeof tss_seg.prev_task_link,
  2281. &ctxt->exception);
  2282. if (ret != X86EMUL_CONTINUE)
  2283. /* FIXME: need to provide precise fault address */
  2284. return ret;
  2285. }
  2286. return load_state_from_tss32(ctxt, &tss_seg);
  2287. }
  2288. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2289. u16 tss_selector, int idt_index, int reason,
  2290. bool has_error_code, u32 error_code)
  2291. {
  2292. const struct x86_emulate_ops *ops = ctxt->ops;
  2293. struct desc_struct curr_tss_desc, next_tss_desc;
  2294. int ret;
  2295. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2296. ulong old_tss_base =
  2297. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2298. u32 desc_limit;
  2299. ulong desc_addr;
  2300. /* FIXME: old_tss_base == ~0 ? */
  2301. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2302. if (ret != X86EMUL_CONTINUE)
  2303. return ret;
  2304. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2305. if (ret != X86EMUL_CONTINUE)
  2306. return ret;
  2307. /* FIXME: check that next_tss_desc is tss */
  2308. /*
  2309. * Check privileges. The three cases are task switch caused by...
  2310. *
  2311. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2312. * 2. Exception/IRQ/iret: No check is performed
  2313. * 3. jmp/call to TSS: Check against DPL of the TSS
  2314. */
  2315. if (reason == TASK_SWITCH_GATE) {
  2316. if (idt_index != -1) {
  2317. /* Software interrupts */
  2318. struct desc_struct task_gate_desc;
  2319. int dpl;
  2320. ret = read_interrupt_descriptor(ctxt, idt_index,
  2321. &task_gate_desc);
  2322. if (ret != X86EMUL_CONTINUE)
  2323. return ret;
  2324. dpl = task_gate_desc.dpl;
  2325. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2326. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2327. }
  2328. } else if (reason != TASK_SWITCH_IRET) {
  2329. int dpl = next_tss_desc.dpl;
  2330. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2331. return emulate_gp(ctxt, tss_selector);
  2332. }
  2333. desc_limit = desc_limit_scaled(&next_tss_desc);
  2334. if (!next_tss_desc.p ||
  2335. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2336. desc_limit < 0x2b)) {
  2337. emulate_ts(ctxt, tss_selector & 0xfffc);
  2338. return X86EMUL_PROPAGATE_FAULT;
  2339. }
  2340. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2341. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2342. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2343. }
  2344. if (reason == TASK_SWITCH_IRET)
  2345. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2346. /* set back link to prev task only if NT bit is set in eflags
  2347. note that old_tss_sel is not used after this point */
  2348. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2349. old_tss_sel = 0xffff;
  2350. if (next_tss_desc.type & 8)
  2351. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2352. old_tss_base, &next_tss_desc);
  2353. else
  2354. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2355. old_tss_base, &next_tss_desc);
  2356. if (ret != X86EMUL_CONTINUE)
  2357. return ret;
  2358. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2359. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2360. if (reason != TASK_SWITCH_IRET) {
  2361. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2362. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2363. }
  2364. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2365. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2366. if (has_error_code) {
  2367. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2368. ctxt->lock_prefix = 0;
  2369. ctxt->src.val = (unsigned long) error_code;
  2370. ret = em_push(ctxt);
  2371. }
  2372. return ret;
  2373. }
  2374. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2375. u16 tss_selector, int idt_index, int reason,
  2376. bool has_error_code, u32 error_code)
  2377. {
  2378. int rc;
  2379. invalidate_registers(ctxt);
  2380. ctxt->_eip = ctxt->eip;
  2381. ctxt->dst.type = OP_NONE;
  2382. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2383. has_error_code, error_code);
  2384. if (rc == X86EMUL_CONTINUE) {
  2385. ctxt->eip = ctxt->_eip;
  2386. writeback_registers(ctxt);
  2387. }
  2388. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2389. }
  2390. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2391. struct operand *op)
  2392. {
  2393. int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
  2394. register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
  2395. op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
  2396. }
  2397. static int em_das(struct x86_emulate_ctxt *ctxt)
  2398. {
  2399. u8 al, old_al;
  2400. bool af, cf, old_cf;
  2401. cf = ctxt->eflags & X86_EFLAGS_CF;
  2402. al = ctxt->dst.val;
  2403. old_al = al;
  2404. old_cf = cf;
  2405. cf = false;
  2406. af = ctxt->eflags & X86_EFLAGS_AF;
  2407. if ((al & 0x0f) > 9 || af) {
  2408. al -= 6;
  2409. cf = old_cf | (al >= 250);
  2410. af = true;
  2411. } else {
  2412. af = false;
  2413. }
  2414. if (old_al > 0x99 || old_cf) {
  2415. al -= 0x60;
  2416. cf = true;
  2417. }
  2418. ctxt->dst.val = al;
  2419. /* Set PF, ZF, SF */
  2420. ctxt->src.type = OP_IMM;
  2421. ctxt->src.val = 0;
  2422. ctxt->src.bytes = 1;
  2423. fastop(ctxt, em_or);
  2424. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2425. if (cf)
  2426. ctxt->eflags |= X86_EFLAGS_CF;
  2427. if (af)
  2428. ctxt->eflags |= X86_EFLAGS_AF;
  2429. return X86EMUL_CONTINUE;
  2430. }
  2431. static int em_aam(struct x86_emulate_ctxt *ctxt)
  2432. {
  2433. u8 al, ah;
  2434. if (ctxt->src.val == 0)
  2435. return emulate_de(ctxt);
  2436. al = ctxt->dst.val & 0xff;
  2437. ah = al / ctxt->src.val;
  2438. al %= ctxt->src.val;
  2439. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
  2440. /* Set PF, ZF, SF */
  2441. ctxt->src.type = OP_IMM;
  2442. ctxt->src.val = 0;
  2443. ctxt->src.bytes = 1;
  2444. fastop(ctxt, em_or);
  2445. return X86EMUL_CONTINUE;
  2446. }
  2447. static int em_aad(struct x86_emulate_ctxt *ctxt)
  2448. {
  2449. u8 al = ctxt->dst.val & 0xff;
  2450. u8 ah = (ctxt->dst.val >> 8) & 0xff;
  2451. al = (al + (ah * ctxt->src.val)) & 0xff;
  2452. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
  2453. /* Set PF, ZF, SF */
  2454. ctxt->src.type = OP_IMM;
  2455. ctxt->src.val = 0;
  2456. ctxt->src.bytes = 1;
  2457. fastop(ctxt, em_or);
  2458. return X86EMUL_CONTINUE;
  2459. }
  2460. static int em_call(struct x86_emulate_ctxt *ctxt)
  2461. {
  2462. long rel = ctxt->src.val;
  2463. ctxt->src.val = (unsigned long)ctxt->_eip;
  2464. jmp_rel(ctxt, rel);
  2465. return em_push(ctxt);
  2466. }
  2467. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2468. {
  2469. u16 sel, old_cs;
  2470. ulong old_eip;
  2471. int rc;
  2472. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2473. old_eip = ctxt->_eip;
  2474. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2475. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2476. return X86EMUL_CONTINUE;
  2477. ctxt->_eip = 0;
  2478. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2479. ctxt->src.val = old_cs;
  2480. rc = em_push(ctxt);
  2481. if (rc != X86EMUL_CONTINUE)
  2482. return rc;
  2483. ctxt->src.val = old_eip;
  2484. return em_push(ctxt);
  2485. }
  2486. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2487. {
  2488. int rc;
  2489. ctxt->dst.type = OP_REG;
  2490. ctxt->dst.addr.reg = &ctxt->_eip;
  2491. ctxt->dst.bytes = ctxt->op_bytes;
  2492. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2493. if (rc != X86EMUL_CONTINUE)
  2494. return rc;
  2495. rsp_increment(ctxt, ctxt->src.val);
  2496. return X86EMUL_CONTINUE;
  2497. }
  2498. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2499. {
  2500. /* Write back the register source. */
  2501. ctxt->src.val = ctxt->dst.val;
  2502. write_register_operand(&ctxt->src);
  2503. /* Write back the memory destination with implicit LOCK prefix. */
  2504. ctxt->dst.val = ctxt->src.orig_val;
  2505. ctxt->lock_prefix = 1;
  2506. return X86EMUL_CONTINUE;
  2507. }
  2508. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2509. {
  2510. ctxt->dst.val = ctxt->src2.val;
  2511. return fastop(ctxt, em_imul);
  2512. }
  2513. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2514. {
  2515. ctxt->dst.type = OP_REG;
  2516. ctxt->dst.bytes = ctxt->src.bytes;
  2517. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  2518. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2519. return X86EMUL_CONTINUE;
  2520. }
  2521. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2522. {
  2523. u64 tsc = 0;
  2524. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2525. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  2526. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  2527. return X86EMUL_CONTINUE;
  2528. }
  2529. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2530. {
  2531. u64 pmc;
  2532. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  2533. return emulate_gp(ctxt, 0);
  2534. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  2535. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  2536. return X86EMUL_CONTINUE;
  2537. }
  2538. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2539. {
  2540. memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
  2541. return X86EMUL_CONTINUE;
  2542. }
  2543. #define FFL(x) bit(X86_FEATURE_##x)
  2544. static int em_movbe(struct x86_emulate_ctxt *ctxt)
  2545. {
  2546. u32 ebx, ecx, edx, eax = 1;
  2547. u16 tmp;
  2548. /*
  2549. * Check MOVBE is set in the guest-visible CPUID leaf.
  2550. */
  2551. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2552. if (!(ecx & FFL(MOVBE)))
  2553. return emulate_ud(ctxt);
  2554. switch (ctxt->op_bytes) {
  2555. case 2:
  2556. /*
  2557. * From MOVBE definition: "...When the operand size is 16 bits,
  2558. * the upper word of the destination register remains unchanged
  2559. * ..."
  2560. *
  2561. * Both casting ->valptr and ->val to u16 breaks strict aliasing
  2562. * rules so we have to do the operation almost per hand.
  2563. */
  2564. tmp = (u16)ctxt->src.val;
  2565. ctxt->dst.val &= ~0xffffUL;
  2566. ctxt->dst.val |= (unsigned long)swab16(tmp);
  2567. break;
  2568. case 4:
  2569. ctxt->dst.val = swab32((u32)ctxt->src.val);
  2570. break;
  2571. case 8:
  2572. ctxt->dst.val = swab64(ctxt->src.val);
  2573. break;
  2574. default:
  2575. return X86EMUL_PROPAGATE_FAULT;
  2576. }
  2577. return X86EMUL_CONTINUE;
  2578. }
  2579. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2580. {
  2581. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2582. return emulate_gp(ctxt, 0);
  2583. /* Disable writeback. */
  2584. ctxt->dst.type = OP_NONE;
  2585. return X86EMUL_CONTINUE;
  2586. }
  2587. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2588. {
  2589. unsigned long val;
  2590. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2591. val = ctxt->src.val & ~0ULL;
  2592. else
  2593. val = ctxt->src.val & ~0U;
  2594. /* #UD condition is already handled. */
  2595. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2596. return emulate_gp(ctxt, 0);
  2597. /* Disable writeback. */
  2598. ctxt->dst.type = OP_NONE;
  2599. return X86EMUL_CONTINUE;
  2600. }
  2601. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2602. {
  2603. u64 msr_data;
  2604. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  2605. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  2606. if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
  2607. return emulate_gp(ctxt, 0);
  2608. return X86EMUL_CONTINUE;
  2609. }
  2610. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2611. {
  2612. u64 msr_data;
  2613. if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
  2614. return emulate_gp(ctxt, 0);
  2615. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  2616. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  2617. return X86EMUL_CONTINUE;
  2618. }
  2619. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2620. {
  2621. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2622. return emulate_ud(ctxt);
  2623. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2624. return X86EMUL_CONTINUE;
  2625. }
  2626. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2627. {
  2628. u16 sel = ctxt->src.val;
  2629. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2630. return emulate_ud(ctxt);
  2631. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2632. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2633. /* Disable writeback. */
  2634. ctxt->dst.type = OP_NONE;
  2635. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2636. }
  2637. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  2638. {
  2639. u16 sel = ctxt->src.val;
  2640. /* Disable writeback. */
  2641. ctxt->dst.type = OP_NONE;
  2642. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  2643. }
  2644. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  2645. {
  2646. u16 sel = ctxt->src.val;
  2647. /* Disable writeback. */
  2648. ctxt->dst.type = OP_NONE;
  2649. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  2650. }
  2651. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2652. {
  2653. int rc;
  2654. ulong linear;
  2655. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2656. if (rc == X86EMUL_CONTINUE)
  2657. ctxt->ops->invlpg(ctxt, linear);
  2658. /* Disable writeback. */
  2659. ctxt->dst.type = OP_NONE;
  2660. return X86EMUL_CONTINUE;
  2661. }
  2662. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2663. {
  2664. ulong cr0;
  2665. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2666. cr0 &= ~X86_CR0_TS;
  2667. ctxt->ops->set_cr(ctxt, 0, cr0);
  2668. return X86EMUL_CONTINUE;
  2669. }
  2670. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2671. {
  2672. int rc;
  2673. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2674. return X86EMUL_UNHANDLEABLE;
  2675. rc = ctxt->ops->fix_hypercall(ctxt);
  2676. if (rc != X86EMUL_CONTINUE)
  2677. return rc;
  2678. /* Let the processor re-execute the fixed hypercall */
  2679. ctxt->_eip = ctxt->eip;
  2680. /* Disable writeback. */
  2681. ctxt->dst.type = OP_NONE;
  2682. return X86EMUL_CONTINUE;
  2683. }
  2684. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  2685. void (*get)(struct x86_emulate_ctxt *ctxt,
  2686. struct desc_ptr *ptr))
  2687. {
  2688. struct desc_ptr desc_ptr;
  2689. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2690. ctxt->op_bytes = 8;
  2691. get(ctxt, &desc_ptr);
  2692. if (ctxt->op_bytes == 2) {
  2693. ctxt->op_bytes = 4;
  2694. desc_ptr.address &= 0x00ffffff;
  2695. }
  2696. /* Disable writeback. */
  2697. ctxt->dst.type = OP_NONE;
  2698. return segmented_write(ctxt, ctxt->dst.addr.mem,
  2699. &desc_ptr, 2 + ctxt->op_bytes);
  2700. }
  2701. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  2702. {
  2703. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  2704. }
  2705. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  2706. {
  2707. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  2708. }
  2709. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2710. {
  2711. struct desc_ptr desc_ptr;
  2712. int rc;
  2713. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2714. ctxt->op_bytes = 8;
  2715. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2716. &desc_ptr.size, &desc_ptr.address,
  2717. ctxt->op_bytes);
  2718. if (rc != X86EMUL_CONTINUE)
  2719. return rc;
  2720. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2721. /* Disable writeback. */
  2722. ctxt->dst.type = OP_NONE;
  2723. return X86EMUL_CONTINUE;
  2724. }
  2725. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2726. {
  2727. int rc;
  2728. rc = ctxt->ops->fix_hypercall(ctxt);
  2729. /* Disable writeback. */
  2730. ctxt->dst.type = OP_NONE;
  2731. return rc;
  2732. }
  2733. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2734. {
  2735. struct desc_ptr desc_ptr;
  2736. int rc;
  2737. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2738. ctxt->op_bytes = 8;
  2739. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2740. &desc_ptr.size, &desc_ptr.address,
  2741. ctxt->op_bytes);
  2742. if (rc != X86EMUL_CONTINUE)
  2743. return rc;
  2744. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2745. /* Disable writeback. */
  2746. ctxt->dst.type = OP_NONE;
  2747. return X86EMUL_CONTINUE;
  2748. }
  2749. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2750. {
  2751. ctxt->dst.bytes = 2;
  2752. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2753. return X86EMUL_CONTINUE;
  2754. }
  2755. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2756. {
  2757. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2758. | (ctxt->src.val & 0x0f));
  2759. ctxt->dst.type = OP_NONE;
  2760. return X86EMUL_CONTINUE;
  2761. }
  2762. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2763. {
  2764. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
  2765. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  2766. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2767. jmp_rel(ctxt, ctxt->src.val);
  2768. return X86EMUL_CONTINUE;
  2769. }
  2770. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2771. {
  2772. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  2773. jmp_rel(ctxt, ctxt->src.val);
  2774. return X86EMUL_CONTINUE;
  2775. }
  2776. static int em_in(struct x86_emulate_ctxt *ctxt)
  2777. {
  2778. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2779. &ctxt->dst.val))
  2780. return X86EMUL_IO_NEEDED;
  2781. return X86EMUL_CONTINUE;
  2782. }
  2783. static int em_out(struct x86_emulate_ctxt *ctxt)
  2784. {
  2785. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2786. &ctxt->src.val, 1);
  2787. /* Disable writeback. */
  2788. ctxt->dst.type = OP_NONE;
  2789. return X86EMUL_CONTINUE;
  2790. }
  2791. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2792. {
  2793. if (emulator_bad_iopl(ctxt))
  2794. return emulate_gp(ctxt, 0);
  2795. ctxt->eflags &= ~X86_EFLAGS_IF;
  2796. return X86EMUL_CONTINUE;
  2797. }
  2798. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2799. {
  2800. if (emulator_bad_iopl(ctxt))
  2801. return emulate_gp(ctxt, 0);
  2802. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2803. ctxt->eflags |= X86_EFLAGS_IF;
  2804. return X86EMUL_CONTINUE;
  2805. }
  2806. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  2807. {
  2808. u32 eax, ebx, ecx, edx;
  2809. eax = reg_read(ctxt, VCPU_REGS_RAX);
  2810. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2811. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2812. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  2813. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  2814. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  2815. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  2816. return X86EMUL_CONTINUE;
  2817. }
  2818. static int em_sahf(struct x86_emulate_ctxt *ctxt)
  2819. {
  2820. u32 flags;
  2821. flags = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF;
  2822. flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
  2823. ctxt->eflags &= ~0xffUL;
  2824. ctxt->eflags |= flags | X86_EFLAGS_FIXED;
  2825. return X86EMUL_CONTINUE;
  2826. }
  2827. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  2828. {
  2829. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  2830. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  2831. return X86EMUL_CONTINUE;
  2832. }
  2833. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  2834. {
  2835. switch (ctxt->op_bytes) {
  2836. #ifdef CONFIG_X86_64
  2837. case 8:
  2838. asm("bswap %0" : "+r"(ctxt->dst.val));
  2839. break;
  2840. #endif
  2841. default:
  2842. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  2843. break;
  2844. }
  2845. return X86EMUL_CONTINUE;
  2846. }
  2847. static bool valid_cr(int nr)
  2848. {
  2849. switch (nr) {
  2850. case 0:
  2851. case 2 ... 4:
  2852. case 8:
  2853. return true;
  2854. default:
  2855. return false;
  2856. }
  2857. }
  2858. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2859. {
  2860. if (!valid_cr(ctxt->modrm_reg))
  2861. return emulate_ud(ctxt);
  2862. return X86EMUL_CONTINUE;
  2863. }
  2864. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2865. {
  2866. u64 new_val = ctxt->src.val64;
  2867. int cr = ctxt->modrm_reg;
  2868. u64 efer = 0;
  2869. static u64 cr_reserved_bits[] = {
  2870. 0xffffffff00000000ULL,
  2871. 0, 0, 0, /* CR3 checked later */
  2872. CR4_RESERVED_BITS,
  2873. 0, 0, 0,
  2874. CR8_RESERVED_BITS,
  2875. };
  2876. if (!valid_cr(cr))
  2877. return emulate_ud(ctxt);
  2878. if (new_val & cr_reserved_bits[cr])
  2879. return emulate_gp(ctxt, 0);
  2880. switch (cr) {
  2881. case 0: {
  2882. u64 cr4;
  2883. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2884. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2885. return emulate_gp(ctxt, 0);
  2886. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2887. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2888. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2889. !(cr4 & X86_CR4_PAE))
  2890. return emulate_gp(ctxt, 0);
  2891. break;
  2892. }
  2893. case 3: {
  2894. u64 rsvd = 0;
  2895. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2896. if (efer & EFER_LMA)
  2897. rsvd = CR3_L_MODE_RESERVED_BITS;
  2898. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2899. rsvd = CR3_PAE_RESERVED_BITS;
  2900. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2901. rsvd = CR3_NONPAE_RESERVED_BITS;
  2902. if (new_val & rsvd)
  2903. return emulate_gp(ctxt, 0);
  2904. break;
  2905. }
  2906. case 4: {
  2907. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2908. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2909. return emulate_gp(ctxt, 0);
  2910. break;
  2911. }
  2912. }
  2913. return X86EMUL_CONTINUE;
  2914. }
  2915. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2916. {
  2917. unsigned long dr7;
  2918. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2919. /* Check if DR7.Global_Enable is set */
  2920. return dr7 & (1 << 13);
  2921. }
  2922. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2923. {
  2924. int dr = ctxt->modrm_reg;
  2925. u64 cr4;
  2926. if (dr > 7)
  2927. return emulate_ud(ctxt);
  2928. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2929. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2930. return emulate_ud(ctxt);
  2931. if (check_dr7_gd(ctxt))
  2932. return emulate_db(ctxt);
  2933. return X86EMUL_CONTINUE;
  2934. }
  2935. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2936. {
  2937. u64 new_val = ctxt->src.val64;
  2938. int dr = ctxt->modrm_reg;
  2939. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2940. return emulate_gp(ctxt, 0);
  2941. return check_dr_read(ctxt);
  2942. }
  2943. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2944. {
  2945. u64 efer;
  2946. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2947. if (!(efer & EFER_SVME))
  2948. return emulate_ud(ctxt);
  2949. return X86EMUL_CONTINUE;
  2950. }
  2951. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2952. {
  2953. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  2954. /* Valid physical address? */
  2955. if (rax & 0xffff000000000000ULL)
  2956. return emulate_gp(ctxt, 0);
  2957. return check_svme(ctxt);
  2958. }
  2959. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2960. {
  2961. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2962. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2963. return emulate_ud(ctxt);
  2964. return X86EMUL_CONTINUE;
  2965. }
  2966. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2967. {
  2968. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2969. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  2970. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2971. (rcx > 3))
  2972. return emulate_gp(ctxt, 0);
  2973. return X86EMUL_CONTINUE;
  2974. }
  2975. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2976. {
  2977. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  2978. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  2979. return emulate_gp(ctxt, 0);
  2980. return X86EMUL_CONTINUE;
  2981. }
  2982. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2983. {
  2984. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  2985. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  2986. return emulate_gp(ctxt, 0);
  2987. return X86EMUL_CONTINUE;
  2988. }
  2989. #define D(_y) { .flags = (_y) }
  2990. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2991. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2992. .check_perm = (_p) }
  2993. #define N D(NotImpl)
  2994. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2995. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  2996. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  2997. #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
  2998. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2999. #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
  3000. #define II(_f, _e, _i) \
  3001. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  3002. #define IIP(_f, _e, _i, _p) \
  3003. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  3004. .check_perm = (_p) }
  3005. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3006. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3007. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3008. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3009. #define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
  3010. #define I2bvIP(_f, _e, _i, _p) \
  3011. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3012. #define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3013. F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3014. F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3015. static const struct opcode group7_rm1[] = {
  3016. DI(SrcNone | Priv, monitor),
  3017. DI(SrcNone | Priv, mwait),
  3018. N, N, N, N, N, N,
  3019. };
  3020. static const struct opcode group7_rm3[] = {
  3021. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3022. II(SrcNone | Prot | EmulateOnUD, em_vmmcall, vmmcall),
  3023. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3024. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3025. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3026. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3027. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3028. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3029. };
  3030. static const struct opcode group7_rm7[] = {
  3031. N,
  3032. DIP(SrcNone, rdtscp, check_rdtsc),
  3033. N, N, N, N, N, N,
  3034. };
  3035. static const struct opcode group1[] = {
  3036. F(Lock, em_add),
  3037. F(Lock | PageTable, em_or),
  3038. F(Lock, em_adc),
  3039. F(Lock, em_sbb),
  3040. F(Lock | PageTable, em_and),
  3041. F(Lock, em_sub),
  3042. F(Lock, em_xor),
  3043. F(NoWrite, em_cmp),
  3044. };
  3045. static const struct opcode group1A[] = {
  3046. I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  3047. };
  3048. static const struct opcode group2[] = {
  3049. F(DstMem | ModRM, em_rol),
  3050. F(DstMem | ModRM, em_ror),
  3051. F(DstMem | ModRM, em_rcl),
  3052. F(DstMem | ModRM, em_rcr),
  3053. F(DstMem | ModRM, em_shl),
  3054. F(DstMem | ModRM, em_shr),
  3055. F(DstMem | ModRM, em_shl),
  3056. F(DstMem | ModRM, em_sar),
  3057. };
  3058. static const struct opcode group3[] = {
  3059. F(DstMem | SrcImm | NoWrite, em_test),
  3060. F(DstMem | SrcImm | NoWrite, em_test),
  3061. F(DstMem | SrcNone | Lock, em_not),
  3062. F(DstMem | SrcNone | Lock, em_neg),
  3063. F(DstXacc | Src2Mem, em_mul_ex),
  3064. F(DstXacc | Src2Mem, em_imul_ex),
  3065. F(DstXacc | Src2Mem, em_div_ex),
  3066. F(DstXacc | Src2Mem, em_idiv_ex),
  3067. };
  3068. static const struct opcode group4[] = {
  3069. F(ByteOp | DstMem | SrcNone | Lock, em_inc),
  3070. F(ByteOp | DstMem | SrcNone | Lock, em_dec),
  3071. N, N, N, N, N, N,
  3072. };
  3073. static const struct opcode group5[] = {
  3074. F(DstMem | SrcNone | Lock, em_inc),
  3075. F(DstMem | SrcNone | Lock, em_dec),
  3076. I(SrcMem | Stack, em_grp45),
  3077. I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
  3078. I(SrcMem | Stack, em_grp45),
  3079. I(SrcMemFAddr | ImplicitOps, em_grp45),
  3080. I(SrcMem | Stack, em_grp45), D(Undefined),
  3081. };
  3082. static const struct opcode group6[] = {
  3083. DI(Prot, sldt),
  3084. DI(Prot, str),
  3085. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3086. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3087. N, N, N, N,
  3088. };
  3089. static const struct group_dual group7 = { {
  3090. II(Mov | DstMem | Priv, em_sgdt, sgdt),
  3091. II(Mov | DstMem | Priv, em_sidt, sidt),
  3092. II(SrcMem | Priv, em_lgdt, lgdt),
  3093. II(SrcMem | Priv, em_lidt, lidt),
  3094. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3095. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3096. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3097. }, {
  3098. I(SrcNone | Priv | EmulateOnUD, em_vmcall),
  3099. EXT(0, group7_rm1),
  3100. N, EXT(0, group7_rm3),
  3101. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3102. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3103. EXT(0, group7_rm7),
  3104. } };
  3105. static const struct opcode group8[] = {
  3106. N, N, N, N,
  3107. F(DstMem | SrcImmByte | NoWrite, em_bt),
  3108. F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3109. F(DstMem | SrcImmByte | Lock, em_btr),
  3110. F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3111. };
  3112. static const struct group_dual group9 = { {
  3113. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3114. }, {
  3115. N, N, N, N, N, N, N, N,
  3116. } };
  3117. static const struct opcode group11[] = {
  3118. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3119. X7(D(Undefined)),
  3120. };
  3121. static const struct gprefix pfx_0f_6f_0f_7f = {
  3122. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3123. };
  3124. static const struct gprefix pfx_vmovntpx = {
  3125. I(0, em_mov), N, N, N,
  3126. };
  3127. static const struct escape escape_d9 = { {
  3128. N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
  3129. }, {
  3130. /* 0xC0 - 0xC7 */
  3131. N, N, N, N, N, N, N, N,
  3132. /* 0xC8 - 0xCF */
  3133. N, N, N, N, N, N, N, N,
  3134. /* 0xD0 - 0xC7 */
  3135. N, N, N, N, N, N, N, N,
  3136. /* 0xD8 - 0xDF */
  3137. N, N, N, N, N, N, N, N,
  3138. /* 0xE0 - 0xE7 */
  3139. N, N, N, N, N, N, N, N,
  3140. /* 0xE8 - 0xEF */
  3141. N, N, N, N, N, N, N, N,
  3142. /* 0xF0 - 0xF7 */
  3143. N, N, N, N, N, N, N, N,
  3144. /* 0xF8 - 0xFF */
  3145. N, N, N, N, N, N, N, N,
  3146. } };
  3147. static const struct escape escape_db = { {
  3148. N, N, N, N, N, N, N, N,
  3149. }, {
  3150. /* 0xC0 - 0xC7 */
  3151. N, N, N, N, N, N, N, N,
  3152. /* 0xC8 - 0xCF */
  3153. N, N, N, N, N, N, N, N,
  3154. /* 0xD0 - 0xC7 */
  3155. N, N, N, N, N, N, N, N,
  3156. /* 0xD8 - 0xDF */
  3157. N, N, N, N, N, N, N, N,
  3158. /* 0xE0 - 0xE7 */
  3159. N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
  3160. /* 0xE8 - 0xEF */
  3161. N, N, N, N, N, N, N, N,
  3162. /* 0xF0 - 0xF7 */
  3163. N, N, N, N, N, N, N, N,
  3164. /* 0xF8 - 0xFF */
  3165. N, N, N, N, N, N, N, N,
  3166. } };
  3167. static const struct escape escape_dd = { {
  3168. N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
  3169. }, {
  3170. /* 0xC0 - 0xC7 */
  3171. N, N, N, N, N, N, N, N,
  3172. /* 0xC8 - 0xCF */
  3173. N, N, N, N, N, N, N, N,
  3174. /* 0xD0 - 0xC7 */
  3175. N, N, N, N, N, N, N, N,
  3176. /* 0xD8 - 0xDF */
  3177. N, N, N, N, N, N, N, N,
  3178. /* 0xE0 - 0xE7 */
  3179. N, N, N, N, N, N, N, N,
  3180. /* 0xE8 - 0xEF */
  3181. N, N, N, N, N, N, N, N,
  3182. /* 0xF0 - 0xF7 */
  3183. N, N, N, N, N, N, N, N,
  3184. /* 0xF8 - 0xFF */
  3185. N, N, N, N, N, N, N, N,
  3186. } };
  3187. static const struct opcode opcode_table[256] = {
  3188. /* 0x00 - 0x07 */
  3189. F6ALU(Lock, em_add),
  3190. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3191. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3192. /* 0x08 - 0x0F */
  3193. F6ALU(Lock | PageTable, em_or),
  3194. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3195. N,
  3196. /* 0x10 - 0x17 */
  3197. F6ALU(Lock, em_adc),
  3198. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3199. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3200. /* 0x18 - 0x1F */
  3201. F6ALU(Lock, em_sbb),
  3202. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3203. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3204. /* 0x20 - 0x27 */
  3205. F6ALU(Lock | PageTable, em_and), N, N,
  3206. /* 0x28 - 0x2F */
  3207. F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3208. /* 0x30 - 0x37 */
  3209. F6ALU(Lock, em_xor), N, N,
  3210. /* 0x38 - 0x3F */
  3211. F6ALU(NoWrite, em_cmp), N, N,
  3212. /* 0x40 - 0x4F */
  3213. X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
  3214. /* 0x50 - 0x57 */
  3215. X8(I(SrcReg | Stack, em_push)),
  3216. /* 0x58 - 0x5F */
  3217. X8(I(DstReg | Stack, em_pop)),
  3218. /* 0x60 - 0x67 */
  3219. I(ImplicitOps | Stack | No64, em_pusha),
  3220. I(ImplicitOps | Stack | No64, em_popa),
  3221. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  3222. N, N, N, N,
  3223. /* 0x68 - 0x6F */
  3224. I(SrcImm | Mov | Stack, em_push),
  3225. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3226. I(SrcImmByte | Mov | Stack, em_push),
  3227. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3228. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3229. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3230. /* 0x70 - 0x7F */
  3231. X16(D(SrcImmByte)),
  3232. /* 0x80 - 0x87 */
  3233. G(ByteOp | DstMem | SrcImm, group1),
  3234. G(DstMem | SrcImm, group1),
  3235. G(ByteOp | DstMem | SrcImm | No64, group1),
  3236. G(DstMem | SrcImmByte, group1),
  3237. F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
  3238. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3239. /* 0x88 - 0x8F */
  3240. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3241. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3242. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3243. D(ModRM | SrcMem | NoAccess | DstReg),
  3244. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3245. G(0, group1A),
  3246. /* 0x90 - 0x97 */
  3247. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3248. /* 0x98 - 0x9F */
  3249. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3250. I(SrcImmFAddr | No64, em_call_far), N,
  3251. II(ImplicitOps | Stack, em_pushf, pushf),
  3252. II(ImplicitOps | Stack, em_popf, popf),
  3253. I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
  3254. /* 0xA0 - 0xA7 */
  3255. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3256. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3257. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3258. F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
  3259. /* 0xA8 - 0xAF */
  3260. F2bv(DstAcc | SrcImm | NoWrite, em_test),
  3261. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3262. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3263. F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
  3264. /* 0xB0 - 0xB7 */
  3265. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3266. /* 0xB8 - 0xBF */
  3267. X8(I(DstReg | SrcImm64 | Mov, em_mov)),
  3268. /* 0xC0 - 0xC7 */
  3269. G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
  3270. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  3271. I(ImplicitOps | Stack, em_ret),
  3272. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3273. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3274. G(ByteOp, group11), G(0, group11),
  3275. /* 0xC8 - 0xCF */
  3276. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3277. I(ImplicitOps | Stack | SrcImmU16, em_ret_far_imm),
  3278. I(ImplicitOps | Stack, em_ret_far),
  3279. D(ImplicitOps), DI(SrcImmByte, intn),
  3280. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3281. /* 0xD0 - 0xD7 */
  3282. G(Src2One | ByteOp, group2), G(Src2One, group2),
  3283. G(Src2CL | ByteOp, group2), G(Src2CL, group2),
  3284. I(DstAcc | SrcImmUByte | No64, em_aam),
  3285. I(DstAcc | SrcImmUByte | No64, em_aad),
  3286. F(DstAcc | ByteOp | No64, em_salc),
  3287. I(DstAcc | SrcXLat | ByteOp, em_mov),
  3288. /* 0xD8 - 0xDF */
  3289. N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
  3290. /* 0xE0 - 0xE7 */
  3291. X3(I(SrcImmByte, em_loop)),
  3292. I(SrcImmByte, em_jcxz),
  3293. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3294. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3295. /* 0xE8 - 0xEF */
  3296. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  3297. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  3298. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3299. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3300. /* 0xF0 - 0xF7 */
  3301. N, DI(ImplicitOps, icebp), N, N,
  3302. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3303. G(ByteOp, group3), G(0, group3),
  3304. /* 0xF8 - 0xFF */
  3305. D(ImplicitOps), D(ImplicitOps),
  3306. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3307. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3308. };
  3309. static const struct opcode twobyte_table[256] = {
  3310. /* 0x00 - 0x0F */
  3311. G(0, group6), GD(0, &group7), N, N,
  3312. N, I(ImplicitOps | EmulateOnUD, em_syscall),
  3313. II(ImplicitOps | Priv, em_clts, clts), N,
  3314. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3315. N, D(ImplicitOps | ModRM), N, N,
  3316. /* 0x10 - 0x1F */
  3317. N, N, N, N, N, N, N, N,
  3318. D(ImplicitOps | ModRM), N, N, N, N, N, N, D(ImplicitOps | ModRM),
  3319. /* 0x20 - 0x2F */
  3320. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  3321. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  3322. IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
  3323. IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
  3324. N, N, N, N,
  3325. N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
  3326. N, N, N, N,
  3327. /* 0x30 - 0x3F */
  3328. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3329. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3330. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3331. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3332. I(ImplicitOps | EmulateOnUD, em_sysenter),
  3333. I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
  3334. N, N,
  3335. N, N, N, N, N, N, N, N,
  3336. /* 0x40 - 0x4F */
  3337. X16(D(DstReg | SrcMem | ModRM | Mov)),
  3338. /* 0x50 - 0x5F */
  3339. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3340. /* 0x60 - 0x6F */
  3341. N, N, N, N,
  3342. N, N, N, N,
  3343. N, N, N, N,
  3344. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3345. /* 0x70 - 0x7F */
  3346. N, N, N, N,
  3347. N, N, N, N,
  3348. N, N, N, N,
  3349. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3350. /* 0x80 - 0x8F */
  3351. X16(D(SrcImm)),
  3352. /* 0x90 - 0x9F */
  3353. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3354. /* 0xA0 - 0xA7 */
  3355. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3356. II(ImplicitOps, em_cpuid, cpuid),
  3357. F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
  3358. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
  3359. F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
  3360. /* 0xA8 - 0xAF */
  3361. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3362. DI(ImplicitOps, rsm),
  3363. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3364. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
  3365. F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
  3366. D(ModRM), F(DstReg | SrcMem | ModRM, em_imul),
  3367. /* 0xB0 - 0xB7 */
  3368. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3369. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3370. F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3371. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3372. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3373. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3374. /* 0xB8 - 0xBF */
  3375. N, N,
  3376. G(BitOp, group8),
  3377. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3378. F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
  3379. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3380. /* 0xC0 - 0xC7 */
  3381. F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
  3382. N, D(DstMem | SrcReg | ModRM | Mov),
  3383. N, N, N, GD(0, &group9),
  3384. /* 0xC8 - 0xCF */
  3385. X8(I(DstReg, em_bswap)),
  3386. /* 0xD0 - 0xDF */
  3387. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3388. /* 0xE0 - 0xEF */
  3389. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3390. /* 0xF0 - 0xFF */
  3391. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3392. };
  3393. static const struct gprefix three_byte_0f_38_f0 = {
  3394. I(DstReg | SrcMem | Mov, em_movbe), N, N, N
  3395. };
  3396. static const struct gprefix three_byte_0f_38_f1 = {
  3397. I(DstMem | SrcReg | Mov, em_movbe), N, N, N
  3398. };
  3399. /*
  3400. * Insns below are selected by the prefix which indexed by the third opcode
  3401. * byte.
  3402. */
  3403. static const struct opcode opcode_map_0f_38[256] = {
  3404. /* 0x00 - 0x7f */
  3405. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  3406. /* 0x80 - 0xef */
  3407. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  3408. /* 0xf0 - 0xf1 */
  3409. GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f0),
  3410. GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f1),
  3411. /* 0xf2 - 0xff */
  3412. N, N, X4(N), X8(N)
  3413. };
  3414. #undef D
  3415. #undef N
  3416. #undef G
  3417. #undef GD
  3418. #undef I
  3419. #undef GP
  3420. #undef EXT
  3421. #undef D2bv
  3422. #undef D2bvIP
  3423. #undef I2bv
  3424. #undef I2bvIP
  3425. #undef I6ALU
  3426. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3427. {
  3428. unsigned size;
  3429. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3430. if (size == 8)
  3431. size = 4;
  3432. return size;
  3433. }
  3434. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3435. unsigned size, bool sign_extension)
  3436. {
  3437. int rc = X86EMUL_CONTINUE;
  3438. op->type = OP_IMM;
  3439. op->bytes = size;
  3440. op->addr.mem.ea = ctxt->_eip;
  3441. /* NB. Immediates are sign-extended as necessary. */
  3442. switch (op->bytes) {
  3443. case 1:
  3444. op->val = insn_fetch(s8, ctxt);
  3445. break;
  3446. case 2:
  3447. op->val = insn_fetch(s16, ctxt);
  3448. break;
  3449. case 4:
  3450. op->val = insn_fetch(s32, ctxt);
  3451. break;
  3452. case 8:
  3453. op->val = insn_fetch(s64, ctxt);
  3454. break;
  3455. }
  3456. if (!sign_extension) {
  3457. switch (op->bytes) {
  3458. case 1:
  3459. op->val &= 0xff;
  3460. break;
  3461. case 2:
  3462. op->val &= 0xffff;
  3463. break;
  3464. case 4:
  3465. op->val &= 0xffffffff;
  3466. break;
  3467. }
  3468. }
  3469. done:
  3470. return rc;
  3471. }
  3472. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3473. unsigned d)
  3474. {
  3475. int rc = X86EMUL_CONTINUE;
  3476. switch (d) {
  3477. case OpReg:
  3478. decode_register_operand(ctxt, op);
  3479. break;
  3480. case OpImmUByte:
  3481. rc = decode_imm(ctxt, op, 1, false);
  3482. break;
  3483. case OpMem:
  3484. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3485. mem_common:
  3486. *op = ctxt->memop;
  3487. ctxt->memopp = op;
  3488. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  3489. fetch_bit_operand(ctxt);
  3490. op->orig_val = op->val;
  3491. break;
  3492. case OpMem64:
  3493. ctxt->memop.bytes = 8;
  3494. goto mem_common;
  3495. case OpAcc:
  3496. op->type = OP_REG;
  3497. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3498. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3499. fetch_register_operand(op);
  3500. op->orig_val = op->val;
  3501. break;
  3502. case OpAccLo:
  3503. op->type = OP_REG;
  3504. op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
  3505. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3506. fetch_register_operand(op);
  3507. op->orig_val = op->val;
  3508. break;
  3509. case OpAccHi:
  3510. if (ctxt->d & ByteOp) {
  3511. op->type = OP_NONE;
  3512. break;
  3513. }
  3514. op->type = OP_REG;
  3515. op->bytes = ctxt->op_bytes;
  3516. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3517. fetch_register_operand(op);
  3518. op->orig_val = op->val;
  3519. break;
  3520. case OpDI:
  3521. op->type = OP_MEM;
  3522. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3523. op->addr.mem.ea =
  3524. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
  3525. op->addr.mem.seg = VCPU_SREG_ES;
  3526. op->val = 0;
  3527. op->count = 1;
  3528. break;
  3529. case OpDX:
  3530. op->type = OP_REG;
  3531. op->bytes = 2;
  3532. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3533. fetch_register_operand(op);
  3534. break;
  3535. case OpCL:
  3536. op->bytes = 1;
  3537. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  3538. break;
  3539. case OpImmByte:
  3540. rc = decode_imm(ctxt, op, 1, true);
  3541. break;
  3542. case OpOne:
  3543. op->bytes = 1;
  3544. op->val = 1;
  3545. break;
  3546. case OpImm:
  3547. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3548. break;
  3549. case OpImm64:
  3550. rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
  3551. break;
  3552. case OpMem8:
  3553. ctxt->memop.bytes = 1;
  3554. if (ctxt->memop.type == OP_REG) {
  3555. int highbyte_regs = ctxt->rex_prefix == 0;
  3556. ctxt->memop.addr.reg = decode_register(ctxt, ctxt->modrm_rm,
  3557. highbyte_regs);
  3558. fetch_register_operand(&ctxt->memop);
  3559. }
  3560. goto mem_common;
  3561. case OpMem16:
  3562. ctxt->memop.bytes = 2;
  3563. goto mem_common;
  3564. case OpMem32:
  3565. ctxt->memop.bytes = 4;
  3566. goto mem_common;
  3567. case OpImmU16:
  3568. rc = decode_imm(ctxt, op, 2, false);
  3569. break;
  3570. case OpImmU:
  3571. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3572. break;
  3573. case OpSI:
  3574. op->type = OP_MEM;
  3575. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3576. op->addr.mem.ea =
  3577. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
  3578. op->addr.mem.seg = seg_override(ctxt);
  3579. op->val = 0;
  3580. op->count = 1;
  3581. break;
  3582. case OpXLat:
  3583. op->type = OP_MEM;
  3584. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3585. op->addr.mem.ea =
  3586. register_address(ctxt,
  3587. reg_read(ctxt, VCPU_REGS_RBX) +
  3588. (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
  3589. op->addr.mem.seg = seg_override(ctxt);
  3590. op->val = 0;
  3591. break;
  3592. case OpImmFAddr:
  3593. op->type = OP_IMM;
  3594. op->addr.mem.ea = ctxt->_eip;
  3595. op->bytes = ctxt->op_bytes + 2;
  3596. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3597. break;
  3598. case OpMemFAddr:
  3599. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3600. goto mem_common;
  3601. case OpES:
  3602. op->val = VCPU_SREG_ES;
  3603. break;
  3604. case OpCS:
  3605. op->val = VCPU_SREG_CS;
  3606. break;
  3607. case OpSS:
  3608. op->val = VCPU_SREG_SS;
  3609. break;
  3610. case OpDS:
  3611. op->val = VCPU_SREG_DS;
  3612. break;
  3613. case OpFS:
  3614. op->val = VCPU_SREG_FS;
  3615. break;
  3616. case OpGS:
  3617. op->val = VCPU_SREG_GS;
  3618. break;
  3619. case OpImplicit:
  3620. /* Special instructions do their own operand decoding. */
  3621. default:
  3622. op->type = OP_NONE; /* Disable writeback. */
  3623. break;
  3624. }
  3625. done:
  3626. return rc;
  3627. }
  3628. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3629. {
  3630. int rc = X86EMUL_CONTINUE;
  3631. int mode = ctxt->mode;
  3632. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3633. bool op_prefix = false;
  3634. struct opcode opcode;
  3635. ctxt->memop.type = OP_NONE;
  3636. ctxt->memopp = NULL;
  3637. ctxt->_eip = ctxt->eip;
  3638. ctxt->fetch.start = ctxt->_eip;
  3639. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3640. ctxt->opcode_len = 1;
  3641. if (insn_len > 0)
  3642. memcpy(ctxt->fetch.data, insn, insn_len);
  3643. switch (mode) {
  3644. case X86EMUL_MODE_REAL:
  3645. case X86EMUL_MODE_VM86:
  3646. case X86EMUL_MODE_PROT16:
  3647. def_op_bytes = def_ad_bytes = 2;
  3648. break;
  3649. case X86EMUL_MODE_PROT32:
  3650. def_op_bytes = def_ad_bytes = 4;
  3651. break;
  3652. #ifdef CONFIG_X86_64
  3653. case X86EMUL_MODE_PROT64:
  3654. def_op_bytes = 4;
  3655. def_ad_bytes = 8;
  3656. break;
  3657. #endif
  3658. default:
  3659. return EMULATION_FAILED;
  3660. }
  3661. ctxt->op_bytes = def_op_bytes;
  3662. ctxt->ad_bytes = def_ad_bytes;
  3663. /* Legacy prefixes. */
  3664. for (;;) {
  3665. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3666. case 0x66: /* operand-size override */
  3667. op_prefix = true;
  3668. /* switch between 2/4 bytes */
  3669. ctxt->op_bytes = def_op_bytes ^ 6;
  3670. break;
  3671. case 0x67: /* address-size override */
  3672. if (mode == X86EMUL_MODE_PROT64)
  3673. /* switch between 4/8 bytes */
  3674. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3675. else
  3676. /* switch between 2/4 bytes */
  3677. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3678. break;
  3679. case 0x26: /* ES override */
  3680. case 0x2e: /* CS override */
  3681. case 0x36: /* SS override */
  3682. case 0x3e: /* DS override */
  3683. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3684. break;
  3685. case 0x64: /* FS override */
  3686. case 0x65: /* GS override */
  3687. set_seg_override(ctxt, ctxt->b & 7);
  3688. break;
  3689. case 0x40 ... 0x4f: /* REX */
  3690. if (mode != X86EMUL_MODE_PROT64)
  3691. goto done_prefixes;
  3692. ctxt->rex_prefix = ctxt->b;
  3693. continue;
  3694. case 0xf0: /* LOCK */
  3695. ctxt->lock_prefix = 1;
  3696. break;
  3697. case 0xf2: /* REPNE/REPNZ */
  3698. case 0xf3: /* REP/REPE/REPZ */
  3699. ctxt->rep_prefix = ctxt->b;
  3700. break;
  3701. default:
  3702. goto done_prefixes;
  3703. }
  3704. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3705. ctxt->rex_prefix = 0;
  3706. }
  3707. done_prefixes:
  3708. /* REX prefix. */
  3709. if (ctxt->rex_prefix & 8)
  3710. ctxt->op_bytes = 8; /* REX.W */
  3711. /* Opcode byte(s). */
  3712. opcode = opcode_table[ctxt->b];
  3713. /* Two-byte opcode? */
  3714. if (ctxt->b == 0x0f) {
  3715. ctxt->opcode_len = 2;
  3716. ctxt->b = insn_fetch(u8, ctxt);
  3717. opcode = twobyte_table[ctxt->b];
  3718. /* 0F_38 opcode map */
  3719. if (ctxt->b == 0x38) {
  3720. ctxt->opcode_len = 3;
  3721. ctxt->b = insn_fetch(u8, ctxt);
  3722. opcode = opcode_map_0f_38[ctxt->b];
  3723. }
  3724. }
  3725. ctxt->d = opcode.flags;
  3726. if (ctxt->d & ModRM)
  3727. ctxt->modrm = insn_fetch(u8, ctxt);
  3728. while (ctxt->d & GroupMask) {
  3729. switch (ctxt->d & GroupMask) {
  3730. case Group:
  3731. goffset = (ctxt->modrm >> 3) & 7;
  3732. opcode = opcode.u.group[goffset];
  3733. break;
  3734. case GroupDual:
  3735. goffset = (ctxt->modrm >> 3) & 7;
  3736. if ((ctxt->modrm >> 6) == 3)
  3737. opcode = opcode.u.gdual->mod3[goffset];
  3738. else
  3739. opcode = opcode.u.gdual->mod012[goffset];
  3740. break;
  3741. case RMExt:
  3742. goffset = ctxt->modrm & 7;
  3743. opcode = opcode.u.group[goffset];
  3744. break;
  3745. case Prefix:
  3746. if (ctxt->rep_prefix && op_prefix)
  3747. return EMULATION_FAILED;
  3748. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3749. switch (simd_prefix) {
  3750. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3751. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3752. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3753. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3754. }
  3755. break;
  3756. case Escape:
  3757. if (ctxt->modrm > 0xbf)
  3758. opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
  3759. else
  3760. opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
  3761. break;
  3762. default:
  3763. return EMULATION_FAILED;
  3764. }
  3765. ctxt->d &= ~(u64)GroupMask;
  3766. ctxt->d |= opcode.flags;
  3767. }
  3768. ctxt->execute = opcode.u.execute;
  3769. ctxt->check_perm = opcode.check_perm;
  3770. ctxt->intercept = opcode.intercept;
  3771. /* Unrecognised? */
  3772. if (ctxt->d == 0 || (ctxt->d & NotImpl))
  3773. return EMULATION_FAILED;
  3774. if (!(ctxt->d & EmulateOnUD) && ctxt->ud)
  3775. return EMULATION_FAILED;
  3776. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3777. ctxt->op_bytes = 8;
  3778. if (ctxt->d & Op3264) {
  3779. if (mode == X86EMUL_MODE_PROT64)
  3780. ctxt->op_bytes = 8;
  3781. else
  3782. ctxt->op_bytes = 4;
  3783. }
  3784. if (ctxt->d & Sse)
  3785. ctxt->op_bytes = 16;
  3786. else if (ctxt->d & Mmx)
  3787. ctxt->op_bytes = 8;
  3788. /* ModRM and SIB bytes. */
  3789. if (ctxt->d & ModRM) {
  3790. rc = decode_modrm(ctxt, &ctxt->memop);
  3791. if (!ctxt->has_seg_override)
  3792. set_seg_override(ctxt, ctxt->modrm_seg);
  3793. } else if (ctxt->d & MemAbs)
  3794. rc = decode_abs(ctxt, &ctxt->memop);
  3795. if (rc != X86EMUL_CONTINUE)
  3796. goto done;
  3797. if (!ctxt->has_seg_override)
  3798. set_seg_override(ctxt, VCPU_SREG_DS);
  3799. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3800. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3801. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3802. /*
  3803. * Decode and fetch the source operand: register, memory
  3804. * or immediate.
  3805. */
  3806. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3807. if (rc != X86EMUL_CONTINUE)
  3808. goto done;
  3809. /*
  3810. * Decode and fetch the second source operand: register, memory
  3811. * or immediate.
  3812. */
  3813. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3814. if (rc != X86EMUL_CONTINUE)
  3815. goto done;
  3816. /* Decode and fetch the destination operand: register or memory. */
  3817. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3818. done:
  3819. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3820. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3821. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3822. }
  3823. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3824. {
  3825. return ctxt->d & PageTable;
  3826. }
  3827. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3828. {
  3829. /* The second termination condition only applies for REPE
  3830. * and REPNE. Test if the repeat string operation prefix is
  3831. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3832. * corresponding termination condition according to:
  3833. * - if REPE/REPZ and ZF = 0 then done
  3834. * - if REPNE/REPNZ and ZF = 1 then done
  3835. */
  3836. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3837. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3838. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3839. ((ctxt->eflags & EFLG_ZF) == 0))
  3840. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3841. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3842. return true;
  3843. return false;
  3844. }
  3845. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  3846. {
  3847. bool fault = false;
  3848. ctxt->ops->get_fpu(ctxt);
  3849. asm volatile("1: fwait \n\t"
  3850. "2: \n\t"
  3851. ".pushsection .fixup,\"ax\" \n\t"
  3852. "3: \n\t"
  3853. "movb $1, %[fault] \n\t"
  3854. "jmp 2b \n\t"
  3855. ".popsection \n\t"
  3856. _ASM_EXTABLE(1b, 3b)
  3857. : [fault]"+qm"(fault));
  3858. ctxt->ops->put_fpu(ctxt);
  3859. if (unlikely(fault))
  3860. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  3861. return X86EMUL_CONTINUE;
  3862. }
  3863. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  3864. struct operand *op)
  3865. {
  3866. if (op->type == OP_MM)
  3867. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  3868. }
  3869. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
  3870. {
  3871. ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
  3872. if (!(ctxt->d & ByteOp))
  3873. fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
  3874. asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
  3875. : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
  3876. [fastop]"+S"(fop)
  3877. : "c"(ctxt->src2.val));
  3878. ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
  3879. if (!fop) /* exception is returned in fop variable */
  3880. return emulate_de(ctxt);
  3881. return X86EMUL_CONTINUE;
  3882. }
  3883. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3884. {
  3885. const struct x86_emulate_ops *ops = ctxt->ops;
  3886. int rc = X86EMUL_CONTINUE;
  3887. int saved_dst_type = ctxt->dst.type;
  3888. ctxt->mem_read.pos = 0;
  3889. if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
  3890. (ctxt->d & Undefined)) {
  3891. rc = emulate_ud(ctxt);
  3892. goto done;
  3893. }
  3894. /* LOCK prefix is allowed only with some instructions */
  3895. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3896. rc = emulate_ud(ctxt);
  3897. goto done;
  3898. }
  3899. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3900. rc = emulate_ud(ctxt);
  3901. goto done;
  3902. }
  3903. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  3904. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3905. rc = emulate_ud(ctxt);
  3906. goto done;
  3907. }
  3908. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3909. rc = emulate_nm(ctxt);
  3910. goto done;
  3911. }
  3912. if (ctxt->d & Mmx) {
  3913. rc = flush_pending_x87_faults(ctxt);
  3914. if (rc != X86EMUL_CONTINUE)
  3915. goto done;
  3916. /*
  3917. * Now that we know the fpu is exception safe, we can fetch
  3918. * operands from it.
  3919. */
  3920. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  3921. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  3922. if (!(ctxt->d & Mov))
  3923. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  3924. }
  3925. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3926. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3927. X86_ICPT_PRE_EXCEPT);
  3928. if (rc != X86EMUL_CONTINUE)
  3929. goto done;
  3930. }
  3931. /* Privileged instruction can be executed only in CPL=0 */
  3932. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3933. rc = emulate_gp(ctxt, 0);
  3934. goto done;
  3935. }
  3936. /* Instruction can only be executed in protected mode */
  3937. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  3938. rc = emulate_ud(ctxt);
  3939. goto done;
  3940. }
  3941. /* Do instruction specific permission checks */
  3942. if (ctxt->check_perm) {
  3943. rc = ctxt->check_perm(ctxt);
  3944. if (rc != X86EMUL_CONTINUE)
  3945. goto done;
  3946. }
  3947. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3948. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3949. X86_ICPT_POST_EXCEPT);
  3950. if (rc != X86EMUL_CONTINUE)
  3951. goto done;
  3952. }
  3953. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3954. /* All REP prefixes have the same first termination condition */
  3955. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  3956. ctxt->eip = ctxt->_eip;
  3957. goto done;
  3958. }
  3959. }
  3960. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3961. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3962. ctxt->src.valptr, ctxt->src.bytes);
  3963. if (rc != X86EMUL_CONTINUE)
  3964. goto done;
  3965. ctxt->src.orig_val64 = ctxt->src.val64;
  3966. }
  3967. if (ctxt->src2.type == OP_MEM) {
  3968. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3969. &ctxt->src2.val, ctxt->src2.bytes);
  3970. if (rc != X86EMUL_CONTINUE)
  3971. goto done;
  3972. }
  3973. if ((ctxt->d & DstMask) == ImplicitOps)
  3974. goto special_insn;
  3975. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3976. /* optimisation - avoid slow emulated read if Mov */
  3977. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3978. &ctxt->dst.val, ctxt->dst.bytes);
  3979. if (rc != X86EMUL_CONTINUE)
  3980. goto done;
  3981. }
  3982. ctxt->dst.orig_val = ctxt->dst.val;
  3983. special_insn:
  3984. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3985. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3986. X86_ICPT_POST_MEMACCESS);
  3987. if (rc != X86EMUL_CONTINUE)
  3988. goto done;
  3989. }
  3990. if (ctxt->execute) {
  3991. if (ctxt->d & Fastop) {
  3992. void (*fop)(struct fastop *) = (void *)ctxt->execute;
  3993. rc = fastop(ctxt, fop);
  3994. if (rc != X86EMUL_CONTINUE)
  3995. goto done;
  3996. goto writeback;
  3997. }
  3998. rc = ctxt->execute(ctxt);
  3999. if (rc != X86EMUL_CONTINUE)
  4000. goto done;
  4001. goto writeback;
  4002. }
  4003. if (ctxt->opcode_len == 2)
  4004. goto twobyte_insn;
  4005. else if (ctxt->opcode_len == 3)
  4006. goto threebyte_insn;
  4007. switch (ctxt->b) {
  4008. case 0x63: /* movsxd */
  4009. if (ctxt->mode != X86EMUL_MODE_PROT64)
  4010. goto cannot_emulate;
  4011. ctxt->dst.val = (s32) ctxt->src.val;
  4012. break;
  4013. case 0x70 ... 0x7f: /* jcc (short) */
  4014. if (test_cc(ctxt->b, ctxt->eflags))
  4015. jmp_rel(ctxt, ctxt->src.val);
  4016. break;
  4017. case 0x8d: /* lea r16/r32, m */
  4018. ctxt->dst.val = ctxt->src.addr.mem.ea;
  4019. break;
  4020. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  4021. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  4022. break;
  4023. rc = em_xchg(ctxt);
  4024. break;
  4025. case 0x98: /* cbw/cwde/cdqe */
  4026. switch (ctxt->op_bytes) {
  4027. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  4028. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  4029. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  4030. }
  4031. break;
  4032. case 0xcc: /* int3 */
  4033. rc = emulate_int(ctxt, 3);
  4034. break;
  4035. case 0xcd: /* int n */
  4036. rc = emulate_int(ctxt, ctxt->src.val);
  4037. break;
  4038. case 0xce: /* into */
  4039. if (ctxt->eflags & EFLG_OF)
  4040. rc = emulate_int(ctxt, 4);
  4041. break;
  4042. case 0xe9: /* jmp rel */
  4043. case 0xeb: /* jmp rel short */
  4044. jmp_rel(ctxt, ctxt->src.val);
  4045. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  4046. break;
  4047. case 0xf4: /* hlt */
  4048. ctxt->ops->halt(ctxt);
  4049. break;
  4050. case 0xf5: /* cmc */
  4051. /* complement carry flag from eflags reg */
  4052. ctxt->eflags ^= EFLG_CF;
  4053. break;
  4054. case 0xf8: /* clc */
  4055. ctxt->eflags &= ~EFLG_CF;
  4056. break;
  4057. case 0xf9: /* stc */
  4058. ctxt->eflags |= EFLG_CF;
  4059. break;
  4060. case 0xfc: /* cld */
  4061. ctxt->eflags &= ~EFLG_DF;
  4062. break;
  4063. case 0xfd: /* std */
  4064. ctxt->eflags |= EFLG_DF;
  4065. break;
  4066. default:
  4067. goto cannot_emulate;
  4068. }
  4069. if (rc != X86EMUL_CONTINUE)
  4070. goto done;
  4071. writeback:
  4072. if (!(ctxt->d & NoWrite)) {
  4073. rc = writeback(ctxt, &ctxt->dst);
  4074. if (rc != X86EMUL_CONTINUE)
  4075. goto done;
  4076. }
  4077. if (ctxt->d & SrcWrite) {
  4078. BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
  4079. rc = writeback(ctxt, &ctxt->src);
  4080. if (rc != X86EMUL_CONTINUE)
  4081. goto done;
  4082. }
  4083. /*
  4084. * restore dst type in case the decoding will be reused
  4085. * (happens for string instruction )
  4086. */
  4087. ctxt->dst.type = saved_dst_type;
  4088. if ((ctxt->d & SrcMask) == SrcSI)
  4089. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  4090. if ((ctxt->d & DstMask) == DstDI)
  4091. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  4092. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4093. unsigned int count;
  4094. struct read_cache *r = &ctxt->io_read;
  4095. if ((ctxt->d & SrcMask) == SrcSI)
  4096. count = ctxt->src.count;
  4097. else
  4098. count = ctxt->dst.count;
  4099. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
  4100. -count);
  4101. if (!string_insn_completed(ctxt)) {
  4102. /*
  4103. * Re-enter guest when pio read ahead buffer is empty
  4104. * or, if it is not used, after each 1024 iteration.
  4105. */
  4106. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4107. (r->end == 0 || r->end != r->pos)) {
  4108. /*
  4109. * Reset read cache. Usually happens before
  4110. * decode, but since instruction is restarted
  4111. * we have to do it here.
  4112. */
  4113. ctxt->mem_read.end = 0;
  4114. writeback_registers(ctxt);
  4115. return EMULATION_RESTART;
  4116. }
  4117. goto done; /* skip rip writeback */
  4118. }
  4119. }
  4120. ctxt->eip = ctxt->_eip;
  4121. done:
  4122. if (rc == X86EMUL_PROPAGATE_FAULT)
  4123. ctxt->have_exception = true;
  4124. if (rc == X86EMUL_INTERCEPTED)
  4125. return EMULATION_INTERCEPTED;
  4126. if (rc == X86EMUL_CONTINUE)
  4127. writeback_registers(ctxt);
  4128. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4129. twobyte_insn:
  4130. switch (ctxt->b) {
  4131. case 0x09: /* wbinvd */
  4132. (ctxt->ops->wbinvd)(ctxt);
  4133. break;
  4134. case 0x08: /* invd */
  4135. case 0x0d: /* GrpP (prefetch) */
  4136. case 0x18: /* Grp16 (prefetch/nop) */
  4137. case 0x1f: /* nop */
  4138. break;
  4139. case 0x20: /* mov cr, reg */
  4140. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4141. break;
  4142. case 0x21: /* mov from dr to reg */
  4143. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4144. break;
  4145. case 0x40 ... 0x4f: /* cmov */
  4146. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  4147. if (!test_cc(ctxt->b, ctxt->eflags))
  4148. ctxt->dst.type = OP_NONE; /* no writeback */
  4149. break;
  4150. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4151. if (test_cc(ctxt->b, ctxt->eflags))
  4152. jmp_rel(ctxt, ctxt->src.val);
  4153. break;
  4154. case 0x90 ... 0x9f: /* setcc r/m8 */
  4155. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4156. break;
  4157. case 0xae: /* clflush */
  4158. break;
  4159. case 0xb6 ... 0xb7: /* movzx */
  4160. ctxt->dst.bytes = ctxt->op_bytes;
  4161. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4162. : (u16) ctxt->src.val;
  4163. break;
  4164. case 0xbe ... 0xbf: /* movsx */
  4165. ctxt->dst.bytes = ctxt->op_bytes;
  4166. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4167. (s16) ctxt->src.val;
  4168. break;
  4169. case 0xc3: /* movnti */
  4170. ctxt->dst.bytes = ctxt->op_bytes;
  4171. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  4172. (u64) ctxt->src.val;
  4173. break;
  4174. default:
  4175. goto cannot_emulate;
  4176. }
  4177. threebyte_insn:
  4178. if (rc != X86EMUL_CONTINUE)
  4179. goto done;
  4180. goto writeback;
  4181. cannot_emulate:
  4182. return EMULATION_FAILED;
  4183. }
  4184. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4185. {
  4186. invalidate_registers(ctxt);
  4187. }
  4188. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4189. {
  4190. writeback_registers(ctxt);
  4191. }