irq.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308
  1. /*
  2. * Copyright (C) NEC Electronics Corporation 2004-2006
  3. *
  4. * This file is based on the arch/mips/ddb5xxx/ddb5477/irq.c
  5. *
  6. * Copyright 2001 MontaVista Software Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/init.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/types.h>
  26. #include <linux/ptrace.h>
  27. #include <linux/delay.h>
  28. #include <asm/irq_cpu.h>
  29. #include <asm/system.h>
  30. #include <asm/mipsregs.h>
  31. #include <asm/addrspace.h>
  32. #include <asm/bootinfo.h>
  33. #include <asm/emma/emma2rh.h>
  34. static void emma2rh_irq_enable(struct irq_data *d)
  35. {
  36. unsigned int irq = d->irq - EMMA2RH_IRQ_BASE;
  37. u32 reg_value, reg_bitmask, reg_index;
  38. reg_index = EMMA2RH_BHIF_INT_EN_0 +
  39. (EMMA2RH_BHIF_INT_EN_1 - EMMA2RH_BHIF_INT_EN_0) * (irq / 32);
  40. reg_value = emma2rh_in32(reg_index);
  41. reg_bitmask = 0x1 << (irq % 32);
  42. emma2rh_out32(reg_index, reg_value | reg_bitmask);
  43. }
  44. static void emma2rh_irq_disable(struct irq_data *d)
  45. {
  46. unsigned int irq = d->irq - EMMA2RH_IRQ_BASE;
  47. u32 reg_value, reg_bitmask, reg_index;
  48. reg_index = EMMA2RH_BHIF_INT_EN_0 +
  49. (EMMA2RH_BHIF_INT_EN_1 - EMMA2RH_BHIF_INT_EN_0) * (irq / 32);
  50. reg_value = emma2rh_in32(reg_index);
  51. reg_bitmask = 0x1 << (irq % 32);
  52. emma2rh_out32(reg_index, reg_value & ~reg_bitmask);
  53. }
  54. struct irq_chip emma2rh_irq_controller = {
  55. .name = "emma2rh_irq",
  56. .irq_mask = emma2rh_irq_disable,
  57. .irq_unmask = emma2rh_irq_enable,
  58. };
  59. void emma2rh_irq_init(void)
  60. {
  61. u32 i;
  62. for (i = 0; i < NUM_EMMA2RH_IRQ; i++)
  63. irq_set_chip_and_handler_name(EMMA2RH_IRQ_BASE + i,
  64. &emma2rh_irq_controller,
  65. handle_level_irq, "level");
  66. }
  67. static void emma2rh_sw_irq_enable(struct irq_data *d)
  68. {
  69. unsigned int irq = d->irq - EMMA2RH_SW_IRQ_BASE;
  70. u32 reg;
  71. reg = emma2rh_in32(EMMA2RH_BHIF_SW_INT_EN);
  72. reg |= 1 << irq;
  73. emma2rh_out32(EMMA2RH_BHIF_SW_INT_EN, reg);
  74. }
  75. static void emma2rh_sw_irq_disable(struct irq_data *d)
  76. {
  77. unsigned int irq = d->irq - EMMA2RH_SW_IRQ_BASE;
  78. u32 reg;
  79. reg = emma2rh_in32(EMMA2RH_BHIF_SW_INT_EN);
  80. reg &= ~(1 << irq);
  81. emma2rh_out32(EMMA2RH_BHIF_SW_INT_EN, reg);
  82. }
  83. struct irq_chip emma2rh_sw_irq_controller = {
  84. .name = "emma2rh_sw_irq",
  85. .irq_mask = emma2rh_sw_irq_disable,
  86. .irq_unmask = emma2rh_sw_irq_enable,
  87. };
  88. void emma2rh_sw_irq_init(void)
  89. {
  90. u32 i;
  91. for (i = 0; i < NUM_EMMA2RH_IRQ_SW; i++)
  92. irq_set_chip_and_handler_name(EMMA2RH_SW_IRQ_BASE + i,
  93. &emma2rh_sw_irq_controller,
  94. handle_level_irq, "level");
  95. }
  96. static void emma2rh_gpio_irq_enable(struct irq_data *d)
  97. {
  98. unsigned int irq = d->irq - EMMA2RH_GPIO_IRQ_BASE;
  99. u32 reg;
  100. reg = emma2rh_in32(EMMA2RH_GPIO_INT_MASK);
  101. reg |= 1 << irq;
  102. emma2rh_out32(EMMA2RH_GPIO_INT_MASK, reg);
  103. }
  104. static void emma2rh_gpio_irq_disable(struct irq_data *d)
  105. {
  106. unsigned int irq = d->irq - EMMA2RH_GPIO_IRQ_BASE;
  107. u32 reg;
  108. reg = emma2rh_in32(EMMA2RH_GPIO_INT_MASK);
  109. reg &= ~(1 << irq);
  110. emma2rh_out32(EMMA2RH_GPIO_INT_MASK, reg);
  111. }
  112. static void emma2rh_gpio_irq_ack(struct irq_data *d)
  113. {
  114. unsigned int irq = d->irq - EMMA2RH_GPIO_IRQ_BASE;
  115. emma2rh_out32(EMMA2RH_GPIO_INT_ST, ~(1 << irq));
  116. }
  117. static void emma2rh_gpio_irq_mask_ack(struct irq_data *d)
  118. {
  119. unsigned int irq = d->irq - EMMA2RH_GPIO_IRQ_BASE;
  120. u32 reg;
  121. emma2rh_out32(EMMA2RH_GPIO_INT_ST, ~(1 << irq));
  122. reg = emma2rh_in32(EMMA2RH_GPIO_INT_MASK);
  123. reg &= ~(1 << irq);
  124. emma2rh_out32(EMMA2RH_GPIO_INT_MASK, reg);
  125. }
  126. struct irq_chip emma2rh_gpio_irq_controller = {
  127. .name = "emma2rh_gpio_irq",
  128. .irq_ack = emma2rh_gpio_irq_ack,
  129. .irq_mask = emma2rh_gpio_irq_disable,
  130. .irq_mask_ack = emma2rh_gpio_irq_mask_ack,
  131. .irq_unmask = emma2rh_gpio_irq_enable,
  132. };
  133. void emma2rh_gpio_irq_init(void)
  134. {
  135. u32 i;
  136. for (i = 0; i < NUM_EMMA2RH_IRQ_GPIO; i++)
  137. irq_set_chip_and_handler_name(EMMA2RH_GPIO_IRQ_BASE + i,
  138. &emma2rh_gpio_irq_controller,
  139. handle_edge_irq, "edge");
  140. }
  141. static struct irqaction irq_cascade = {
  142. .handler = no_action,
  143. .flags = 0,
  144. .name = "cascade",
  145. .dev_id = NULL,
  146. .next = NULL,
  147. };
  148. /*
  149. * the first level int-handler will jump here if it is a emma2rh irq
  150. */
  151. void emma2rh_irq_dispatch(void)
  152. {
  153. u32 intStatus;
  154. u32 bitmask;
  155. u32 i;
  156. intStatus = emma2rh_in32(EMMA2RH_BHIF_INT_ST_0) &
  157. emma2rh_in32(EMMA2RH_BHIF_INT_EN_0);
  158. #ifdef EMMA2RH_SW_CASCADE
  159. if (intStatus & (1UL << EMMA2RH_SW_CASCADE)) {
  160. u32 swIntStatus;
  161. swIntStatus = emma2rh_in32(EMMA2RH_BHIF_SW_INT)
  162. & emma2rh_in32(EMMA2RH_BHIF_SW_INT_EN);
  163. for (i = 0, bitmask = 1; i < 32; i++, bitmask <<= 1) {
  164. if (swIntStatus & bitmask) {
  165. do_IRQ(EMMA2RH_SW_IRQ_BASE + i);
  166. return;
  167. }
  168. }
  169. }
  170. /* Skip S/W interrupt */
  171. intStatus &= ~(1UL << EMMA2RH_SW_CASCADE);
  172. #endif
  173. for (i = 0, bitmask = 1; i < 32; i++, bitmask <<= 1) {
  174. if (intStatus & bitmask) {
  175. do_IRQ(EMMA2RH_IRQ_BASE + i);
  176. return;
  177. }
  178. }
  179. intStatus = emma2rh_in32(EMMA2RH_BHIF_INT_ST_1) &
  180. emma2rh_in32(EMMA2RH_BHIF_INT_EN_1);
  181. #ifdef EMMA2RH_GPIO_CASCADE
  182. if (intStatus & (1UL << (EMMA2RH_GPIO_CASCADE % 32))) {
  183. u32 gpioIntStatus;
  184. gpioIntStatus = emma2rh_in32(EMMA2RH_GPIO_INT_ST)
  185. & emma2rh_in32(EMMA2RH_GPIO_INT_MASK);
  186. for (i = 0, bitmask = 1; i < 32; i++, bitmask <<= 1) {
  187. if (gpioIntStatus & bitmask) {
  188. do_IRQ(EMMA2RH_GPIO_IRQ_BASE + i);
  189. return;
  190. }
  191. }
  192. }
  193. /* Skip GPIO interrupt */
  194. intStatus &= ~(1UL << (EMMA2RH_GPIO_CASCADE % 32));
  195. #endif
  196. for (i = 32, bitmask = 1; i < 64; i++, bitmask <<= 1) {
  197. if (intStatus & bitmask) {
  198. do_IRQ(EMMA2RH_IRQ_BASE + i);
  199. return;
  200. }
  201. }
  202. intStatus = emma2rh_in32(EMMA2RH_BHIF_INT_ST_2) &
  203. emma2rh_in32(EMMA2RH_BHIF_INT_EN_2);
  204. for (i = 64, bitmask = 1; i < 96; i++, bitmask <<= 1) {
  205. if (intStatus & bitmask) {
  206. do_IRQ(EMMA2RH_IRQ_BASE + i);
  207. return;
  208. }
  209. }
  210. }
  211. void __init arch_init_irq(void)
  212. {
  213. u32 reg;
  214. /* by default, interrupts are disabled. */
  215. emma2rh_out32(EMMA2RH_BHIF_INT_EN_0, 0);
  216. emma2rh_out32(EMMA2RH_BHIF_INT_EN_1, 0);
  217. emma2rh_out32(EMMA2RH_BHIF_INT_EN_2, 0);
  218. emma2rh_out32(EMMA2RH_BHIF_INT1_EN_0, 0);
  219. emma2rh_out32(EMMA2RH_BHIF_INT1_EN_1, 0);
  220. emma2rh_out32(EMMA2RH_BHIF_INT1_EN_2, 0);
  221. emma2rh_out32(EMMA2RH_BHIF_SW_INT_EN, 0);
  222. clear_c0_status(0xff00);
  223. set_c0_status(0x0400);
  224. #define GPIO_PCI (0xf<<15)
  225. /* setup GPIO interrupt for PCI interface */
  226. /* direction input */
  227. reg = emma2rh_in32(EMMA2RH_GPIO_DIR);
  228. emma2rh_out32(EMMA2RH_GPIO_DIR, reg & ~GPIO_PCI);
  229. /* disable interrupt */
  230. reg = emma2rh_in32(EMMA2RH_GPIO_INT_MASK);
  231. emma2rh_out32(EMMA2RH_GPIO_INT_MASK, reg & ~GPIO_PCI);
  232. /* level triggerd */
  233. reg = emma2rh_in32(EMMA2RH_GPIO_INT_MODE);
  234. emma2rh_out32(EMMA2RH_GPIO_INT_MODE, reg | GPIO_PCI);
  235. reg = emma2rh_in32(EMMA2RH_GPIO_INT_CND_A);
  236. emma2rh_out32(EMMA2RH_GPIO_INT_CND_A, reg & (~GPIO_PCI));
  237. /* interrupt clear */
  238. emma2rh_out32(EMMA2RH_GPIO_INT_ST, ~GPIO_PCI);
  239. /* init all controllers */
  240. emma2rh_irq_init();
  241. emma2rh_sw_irq_init();
  242. emma2rh_gpio_irq_init();
  243. mips_cpu_irq_init();
  244. /* setup cascade interrupts */
  245. setup_irq(EMMA2RH_IRQ_BASE + EMMA2RH_SW_CASCADE, &irq_cascade);
  246. setup_irq(EMMA2RH_IRQ_BASE + EMMA2RH_GPIO_CASCADE, &irq_cascade);
  247. setup_irq(MIPS_CPU_IRQ_BASE + 2, &irq_cascade);
  248. }
  249. asmlinkage void plat_irq_dispatch(void)
  250. {
  251. unsigned int pending = read_c0_status() & read_c0_cause() & ST0_IM;
  252. if (pending & STATUSF_IP7)
  253. do_IRQ(MIPS_CPU_IRQ_BASE + 7);
  254. else if (pending & STATUSF_IP2)
  255. emma2rh_irq_dispatch();
  256. else if (pending & STATUSF_IP1)
  257. do_IRQ(MIPS_CPU_IRQ_BASE + 1);
  258. else if (pending & STATUSF_IP0)
  259. do_IRQ(MIPS_CPU_IRQ_BASE + 0);
  260. else
  261. spurious_interrupt();
  262. }