Kconfig 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297
  1. config SYMBOL_PREFIX
  2. string
  3. default "_"
  4. config MMU
  5. def_bool n
  6. config FPU
  7. def_bool n
  8. config RWSEM_GENERIC_SPINLOCK
  9. def_bool y
  10. config RWSEM_XCHGADD_ALGORITHM
  11. def_bool n
  12. config BLACKFIN
  13. def_bool y
  14. select HAVE_ARCH_KGDB
  15. select HAVE_ARCH_TRACEHOOK
  16. select HAVE_DYNAMIC_FTRACE
  17. select HAVE_FTRACE_MCOUNT_RECORD
  18. select HAVE_FUNCTION_GRAPH_TRACER
  19. select HAVE_FUNCTION_TRACER
  20. select HAVE_FUNCTION_TRACE_MCOUNT_TEST
  21. select HAVE_IDE
  22. select HAVE_KERNEL_GZIP if RAMKERNEL
  23. select HAVE_KERNEL_BZIP2 if RAMKERNEL
  24. select HAVE_KERNEL_LZMA if RAMKERNEL
  25. select HAVE_KERNEL_LZO if RAMKERNEL
  26. select HAVE_OPROFILE
  27. select ARCH_WANT_OPTIONAL_GPIOLIB
  28. select HAVE_GENERIC_HARDIRQS
  29. select GENERIC_ATOMIC64
  30. select GENERIC_IRQ_PROBE
  31. select IRQ_PER_CPU if SMP
  32. config GENERIC_CSUM
  33. def_bool y
  34. config GENERIC_BUG
  35. def_bool y
  36. depends on BUG
  37. config ZONE_DMA
  38. def_bool y
  39. config GENERIC_FIND_NEXT_BIT
  40. def_bool y
  41. config GENERIC_GPIO
  42. def_bool y
  43. config FORCE_MAX_ZONEORDER
  44. int
  45. default "14"
  46. config GENERIC_CALIBRATE_DELAY
  47. def_bool y
  48. config LOCKDEP_SUPPORT
  49. def_bool y
  50. config STACKTRACE_SUPPORT
  51. def_bool y
  52. config TRACE_IRQFLAGS_SUPPORT
  53. def_bool y
  54. source "init/Kconfig"
  55. source "kernel/Kconfig.preempt"
  56. source "kernel/Kconfig.freezer"
  57. menu "Blackfin Processor Options"
  58. comment "Processor and Board Settings"
  59. choice
  60. prompt "CPU"
  61. default BF533
  62. config BF512
  63. bool "BF512"
  64. help
  65. BF512 Processor Support.
  66. config BF514
  67. bool "BF514"
  68. help
  69. BF514 Processor Support.
  70. config BF516
  71. bool "BF516"
  72. help
  73. BF516 Processor Support.
  74. config BF518
  75. bool "BF518"
  76. help
  77. BF518 Processor Support.
  78. config BF522
  79. bool "BF522"
  80. help
  81. BF522 Processor Support.
  82. config BF523
  83. bool "BF523"
  84. help
  85. BF523 Processor Support.
  86. config BF524
  87. bool "BF524"
  88. help
  89. BF524 Processor Support.
  90. config BF525
  91. bool "BF525"
  92. help
  93. BF525 Processor Support.
  94. config BF526
  95. bool "BF526"
  96. help
  97. BF526 Processor Support.
  98. config BF527
  99. bool "BF527"
  100. help
  101. BF527 Processor Support.
  102. config BF531
  103. bool "BF531"
  104. help
  105. BF531 Processor Support.
  106. config BF532
  107. bool "BF532"
  108. help
  109. BF532 Processor Support.
  110. config BF533
  111. bool "BF533"
  112. help
  113. BF533 Processor Support.
  114. config BF534
  115. bool "BF534"
  116. help
  117. BF534 Processor Support.
  118. config BF536
  119. bool "BF536"
  120. help
  121. BF536 Processor Support.
  122. config BF537
  123. bool "BF537"
  124. help
  125. BF537 Processor Support.
  126. config BF538
  127. bool "BF538"
  128. help
  129. BF538 Processor Support.
  130. config BF539
  131. bool "BF539"
  132. help
  133. BF539 Processor Support.
  134. config BF542_std
  135. bool "BF542"
  136. help
  137. BF542 Processor Support.
  138. config BF542M
  139. bool "BF542m"
  140. help
  141. BF542 Processor Support.
  142. config BF544_std
  143. bool "BF544"
  144. help
  145. BF544 Processor Support.
  146. config BF544M
  147. bool "BF544m"
  148. help
  149. BF544 Processor Support.
  150. config BF547_std
  151. bool "BF547"
  152. help
  153. BF547 Processor Support.
  154. config BF547M
  155. bool "BF547m"
  156. help
  157. BF547 Processor Support.
  158. config BF548_std
  159. bool "BF548"
  160. help
  161. BF548 Processor Support.
  162. config BF548M
  163. bool "BF548m"
  164. help
  165. BF548 Processor Support.
  166. config BF549_std
  167. bool "BF549"
  168. help
  169. BF549 Processor Support.
  170. config BF549M
  171. bool "BF549m"
  172. help
  173. BF549 Processor Support.
  174. config BF561
  175. bool "BF561"
  176. help
  177. BF561 Processor Support.
  178. endchoice
  179. config SMP
  180. depends on BF561
  181. select TICKSOURCE_CORETMR
  182. bool "Symmetric multi-processing support"
  183. ---help---
  184. This enables support for systems with more than one CPU,
  185. like the dual core BF561. If you have a system with only one
  186. CPU, say N. If you have a system with more than one CPU, say Y.
  187. If you don't know what to do here, say N.
  188. config NR_CPUS
  189. int
  190. depends on SMP
  191. default 2 if BF561
  192. config HOTPLUG_CPU
  193. bool "Support for hot-pluggable CPUs"
  194. depends on SMP && HOTPLUG
  195. default y
  196. config HAVE_LEGACY_PER_CPU_AREA
  197. def_bool y
  198. depends on SMP
  199. config BF_REV_MIN
  200. int
  201. default 0 if (BF51x || BF52x || (BF54x && !BF54xM))
  202. default 2 if (BF537 || BF536 || BF534)
  203. default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
  204. default 4 if (BF538 || BF539)
  205. config BF_REV_MAX
  206. int
  207. default 2 if (BF51x || BF52x || (BF54x && !BF54xM))
  208. default 3 if (BF537 || BF536 || BF534 || BF54xM)
  209. default 5 if (BF561 || BF538 || BF539)
  210. default 6 if (BF533 || BF532 || BF531)
  211. choice
  212. prompt "Silicon Rev"
  213. default BF_REV_0_0 if (BF51x || BF52x)
  214. default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
  215. default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
  216. config BF_REV_0_0
  217. bool "0.0"
  218. depends on (BF51x || BF52x || (BF54x && !BF54xM))
  219. config BF_REV_0_1
  220. bool "0.1"
  221. depends on (BF51x || BF52x || (BF54x && !BF54xM))
  222. config BF_REV_0_2
  223. bool "0.2"
  224. depends on (BF51x || BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
  225. config BF_REV_0_3
  226. bool "0.3"
  227. depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
  228. config BF_REV_0_4
  229. bool "0.4"
  230. depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
  231. config BF_REV_0_5
  232. bool "0.5"
  233. depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
  234. config BF_REV_0_6
  235. bool "0.6"
  236. depends on (BF533 || BF532 || BF531)
  237. config BF_REV_ANY
  238. bool "any"
  239. config BF_REV_NONE
  240. bool "none"
  241. endchoice
  242. config BF53x
  243. bool
  244. depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
  245. default y
  246. config MEM_MT48LC64M4A2FB_7E
  247. bool
  248. depends on (BFIN533_STAMP)
  249. default y
  250. config MEM_MT48LC16M16A2TG_75
  251. bool
  252. depends on (BFIN533_EZKIT || BFIN561_EZKIT \
  253. || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
  254. || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
  255. || BFIN527_BLUETECHNIX_CM)
  256. default y
  257. config MEM_MT48LC32M8A2_75
  258. bool
  259. depends on (BFIN518F_EZBRD || BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
  260. default y
  261. config MEM_MT48LC8M32B2B5_7
  262. bool
  263. depends on (BFIN561_BLUETECHNIX_CM)
  264. default y
  265. config MEM_MT48LC32M16A2TG_75
  266. bool
  267. depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP || BFIN527_AD7160EVAL)
  268. default y
  269. config MEM_MT48H32M16LFCJ_75
  270. bool
  271. depends on (BFIN526_EZBRD)
  272. default y
  273. source "arch/blackfin/mach-bf518/Kconfig"
  274. source "arch/blackfin/mach-bf527/Kconfig"
  275. source "arch/blackfin/mach-bf533/Kconfig"
  276. source "arch/blackfin/mach-bf561/Kconfig"
  277. source "arch/blackfin/mach-bf537/Kconfig"
  278. source "arch/blackfin/mach-bf538/Kconfig"
  279. source "arch/blackfin/mach-bf548/Kconfig"
  280. menu "Board customizations"
  281. config CMDLINE_BOOL
  282. bool "Default bootloader kernel arguments"
  283. config CMDLINE
  284. string "Initial kernel command string"
  285. depends on CMDLINE_BOOL
  286. default "console=ttyBF0,57600"
  287. help
  288. If you don't have a boot loader capable of passing a command line string
  289. to the kernel, you may specify one here. As a minimum, you should specify
  290. the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
  291. config BOOT_LOAD
  292. hex "Kernel load address for booting"
  293. default "0x1000"
  294. range 0x1000 0x20000000
  295. help
  296. This option allows you to set the load address of the kernel.
  297. This can be useful if you are on a board which has a small amount
  298. of memory or you wish to reserve some memory at the beginning of
  299. the address space.
  300. Note that you need to keep this value above 4k (0x1000) as this
  301. memory region is used to capture NULL pointer references as well
  302. as some core kernel functions.
  303. config ROM_BASE
  304. hex "Kernel ROM Base"
  305. depends on ROMKERNEL
  306. default "0x20040040"
  307. range 0x20000000 0x20400000 if !(BF54x || BF561)
  308. range 0x20000000 0x30000000 if (BF54x || BF561)
  309. help
  310. Make sure your ROM base does not include any file-header
  311. information that is prepended to the kernel.
  312. For example, the bootable U-Boot format (created with
  313. mkimage) has a 64 byte header (0x40). So while the image
  314. you write to flash might start at say 0x20080000, you have
  315. to add 0x40 to get the kernel's ROM base as it will come
  316. after the header.
  317. comment "Clock/PLL Setup"
  318. config CLKIN_HZ
  319. int "Frequency of the crystal on the board in Hz"
  320. default "10000000" if BFIN532_IP0X
  321. default "11059200" if BFIN533_STAMP
  322. default "24576000" if PNAV10
  323. default "25000000" # most people use this
  324. default "27000000" if BFIN533_EZKIT
  325. default "30000000" if BFIN561_EZKIT
  326. default "24000000" if BFIN527_AD7160EVAL
  327. help
  328. The frequency of CLKIN crystal oscillator on the board in Hz.
  329. Warning: This value should match the crystal on the board. Otherwise,
  330. peripherals won't work properly.
  331. config BFIN_KERNEL_CLOCK
  332. bool "Re-program Clocks while Kernel boots?"
  333. default n
  334. help
  335. This option decides if kernel clocks are re-programed from the
  336. bootloader settings. If the clocks are not set, the SDRAM settings
  337. are also not changed, and the Bootloader does 100% of the hardware
  338. configuration.
  339. config PLL_BYPASS
  340. bool "Bypass PLL"
  341. depends on BFIN_KERNEL_CLOCK
  342. default n
  343. config CLKIN_HALF
  344. bool "Half Clock In"
  345. depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
  346. default n
  347. help
  348. If this is set the clock will be divided by 2, before it goes to the PLL.
  349. config VCO_MULT
  350. int "VCO Multiplier"
  351. depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
  352. range 1 64
  353. default "22" if BFIN533_EZKIT
  354. default "45" if BFIN533_STAMP
  355. default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
  356. default "22" if BFIN533_BLUETECHNIX_CM
  357. default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
  358. default "20" if BFIN561_EZKIT
  359. default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
  360. default "25" if BFIN527_AD7160EVAL
  361. help
  362. This controls the frequency of the on-chip PLL. This can be between 1 and 64.
  363. PLL Frequency = (Crystal Frequency) * (this setting)
  364. choice
  365. prompt "Core Clock Divider"
  366. depends on BFIN_KERNEL_CLOCK
  367. default CCLK_DIV_1
  368. help
  369. This sets the frequency of the core. It can be 1, 2, 4 or 8
  370. Core Frequency = (PLL frequency) / (this setting)
  371. config CCLK_DIV_1
  372. bool "1"
  373. config CCLK_DIV_2
  374. bool "2"
  375. config CCLK_DIV_4
  376. bool "4"
  377. config CCLK_DIV_8
  378. bool "8"
  379. endchoice
  380. config SCLK_DIV
  381. int "System Clock Divider"
  382. depends on BFIN_KERNEL_CLOCK
  383. range 1 15
  384. default 5
  385. help
  386. This sets the frequency of the system clock (including SDRAM or DDR).
  387. This can be between 1 and 15
  388. System Clock = (PLL frequency) / (this setting)
  389. choice
  390. prompt "DDR SDRAM Chip Type"
  391. depends on BFIN_KERNEL_CLOCK
  392. depends on BF54x
  393. default MEM_MT46V32M16_5B
  394. config MEM_MT46V32M16_6T
  395. bool "MT46V32M16_6T"
  396. config MEM_MT46V32M16_5B
  397. bool "MT46V32M16_5B"
  398. endchoice
  399. choice
  400. prompt "DDR/SDRAM Timing"
  401. depends on BFIN_KERNEL_CLOCK
  402. default BFIN_KERNEL_CLOCK_MEMINIT_CALC
  403. help
  404. This option allows you to specify Blackfin SDRAM/DDR Timing parameters
  405. The calculated SDRAM timing parameters may not be 100%
  406. accurate - This option is therefore marked experimental.
  407. config BFIN_KERNEL_CLOCK_MEMINIT_CALC
  408. bool "Calculate Timings (EXPERIMENTAL)"
  409. depends on EXPERIMENTAL
  410. config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
  411. bool "Provide accurate Timings based on target SCLK"
  412. help
  413. Please consult the Blackfin Hardware Reference Manuals as well
  414. as the memory device datasheet.
  415. http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
  416. endchoice
  417. menu "Memory Init Control"
  418. depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
  419. config MEM_DDRCTL0
  420. depends on BF54x
  421. hex "DDRCTL0"
  422. default 0x0
  423. config MEM_DDRCTL1
  424. depends on BF54x
  425. hex "DDRCTL1"
  426. default 0x0
  427. config MEM_DDRCTL2
  428. depends on BF54x
  429. hex "DDRCTL2"
  430. default 0x0
  431. config MEM_EBIU_DDRQUE
  432. depends on BF54x
  433. hex "DDRQUE"
  434. default 0x0
  435. config MEM_SDRRC
  436. depends on !BF54x
  437. hex "SDRRC"
  438. default 0x0
  439. config MEM_SDGCTL
  440. depends on !BF54x
  441. hex "SDGCTL"
  442. default 0x0
  443. endmenu
  444. #
  445. # Max & Min Speeds for various Chips
  446. #
  447. config MAX_VCO_HZ
  448. int
  449. default 400000000 if BF512
  450. default 400000000 if BF514
  451. default 400000000 if BF516
  452. default 400000000 if BF518
  453. default 400000000 if BF522
  454. default 600000000 if BF523
  455. default 400000000 if BF524
  456. default 600000000 if BF525
  457. default 400000000 if BF526
  458. default 600000000 if BF527
  459. default 400000000 if BF531
  460. default 400000000 if BF532
  461. default 750000000 if BF533
  462. default 500000000 if BF534
  463. default 400000000 if BF536
  464. default 600000000 if BF537
  465. default 533333333 if BF538
  466. default 533333333 if BF539
  467. default 600000000 if BF542
  468. default 533333333 if BF544
  469. default 600000000 if BF547
  470. default 600000000 if BF548
  471. default 533333333 if BF549
  472. default 600000000 if BF561
  473. config MIN_VCO_HZ
  474. int
  475. default 50000000
  476. config MAX_SCLK_HZ
  477. int
  478. default 133333333
  479. config MIN_SCLK_HZ
  480. int
  481. default 27000000
  482. comment "Kernel Timer/Scheduler"
  483. source kernel/Kconfig.hz
  484. config GENERIC_CLOCKEVENTS
  485. bool "Generic clock events"
  486. default y
  487. menu "Clock event device"
  488. depends on GENERIC_CLOCKEVENTS
  489. config TICKSOURCE_GPTMR0
  490. bool "GPTimer0"
  491. depends on !SMP
  492. select BFIN_GPTIMERS
  493. config TICKSOURCE_CORETMR
  494. bool "Core timer"
  495. default y
  496. endmenu
  497. menu "Clock souce"
  498. depends on GENERIC_CLOCKEVENTS
  499. config CYCLES_CLOCKSOURCE
  500. bool "CYCLES"
  501. default y
  502. depends on !BFIN_SCRATCH_REG_CYCLES
  503. depends on !SMP
  504. help
  505. If you say Y here, you will enable support for using the 'cycles'
  506. registers as a clock source. Doing so means you will be unable to
  507. safely write to the 'cycles' register during runtime. You will
  508. still be able to read it (such as for performance monitoring), but
  509. writing the registers will most likely crash the kernel.
  510. config GPTMR0_CLOCKSOURCE
  511. bool "GPTimer0"
  512. select BFIN_GPTIMERS
  513. depends on !TICKSOURCE_GPTMR0
  514. endmenu
  515. config ARCH_USES_GETTIMEOFFSET
  516. depends on !GENERIC_CLOCKEVENTS
  517. def_bool y
  518. source kernel/time/Kconfig
  519. comment "Misc"
  520. choice
  521. prompt "Blackfin Exception Scratch Register"
  522. default BFIN_SCRATCH_REG_RETN
  523. help
  524. Select the resource to reserve for the Exception handler:
  525. - RETN: Non-Maskable Interrupt (NMI)
  526. - RETE: Exception Return (JTAG/ICE)
  527. - CYCLES: Performance counter
  528. If you are unsure, please select "RETN".
  529. config BFIN_SCRATCH_REG_RETN
  530. bool "RETN"
  531. help
  532. Use the RETN register in the Blackfin exception handler
  533. as a stack scratch register. This means you cannot
  534. safely use NMI on the Blackfin while running Linux, but
  535. you can debug the system with a JTAG ICE and use the
  536. CYCLES performance registers.
  537. If you are unsure, please select "RETN".
  538. config BFIN_SCRATCH_REG_RETE
  539. bool "RETE"
  540. help
  541. Use the RETE register in the Blackfin exception handler
  542. as a stack scratch register. This means you cannot
  543. safely use a JTAG ICE while debugging a Blackfin board,
  544. but you can safely use the CYCLES performance registers
  545. and the NMI.
  546. If you are unsure, please select "RETN".
  547. config BFIN_SCRATCH_REG_CYCLES
  548. bool "CYCLES"
  549. help
  550. Use the CYCLES register in the Blackfin exception handler
  551. as a stack scratch register. This means you cannot
  552. safely use the CYCLES performance registers on a Blackfin
  553. board at anytime, but you can debug the system with a JTAG
  554. ICE and use the NMI.
  555. If you are unsure, please select "RETN".
  556. endchoice
  557. endmenu
  558. menu "Blackfin Kernel Optimizations"
  559. comment "Memory Optimizations"
  560. config I_ENTRY_L1
  561. bool "Locate interrupt entry code in L1 Memory"
  562. default y
  563. depends on !SMP
  564. help
  565. If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
  566. into L1 instruction memory. (less latency)
  567. config EXCPT_IRQ_SYSC_L1
  568. bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
  569. default y
  570. depends on !SMP
  571. help
  572. If enabled, the entire ASM lowlevel exception and interrupt entry code
  573. (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
  574. (less latency)
  575. config DO_IRQ_L1
  576. bool "Locate frequently called do_irq dispatcher function in L1 Memory"
  577. default y
  578. depends on !SMP
  579. help
  580. If enabled, the frequently called do_irq dispatcher function is linked
  581. into L1 instruction memory. (less latency)
  582. config CORE_TIMER_IRQ_L1
  583. bool "Locate frequently called timer_interrupt() function in L1 Memory"
  584. default y
  585. depends on !SMP
  586. help
  587. If enabled, the frequently called timer_interrupt() function is linked
  588. into L1 instruction memory. (less latency)
  589. config IDLE_L1
  590. bool "Locate frequently idle function in L1 Memory"
  591. default y
  592. depends on !SMP
  593. help
  594. If enabled, the frequently called idle function is linked
  595. into L1 instruction memory. (less latency)
  596. config SCHEDULE_L1
  597. bool "Locate kernel schedule function in L1 Memory"
  598. default y
  599. depends on !SMP
  600. help
  601. If enabled, the frequently called kernel schedule is linked
  602. into L1 instruction memory. (less latency)
  603. config ARITHMETIC_OPS_L1
  604. bool "Locate kernel owned arithmetic functions in L1 Memory"
  605. default y
  606. depends on !SMP
  607. help
  608. If enabled, arithmetic functions are linked
  609. into L1 instruction memory. (less latency)
  610. config ACCESS_OK_L1
  611. bool "Locate access_ok function in L1 Memory"
  612. default y
  613. depends on !SMP
  614. help
  615. If enabled, the access_ok function is linked
  616. into L1 instruction memory. (less latency)
  617. config MEMSET_L1
  618. bool "Locate memset function in L1 Memory"
  619. default y
  620. depends on !SMP
  621. help
  622. If enabled, the memset function is linked
  623. into L1 instruction memory. (less latency)
  624. config MEMCPY_L1
  625. bool "Locate memcpy function in L1 Memory"
  626. default y
  627. depends on !SMP
  628. help
  629. If enabled, the memcpy function is linked
  630. into L1 instruction memory. (less latency)
  631. config STRCMP_L1
  632. bool "locate strcmp function in L1 Memory"
  633. default y
  634. depends on !SMP
  635. help
  636. If enabled, the strcmp function is linked
  637. into L1 instruction memory (less latency).
  638. config STRNCMP_L1
  639. bool "locate strncmp function in L1 Memory"
  640. default y
  641. depends on !SMP
  642. help
  643. If enabled, the strncmp function is linked
  644. into L1 instruction memory (less latency).
  645. config STRCPY_L1
  646. bool "locate strcpy function in L1 Memory"
  647. default y
  648. depends on !SMP
  649. help
  650. If enabled, the strcpy function is linked
  651. into L1 instruction memory (less latency).
  652. config STRNCPY_L1
  653. bool "locate strncpy function in L1 Memory"
  654. default y
  655. depends on !SMP
  656. help
  657. If enabled, the strncpy function is linked
  658. into L1 instruction memory (less latency).
  659. config SYS_BFIN_SPINLOCK_L1
  660. bool "Locate sys_bfin_spinlock function in L1 Memory"
  661. default y
  662. depends on !SMP
  663. help
  664. If enabled, sys_bfin_spinlock function is linked
  665. into L1 instruction memory. (less latency)
  666. config IP_CHECKSUM_L1
  667. bool "Locate IP Checksum function in L1 Memory"
  668. default n
  669. depends on !SMP
  670. help
  671. If enabled, the IP Checksum function is linked
  672. into L1 instruction memory. (less latency)
  673. config CACHELINE_ALIGNED_L1
  674. bool "Locate cacheline_aligned data to L1 Data Memory"
  675. default y if !BF54x
  676. default n if BF54x
  677. depends on !SMP && !BF531
  678. help
  679. If enabled, cacheline_aligned data is linked
  680. into L1 data memory. (less latency)
  681. config SYSCALL_TAB_L1
  682. bool "Locate Syscall Table L1 Data Memory"
  683. default n
  684. depends on !SMP && !BF531
  685. help
  686. If enabled, the Syscall LUT is linked
  687. into L1 data memory. (less latency)
  688. config CPLB_SWITCH_TAB_L1
  689. bool "Locate CPLB Switch Tables L1 Data Memory"
  690. default n
  691. depends on !SMP && !BF531
  692. help
  693. If enabled, the CPLB Switch Tables are linked
  694. into L1 data memory. (less latency)
  695. config ICACHE_FLUSH_L1
  696. bool "Locate icache flush funcs in L1 Inst Memory"
  697. default y
  698. help
  699. If enabled, the Blackfin icache flushing functions are linked
  700. into L1 instruction memory.
  701. Note that this might be required to address anomalies, but
  702. these functions are pretty small, so it shouldn't be too bad.
  703. If you are using a processor affected by an anomaly, the build
  704. system will double check for you and prevent it.
  705. config DCACHE_FLUSH_L1
  706. bool "Locate dcache flush funcs in L1 Inst Memory"
  707. default y
  708. depends on !SMP
  709. help
  710. If enabled, the Blackfin dcache flushing functions are linked
  711. into L1 instruction memory.
  712. config APP_STACK_L1
  713. bool "Support locating application stack in L1 Scratch Memory"
  714. default y
  715. depends on !SMP
  716. help
  717. If enabled the application stack can be located in L1
  718. scratch memory (less latency).
  719. Currently only works with FLAT binaries.
  720. config EXCEPTION_L1_SCRATCH
  721. bool "Locate exception stack in L1 Scratch Memory"
  722. default n
  723. depends on !SMP && !APP_STACK_L1
  724. help
  725. Whenever an exception occurs, use the L1 Scratch memory for
  726. stack storage. You cannot place the stacks of FLAT binaries
  727. in L1 when using this option.
  728. If you don't use L1 Scratch, then you should say Y here.
  729. comment "Speed Optimizations"
  730. config BFIN_INS_LOWOVERHEAD
  731. bool "ins[bwl] low overhead, higher interrupt latency"
  732. default y
  733. depends on !SMP
  734. help
  735. Reads on the Blackfin are speculative. In Blackfin terms, this means
  736. they can be interrupted at any time (even after they have been issued
  737. on to the external bus), and re-issued after the interrupt occurs.
  738. For memory - this is not a big deal, since memory does not change if
  739. it sees a read.
  740. If a FIFO is sitting on the end of the read, it will see two reads,
  741. when the core only sees one since the FIFO receives both the read
  742. which is cancelled (and not delivered to the core) and the one which
  743. is re-issued (which is delivered to the core).
  744. To solve this, interrupts are turned off before reads occur to
  745. I/O space. This option controls which the overhead/latency of
  746. controlling interrupts during this time
  747. "n" turns interrupts off every read
  748. (higher overhead, but lower interrupt latency)
  749. "y" turns interrupts off every loop
  750. (low overhead, but longer interrupt latency)
  751. default behavior is to leave this set to on (type "Y"). If you are experiencing
  752. interrupt latency issues, it is safe and OK to turn this off.
  753. endmenu
  754. choice
  755. prompt "Kernel executes from"
  756. help
  757. Choose the memory type that the kernel will be running in.
  758. config RAMKERNEL
  759. bool "RAM"
  760. help
  761. The kernel will be resident in RAM when running.
  762. config ROMKERNEL
  763. bool "ROM"
  764. help
  765. The kernel will be resident in FLASH/ROM when running.
  766. endchoice
  767. # Common code uses "ROMKERNEL" or "XIP_KERNEL", so define both
  768. config XIP_KERNEL
  769. bool
  770. default y
  771. depends on ROMKERNEL
  772. source "mm/Kconfig"
  773. config BFIN_GPTIMERS
  774. tristate "Enable Blackfin General Purpose Timers API"
  775. default n
  776. help
  777. Enable support for the General Purpose Timers API. If you
  778. are unsure, say N.
  779. To compile this driver as a module, choose M here: the module
  780. will be called gptimers.
  781. choice
  782. prompt "Uncached DMA region"
  783. default DMA_UNCACHED_1M
  784. config DMA_UNCACHED_4M
  785. bool "Enable 4M DMA region"
  786. config DMA_UNCACHED_2M
  787. bool "Enable 2M DMA region"
  788. config DMA_UNCACHED_1M
  789. bool "Enable 1M DMA region"
  790. config DMA_UNCACHED_512K
  791. bool "Enable 512K DMA region"
  792. config DMA_UNCACHED_256K
  793. bool "Enable 256K DMA region"
  794. config DMA_UNCACHED_128K
  795. bool "Enable 128K DMA region"
  796. config DMA_UNCACHED_NONE
  797. bool "Disable DMA region"
  798. endchoice
  799. comment "Cache Support"
  800. config BFIN_ICACHE
  801. bool "Enable ICACHE"
  802. default y
  803. config BFIN_EXTMEM_ICACHEABLE
  804. bool "Enable ICACHE for external memory"
  805. depends on BFIN_ICACHE
  806. default y
  807. config BFIN_L2_ICACHEABLE
  808. bool "Enable ICACHE for L2 SRAM"
  809. depends on BFIN_ICACHE
  810. depends on BF54x || BF561
  811. default n
  812. config BFIN_DCACHE
  813. bool "Enable DCACHE"
  814. default y
  815. config BFIN_DCACHE_BANKA
  816. bool "Enable only 16k BankA DCACHE - BankB is SRAM"
  817. depends on BFIN_DCACHE && !BF531
  818. default n
  819. config BFIN_EXTMEM_DCACHEABLE
  820. bool "Enable DCACHE for external memory"
  821. depends on BFIN_DCACHE
  822. default y
  823. choice
  824. prompt "External memory DCACHE policy"
  825. depends on BFIN_EXTMEM_DCACHEABLE
  826. default BFIN_EXTMEM_WRITEBACK if !SMP
  827. default BFIN_EXTMEM_WRITETHROUGH if SMP
  828. config BFIN_EXTMEM_WRITEBACK
  829. bool "Write back"
  830. depends on !SMP
  831. help
  832. Write Back Policy:
  833. Cached data will be written back to SDRAM only when needed.
  834. This can give a nice increase in performance, but beware of
  835. broken drivers that do not properly invalidate/flush their
  836. cache.
  837. Write Through Policy:
  838. Cached data will always be written back to SDRAM when the
  839. cache is updated. This is a completely safe setting, but
  840. performance is worse than Write Back.
  841. If you are unsure of the options and you want to be safe,
  842. then go with Write Through.
  843. config BFIN_EXTMEM_WRITETHROUGH
  844. bool "Write through"
  845. help
  846. Write Back Policy:
  847. Cached data will be written back to SDRAM only when needed.
  848. This can give a nice increase in performance, but beware of
  849. broken drivers that do not properly invalidate/flush their
  850. cache.
  851. Write Through Policy:
  852. Cached data will always be written back to SDRAM when the
  853. cache is updated. This is a completely safe setting, but
  854. performance is worse than Write Back.
  855. If you are unsure of the options and you want to be safe,
  856. then go with Write Through.
  857. endchoice
  858. config BFIN_L2_DCACHEABLE
  859. bool "Enable DCACHE for L2 SRAM"
  860. depends on BFIN_DCACHE
  861. depends on (BF54x || BF561) && !SMP
  862. default n
  863. choice
  864. prompt "L2 SRAM DCACHE policy"
  865. depends on BFIN_L2_DCACHEABLE
  866. default BFIN_L2_WRITEBACK
  867. config BFIN_L2_WRITEBACK
  868. bool "Write back"
  869. config BFIN_L2_WRITETHROUGH
  870. bool "Write through"
  871. endchoice
  872. comment "Memory Protection Unit"
  873. config MPU
  874. bool "Enable the memory protection unit (EXPERIMENTAL)"
  875. default n
  876. help
  877. Use the processor's MPU to protect applications from accessing
  878. memory they do not own. This comes at a performance penalty
  879. and is recommended only for debugging.
  880. comment "Asynchronous Memory Configuration"
  881. menu "EBIU_AMGCTL Global Control"
  882. config C_AMCKEN
  883. bool "Enable CLKOUT"
  884. default y
  885. config C_CDPRIO
  886. bool "DMA has priority over core for ext. accesses"
  887. default n
  888. config C_B0PEN
  889. depends on BF561
  890. bool "Bank 0 16 bit packing enable"
  891. default y
  892. config C_B1PEN
  893. depends on BF561
  894. bool "Bank 1 16 bit packing enable"
  895. default y
  896. config C_B2PEN
  897. depends on BF561
  898. bool "Bank 2 16 bit packing enable"
  899. default y
  900. config C_B3PEN
  901. depends on BF561
  902. bool "Bank 3 16 bit packing enable"
  903. default n
  904. choice
  905. prompt "Enable Asynchronous Memory Banks"
  906. default C_AMBEN_ALL
  907. config C_AMBEN
  908. bool "Disable All Banks"
  909. config C_AMBEN_B0
  910. bool "Enable Bank 0"
  911. config C_AMBEN_B0_B1
  912. bool "Enable Bank 0 & 1"
  913. config C_AMBEN_B0_B1_B2
  914. bool "Enable Bank 0 & 1 & 2"
  915. config C_AMBEN_ALL
  916. bool "Enable All Banks"
  917. endchoice
  918. endmenu
  919. menu "EBIU_AMBCTL Control"
  920. config BANK_0
  921. hex "Bank 0 (AMBCTL0.L)"
  922. default 0x7BB0
  923. help
  924. These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
  925. used to control the Asynchronous Memory Bank 0 settings.
  926. config BANK_1
  927. hex "Bank 1 (AMBCTL0.H)"
  928. default 0x7BB0
  929. default 0x5558 if BF54x
  930. help
  931. These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
  932. used to control the Asynchronous Memory Bank 1 settings.
  933. config BANK_2
  934. hex "Bank 2 (AMBCTL1.L)"
  935. default 0x7BB0
  936. help
  937. These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
  938. used to control the Asynchronous Memory Bank 2 settings.
  939. config BANK_3
  940. hex "Bank 3 (AMBCTL1.H)"
  941. default 0x99B3
  942. help
  943. These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
  944. used to control the Asynchronous Memory Bank 3 settings.
  945. endmenu
  946. config EBIU_MBSCTLVAL
  947. hex "EBIU Bank Select Control Register"
  948. depends on BF54x
  949. default 0
  950. config EBIU_MODEVAL
  951. hex "Flash Memory Mode Control Register"
  952. depends on BF54x
  953. default 1
  954. config EBIU_FCTLVAL
  955. hex "Flash Memory Bank Control Register"
  956. depends on BF54x
  957. default 6
  958. endmenu
  959. #############################################################################
  960. menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
  961. config PCI
  962. bool "PCI support"
  963. depends on BROKEN
  964. help
  965. Support for PCI bus.
  966. source "drivers/pci/Kconfig"
  967. source "drivers/pcmcia/Kconfig"
  968. source "drivers/pci/hotplug/Kconfig"
  969. endmenu
  970. menu "Executable file formats"
  971. source "fs/Kconfig.binfmt"
  972. endmenu
  973. menu "Power management options"
  974. source "kernel/power/Kconfig"
  975. config ARCH_SUSPEND_POSSIBLE
  976. def_bool y
  977. choice
  978. prompt "Standby Power Saving Mode"
  979. depends on PM
  980. default PM_BFIN_SLEEP_DEEPER
  981. config PM_BFIN_SLEEP_DEEPER
  982. bool "Sleep Deeper"
  983. help
  984. Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
  985. power dissipation by disabling the clock to the processor core (CCLK).
  986. Furthermore, Standby sets the internal power supply voltage (VDDINT)
  987. to 0.85 V to provide the greatest power savings, while preserving the
  988. processor state.
  989. The PLL and system clock (SCLK) continue to operate at a very low
  990. frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
  991. the SDRAM is put into Self Refresh Mode. Typically an external event
  992. such as GPIO interrupt or RTC activity wakes up the processor.
  993. Various Peripherals such as UART, SPORT, PPI may not function as
  994. normal during Sleep Deeper, due to the reduced SCLK frequency.
  995. When in the sleep mode, system DMA access to L1 memory is not supported.
  996. If unsure, select "Sleep Deeper".
  997. config PM_BFIN_SLEEP
  998. bool "Sleep"
  999. help
  1000. Sleep Mode (High Power Savings) - The sleep mode reduces power
  1001. dissipation by disabling the clock to the processor core (CCLK).
  1002. The PLL and system clock (SCLK), however, continue to operate in
  1003. this mode. Typically an external event or RTC activity will wake
  1004. up the processor. When in the sleep mode, system DMA access to L1
  1005. memory is not supported.
  1006. If unsure, select "Sleep Deeper".
  1007. endchoice
  1008. comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
  1009. depends on PM
  1010. config PM_BFIN_WAKE_PH6
  1011. bool "Allow Wake-Up from on-chip PHY or PH6 GP"
  1012. depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
  1013. default n
  1014. help
  1015. Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
  1016. config PM_BFIN_WAKE_GP
  1017. bool "Allow Wake-Up from GPIOs"
  1018. depends on PM && BF54x
  1019. default n
  1020. help
  1021. Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
  1022. (all processors, except ADSP-BF549). This option sets
  1023. the general-purpose wake-up enable (GPWE) control bit to enable
  1024. wake-up upon detection of an active low signal on the /GPW (PH7) pin.
  1025. On ADSP-BF549 this option enables the the same functionality on the
  1026. /MRXON pin also PH7.
  1027. endmenu
  1028. menu "CPU Frequency scaling"
  1029. source "drivers/cpufreq/Kconfig"
  1030. config BFIN_CPU_FREQ
  1031. bool
  1032. depends on CPU_FREQ
  1033. select CPU_FREQ_TABLE
  1034. default y
  1035. config CPU_VOLTAGE
  1036. bool "CPU Voltage scaling"
  1037. depends on EXPERIMENTAL
  1038. depends on CPU_FREQ
  1039. default n
  1040. help
  1041. Say Y here if you want CPU voltage scaling according to the CPU frequency.
  1042. This option violates the PLL BYPASS recommendation in the Blackfin Processor
  1043. manuals. There is a theoretical risk that during VDDINT transitions
  1044. the PLL may unlock.
  1045. endmenu
  1046. source "net/Kconfig"
  1047. source "drivers/Kconfig"
  1048. source "drivers/firmware/Kconfig"
  1049. source "fs/Kconfig"
  1050. source "arch/blackfin/Kconfig.debug"
  1051. source "security/Kconfig"
  1052. source "crypto/Kconfig"
  1053. source "lib/Kconfig"