dma.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464
  1. /*
  2. * DMA helper routines for Freescale STMP37XX/STMP378X
  3. *
  4. * Author: dmitry pervushin <dpervushin@embeddedalley.com>
  5. *
  6. * Copyright 2008 Freescale Semiconductor, Inc. All Rights Reserved.
  7. * Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved.
  8. */
  9. /*
  10. * The code contained herein is licensed under the GNU General Public
  11. * License. You may obtain a copy of the GNU General Public License
  12. * Version 2 or later at the following locations:
  13. *
  14. * http://www.opensource.org/licenses/gpl-license.html
  15. * http://www.gnu.org/copyleft/gpl.html
  16. */
  17. #include <linux/gfp.h>
  18. #include <linux/kernel.h>
  19. #include <linux/device.h>
  20. #include <linux/dmapool.h>
  21. #include <linux/sysdev.h>
  22. #include <linux/cpufreq.h>
  23. #include <asm/page.h>
  24. #include <mach/platform.h>
  25. #include <mach/dma.h>
  26. #include <mach/regs-apbx.h>
  27. #include <mach/regs-apbh.h>
  28. static const size_t pool_item_size = sizeof(struct stmp3xxx_dma_command);
  29. static const size_t pool_alignment = 8;
  30. static struct stmp3xxx_dma_user {
  31. void *pool;
  32. int inuse;
  33. const char *name;
  34. } channels[MAX_DMA_CHANNELS];
  35. #define IS_VALID_CHANNEL(ch) ((ch) >= 0 && (ch) < MAX_DMA_CHANNELS)
  36. #define IS_USED(ch) (channels[ch].inuse)
  37. int stmp3xxx_dma_request(int ch, struct device *dev, const char *name)
  38. {
  39. struct stmp3xxx_dma_user *user;
  40. int err = 0;
  41. user = channels + ch;
  42. if (!IS_VALID_CHANNEL(ch)) {
  43. err = -ENODEV;
  44. goto out;
  45. }
  46. if (IS_USED(ch)) {
  47. err = -EBUSY;
  48. goto out;
  49. }
  50. /* Create a pool to allocate dma commands from */
  51. user->pool = dma_pool_create(name, dev, pool_item_size,
  52. pool_alignment, PAGE_SIZE);
  53. if (user->pool == NULL) {
  54. err = -ENOMEM;
  55. goto out;
  56. }
  57. user->name = name;
  58. user->inuse++;
  59. out:
  60. return err;
  61. }
  62. EXPORT_SYMBOL(stmp3xxx_dma_request);
  63. int stmp3xxx_dma_release(int ch)
  64. {
  65. struct stmp3xxx_dma_user *user = channels + ch;
  66. int err = 0;
  67. if (!IS_VALID_CHANNEL(ch)) {
  68. err = -ENODEV;
  69. goto out;
  70. }
  71. if (!IS_USED(ch)) {
  72. err = -EBUSY;
  73. goto out;
  74. }
  75. BUG_ON(user->pool == NULL);
  76. dma_pool_destroy(user->pool);
  77. user->inuse--;
  78. out:
  79. return err;
  80. }
  81. EXPORT_SYMBOL(stmp3xxx_dma_release);
  82. int stmp3xxx_dma_read_semaphore(int channel)
  83. {
  84. int sem = -1;
  85. switch (STMP3XXX_DMA_BUS(channel)) {
  86. case STMP3XXX_BUS_APBH:
  87. sem = __raw_readl(REGS_APBH_BASE + HW_APBH_CHn_SEMA +
  88. STMP3XXX_DMA_CHANNEL(channel) * 0x70);
  89. sem &= BM_APBH_CHn_SEMA_PHORE;
  90. sem >>= BP_APBH_CHn_SEMA_PHORE;
  91. break;
  92. case STMP3XXX_BUS_APBX:
  93. sem = __raw_readl(REGS_APBX_BASE + HW_APBX_CHn_SEMA +
  94. STMP3XXX_DMA_CHANNEL(channel) * 0x70);
  95. sem &= BM_APBX_CHn_SEMA_PHORE;
  96. sem >>= BP_APBX_CHn_SEMA_PHORE;
  97. break;
  98. default:
  99. BUG();
  100. }
  101. return sem;
  102. }
  103. EXPORT_SYMBOL(stmp3xxx_dma_read_semaphore);
  104. int stmp3xxx_dma_allocate_command(int channel,
  105. struct stmp3xxx_dma_descriptor *descriptor)
  106. {
  107. struct stmp3xxx_dma_user *user = channels + channel;
  108. int err = 0;
  109. if (!IS_VALID_CHANNEL(channel)) {
  110. err = -ENODEV;
  111. goto out;
  112. }
  113. if (!IS_USED(channel)) {
  114. err = -EBUSY;
  115. goto out;
  116. }
  117. if (descriptor == NULL) {
  118. err = -EINVAL;
  119. goto out;
  120. }
  121. /* Allocate memory for a command from the buffer */
  122. descriptor->command =
  123. dma_pool_alloc(user->pool, GFP_KERNEL, &descriptor->handle);
  124. /* Check it worked */
  125. if (!descriptor->command) {
  126. err = -ENOMEM;
  127. goto out;
  128. }
  129. memset(descriptor->command, 0, pool_item_size);
  130. out:
  131. WARN_ON(err);
  132. return err;
  133. }
  134. EXPORT_SYMBOL(stmp3xxx_dma_allocate_command);
  135. int stmp3xxx_dma_free_command(int channel,
  136. struct stmp3xxx_dma_descriptor *descriptor)
  137. {
  138. int err = 0;
  139. if (!IS_VALID_CHANNEL(channel)) {
  140. err = -ENODEV;
  141. goto out;
  142. }
  143. if (!IS_USED(channel)) {
  144. err = -EBUSY;
  145. goto out;
  146. }
  147. /* Return the command memory to the pool */
  148. dma_pool_free(channels[channel].pool, descriptor->command,
  149. descriptor->handle);
  150. /* Initialise descriptor so we're not tempted to use it */
  151. descriptor->command = NULL;
  152. descriptor->handle = 0;
  153. descriptor->virtual_buf_ptr = NULL;
  154. descriptor->next_descr = NULL;
  155. WARN_ON(err);
  156. out:
  157. return err;
  158. }
  159. EXPORT_SYMBOL(stmp3xxx_dma_free_command);
  160. void stmp3xxx_dma_go(int channel,
  161. struct stmp3xxx_dma_descriptor *head, u32 semaphore)
  162. {
  163. int ch = STMP3XXX_DMA_CHANNEL(channel);
  164. void __iomem *c, *s;
  165. switch (STMP3XXX_DMA_BUS(channel)) {
  166. case STMP3XXX_BUS_APBH:
  167. c = REGS_APBH_BASE + HW_APBH_CHn_NXTCMDAR + 0x70 * ch;
  168. s = REGS_APBH_BASE + HW_APBH_CHn_SEMA + 0x70 * ch;
  169. break;
  170. case STMP3XXX_BUS_APBX:
  171. c = REGS_APBX_BASE + HW_APBX_CHn_NXTCMDAR + 0x70 * ch;
  172. s = REGS_APBX_BASE + HW_APBX_CHn_SEMA + 0x70 * ch;
  173. break;
  174. default:
  175. return;
  176. }
  177. /* Set next command */
  178. __raw_writel(head->handle, c);
  179. /* Set counting semaphore (kicks off transfer). Assumes
  180. peripheral has been set up correctly */
  181. __raw_writel(semaphore, s);
  182. }
  183. EXPORT_SYMBOL(stmp3xxx_dma_go);
  184. int stmp3xxx_dma_running(int channel)
  185. {
  186. switch (STMP3XXX_DMA_BUS(channel)) {
  187. case STMP3XXX_BUS_APBH:
  188. return (__raw_readl(REGS_APBH_BASE + HW_APBH_CHn_SEMA +
  189. 0x70 * STMP3XXX_DMA_CHANNEL(channel))) &
  190. BM_APBH_CHn_SEMA_PHORE;
  191. case STMP3XXX_BUS_APBX:
  192. return (__raw_readl(REGS_APBX_BASE + HW_APBX_CHn_SEMA +
  193. 0x70 * STMP3XXX_DMA_CHANNEL(channel))) &
  194. BM_APBX_CHn_SEMA_PHORE;
  195. default:
  196. BUG();
  197. return 0;
  198. }
  199. }
  200. EXPORT_SYMBOL(stmp3xxx_dma_running);
  201. /*
  202. * Circular dma chain management
  203. */
  204. void stmp3xxx_dma_free_chain(struct stmp37xx_circ_dma_chain *chain)
  205. {
  206. int i;
  207. for (i = 0; i < chain->total_count; i++)
  208. stmp3xxx_dma_free_command(
  209. STMP3XXX_DMA(chain->channel, chain->bus),
  210. &chain->chain[i]);
  211. }
  212. EXPORT_SYMBOL(stmp3xxx_dma_free_chain);
  213. int stmp3xxx_dma_make_chain(int ch, struct stmp37xx_circ_dma_chain *chain,
  214. struct stmp3xxx_dma_descriptor descriptors[],
  215. unsigned items)
  216. {
  217. int i;
  218. int err = 0;
  219. if (items == 0)
  220. return err;
  221. for (i = 0; i < items; i++) {
  222. err = stmp3xxx_dma_allocate_command(ch, &descriptors[i]);
  223. if (err) {
  224. WARN_ON(err);
  225. /*
  226. * Couldn't allocate the whole chain.
  227. * deallocate what has been allocated
  228. */
  229. if (i) {
  230. do {
  231. stmp3xxx_dma_free_command(ch,
  232. &descriptors
  233. [i]);
  234. } while (i-- > 0);
  235. }
  236. return err;
  237. }
  238. /* link them! */
  239. if (i > 0) {
  240. descriptors[i - 1].next_descr = &descriptors[i];
  241. descriptors[i - 1].command->next =
  242. descriptors[i].handle;
  243. }
  244. }
  245. /* make list circular */
  246. descriptors[items - 1].next_descr = &descriptors[0];
  247. descriptors[items - 1].command->next = descriptors[0].handle;
  248. chain->total_count = items;
  249. chain->chain = descriptors;
  250. chain->free_index = 0;
  251. chain->active_index = 0;
  252. chain->cooked_index = 0;
  253. chain->free_count = items;
  254. chain->active_count = 0;
  255. chain->cooked_count = 0;
  256. chain->bus = STMP3XXX_DMA_BUS(ch);
  257. chain->channel = STMP3XXX_DMA_CHANNEL(ch);
  258. return err;
  259. }
  260. EXPORT_SYMBOL(stmp3xxx_dma_make_chain);
  261. void stmp37xx_circ_clear_chain(struct stmp37xx_circ_dma_chain *chain)
  262. {
  263. BUG_ON(stmp3xxx_dma_running(STMP3XXX_DMA(chain->channel, chain->bus)));
  264. chain->free_index = 0;
  265. chain->active_index = 0;
  266. chain->cooked_index = 0;
  267. chain->free_count = chain->total_count;
  268. chain->active_count = 0;
  269. chain->cooked_count = 0;
  270. }
  271. EXPORT_SYMBOL(stmp37xx_circ_clear_chain);
  272. void stmp37xx_circ_advance_free(struct stmp37xx_circ_dma_chain *chain,
  273. unsigned count)
  274. {
  275. BUG_ON(chain->cooked_count < count);
  276. chain->cooked_count -= count;
  277. chain->cooked_index += count;
  278. chain->cooked_index %= chain->total_count;
  279. chain->free_count += count;
  280. }
  281. EXPORT_SYMBOL(stmp37xx_circ_advance_free);
  282. void stmp37xx_circ_advance_active(struct stmp37xx_circ_dma_chain *chain,
  283. unsigned count)
  284. {
  285. void __iomem *c;
  286. u32 mask_clr, mask;
  287. BUG_ON(chain->free_count < count);
  288. chain->free_count -= count;
  289. chain->free_index += count;
  290. chain->free_index %= chain->total_count;
  291. chain->active_count += count;
  292. switch (chain->bus) {
  293. case STMP3XXX_BUS_APBH:
  294. c = REGS_APBH_BASE + HW_APBH_CHn_SEMA + 0x70 * chain->channel;
  295. mask_clr = BM_APBH_CHn_SEMA_INCREMENT_SEMA;
  296. mask = BF(count, APBH_CHn_SEMA_INCREMENT_SEMA);
  297. break;
  298. case STMP3XXX_BUS_APBX:
  299. c = REGS_APBX_BASE + HW_APBX_CHn_SEMA + 0x70 * chain->channel;
  300. mask_clr = BM_APBX_CHn_SEMA_INCREMENT_SEMA;
  301. mask = BF(count, APBX_CHn_SEMA_INCREMENT_SEMA);
  302. break;
  303. default:
  304. BUG();
  305. return;
  306. }
  307. /* Set counting semaphore (kicks off transfer). Assumes
  308. peripheral has been set up correctly */
  309. stmp3xxx_clearl(mask_clr, c);
  310. stmp3xxx_setl(mask, c);
  311. }
  312. EXPORT_SYMBOL(stmp37xx_circ_advance_active);
  313. unsigned stmp37xx_circ_advance_cooked(struct stmp37xx_circ_dma_chain *chain)
  314. {
  315. unsigned cooked;
  316. cooked = chain->active_count -
  317. stmp3xxx_dma_read_semaphore(STMP3XXX_DMA(chain->channel, chain->bus));
  318. chain->active_count -= cooked;
  319. chain->active_index += cooked;
  320. chain->active_index %= chain->total_count;
  321. chain->cooked_count += cooked;
  322. return cooked;
  323. }
  324. EXPORT_SYMBOL(stmp37xx_circ_advance_cooked);
  325. void stmp3xxx_dma_set_alt_target(int channel, int function)
  326. {
  327. #if defined(CONFIG_ARCH_STMP37XX)
  328. unsigned bits = 4;
  329. #elif defined(CONFIG_ARCH_STMP378X)
  330. unsigned bits = 2;
  331. #else
  332. #error wrong arch
  333. #endif
  334. int shift = STMP3XXX_DMA_CHANNEL(channel) * bits;
  335. unsigned mask = (1<<bits) - 1;
  336. void __iomem *c;
  337. BUG_ON(function < 0 || function >= (1<<bits));
  338. pr_debug("%s: channel = %d, using mask %x, "
  339. "shift = %d\n", __func__, channel, mask, shift);
  340. switch (STMP3XXX_DMA_BUS(channel)) {
  341. case STMP3XXX_BUS_APBH:
  342. c = REGS_APBH_BASE + HW_APBH_DEVSEL;
  343. break;
  344. case STMP3XXX_BUS_APBX:
  345. c = REGS_APBX_BASE + HW_APBX_DEVSEL;
  346. break;
  347. default:
  348. BUG();
  349. }
  350. stmp3xxx_clearl(mask << shift, c);
  351. stmp3xxx_setl(mask << shift, c);
  352. }
  353. EXPORT_SYMBOL(stmp3xxx_dma_set_alt_target);
  354. void stmp3xxx_dma_suspend(void)
  355. {
  356. stmp3xxx_setl(BM_APBH_CTRL0_CLKGATE, REGS_APBH_BASE + HW_APBH_CTRL0);
  357. stmp3xxx_setl(BM_APBX_CTRL0_CLKGATE, REGS_APBX_BASE + HW_APBX_CTRL0);
  358. }
  359. void stmp3xxx_dma_resume(void)
  360. {
  361. stmp3xxx_clearl(BM_APBH_CTRL0_CLKGATE | BM_APBH_CTRL0_SFTRST,
  362. REGS_APBH_BASE + HW_APBH_CTRL0);
  363. stmp3xxx_clearl(BM_APBX_CTRL0_CLKGATE | BM_APBX_CTRL0_SFTRST,
  364. REGS_APBX_BASE + HW_APBX_CTRL0);
  365. }
  366. #ifdef CONFIG_CPU_FREQ
  367. struct dma_notifier_block {
  368. struct notifier_block nb;
  369. void *data;
  370. };
  371. static int dma_cpufreq_notifier(struct notifier_block *self,
  372. unsigned long phase, void *p)
  373. {
  374. switch (phase) {
  375. case CPUFREQ_POSTCHANGE:
  376. stmp3xxx_dma_resume();
  377. break;
  378. case CPUFREQ_PRECHANGE:
  379. stmp3xxx_dma_suspend();
  380. break;
  381. default:
  382. break;
  383. }
  384. return NOTIFY_DONE;
  385. }
  386. static struct dma_notifier_block dma_cpufreq_nb = {
  387. .nb = {
  388. .notifier_call = dma_cpufreq_notifier,
  389. },
  390. };
  391. #endif /* CONFIG_CPU_FREQ */
  392. void __init stmp3xxx_dma_init(void)
  393. {
  394. stmp3xxx_clearl(BM_APBH_CTRL0_CLKGATE | BM_APBH_CTRL0_SFTRST,
  395. REGS_APBH_BASE + HW_APBH_CTRL0);
  396. stmp3xxx_clearl(BM_APBX_CTRL0_CLKGATE | BM_APBX_CTRL0_SFTRST,
  397. REGS_APBX_BASE + HW_APBX_CTRL0);
  398. #ifdef CONFIG_CPU_FREQ
  399. cpufreq_register_notifier(&dma_cpufreq_nb.nb,
  400. CPUFREQ_TRANSITION_NOTIFIER);
  401. #endif /* CONFIG_CPU_FREQ */
  402. }