clock-s5p6440.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619
  1. /* linux/arch/arm/mach-s5p64x0/clock-s5p6440.c
  2. *
  3. * Copyright (c) 2009-2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * S5P6440 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/io.h>
  21. #include <mach/hardware.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-clock.h>
  24. #include <mach/s5p64x0-clock.h>
  25. #include <plat/cpu-freq.h>
  26. #include <plat/clock.h>
  27. #include <plat/cpu.h>
  28. #include <plat/pll.h>
  29. #include <plat/s5p-clock.h>
  30. #include <plat/clock-clksrc.h>
  31. #include <plat/s5p6440.h>
  32. static u32 epll_div[][5] = {
  33. { 36000000, 0, 48, 1, 4 },
  34. { 48000000, 0, 32, 1, 3 },
  35. { 60000000, 0, 40, 1, 3 },
  36. { 72000000, 0, 48, 1, 3 },
  37. { 84000000, 0, 28, 1, 2 },
  38. { 96000000, 0, 32, 1, 2 },
  39. { 32768000, 45264, 43, 1, 4 },
  40. { 45158000, 6903, 30, 1, 3 },
  41. { 49152000, 50332, 32, 1, 3 },
  42. { 67738000, 10398, 45, 1, 3 },
  43. { 73728000, 9961, 49, 1, 3 }
  44. };
  45. static int s5p6440_epll_set_rate(struct clk *clk, unsigned long rate)
  46. {
  47. unsigned int epll_con, epll_con_k;
  48. unsigned int i;
  49. if (clk->rate == rate) /* Return if nothing changed */
  50. return 0;
  51. epll_con = __raw_readl(S5P64X0_EPLL_CON);
  52. epll_con_k = __raw_readl(S5P64X0_EPLL_CON_K);
  53. epll_con_k &= ~(PLL90XX_KDIV_MASK);
  54. epll_con &= ~(PLL90XX_MDIV_MASK | PLL90XX_PDIV_MASK | PLL90XX_SDIV_MASK);
  55. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  56. if (epll_div[i][0] == rate) {
  57. epll_con_k |= (epll_div[i][1] << PLL90XX_KDIV_SHIFT);
  58. epll_con |= (epll_div[i][2] << PLL90XX_MDIV_SHIFT) |
  59. (epll_div[i][3] << PLL90XX_PDIV_SHIFT) |
  60. (epll_div[i][4] << PLL90XX_SDIV_SHIFT);
  61. break;
  62. }
  63. }
  64. if (i == ARRAY_SIZE(epll_div)) {
  65. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n", __func__);
  66. return -EINVAL;
  67. }
  68. __raw_writel(epll_con, S5P64X0_EPLL_CON);
  69. __raw_writel(epll_con_k, S5P64X0_EPLL_CON_K);
  70. printk(KERN_WARNING "EPLL Rate changes from %lu to %lu\n",
  71. clk->rate, rate);
  72. clk->rate = rate;
  73. return 0;
  74. }
  75. static struct clk_ops s5p6440_epll_ops = {
  76. .get_rate = s5p_epll_get_rate,
  77. .set_rate = s5p6440_epll_set_rate,
  78. };
  79. static struct clksrc_clk clk_hclk = {
  80. .clk = {
  81. .name = "clk_hclk",
  82. .id = -1,
  83. .parent = &clk_armclk.clk,
  84. },
  85. .reg_div = { .reg = S5P64X0_CLK_DIV0, .shift = 8, .size = 4 },
  86. };
  87. static struct clksrc_clk clk_pclk = {
  88. .clk = {
  89. .name = "clk_pclk",
  90. .id = -1,
  91. .parent = &clk_hclk.clk,
  92. },
  93. .reg_div = { .reg = S5P64X0_CLK_DIV0, .shift = 12, .size = 4 },
  94. };
  95. static struct clksrc_clk clk_hclk_low = {
  96. .clk = {
  97. .name = "clk_hclk_low",
  98. .id = -1,
  99. },
  100. .sources = &clkset_hclk_low,
  101. .reg_src = { .reg = S5P64X0_SYS_OTHERS, .shift = 6, .size = 1 },
  102. .reg_div = { .reg = S5P64X0_CLK_DIV3, .shift = 8, .size = 4 },
  103. };
  104. static struct clksrc_clk clk_pclk_low = {
  105. .clk = {
  106. .name = "clk_pclk_low",
  107. .id = -1,
  108. .parent = &clk_hclk_low.clk,
  109. },
  110. .reg_div = { .reg = S5P64X0_CLK_DIV3, .shift = 12, .size = 4 },
  111. };
  112. /*
  113. * The following clocks will be disabled during clock initialization. It is
  114. * recommended to keep the following clocks disabled until the driver requests
  115. * for enabling the clock.
  116. */
  117. static struct clk init_clocks_off[] = {
  118. {
  119. .name = "nand",
  120. .id = -1,
  121. .parent = &clk_hclk.clk,
  122. .enable = s5p64x0_mem_ctrl,
  123. .ctrlbit = (1 << 2),
  124. }, {
  125. .name = "post",
  126. .id = -1,
  127. .parent = &clk_hclk_low.clk,
  128. .enable = s5p64x0_hclk0_ctrl,
  129. .ctrlbit = (1 << 5)
  130. }, {
  131. .name = "2d",
  132. .id = -1,
  133. .parent = &clk_hclk.clk,
  134. .enable = s5p64x0_hclk0_ctrl,
  135. .ctrlbit = (1 << 8),
  136. }, {
  137. .name = "pdma",
  138. .id = -1,
  139. .parent = &clk_hclk_low.clk,
  140. .enable = s5p64x0_hclk0_ctrl,
  141. .ctrlbit = (1 << 12),
  142. }, {
  143. .name = "hsmmc",
  144. .id = 0,
  145. .parent = &clk_hclk_low.clk,
  146. .enable = s5p64x0_hclk0_ctrl,
  147. .ctrlbit = (1 << 17),
  148. }, {
  149. .name = "hsmmc",
  150. .id = 1,
  151. .parent = &clk_hclk_low.clk,
  152. .enable = s5p64x0_hclk0_ctrl,
  153. .ctrlbit = (1 << 18),
  154. }, {
  155. .name = "hsmmc",
  156. .id = 2,
  157. .parent = &clk_hclk_low.clk,
  158. .enable = s5p64x0_hclk0_ctrl,
  159. .ctrlbit = (1 << 19),
  160. }, {
  161. .name = "otg",
  162. .id = -1,
  163. .parent = &clk_hclk_low.clk,
  164. .enable = s5p64x0_hclk0_ctrl,
  165. .ctrlbit = (1 << 20)
  166. }, {
  167. .name = "irom",
  168. .id = -1,
  169. .parent = &clk_hclk.clk,
  170. .enable = s5p64x0_hclk0_ctrl,
  171. .ctrlbit = (1 << 25),
  172. }, {
  173. .name = "lcd",
  174. .id = -1,
  175. .parent = &clk_hclk_low.clk,
  176. .enable = s5p64x0_hclk1_ctrl,
  177. .ctrlbit = (1 << 1),
  178. }, {
  179. .name = "hclk_fimgvg",
  180. .id = -1,
  181. .parent = &clk_hclk.clk,
  182. .enable = s5p64x0_hclk1_ctrl,
  183. .ctrlbit = (1 << 2),
  184. }, {
  185. .name = "tsi",
  186. .id = -1,
  187. .parent = &clk_hclk_low.clk,
  188. .enable = s5p64x0_hclk1_ctrl,
  189. .ctrlbit = (1 << 0),
  190. }, {
  191. .name = "watchdog",
  192. .id = -1,
  193. .parent = &clk_pclk_low.clk,
  194. .enable = s5p64x0_pclk_ctrl,
  195. .ctrlbit = (1 << 5),
  196. }, {
  197. .name = "rtc",
  198. .id = -1,
  199. .parent = &clk_pclk_low.clk,
  200. .enable = s5p64x0_pclk_ctrl,
  201. .ctrlbit = (1 << 6),
  202. }, {
  203. .name = "timers",
  204. .id = -1,
  205. .parent = &clk_pclk_low.clk,
  206. .enable = s5p64x0_pclk_ctrl,
  207. .ctrlbit = (1 << 7),
  208. }, {
  209. .name = "pcm",
  210. .id = -1,
  211. .parent = &clk_pclk_low.clk,
  212. .enable = s5p64x0_pclk_ctrl,
  213. .ctrlbit = (1 << 8),
  214. }, {
  215. .name = "adc",
  216. .id = -1,
  217. .parent = &clk_pclk_low.clk,
  218. .enable = s5p64x0_pclk_ctrl,
  219. .ctrlbit = (1 << 12),
  220. }, {
  221. .name = "i2c",
  222. .id = -1,
  223. .parent = &clk_pclk_low.clk,
  224. .enable = s5p64x0_pclk_ctrl,
  225. .ctrlbit = (1 << 17),
  226. }, {
  227. .name = "spi",
  228. .id = 0,
  229. .parent = &clk_pclk_low.clk,
  230. .enable = s5p64x0_pclk_ctrl,
  231. .ctrlbit = (1 << 21),
  232. }, {
  233. .name = "spi",
  234. .id = 1,
  235. .parent = &clk_pclk_low.clk,
  236. .enable = s5p64x0_pclk_ctrl,
  237. .ctrlbit = (1 << 22),
  238. }, {
  239. .name = "gps",
  240. .id = -1,
  241. .parent = &clk_pclk_low.clk,
  242. .enable = s5p64x0_pclk_ctrl,
  243. .ctrlbit = (1 << 25),
  244. }, {
  245. .name = "iis",
  246. .id = 0,
  247. .parent = &clk_pclk_low.clk,
  248. .enable = s5p64x0_pclk_ctrl,
  249. .ctrlbit = (1 << 26),
  250. }, {
  251. .name = "dsim",
  252. .id = -1,
  253. .parent = &clk_pclk_low.clk,
  254. .enable = s5p64x0_pclk_ctrl,
  255. .ctrlbit = (1 << 28),
  256. }, {
  257. .name = "etm",
  258. .id = -1,
  259. .parent = &clk_pclk.clk,
  260. .enable = s5p64x0_pclk_ctrl,
  261. .ctrlbit = (1 << 29),
  262. }, {
  263. .name = "dmc0",
  264. .id = -1,
  265. .parent = &clk_pclk.clk,
  266. .enable = s5p64x0_pclk_ctrl,
  267. .ctrlbit = (1 << 30),
  268. }, {
  269. .name = "pclk_fimgvg",
  270. .id = -1,
  271. .parent = &clk_pclk.clk,
  272. .enable = s5p64x0_pclk_ctrl,
  273. .ctrlbit = (1 << 31),
  274. }, {
  275. .name = "sclk_spi_48",
  276. .id = 0,
  277. .parent = &clk_48m,
  278. .enable = s5p64x0_sclk_ctrl,
  279. .ctrlbit = (1 << 22),
  280. }, {
  281. .name = "sclk_spi_48",
  282. .id = 1,
  283. .parent = &clk_48m,
  284. .enable = s5p64x0_sclk_ctrl,
  285. .ctrlbit = (1 << 23),
  286. }, {
  287. .name = "mmc_48m",
  288. .id = 0,
  289. .parent = &clk_48m,
  290. .enable = s5p64x0_sclk_ctrl,
  291. .ctrlbit = (1 << 27),
  292. }, {
  293. .name = "mmc_48m",
  294. .id = 1,
  295. .parent = &clk_48m,
  296. .enable = s5p64x0_sclk_ctrl,
  297. .ctrlbit = (1 << 28),
  298. }, {
  299. .name = "mmc_48m",
  300. .id = 2,
  301. .parent = &clk_48m,
  302. .enable = s5p64x0_sclk_ctrl,
  303. .ctrlbit = (1 << 29),
  304. },
  305. };
  306. /*
  307. * The following clocks will be enabled during clock initialization.
  308. */
  309. static struct clk init_clocks[] = {
  310. {
  311. .name = "intc",
  312. .id = -1,
  313. .parent = &clk_hclk.clk,
  314. .enable = s5p64x0_hclk0_ctrl,
  315. .ctrlbit = (1 << 1),
  316. }, {
  317. .name = "mem",
  318. .id = -1,
  319. .parent = &clk_hclk.clk,
  320. .enable = s5p64x0_hclk0_ctrl,
  321. .ctrlbit = (1 << 21),
  322. }, {
  323. .name = "uart",
  324. .id = 0,
  325. .parent = &clk_pclk_low.clk,
  326. .enable = s5p64x0_pclk_ctrl,
  327. .ctrlbit = (1 << 1),
  328. }, {
  329. .name = "uart",
  330. .id = 1,
  331. .parent = &clk_pclk_low.clk,
  332. .enable = s5p64x0_pclk_ctrl,
  333. .ctrlbit = (1 << 2),
  334. }, {
  335. .name = "uart",
  336. .id = 2,
  337. .parent = &clk_pclk_low.clk,
  338. .enable = s5p64x0_pclk_ctrl,
  339. .ctrlbit = (1 << 3),
  340. }, {
  341. .name = "uart",
  342. .id = 3,
  343. .parent = &clk_pclk_low.clk,
  344. .enable = s5p64x0_pclk_ctrl,
  345. .ctrlbit = (1 << 4),
  346. }, {
  347. .name = "gpio",
  348. .id = -1,
  349. .parent = &clk_pclk_low.clk,
  350. .enable = s5p64x0_pclk_ctrl,
  351. .ctrlbit = (1 << 18),
  352. },
  353. };
  354. static struct clk clk_iis_cd_v40 = {
  355. .name = "iis_cdclk_v40",
  356. .id = -1,
  357. };
  358. static struct clk clk_pcm_cd = {
  359. .name = "pcm_cdclk",
  360. .id = -1,
  361. };
  362. static struct clk *clkset_group1_list[] = {
  363. &clk_mout_epll.clk,
  364. &clk_dout_mpll.clk,
  365. &clk_fin_epll,
  366. };
  367. static struct clksrc_sources clkset_group1 = {
  368. .sources = clkset_group1_list,
  369. .nr_sources = ARRAY_SIZE(clkset_group1_list),
  370. };
  371. static struct clk *clkset_uart_list[] = {
  372. &clk_mout_epll.clk,
  373. &clk_dout_mpll.clk,
  374. };
  375. static struct clksrc_sources clkset_uart = {
  376. .sources = clkset_uart_list,
  377. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  378. };
  379. static struct clk *clkset_audio_list[] = {
  380. &clk_mout_epll.clk,
  381. &clk_dout_mpll.clk,
  382. &clk_fin_epll,
  383. &clk_iis_cd_v40,
  384. &clk_pcm_cd,
  385. };
  386. static struct clksrc_sources clkset_audio = {
  387. .sources = clkset_audio_list,
  388. .nr_sources = ARRAY_SIZE(clkset_audio_list),
  389. };
  390. static struct clksrc_clk clksrcs[] = {
  391. {
  392. .clk = {
  393. .name = "sclk_mmc",
  394. .id = 0,
  395. .ctrlbit = (1 << 24),
  396. .enable = s5p64x0_sclk_ctrl,
  397. },
  398. .sources = &clkset_group1,
  399. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 18, .size = 2 },
  400. .reg_div = { .reg = S5P64X0_CLK_DIV1, .shift = 0, .size = 4 },
  401. }, {
  402. .clk = {
  403. .name = "sclk_mmc",
  404. .id = 1,
  405. .ctrlbit = (1 << 25),
  406. .enable = s5p64x0_sclk_ctrl,
  407. },
  408. .sources = &clkset_group1,
  409. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 20, .size = 2 },
  410. .reg_div = { .reg = S5P64X0_CLK_DIV1, .shift = 4, .size = 4 },
  411. }, {
  412. .clk = {
  413. .name = "sclk_mmc",
  414. .id = 2,
  415. .ctrlbit = (1 << 26),
  416. .enable = s5p64x0_sclk_ctrl,
  417. },
  418. .sources = &clkset_group1,
  419. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 22, .size = 2 },
  420. .reg_div = { .reg = S5P64X0_CLK_DIV1, .shift = 8, .size = 4 },
  421. }, {
  422. .clk = {
  423. .name = "uclk1",
  424. .id = -1,
  425. .ctrlbit = (1 << 5),
  426. .enable = s5p64x0_sclk_ctrl,
  427. },
  428. .sources = &clkset_uart,
  429. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 13, .size = 1 },
  430. .reg_div = { .reg = S5P64X0_CLK_DIV2, .shift = 16, .size = 4 },
  431. }, {
  432. .clk = {
  433. .name = "sclk_spi",
  434. .id = 0,
  435. .ctrlbit = (1 << 20),
  436. .enable = s5p64x0_sclk_ctrl,
  437. },
  438. .sources = &clkset_group1,
  439. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 14, .size = 2 },
  440. .reg_div = { .reg = S5P64X0_CLK_DIV2, .shift = 0, .size = 4 },
  441. }, {
  442. .clk = {
  443. .name = "sclk_spi",
  444. .id = 1,
  445. .ctrlbit = (1 << 21),
  446. .enable = s5p64x0_sclk_ctrl,
  447. },
  448. .sources = &clkset_group1,
  449. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 16, .size = 2 },
  450. .reg_div = { .reg = S5P64X0_CLK_DIV2, .shift = 4, .size = 4 },
  451. }, {
  452. .clk = {
  453. .name = "sclk_post",
  454. .id = -1,
  455. .ctrlbit = (1 << 10),
  456. .enable = s5p64x0_sclk_ctrl,
  457. },
  458. .sources = &clkset_group1,
  459. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 26, .size = 2 },
  460. .reg_div = { .reg = S5P64X0_CLK_DIV1, .shift = 12, .size = 4 },
  461. }, {
  462. .clk = {
  463. .name = "sclk_dispcon",
  464. .id = -1,
  465. .ctrlbit = (1 << 1),
  466. .enable = s5p64x0_sclk1_ctrl,
  467. },
  468. .sources = &clkset_group1,
  469. .reg_src = { .reg = S5P64X0_CLK_SRC1, .shift = 4, .size = 2 },
  470. .reg_div = { .reg = S5P64X0_CLK_DIV3, .shift = 0, .size = 4 },
  471. }, {
  472. .clk = {
  473. .name = "sclk_fimgvg",
  474. .id = -1,
  475. .ctrlbit = (1 << 2),
  476. .enable = s5p64x0_sclk1_ctrl,
  477. },
  478. .sources = &clkset_group1,
  479. .reg_src = { .reg = S5P64X0_CLK_SRC1, .shift = 8, .size = 2 },
  480. .reg_div = { .reg = S5P64X0_CLK_DIV3, .shift = 4, .size = 4 },
  481. }, {
  482. .clk = {
  483. .name = "sclk_audio2",
  484. .id = -1,
  485. .ctrlbit = (1 << 11),
  486. .enable = s5p64x0_sclk_ctrl,
  487. },
  488. .sources = &clkset_audio,
  489. .reg_src = { .reg = S5P64X0_CLK_SRC1, .shift = 0, .size = 3 },
  490. .reg_div = { .reg = S5P64X0_CLK_DIV2, .shift = 24, .size = 4 },
  491. },
  492. };
  493. /* Clock initialization code */
  494. static struct clksrc_clk *sysclks[] = {
  495. &clk_mout_apll,
  496. &clk_mout_epll,
  497. &clk_mout_mpll,
  498. &clk_dout_mpll,
  499. &clk_armclk,
  500. &clk_hclk,
  501. &clk_pclk,
  502. &clk_hclk_low,
  503. &clk_pclk_low,
  504. };
  505. void __init_or_cpufreq s5p6440_setup_clocks(void)
  506. {
  507. struct clk *xtal_clk;
  508. unsigned long xtal;
  509. unsigned long fclk;
  510. unsigned long hclk;
  511. unsigned long hclk_low;
  512. unsigned long pclk;
  513. unsigned long pclk_low;
  514. unsigned long apll;
  515. unsigned long mpll;
  516. unsigned long epll;
  517. unsigned int ptr;
  518. /* Set S5P6440 functions for clk_fout_epll */
  519. clk_fout_epll.enable = s5p_epll_enable;
  520. clk_fout_epll.ops = &s5p6440_epll_ops;
  521. clk_48m.enable = s5p64x0_clk48m_ctrl;
  522. xtal_clk = clk_get(NULL, "ext_xtal");
  523. BUG_ON(IS_ERR(xtal_clk));
  524. xtal = clk_get_rate(xtal_clk);
  525. clk_put(xtal_clk);
  526. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P64X0_APLL_CON), pll_4502);
  527. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P64X0_MPLL_CON), pll_4502);
  528. epll = s5p_get_pll90xx(xtal, __raw_readl(S5P64X0_EPLL_CON),
  529. __raw_readl(S5P64X0_EPLL_CON_K));
  530. clk_fout_apll.rate = apll;
  531. clk_fout_mpll.rate = mpll;
  532. clk_fout_epll.rate = epll;
  533. printk(KERN_INFO "S5P6440: PLL settings, A=%ld.%ldMHz, M=%ld.%ldMHz," \
  534. " E=%ld.%ldMHz\n",
  535. print_mhz(apll), print_mhz(mpll), print_mhz(epll));
  536. fclk = clk_get_rate(&clk_armclk.clk);
  537. hclk = clk_get_rate(&clk_hclk.clk);
  538. pclk = clk_get_rate(&clk_pclk.clk);
  539. hclk_low = clk_get_rate(&clk_hclk_low.clk);
  540. pclk_low = clk_get_rate(&clk_pclk_low.clk);
  541. printk(KERN_INFO "S5P6440: HCLK=%ld.%ldMHz, HCLK_LOW=%ld.%ldMHz," \
  542. " PCLK=%ld.%ldMHz, PCLK_LOW=%ld.%ldMHz\n",
  543. print_mhz(hclk), print_mhz(hclk_low),
  544. print_mhz(pclk), print_mhz(pclk_low));
  545. clk_f.rate = fclk;
  546. clk_h.rate = hclk;
  547. clk_p.rate = pclk;
  548. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  549. s3c_set_clksrc(&clksrcs[ptr], true);
  550. }
  551. static struct clk *clks[] __initdata = {
  552. &clk_ext,
  553. &clk_iis_cd_v40,
  554. &clk_pcm_cd,
  555. };
  556. void __init s5p6440_register_clocks(void)
  557. {
  558. int ptr;
  559. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  560. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  561. s3c_register_clksrc(sysclks[ptr], 1);
  562. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  563. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  564. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  565. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  566. s3c_pwmclk_init();
  567. }