quirks.c 119 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. */
  13. #include <linux/types.h>
  14. #include <linux/kernel.h>
  15. #include <linux/export.h>
  16. #include <linux/pci.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/acpi.h>
  20. #include <linux/kallsyms.h>
  21. #include <linux/dmi.h>
  22. #include <linux/pci-aspm.h>
  23. #include <linux/ioport.h>
  24. #include <linux/sched.h>
  25. #include <linux/ktime.h>
  26. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  27. #include "pci.h"
  28. /*
  29. * Decoding should be disabled for a PCI device during BAR sizing to avoid
  30. * conflict. But doing so may cause problems on host bridge and perhaps other
  31. * key system devices. For devices that need to have mmio decoding always-on,
  32. * we need to set the dev->mmio_always_on bit.
  33. */
  34. static void quirk_mmio_always_on(struct pci_dev *dev)
  35. {
  36. dev->mmio_always_on = 1;
  37. }
  38. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  39. PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
  40. /* The Mellanox Tavor device gives false positive parity errors
  41. * Mark this device with a broken_parity_status, to allow
  42. * PCI scanning code to "skip" this now blacklisted device.
  43. */
  44. static void quirk_mellanox_tavor(struct pci_dev *dev)
  45. {
  46. dev->broken_parity_status = 1; /* This device gives false positives */
  47. }
  48. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
  49. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
  50. /* Deal with broken BIOSes that neglect to enable passive release,
  51. which can cause problems in combination with the 82441FX/PPro MTRRs */
  52. static void quirk_passive_release(struct pci_dev *dev)
  53. {
  54. struct pci_dev *d = NULL;
  55. unsigned char dlc;
  56. /* We have to make sure a particular bit is set in the PIIX3
  57. ISA bridge, so we have to go out and find it. */
  58. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  59. pci_read_config_byte(d, 0x82, &dlc);
  60. if (!(dlc & 1<<1)) {
  61. dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
  62. dlc |= 1<<1;
  63. pci_write_config_byte(d, 0x82, dlc);
  64. }
  65. }
  66. }
  67. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  68. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  69. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  70. but VIA don't answer queries. If you happen to have good contacts at VIA
  71. ask them for me please -- Alan
  72. This appears to be BIOS not version dependent. So presumably there is a
  73. chipset level fix */
  74. static void quirk_isa_dma_hangs(struct pci_dev *dev)
  75. {
  76. if (!isa_dma_bridge_buggy) {
  77. isa_dma_bridge_buggy=1;
  78. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  79. }
  80. }
  81. /*
  82. * Its not totally clear which chipsets are the problematic ones
  83. * We know 82C586 and 82C596 variants are affected.
  84. */
  85. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  86. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  87. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  88. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  89. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  90. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  91. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  92. /*
  93. * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
  94. * for some HT machines to use C4 w/o hanging.
  95. */
  96. static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
  97. {
  98. u32 pmbase;
  99. u16 pm1a;
  100. pci_read_config_dword(dev, 0x40, &pmbase);
  101. pmbase = pmbase & 0xff80;
  102. pm1a = inw(pmbase);
  103. if (pm1a & 0x10) {
  104. dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
  105. outw(0x10, pmbase);
  106. }
  107. }
  108. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
  109. /*
  110. * Chipsets where PCI->PCI transfers vanish or hang
  111. */
  112. static void quirk_nopcipci(struct pci_dev *dev)
  113. {
  114. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  115. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  116. pci_pci_problems |= PCIPCI_FAIL;
  117. }
  118. }
  119. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  120. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  121. static void quirk_nopciamd(struct pci_dev *dev)
  122. {
  123. u8 rev;
  124. pci_read_config_byte(dev, 0x08, &rev);
  125. if (rev == 0x13) {
  126. /* Erratum 24 */
  127. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  128. pci_pci_problems |= PCIAGP_FAIL;
  129. }
  130. }
  131. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  132. /*
  133. * Triton requires workarounds to be used by the drivers
  134. */
  135. static void quirk_triton(struct pci_dev *dev)
  136. {
  137. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  138. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  139. pci_pci_problems |= PCIPCI_TRITON;
  140. }
  141. }
  142. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  143. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  144. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  145. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  146. /*
  147. * VIA Apollo KT133 needs PCI latency patch
  148. * Made according to a windows driver based patch by George E. Breese
  149. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  150. * and http://www.georgebreese.com/net/software/#PCI
  151. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  152. * the info on which Mr Breese based his work.
  153. *
  154. * Updated based on further information from the site and also on
  155. * information provided by VIA
  156. */
  157. static void quirk_vialatency(struct pci_dev *dev)
  158. {
  159. struct pci_dev *p;
  160. u8 busarb;
  161. /* Ok we have a potential problem chipset here. Now see if we have
  162. a buggy southbridge */
  163. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  164. if (p!=NULL) {
  165. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  166. /* Check for buggy part revisions */
  167. if (p->revision < 0x40 || p->revision > 0x42)
  168. goto exit;
  169. } else {
  170. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  171. if (p==NULL) /* No problem parts */
  172. goto exit;
  173. /* Check for buggy part revisions */
  174. if (p->revision < 0x10 || p->revision > 0x12)
  175. goto exit;
  176. }
  177. /*
  178. * Ok we have the problem. Now set the PCI master grant to
  179. * occur every master grant. The apparent bug is that under high
  180. * PCI load (quite common in Linux of course) you can get data
  181. * loss when the CPU is held off the bus for 3 bus master requests
  182. * This happens to include the IDE controllers....
  183. *
  184. * VIA only apply this fix when an SB Live! is present but under
  185. * both Linux and Windows this isn't enough, and we have seen
  186. * corruption without SB Live! but with things like 3 UDMA IDE
  187. * controllers. So we ignore that bit of the VIA recommendation..
  188. */
  189. pci_read_config_byte(dev, 0x76, &busarb);
  190. /* Set bit 4 and bi 5 of byte 76 to 0x01
  191. "Master priority rotation on every PCI master grant */
  192. busarb &= ~(1<<5);
  193. busarb |= (1<<4);
  194. pci_write_config_byte(dev, 0x76, busarb);
  195. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  196. exit:
  197. pci_dev_put(p);
  198. }
  199. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  200. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  201. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  202. /* Must restore this on a resume from RAM */
  203. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  204. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  205. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  206. /*
  207. * VIA Apollo VP3 needs ETBF on BT848/878
  208. */
  209. static void quirk_viaetbf(struct pci_dev *dev)
  210. {
  211. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  212. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  213. pci_pci_problems |= PCIPCI_VIAETBF;
  214. }
  215. }
  216. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  217. static void quirk_vsfx(struct pci_dev *dev)
  218. {
  219. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  220. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  221. pci_pci_problems |= PCIPCI_VSFX;
  222. }
  223. }
  224. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  225. /*
  226. * Ali Magik requires workarounds to be used by the drivers
  227. * that DMA to AGP space. Latency must be set to 0xA and triton
  228. * workaround applied too
  229. * [Info kindly provided by ALi]
  230. */
  231. static void quirk_alimagik(struct pci_dev *dev)
  232. {
  233. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  234. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  235. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  236. }
  237. }
  238. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  239. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  240. /*
  241. * Natoma has some interesting boundary conditions with Zoran stuff
  242. * at least
  243. */
  244. static void quirk_natoma(struct pci_dev *dev)
  245. {
  246. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  247. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  248. pci_pci_problems |= PCIPCI_NATOMA;
  249. }
  250. }
  251. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  252. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  253. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  254. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  255. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  256. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  257. /*
  258. * This chip can cause PCI parity errors if config register 0xA0 is read
  259. * while DMAs are occurring.
  260. */
  261. static void quirk_citrine(struct pci_dev *dev)
  262. {
  263. dev->cfg_size = 0xA0;
  264. }
  265. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  266. /*
  267. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  268. * If it's needed, re-allocate the region.
  269. */
  270. static void quirk_s3_64M(struct pci_dev *dev)
  271. {
  272. struct resource *r = &dev->resource[0];
  273. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  274. r->start = 0;
  275. r->end = 0x3ffffff;
  276. }
  277. }
  278. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  279. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  280. /*
  281. * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
  282. * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
  283. * BAR0 should be 8 bytes; instead, it may be set to something like 8k
  284. * (which conflicts w/ BAR1's memory range).
  285. */
  286. static void quirk_cs5536_vsa(struct pci_dev *dev)
  287. {
  288. if (pci_resource_len(dev, 0) != 8) {
  289. struct resource *res = &dev->resource[0];
  290. res->end = res->start + 8 - 1;
  291. dev_info(&dev->dev, "CS5536 ISA bridge bug detected "
  292. "(incorrect header); workaround applied.\n");
  293. }
  294. }
  295. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
  296. static void quirk_io_region(struct pci_dev *dev, int port,
  297. unsigned size, int nr, const char *name)
  298. {
  299. u16 region;
  300. struct pci_bus_region bus_region;
  301. struct resource *res = dev->resource + nr;
  302. pci_read_config_word(dev, port, &region);
  303. region &= ~(size - 1);
  304. if (!region)
  305. return;
  306. res->name = pci_name(dev);
  307. res->flags = IORESOURCE_IO;
  308. /* Convert from PCI bus to resource space */
  309. bus_region.start = region;
  310. bus_region.end = region + size - 1;
  311. pcibios_bus_to_resource(dev, res, &bus_region);
  312. if (!pci_claim_resource(dev, nr))
  313. dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
  314. }
  315. /*
  316. * ATI Northbridge setups MCE the processor if you even
  317. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  318. */
  319. static void quirk_ati_exploding_mce(struct pci_dev *dev)
  320. {
  321. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  322. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  323. request_region(0x3b0, 0x0C, "RadeonIGP");
  324. request_region(0x3d3, 0x01, "RadeonIGP");
  325. }
  326. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  327. /*
  328. * Let's make the southbridge information explicit instead
  329. * of having to worry about people probing the ACPI areas,
  330. * for example.. (Yes, it happens, and if you read the wrong
  331. * ACPI register it will put the machine to sleep with no
  332. * way of waking it up again. Bummer).
  333. *
  334. * ALI M7101: Two IO regions pointed to by words at
  335. * 0xE0 (64 bytes of ACPI registers)
  336. * 0xE2 (32 bytes of SMB registers)
  337. */
  338. static void quirk_ali7101_acpi(struct pci_dev *dev)
  339. {
  340. quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  341. quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  342. }
  343. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  344. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  345. {
  346. u32 devres;
  347. u32 mask, size, base;
  348. pci_read_config_dword(dev, port, &devres);
  349. if ((devres & enable) != enable)
  350. return;
  351. mask = (devres >> 16) & 15;
  352. base = devres & 0xffff;
  353. size = 16;
  354. for (;;) {
  355. unsigned bit = size >> 1;
  356. if ((bit & mask) == bit)
  357. break;
  358. size = bit;
  359. }
  360. /*
  361. * For now we only print it out. Eventually we'll want to
  362. * reserve it (at least if it's in the 0x1000+ range), but
  363. * let's get enough confirmation reports first.
  364. */
  365. base &= -size;
  366. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
  367. }
  368. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  369. {
  370. u32 devres;
  371. u32 mask, size, base;
  372. pci_read_config_dword(dev, port, &devres);
  373. if ((devres & enable) != enable)
  374. return;
  375. base = devres & 0xffff0000;
  376. mask = (devres & 0x3f) << 16;
  377. size = 128 << 16;
  378. for (;;) {
  379. unsigned bit = size >> 1;
  380. if ((bit & mask) == bit)
  381. break;
  382. size = bit;
  383. }
  384. /*
  385. * For now we only print it out. Eventually we'll want to
  386. * reserve it, but let's get enough confirmation reports first.
  387. */
  388. base &= -size;
  389. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  390. }
  391. /*
  392. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  393. * 0x40 (64 bytes of ACPI registers)
  394. * 0x90 (16 bytes of SMB registers)
  395. * and a few strange programmable PIIX4 device resources.
  396. */
  397. static void quirk_piix4_acpi(struct pci_dev *dev)
  398. {
  399. u32 res_a;
  400. quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  401. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  402. /* Device resource A has enables for some of the other ones */
  403. pci_read_config_dword(dev, 0x5c, &res_a);
  404. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  405. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  406. /* Device resource D is just bitfields for static resources */
  407. /* Device 12 enabled? */
  408. if (res_a & (1 << 29)) {
  409. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  410. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  411. }
  412. /* Device 13 enabled? */
  413. if (res_a & (1 << 30)) {
  414. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  415. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  416. }
  417. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  418. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  419. }
  420. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  421. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  422. #define ICH_PMBASE 0x40
  423. #define ICH_ACPI_CNTL 0x44
  424. #define ICH4_ACPI_EN 0x10
  425. #define ICH6_ACPI_EN 0x80
  426. #define ICH4_GPIOBASE 0x58
  427. #define ICH4_GPIO_CNTL 0x5c
  428. #define ICH4_GPIO_EN 0x10
  429. #define ICH6_GPIOBASE 0x48
  430. #define ICH6_GPIO_CNTL 0x4c
  431. #define ICH6_GPIO_EN 0x10
  432. /*
  433. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  434. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  435. * 0x58 (64 bytes of GPIO I/O space)
  436. */
  437. static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
  438. {
  439. u8 enable;
  440. /*
  441. * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
  442. * with low legacy (and fixed) ports. We don't know the decoding
  443. * priority and can't tell whether the legacy device or the one created
  444. * here is really at that address. This happens on boards with broken
  445. * BIOSes.
  446. */
  447. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  448. if (enable & ICH4_ACPI_EN)
  449. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  450. "ICH4 ACPI/GPIO/TCO");
  451. pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
  452. if (enable & ICH4_GPIO_EN)
  453. quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  454. "ICH4 GPIO");
  455. }
  456. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  457. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  458. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  459. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  460. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  461. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  462. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  463. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  464. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  465. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  466. static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
  467. {
  468. u8 enable;
  469. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  470. if (enable & ICH6_ACPI_EN)
  471. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  472. "ICH6 ACPI/GPIO/TCO");
  473. pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
  474. if (enable & ICH6_GPIO_EN)
  475. quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  476. "ICH6 GPIO");
  477. }
  478. static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
  479. {
  480. u32 val;
  481. u32 size, base;
  482. pci_read_config_dword(dev, reg, &val);
  483. /* Enabled? */
  484. if (!(val & 1))
  485. return;
  486. base = val & 0xfffc;
  487. if (dynsize) {
  488. /*
  489. * This is not correct. It is 16, 32 or 64 bytes depending on
  490. * register D31:F0:ADh bits 5:4.
  491. *
  492. * But this gets us at least _part_ of it.
  493. */
  494. size = 16;
  495. } else {
  496. size = 128;
  497. }
  498. base &= ~(size-1);
  499. /* Just print it out for now. We should reserve it after more debugging */
  500. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
  501. }
  502. static void quirk_ich6_lpc(struct pci_dev *dev)
  503. {
  504. /* Shared ACPI/GPIO decode with all ICH6+ */
  505. ich6_lpc_acpi_gpio(dev);
  506. /* ICH6-specific generic IO decode */
  507. ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
  508. ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
  509. }
  510. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
  511. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
  512. static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
  513. {
  514. u32 val;
  515. u32 mask, base;
  516. pci_read_config_dword(dev, reg, &val);
  517. /* Enabled? */
  518. if (!(val & 1))
  519. return;
  520. /*
  521. * IO base in bits 15:2, mask in bits 23:18, both
  522. * are dword-based
  523. */
  524. base = val & 0xfffc;
  525. mask = (val >> 16) & 0xfc;
  526. mask |= 3;
  527. /* Just print it out for now. We should reserve it after more debugging */
  528. dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
  529. }
  530. /* ICH7-10 has the same common LPC generic IO decode registers */
  531. static void quirk_ich7_lpc(struct pci_dev *dev)
  532. {
  533. /* We share the common ACPI/GPIO decode with ICH6 */
  534. ich6_lpc_acpi_gpio(dev);
  535. /* And have 4 ICH7+ generic decodes */
  536. ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
  537. ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
  538. ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
  539. ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
  540. }
  541. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
  542. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
  543. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
  544. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
  545. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
  546. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
  547. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
  548. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
  549. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
  550. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
  551. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
  552. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
  553. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
  554. /*
  555. * VIA ACPI: One IO region pointed to by longword at
  556. * 0x48 or 0x20 (256 bytes of ACPI registers)
  557. */
  558. static void quirk_vt82c586_acpi(struct pci_dev *dev)
  559. {
  560. if (dev->revision & 0x10)
  561. quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
  562. "vt82c586 ACPI");
  563. }
  564. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  565. /*
  566. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  567. * 0x48 (256 bytes of ACPI registers)
  568. * 0x70 (128 bytes of hardware monitoring register)
  569. * 0x90 (16 bytes of SMB registers)
  570. */
  571. static void quirk_vt82c686_acpi(struct pci_dev *dev)
  572. {
  573. quirk_vt82c586_acpi(dev);
  574. quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
  575. "vt82c686 HW-mon");
  576. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
  577. }
  578. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  579. /*
  580. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  581. * 0x88 (128 bytes of power management registers)
  582. * 0xd0 (16 bytes of SMB registers)
  583. */
  584. static void quirk_vt8235_acpi(struct pci_dev *dev)
  585. {
  586. quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  587. quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
  588. }
  589. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  590. /*
  591. * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
  592. * Disable fast back-to-back on the secondary bus segment
  593. */
  594. static void quirk_xio2000a(struct pci_dev *dev)
  595. {
  596. struct pci_dev *pdev;
  597. u16 command;
  598. dev_warn(&dev->dev, "TI XIO2000a quirk detected; "
  599. "secondary bus fast back-to-back transfers disabled\n");
  600. list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
  601. pci_read_config_word(pdev, PCI_COMMAND, &command);
  602. if (command & PCI_COMMAND_FAST_BACK)
  603. pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
  604. }
  605. }
  606. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
  607. quirk_xio2000a);
  608. #ifdef CONFIG_X86_IO_APIC
  609. #include <asm/io_apic.h>
  610. /*
  611. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  612. * devices to the external APIC.
  613. *
  614. * TODO: When we have device-specific interrupt routers,
  615. * this code will go away from quirks.
  616. */
  617. static void quirk_via_ioapic(struct pci_dev *dev)
  618. {
  619. u8 tmp;
  620. if (nr_ioapics < 1)
  621. tmp = 0; /* nothing routed to external APIC */
  622. else
  623. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  624. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  625. tmp == 0 ? "Disa" : "Ena");
  626. /* Offset 0x58: External APIC IRQ output control */
  627. pci_write_config_byte (dev, 0x58, tmp);
  628. }
  629. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  630. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  631. /*
  632. * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
  633. * This leads to doubled level interrupt rates.
  634. * Set this bit to get rid of cycle wastage.
  635. * Otherwise uncritical.
  636. */
  637. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  638. {
  639. u8 misc_control2;
  640. #define BYPASS_APIC_DEASSERT 8
  641. pci_read_config_byte(dev, 0x5B, &misc_control2);
  642. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  643. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  644. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  645. }
  646. }
  647. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  648. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  649. /*
  650. * The AMD io apic can hang the box when an apic irq is masked.
  651. * We check all revs >= B0 (yet not in the pre production!) as the bug
  652. * is currently marked NoFix
  653. *
  654. * We have multiple reports of hangs with this chipset that went away with
  655. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  656. * of course. However the advice is demonstrably good even if so..
  657. */
  658. static void quirk_amd_ioapic(struct pci_dev *dev)
  659. {
  660. if (dev->revision >= 0x02) {
  661. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  662. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  663. }
  664. }
  665. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  666. static void quirk_ioapic_rmw(struct pci_dev *dev)
  667. {
  668. if (dev->devfn == 0 && dev->bus->number == 0)
  669. sis_apic_bug = 1;
  670. }
  671. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
  672. #endif /* CONFIG_X86_IO_APIC */
  673. /*
  674. * Some settings of MMRBC can lead to data corruption so block changes.
  675. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  676. */
  677. static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
  678. {
  679. if (dev->subordinate && dev->revision <= 0x12) {
  680. dev_info(&dev->dev, "AMD8131 rev %x detected; "
  681. "disabling PCI-X MMRBC\n", dev->revision);
  682. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  683. }
  684. }
  685. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  686. /*
  687. * FIXME: it is questionable that quirk_via_acpi
  688. * is needed. It shows up as an ISA bridge, and does not
  689. * support the PCI_INTERRUPT_LINE register at all. Therefore
  690. * it seems like setting the pci_dev's 'irq' to the
  691. * value of the ACPI SCI interrupt is only done for convenience.
  692. * -jgarzik
  693. */
  694. static void quirk_via_acpi(struct pci_dev *d)
  695. {
  696. /*
  697. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  698. */
  699. u8 irq;
  700. pci_read_config_byte(d, 0x42, &irq);
  701. irq &= 0xf;
  702. if (irq && (irq != 2))
  703. d->irq = irq;
  704. }
  705. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  706. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  707. /*
  708. * VIA bridges which have VLink
  709. */
  710. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  711. static void quirk_via_bridge(struct pci_dev *dev)
  712. {
  713. /* See what bridge we have and find the device ranges */
  714. switch (dev->device) {
  715. case PCI_DEVICE_ID_VIA_82C686:
  716. /* The VT82C686 is special, it attaches to PCI and can have
  717. any device number. All its subdevices are functions of
  718. that single device. */
  719. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  720. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  721. break;
  722. case PCI_DEVICE_ID_VIA_8237:
  723. case PCI_DEVICE_ID_VIA_8237A:
  724. via_vlink_dev_lo = 15;
  725. break;
  726. case PCI_DEVICE_ID_VIA_8235:
  727. via_vlink_dev_lo = 16;
  728. break;
  729. case PCI_DEVICE_ID_VIA_8231:
  730. case PCI_DEVICE_ID_VIA_8233_0:
  731. case PCI_DEVICE_ID_VIA_8233A:
  732. case PCI_DEVICE_ID_VIA_8233C_0:
  733. via_vlink_dev_lo = 17;
  734. break;
  735. }
  736. }
  737. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  738. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  739. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  740. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  741. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  742. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  743. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  744. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  745. /**
  746. * quirk_via_vlink - VIA VLink IRQ number update
  747. * @dev: PCI device
  748. *
  749. * If the device we are dealing with is on a PIC IRQ we need to
  750. * ensure that the IRQ line register which usually is not relevant
  751. * for PCI cards, is actually written so that interrupts get sent
  752. * to the right place.
  753. * We only do this on systems where a VIA south bridge was detected,
  754. * and only for VIA devices on the motherboard (see quirk_via_bridge
  755. * above).
  756. */
  757. static void quirk_via_vlink(struct pci_dev *dev)
  758. {
  759. u8 irq, new_irq;
  760. /* Check if we have VLink at all */
  761. if (via_vlink_dev_lo == -1)
  762. return;
  763. new_irq = dev->irq;
  764. /* Don't quirk interrupts outside the legacy IRQ range */
  765. if (!new_irq || new_irq > 15)
  766. return;
  767. /* Internal device ? */
  768. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  769. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  770. return;
  771. /* This is an internal VLink device on a PIC interrupt. The BIOS
  772. ought to have set this but may not have, so we redo it */
  773. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  774. if (new_irq != irq) {
  775. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  776. irq, new_irq);
  777. udelay(15); /* unknown if delay really needed */
  778. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  779. }
  780. }
  781. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  782. /*
  783. * VIA VT82C598 has its device ID settable and many BIOSes
  784. * set it to the ID of VT82C597 for backward compatibility.
  785. * We need to switch it off to be able to recognize the real
  786. * type of the chip.
  787. */
  788. static void quirk_vt82c598_id(struct pci_dev *dev)
  789. {
  790. pci_write_config_byte(dev, 0xfc, 0);
  791. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  792. }
  793. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  794. /*
  795. * CardBus controllers have a legacy base address that enables them
  796. * to respond as i82365 pcmcia controllers. We don't want them to
  797. * do this even if the Linux CardBus driver is not loaded, because
  798. * the Linux i82365 driver does not (and should not) handle CardBus.
  799. */
  800. static void quirk_cardbus_legacy(struct pci_dev *dev)
  801. {
  802. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  803. }
  804. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  805. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  806. DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  807. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  808. /*
  809. * Following the PCI ordering rules is optional on the AMD762. I'm not
  810. * sure what the designers were smoking but let's not inhale...
  811. *
  812. * To be fair to AMD, it follows the spec by default, its BIOS people
  813. * who turn it off!
  814. */
  815. static void quirk_amd_ordering(struct pci_dev *dev)
  816. {
  817. u32 pcic;
  818. pci_read_config_dword(dev, 0x4C, &pcic);
  819. if ((pcic&6)!=6) {
  820. pcic |= 6;
  821. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  822. pci_write_config_dword(dev, 0x4C, pcic);
  823. pci_read_config_dword(dev, 0x84, &pcic);
  824. pcic |= (1<<23); /* Required in this mode */
  825. pci_write_config_dword(dev, 0x84, pcic);
  826. }
  827. }
  828. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  829. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  830. /*
  831. * DreamWorks provided workaround for Dunord I-3000 problem
  832. *
  833. * This card decodes and responds to addresses not apparently
  834. * assigned to it. We force a larger allocation to ensure that
  835. * nothing gets put too close to it.
  836. */
  837. static void quirk_dunord(struct pci_dev *dev)
  838. {
  839. struct resource *r = &dev->resource [1];
  840. r->start = 0;
  841. r->end = 0xffffff;
  842. }
  843. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  844. /*
  845. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  846. * is subtractive decoding (transparent), and does indicate this
  847. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  848. * instead of 0x01.
  849. */
  850. static void quirk_transparent_bridge(struct pci_dev *dev)
  851. {
  852. dev->transparent = 1;
  853. }
  854. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  855. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  856. /*
  857. * Common misconfiguration of the MediaGX/Geode PCI master that will
  858. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  859. * datasheets found at http://www.national.com/analog for info on what
  860. * these bits do. <christer@weinigel.se>
  861. */
  862. static void quirk_mediagx_master(struct pci_dev *dev)
  863. {
  864. u8 reg;
  865. pci_read_config_byte(dev, 0x41, &reg);
  866. if (reg & 2) {
  867. reg &= ~2;
  868. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  869. pci_write_config_byte(dev, 0x41, reg);
  870. }
  871. }
  872. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  873. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  874. /*
  875. * Ensure C0 rev restreaming is off. This is normally done by
  876. * the BIOS but in the odd case it is not the results are corruption
  877. * hence the presence of a Linux check
  878. */
  879. static void quirk_disable_pxb(struct pci_dev *pdev)
  880. {
  881. u16 config;
  882. if (pdev->revision != 0x04) /* Only C0 requires this */
  883. return;
  884. pci_read_config_word(pdev, 0x40, &config);
  885. if (config & (1<<6)) {
  886. config &= ~(1<<6);
  887. pci_write_config_word(pdev, 0x40, config);
  888. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  889. }
  890. }
  891. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  892. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  893. static void quirk_amd_ide_mode(struct pci_dev *pdev)
  894. {
  895. /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
  896. u8 tmp;
  897. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  898. if (tmp == 0x01) {
  899. pci_read_config_byte(pdev, 0x40, &tmp);
  900. pci_write_config_byte(pdev, 0x40, tmp|1);
  901. pci_write_config_byte(pdev, 0x9, 1);
  902. pci_write_config_byte(pdev, 0xa, 6);
  903. pci_write_config_byte(pdev, 0x40, tmp);
  904. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  905. dev_info(&pdev->dev, "set SATA to AHCI mode\n");
  906. }
  907. }
  908. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  909. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  910. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  911. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  912. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  913. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  914. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  915. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  916. /*
  917. * Serverworks CSB5 IDE does not fully support native mode
  918. */
  919. static void quirk_svwks_csb5ide(struct pci_dev *pdev)
  920. {
  921. u8 prog;
  922. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  923. if (prog & 5) {
  924. prog &= ~5;
  925. pdev->class &= ~5;
  926. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  927. /* PCI layer will sort out resources */
  928. }
  929. }
  930. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  931. /*
  932. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  933. */
  934. static void quirk_ide_samemode(struct pci_dev *pdev)
  935. {
  936. u8 prog;
  937. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  938. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  939. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  940. prog &= ~5;
  941. pdev->class &= ~5;
  942. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  943. }
  944. }
  945. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  946. /*
  947. * Some ATA devices break if put into D3
  948. */
  949. static void quirk_no_ata_d3(struct pci_dev *pdev)
  950. {
  951. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  952. }
  953. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  954. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
  955. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  956. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  957. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  958. /* ALi loses some register settings that we cannot then restore */
  959. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
  960. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  961. /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
  962. occur when mode detecting */
  963. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
  964. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  965. /* This was originally an Alpha specific thing, but it really fits here.
  966. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  967. */
  968. static void quirk_eisa_bridge(struct pci_dev *dev)
  969. {
  970. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  971. }
  972. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  973. /*
  974. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  975. * is not activated. The myth is that Asus said that they do not want the
  976. * users to be irritated by just another PCI Device in the Win98 device
  977. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  978. * package 2.7.0 for details)
  979. *
  980. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  981. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  982. * becomes necessary to do this tweak in two steps -- the chosen trigger
  983. * is either the Host bridge (preferred) or on-board VGA controller.
  984. *
  985. * Note that we used to unhide the SMBus that way on Toshiba laptops
  986. * (Satellite A40 and Tecra M2) but then found that the thermal management
  987. * was done by SMM code, which could cause unsynchronized concurrent
  988. * accesses to the SMBus registers, with potentially bad effects. Thus you
  989. * should be very careful when adding new entries: if SMM is accessing the
  990. * Intel SMBus, this is a very good reason to leave it hidden.
  991. *
  992. * Likewise, many recent laptops use ACPI for thermal management. If the
  993. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  994. * natively, and keeping the SMBus hidden is the right thing to do. If you
  995. * are about to add an entry in the table below, please first disassemble
  996. * the DSDT and double-check that there is no code accessing the SMBus.
  997. */
  998. static int asus_hides_smbus;
  999. static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
  1000. {
  1001. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1002. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  1003. switch(dev->subsystem_device) {
  1004. case 0x8025: /* P4B-LX */
  1005. case 0x8070: /* P4B */
  1006. case 0x8088: /* P4B533 */
  1007. case 0x1626: /* L3C notebook */
  1008. asus_hides_smbus = 1;
  1009. }
  1010. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  1011. switch(dev->subsystem_device) {
  1012. case 0x80b1: /* P4GE-V */
  1013. case 0x80b2: /* P4PE */
  1014. case 0x8093: /* P4B533-V */
  1015. asus_hides_smbus = 1;
  1016. }
  1017. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  1018. switch(dev->subsystem_device) {
  1019. case 0x8030: /* P4T533 */
  1020. asus_hides_smbus = 1;
  1021. }
  1022. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  1023. switch (dev->subsystem_device) {
  1024. case 0x8070: /* P4G8X Deluxe */
  1025. asus_hides_smbus = 1;
  1026. }
  1027. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  1028. switch (dev->subsystem_device) {
  1029. case 0x80c9: /* PU-DLS */
  1030. asus_hides_smbus = 1;
  1031. }
  1032. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  1033. switch (dev->subsystem_device) {
  1034. case 0x1751: /* M2N notebook */
  1035. case 0x1821: /* M5N notebook */
  1036. case 0x1897: /* A6L notebook */
  1037. asus_hides_smbus = 1;
  1038. }
  1039. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1040. switch (dev->subsystem_device) {
  1041. case 0x184b: /* W1N notebook */
  1042. case 0x186a: /* M6Ne notebook */
  1043. asus_hides_smbus = 1;
  1044. }
  1045. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1046. switch (dev->subsystem_device) {
  1047. case 0x80f2: /* P4P800-X */
  1048. asus_hides_smbus = 1;
  1049. }
  1050. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  1051. switch (dev->subsystem_device) {
  1052. case 0x1882: /* M6V notebook */
  1053. case 0x1977: /* A6VA notebook */
  1054. asus_hides_smbus = 1;
  1055. }
  1056. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  1057. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1058. switch(dev->subsystem_device) {
  1059. case 0x088C: /* HP Compaq nc8000 */
  1060. case 0x0890: /* HP Compaq nc6000 */
  1061. asus_hides_smbus = 1;
  1062. }
  1063. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1064. switch (dev->subsystem_device) {
  1065. case 0x12bc: /* HP D330L */
  1066. case 0x12bd: /* HP D530 */
  1067. case 0x006a: /* HP Compaq nx9500 */
  1068. asus_hides_smbus = 1;
  1069. }
  1070. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  1071. switch (dev->subsystem_device) {
  1072. case 0x12bf: /* HP xw4100 */
  1073. asus_hides_smbus = 1;
  1074. }
  1075. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  1076. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1077. switch(dev->subsystem_device) {
  1078. case 0xC00C: /* Samsung P35 notebook */
  1079. asus_hides_smbus = 1;
  1080. }
  1081. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  1082. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1083. switch(dev->subsystem_device) {
  1084. case 0x0058: /* Compaq Evo N620c */
  1085. asus_hides_smbus = 1;
  1086. }
  1087. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  1088. switch(dev->subsystem_device) {
  1089. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  1090. /* Motherboard doesn't have Host bridge
  1091. * subvendor/subdevice IDs, therefore checking
  1092. * its on-board VGA controller */
  1093. asus_hides_smbus = 1;
  1094. }
  1095. else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
  1096. switch(dev->subsystem_device) {
  1097. case 0x00b8: /* Compaq Evo D510 CMT */
  1098. case 0x00b9: /* Compaq Evo D510 SFF */
  1099. case 0x00ba: /* Compaq Evo D510 USDT */
  1100. /* Motherboard doesn't have Host bridge
  1101. * subvendor/subdevice IDs and on-board VGA
  1102. * controller is disabled if an AGP card is
  1103. * inserted, therefore checking USB UHCI
  1104. * Controller #1 */
  1105. asus_hides_smbus = 1;
  1106. }
  1107. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  1108. switch (dev->subsystem_device) {
  1109. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  1110. /* Motherboard doesn't have host bridge
  1111. * subvendor/subdevice IDs, therefore checking
  1112. * its on-board VGA controller */
  1113. asus_hides_smbus = 1;
  1114. }
  1115. }
  1116. }
  1117. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  1118. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  1119. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  1120. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  1121. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1122. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1123. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1124. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1125. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1126. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1127. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1128. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
  1129. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1130. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1131. {
  1132. u16 val;
  1133. if (likely(!asus_hides_smbus))
  1134. return;
  1135. pci_read_config_word(dev, 0xF2, &val);
  1136. if (val & 0x8) {
  1137. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1138. pci_read_config_word(dev, 0xF2, &val);
  1139. if (val & 0x8)
  1140. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  1141. else
  1142. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  1143. }
  1144. }
  1145. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1146. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1147. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1148. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1149. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1150. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1151. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1152. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1153. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1154. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1155. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1156. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1157. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1158. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1159. /* It appears we just have one such device. If not, we have a warning */
  1160. static void __iomem *asus_rcba_base;
  1161. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1162. {
  1163. u32 rcba;
  1164. if (likely(!asus_hides_smbus))
  1165. return;
  1166. WARN_ON(asus_rcba_base);
  1167. pci_read_config_dword(dev, 0xF0, &rcba);
  1168. /* use bits 31:14, 16 kB aligned */
  1169. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1170. if (asus_rcba_base == NULL)
  1171. return;
  1172. }
  1173. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1174. {
  1175. u32 val;
  1176. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1177. return;
  1178. /* read the Function Disable register, dword mode only */
  1179. val = readl(asus_rcba_base + 0x3418);
  1180. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1181. }
  1182. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1183. {
  1184. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1185. return;
  1186. iounmap(asus_rcba_base);
  1187. asus_rcba_base = NULL;
  1188. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1189. }
  1190. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1191. {
  1192. asus_hides_smbus_lpc_ich6_suspend(dev);
  1193. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1194. asus_hides_smbus_lpc_ich6_resume(dev);
  1195. }
  1196. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1197. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1198. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1199. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1200. /*
  1201. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1202. */
  1203. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1204. {
  1205. u8 val = 0;
  1206. pci_read_config_byte(dev, 0x77, &val);
  1207. if (val & 0x10) {
  1208. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1209. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1210. }
  1211. }
  1212. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1213. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1214. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1215. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1216. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1217. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1218. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1219. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1220. /*
  1221. * ... This is further complicated by the fact that some SiS96x south
  1222. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1223. * spotted a compatible north bridge to make sure.
  1224. * (pci_find_device doesn't work yet)
  1225. *
  1226. * We can also enable the sis96x bit in the discovery register..
  1227. */
  1228. #define SIS_DETECT_REGISTER 0x40
  1229. static void quirk_sis_503(struct pci_dev *dev)
  1230. {
  1231. u8 reg;
  1232. u16 devid;
  1233. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1234. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1235. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1236. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1237. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1238. return;
  1239. }
  1240. /*
  1241. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1242. * hand in case it has already been processed.
  1243. * (depends on link order, which is apparently not guaranteed)
  1244. */
  1245. dev->device = devid;
  1246. quirk_sis_96x_smbus(dev);
  1247. }
  1248. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1249. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1250. /*
  1251. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1252. * and MC97 modem controller are disabled when a second PCI soundcard is
  1253. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1254. * -- bjd
  1255. */
  1256. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1257. {
  1258. u8 val;
  1259. int asus_hides_ac97 = 0;
  1260. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1261. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1262. asus_hides_ac97 = 1;
  1263. }
  1264. if (!asus_hides_ac97)
  1265. return;
  1266. pci_read_config_byte(dev, 0x50, &val);
  1267. if (val & 0xc0) {
  1268. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1269. pci_read_config_byte(dev, 0x50, &val);
  1270. if (val & 0xc0)
  1271. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  1272. else
  1273. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1274. }
  1275. }
  1276. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1277. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1278. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1279. /*
  1280. * If we are using libata we can drive this chip properly but must
  1281. * do this early on to make the additional device appear during
  1282. * the PCI scanning.
  1283. */
  1284. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1285. {
  1286. u32 conf1, conf5, class;
  1287. u8 hdr;
  1288. /* Only poke fn 0 */
  1289. if (PCI_FUNC(pdev->devfn))
  1290. return;
  1291. pci_read_config_dword(pdev, 0x40, &conf1);
  1292. pci_read_config_dword(pdev, 0x80, &conf5);
  1293. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1294. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1295. switch (pdev->device) {
  1296. case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
  1297. case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
  1298. case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
  1299. /* The controller should be in single function ahci mode */
  1300. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1301. break;
  1302. case PCI_DEVICE_ID_JMICRON_JMB365:
  1303. case PCI_DEVICE_ID_JMICRON_JMB366:
  1304. /* Redirect IDE second PATA port to the right spot */
  1305. conf5 |= (1 << 24);
  1306. /* Fall through */
  1307. case PCI_DEVICE_ID_JMICRON_JMB361:
  1308. case PCI_DEVICE_ID_JMICRON_JMB363:
  1309. case PCI_DEVICE_ID_JMICRON_JMB369:
  1310. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1311. /* Set the class codes correctly and then direct IDE 0 */
  1312. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1313. break;
  1314. case PCI_DEVICE_ID_JMICRON_JMB368:
  1315. /* The controller should be in single function IDE mode */
  1316. conf1 |= 0x00C00000; /* Set 22, 23 */
  1317. break;
  1318. }
  1319. pci_write_config_dword(pdev, 0x40, conf1);
  1320. pci_write_config_dword(pdev, 0x80, conf5);
  1321. /* Update pdev accordingly */
  1322. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1323. pdev->hdr_type = hdr & 0x7f;
  1324. pdev->multifunction = !!(hdr & 0x80);
  1325. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1326. pdev->class = class >> 8;
  1327. }
  1328. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1329. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1330. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1331. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1332. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1333. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1334. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1335. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1336. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1337. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1338. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1339. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1340. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1341. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1342. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1343. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1344. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1345. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1346. #endif
  1347. #ifdef CONFIG_X86_IO_APIC
  1348. static void quirk_alder_ioapic(struct pci_dev *pdev)
  1349. {
  1350. int i;
  1351. if ((pdev->class >> 8) != 0xff00)
  1352. return;
  1353. /* the first BAR is the location of the IO APIC...we must
  1354. * not touch this (and it's already covered by the fixmap), so
  1355. * forcibly insert it into the resource tree */
  1356. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1357. insert_resource(&iomem_resource, &pdev->resource[0]);
  1358. /* The next five BARs all seem to be rubbish, so just clean
  1359. * them out */
  1360. for (i=1; i < 6; i++) {
  1361. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1362. }
  1363. }
  1364. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1365. #endif
  1366. static void quirk_pcie_mch(struct pci_dev *pdev)
  1367. {
  1368. pci_msi_off(pdev);
  1369. pdev->no_msi = 1;
  1370. }
  1371. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1372. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1373. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1374. /*
  1375. * It's possible for the MSI to get corrupted if shpc and acpi
  1376. * are used together on certain PXH-based systems.
  1377. */
  1378. static void quirk_pcie_pxh(struct pci_dev *dev)
  1379. {
  1380. pci_msi_off(dev);
  1381. dev->no_msi = 1;
  1382. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1383. }
  1384. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1385. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1386. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1387. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1388. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1389. /*
  1390. * Some Intel PCI Express chipsets have trouble with downstream
  1391. * device power management.
  1392. */
  1393. static void quirk_intel_pcie_pm(struct pci_dev * dev)
  1394. {
  1395. pci_pm_d3_delay = 120;
  1396. dev->no_d1d2 = 1;
  1397. }
  1398. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1399. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1400. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1401. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1402. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1403. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1404. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1405. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1406. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1407. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1408. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1409. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1410. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1411. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1412. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1413. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1414. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1415. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1416. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1417. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1418. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1419. #ifdef CONFIG_X86_IO_APIC
  1420. /*
  1421. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1422. * remap the original interrupt in the linux kernel to the boot interrupt, so
  1423. * that a PCI device's interrupt handler is installed on the boot interrupt
  1424. * line instead.
  1425. */
  1426. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1427. {
  1428. if (noioapicquirk || noioapicreroute)
  1429. return;
  1430. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1431. dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
  1432. dev->vendor, dev->device);
  1433. }
  1434. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1435. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1436. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1437. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1438. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1439. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1440. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1441. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1442. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1443. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1444. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1445. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1446. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1447. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1448. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1449. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1450. /*
  1451. * On some chipsets we can disable the generation of legacy INTx boot
  1452. * interrupts.
  1453. */
  1454. /*
  1455. * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
  1456. * 300641-004US, section 5.7.3.
  1457. */
  1458. #define INTEL_6300_IOAPIC_ABAR 0x40
  1459. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1460. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1461. {
  1462. u16 pci_config_word;
  1463. if (noioapicquirk)
  1464. return;
  1465. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1466. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1467. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1468. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1469. dev->vendor, dev->device);
  1470. }
  1471. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1472. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1473. /*
  1474. * disable boot interrupts on HT-1000
  1475. */
  1476. #define BC_HT1000_FEATURE_REG 0x64
  1477. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1478. #define BC_HT1000_MAP_IDX 0xC00
  1479. #define BC_HT1000_MAP_DATA 0xC01
  1480. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1481. {
  1482. u32 pci_config_dword;
  1483. u8 irq;
  1484. if (noioapicquirk)
  1485. return;
  1486. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1487. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1488. BC_HT1000_PIC_REGS_ENABLE);
  1489. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1490. outb(irq, BC_HT1000_MAP_IDX);
  1491. outb(0x00, BC_HT1000_MAP_DATA);
  1492. }
  1493. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1494. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1495. dev->vendor, dev->device);
  1496. }
  1497. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1498. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1499. /*
  1500. * disable boot interrupts on AMD and ATI chipsets
  1501. */
  1502. /*
  1503. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1504. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1505. * (due to an erratum).
  1506. */
  1507. #define AMD_813X_MISC 0x40
  1508. #define AMD_813X_NOIOAMODE (1<<0)
  1509. #define AMD_813X_REV_B1 0x12
  1510. #define AMD_813X_REV_B2 0x13
  1511. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1512. {
  1513. u32 pci_config_dword;
  1514. if (noioapicquirk)
  1515. return;
  1516. if ((dev->revision == AMD_813X_REV_B1) ||
  1517. (dev->revision == AMD_813X_REV_B2))
  1518. return;
  1519. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1520. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1521. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1522. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1523. dev->vendor, dev->device);
  1524. }
  1525. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1526. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1527. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1528. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1529. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1530. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1531. {
  1532. u16 pci_config_word;
  1533. if (noioapicquirk)
  1534. return;
  1535. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1536. if (!pci_config_word) {
  1537. dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] "
  1538. "already disabled\n", dev->vendor, dev->device);
  1539. return;
  1540. }
  1541. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1542. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1543. dev->vendor, dev->device);
  1544. }
  1545. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1546. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1547. #endif /* CONFIG_X86_IO_APIC */
  1548. /*
  1549. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1550. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1551. * Re-allocate the region if needed...
  1552. */
  1553. static void quirk_tc86c001_ide(struct pci_dev *dev)
  1554. {
  1555. struct resource *r = &dev->resource[0];
  1556. if (r->start & 0x8) {
  1557. r->start = 0;
  1558. r->end = 0xf;
  1559. }
  1560. }
  1561. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1562. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1563. quirk_tc86c001_ide);
  1564. /*
  1565. * PLX PCI 9050 PCI Target bridge controller has an errata that prevents the
  1566. * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
  1567. * being read correctly if bit 7 of the base address is set.
  1568. * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
  1569. * Re-allocate the regions to a 256-byte boundary if necessary.
  1570. */
  1571. static void quirk_plx_pci9050(struct pci_dev *dev)
  1572. {
  1573. unsigned int bar;
  1574. /* Fixed in revision 2 (PCI 9052). */
  1575. if (dev->revision >= 2)
  1576. return;
  1577. for (bar = 0; bar <= 1; bar++)
  1578. if (pci_resource_len(dev, bar) == 0x80 &&
  1579. (pci_resource_start(dev, bar) & 0x80)) {
  1580. struct resource *r = &dev->resource[bar];
  1581. dev_info(&dev->dev,
  1582. "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
  1583. bar);
  1584. r->start = 0;
  1585. r->end = 0xff;
  1586. }
  1587. }
  1588. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1589. quirk_plx_pci9050);
  1590. /*
  1591. * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
  1592. * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
  1593. * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
  1594. * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
  1595. *
  1596. * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
  1597. * driver.
  1598. */
  1599. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
  1600. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
  1601. static void quirk_netmos(struct pci_dev *dev)
  1602. {
  1603. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1604. unsigned int num_serial = dev->subsystem_device & 0xf;
  1605. /*
  1606. * These Netmos parts are multiport serial devices with optional
  1607. * parallel ports. Even when parallel ports are present, they
  1608. * are identified as class SERIAL, which means the serial driver
  1609. * will claim them. To prevent this, mark them as class OTHER.
  1610. * These combo devices should be claimed by parport_serial.
  1611. *
  1612. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1613. * of parallel ports and <S> is the number of serial ports.
  1614. */
  1615. switch (dev->device) {
  1616. case PCI_DEVICE_ID_NETMOS_9835:
  1617. /* Well, this rule doesn't hold for the following 9835 device */
  1618. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  1619. dev->subsystem_device == 0x0299)
  1620. return;
  1621. case PCI_DEVICE_ID_NETMOS_9735:
  1622. case PCI_DEVICE_ID_NETMOS_9745:
  1623. case PCI_DEVICE_ID_NETMOS_9845:
  1624. case PCI_DEVICE_ID_NETMOS_9855:
  1625. if (num_parallel) {
  1626. dev_info(&dev->dev, "Netmos %04x (%u parallel, "
  1627. "%u serial); changing class SERIAL to OTHER "
  1628. "(use parport_serial)\n",
  1629. dev->device, num_parallel, num_serial);
  1630. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1631. (dev->class & 0xff);
  1632. }
  1633. }
  1634. }
  1635. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
  1636. PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
  1637. static void quirk_e100_interrupt(struct pci_dev *dev)
  1638. {
  1639. u16 command, pmcsr;
  1640. u8 __iomem *csr;
  1641. u8 cmd_hi;
  1642. switch (dev->device) {
  1643. /* PCI IDs taken from drivers/net/e100.c */
  1644. case 0x1029:
  1645. case 0x1030 ... 0x1034:
  1646. case 0x1038 ... 0x103E:
  1647. case 0x1050 ... 0x1057:
  1648. case 0x1059:
  1649. case 0x1064 ... 0x106B:
  1650. case 0x1091 ... 0x1095:
  1651. case 0x1209:
  1652. case 0x1229:
  1653. case 0x2449:
  1654. case 0x2459:
  1655. case 0x245D:
  1656. case 0x27DC:
  1657. break;
  1658. default:
  1659. return;
  1660. }
  1661. /*
  1662. * Some firmware hands off the e100 with interrupts enabled,
  1663. * which can cause a flood of interrupts if packets are
  1664. * received before the driver attaches to the device. So
  1665. * disable all e100 interrupts here. The driver will
  1666. * re-enable them when it's ready.
  1667. */
  1668. pci_read_config_word(dev, PCI_COMMAND, &command);
  1669. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1670. return;
  1671. /*
  1672. * Check that the device is in the D0 power state. If it's not,
  1673. * there is no point to look any further.
  1674. */
  1675. if (dev->pm_cap) {
  1676. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1677. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1678. return;
  1679. }
  1680. /* Convert from PCI bus to resource space. */
  1681. csr = ioremap(pci_resource_start(dev, 0), 8);
  1682. if (!csr) {
  1683. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1684. return;
  1685. }
  1686. cmd_hi = readb(csr + 3);
  1687. if (cmd_hi == 0) {
  1688. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
  1689. "disabling\n");
  1690. writeb(1, csr + 3);
  1691. }
  1692. iounmap(csr);
  1693. }
  1694. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  1695. PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
  1696. /*
  1697. * The 82575 and 82598 may experience data corruption issues when transitioning
  1698. * out of L0S. To prevent this we need to disable L0S on the pci-e link
  1699. */
  1700. static void quirk_disable_aspm_l0s(struct pci_dev *dev)
  1701. {
  1702. dev_info(&dev->dev, "Disabling L0s\n");
  1703. pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
  1704. }
  1705. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
  1706. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
  1707. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
  1708. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
  1709. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
  1710. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
  1711. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
  1712. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
  1713. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
  1714. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
  1715. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
  1716. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
  1717. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
  1718. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
  1719. static void fixup_rev1_53c810(struct pci_dev *dev)
  1720. {
  1721. /* rev 1 ncr53c810 chips don't set the class at all which means
  1722. * they don't get their resources remapped. Fix that here.
  1723. */
  1724. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1725. dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
  1726. dev->class = PCI_CLASS_STORAGE_SCSI;
  1727. }
  1728. }
  1729. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1730. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1731. static void quirk_p64h2_1k_io(struct pci_dev *dev)
  1732. {
  1733. u16 en1k;
  1734. pci_read_config_word(dev, 0x40, &en1k);
  1735. if (en1k & 0x200) {
  1736. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1737. dev->io_window_1k = 1;
  1738. }
  1739. }
  1740. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1741. /* Under some circumstances, AER is not linked with extended capabilities.
  1742. * Force it to be linked by setting the corresponding control bit in the
  1743. * config space.
  1744. */
  1745. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1746. {
  1747. uint8_t b;
  1748. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1749. if (!(b & 0x20)) {
  1750. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1751. dev_info(&dev->dev,
  1752. "Linking AER extended capability\n");
  1753. }
  1754. }
  1755. }
  1756. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1757. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1758. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1759. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1760. static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1761. {
  1762. /*
  1763. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1764. * which causes unspecified timing errors with a VT6212L on the PCI
  1765. * bus leading to USB2.0 packet loss.
  1766. *
  1767. * This quirk is only enabled if a second (on the external PCI bus)
  1768. * VT6212L is found -- the CX700 core itself also contains a USB
  1769. * host controller with the same PCI ID as the VT6212L.
  1770. */
  1771. /* Count VT6212L instances */
  1772. struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
  1773. PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
  1774. uint8_t b;
  1775. /* p should contain the first (internal) VT6212L -- see if we have
  1776. an external one by searching again */
  1777. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
  1778. if (!p)
  1779. return;
  1780. pci_dev_put(p);
  1781. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1782. if (b & 0x40) {
  1783. /* Turn off PCI Bus Parking */
  1784. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1785. dev_info(&dev->dev,
  1786. "Disabling VIA CX700 PCI parking\n");
  1787. }
  1788. }
  1789. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1790. if (b != 0) {
  1791. /* Turn off PCI Master read caching */
  1792. pci_write_config_byte(dev, 0x72, 0x0);
  1793. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1794. pci_write_config_byte(dev, 0x75, 0x1);
  1795. /* Disable "Read FIFO Timer" */
  1796. pci_write_config_byte(dev, 0x77, 0x0);
  1797. dev_info(&dev->dev,
  1798. "Disabling VIA CX700 PCI caching\n");
  1799. }
  1800. }
  1801. }
  1802. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1803. /*
  1804. * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
  1805. * VPD end tag will hang the device. This problem was initially
  1806. * observed when a vpd entry was created in sysfs
  1807. * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
  1808. * will dump 32k of data. Reading a full 32k will cause an access
  1809. * beyond the VPD end tag causing the device to hang. Once the device
  1810. * is hung, the bnx2 driver will not be able to reset the device.
  1811. * We believe that it is legal to read beyond the end tag and
  1812. * therefore the solution is to limit the read/write length.
  1813. */
  1814. static void quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
  1815. {
  1816. /*
  1817. * Only disable the VPD capability for 5706, 5706S, 5708,
  1818. * 5708S and 5709 rev. A
  1819. */
  1820. if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
  1821. (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
  1822. (dev->device == PCI_DEVICE_ID_NX2_5708) ||
  1823. (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
  1824. ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
  1825. (dev->revision & 0xf0) == 0x0)) {
  1826. if (dev->vpd)
  1827. dev->vpd->len = 0x80;
  1828. }
  1829. }
  1830. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1831. PCI_DEVICE_ID_NX2_5706,
  1832. quirk_brcm_570x_limit_vpd);
  1833. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1834. PCI_DEVICE_ID_NX2_5706S,
  1835. quirk_brcm_570x_limit_vpd);
  1836. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1837. PCI_DEVICE_ID_NX2_5708,
  1838. quirk_brcm_570x_limit_vpd);
  1839. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1840. PCI_DEVICE_ID_NX2_5708S,
  1841. quirk_brcm_570x_limit_vpd);
  1842. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1843. PCI_DEVICE_ID_NX2_5709,
  1844. quirk_brcm_570x_limit_vpd);
  1845. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1846. PCI_DEVICE_ID_NX2_5709S,
  1847. quirk_brcm_570x_limit_vpd);
  1848. static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
  1849. {
  1850. u32 rev;
  1851. pci_read_config_dword(dev, 0xf4, &rev);
  1852. /* Only CAP the MRRS if the device is a 5719 A0 */
  1853. if (rev == 0x05719000) {
  1854. int readrq = pcie_get_readrq(dev);
  1855. if (readrq > 2048)
  1856. pcie_set_readrq(dev, 2048);
  1857. }
  1858. }
  1859. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
  1860. PCI_DEVICE_ID_TIGON3_5719,
  1861. quirk_brcm_5719_limit_mrrs);
  1862. /* Originally in EDAC sources for i82875P:
  1863. * Intel tells BIOS developers to hide device 6 which
  1864. * configures the overflow device access containing
  1865. * the DRBs - this is where we expose device 6.
  1866. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  1867. */
  1868. static void quirk_unhide_mch_dev6(struct pci_dev *dev)
  1869. {
  1870. u8 reg;
  1871. if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
  1872. dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
  1873. pci_write_config_byte(dev, 0xF4, reg | 0x02);
  1874. }
  1875. }
  1876. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
  1877. quirk_unhide_mch_dev6);
  1878. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
  1879. quirk_unhide_mch_dev6);
  1880. #ifdef CONFIG_TILEPRO
  1881. /*
  1882. * The Tilera TILEmpower tilepro platform needs to set the link speed
  1883. * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
  1884. * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
  1885. * capability register of the PEX8624 PCIe switch. The switch
  1886. * supports link speed auto negotiation, but falsely sets
  1887. * the link speed to 5GT/s.
  1888. */
  1889. static void quirk_tile_plx_gen1(struct pci_dev *dev)
  1890. {
  1891. if (tile_plx_gen1) {
  1892. pci_write_config_dword(dev, 0x98, 0x1);
  1893. mdelay(50);
  1894. }
  1895. }
  1896. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
  1897. #endif /* CONFIG_TILEPRO */
  1898. #ifdef CONFIG_PCI_MSI
  1899. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1900. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1901. * some other buses controlled by the chipset even if Linux is not
  1902. * aware of it. Instead of setting the flag on all buses in the
  1903. * machine, simply disable MSI globally.
  1904. */
  1905. static void quirk_disable_all_msi(struct pci_dev *dev)
  1906. {
  1907. pci_no_msi();
  1908. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  1909. }
  1910. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  1911. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  1912. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  1913. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  1914. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  1915. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
  1916. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
  1917. /* Disable MSI on chipsets that are known to not support it */
  1918. static void quirk_disable_msi(struct pci_dev *dev)
  1919. {
  1920. if (dev->subordinate) {
  1921. dev_warn(&dev->dev, "MSI quirk detected; "
  1922. "subordinate MSI disabled\n");
  1923. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1924. }
  1925. }
  1926. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1927. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
  1928. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
  1929. /*
  1930. * The APC bridge device in AMD 780 family northbridges has some random
  1931. * OEM subsystem ID in its vendor ID register (erratum 18), so instead
  1932. * we use the possible vendor/device IDs of the host bridge for the
  1933. * declared quirk, and search for the APC bridge by slot number.
  1934. */
  1935. static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
  1936. {
  1937. struct pci_dev *apc_bridge;
  1938. apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
  1939. if (apc_bridge) {
  1940. if (apc_bridge->device == 0x9602)
  1941. quirk_disable_msi(apc_bridge);
  1942. pci_dev_put(apc_bridge);
  1943. }
  1944. }
  1945. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
  1946. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
  1947. /* Go through the list of Hypertransport capabilities and
  1948. * return 1 if a HT MSI capability is found and enabled */
  1949. static int msi_ht_cap_enabled(struct pci_dev *dev)
  1950. {
  1951. int pos, ttl = 48;
  1952. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1953. while (pos && ttl--) {
  1954. u8 flags;
  1955. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1956. &flags) == 0)
  1957. {
  1958. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  1959. flags & HT_MSI_FLAGS_ENABLE ?
  1960. "enabled" : "disabled");
  1961. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  1962. }
  1963. pos = pci_find_next_ht_capability(dev, pos,
  1964. HT_CAPTYPE_MSI_MAPPING);
  1965. }
  1966. return 0;
  1967. }
  1968. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  1969. static void quirk_msi_ht_cap(struct pci_dev *dev)
  1970. {
  1971. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  1972. dev_warn(&dev->dev, "MSI quirk detected; "
  1973. "subordinate MSI disabled\n");
  1974. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1975. }
  1976. }
  1977. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  1978. quirk_msi_ht_cap);
  1979. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  1980. * MSI are supported if the MSI capability set in any of these mappings.
  1981. */
  1982. static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  1983. {
  1984. struct pci_dev *pdev;
  1985. if (!dev->subordinate)
  1986. return;
  1987. /* check HT MSI cap on this chipset and the root one.
  1988. * a single one having MSI is enough to be sure that MSI are supported.
  1989. */
  1990. pdev = pci_get_slot(dev->bus, 0);
  1991. if (!pdev)
  1992. return;
  1993. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  1994. dev_warn(&dev->dev, "MSI quirk detected; "
  1995. "subordinate MSI disabled\n");
  1996. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1997. }
  1998. pci_dev_put(pdev);
  1999. }
  2000. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  2001. quirk_nvidia_ck804_msi_ht_cap);
  2002. /* Force enable MSI mapping capability on HT bridges */
  2003. static void ht_enable_msi_mapping(struct pci_dev *dev)
  2004. {
  2005. int pos, ttl = 48;
  2006. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2007. while (pos && ttl--) {
  2008. u8 flags;
  2009. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2010. &flags) == 0) {
  2011. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  2012. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2013. flags | HT_MSI_FLAGS_ENABLE);
  2014. }
  2015. pos = pci_find_next_ht_capability(dev, pos,
  2016. HT_CAPTYPE_MSI_MAPPING);
  2017. }
  2018. }
  2019. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  2020. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  2021. ht_enable_msi_mapping);
  2022. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
  2023. ht_enable_msi_mapping);
  2024. /* The P5N32-SLI motherboards from Asus have a problem with msi
  2025. * for the MCP55 NIC. It is not yet determined whether the msi problem
  2026. * also affects other devices. As for now, turn off msi for this device.
  2027. */
  2028. static void nvenet_msi_disable(struct pci_dev *dev)
  2029. {
  2030. const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
  2031. if (board_name &&
  2032. (strstr(board_name, "P5N32-SLI PREMIUM") ||
  2033. strstr(board_name, "P5N32-E SLI"))) {
  2034. dev_info(&dev->dev,
  2035. "Disabling msi for MCP55 NIC on P5N32-SLI\n");
  2036. dev->no_msi = 1;
  2037. }
  2038. }
  2039. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2040. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  2041. nvenet_msi_disable);
  2042. /*
  2043. * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
  2044. * config register. This register controls the routing of legacy
  2045. * interrupts from devices that route through the MCP55. If this register
  2046. * is misprogrammed, interrupts are only sent to the BSP, unlike
  2047. * conventional systems where the IRQ is broadcast to all online CPUs. Not
  2048. * having this register set properly prevents kdump from booting up
  2049. * properly, so let's make sure that we have it set correctly.
  2050. * Note that this is an undocumented register.
  2051. */
  2052. static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
  2053. {
  2054. u32 cfg;
  2055. if (!pci_find_capability(dev, PCI_CAP_ID_HT))
  2056. return;
  2057. pci_read_config_dword(dev, 0x74, &cfg);
  2058. if (cfg & ((1 << 2) | (1 << 15))) {
  2059. printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
  2060. cfg &= ~((1 << 2) | (1 << 15));
  2061. pci_write_config_dword(dev, 0x74, cfg);
  2062. }
  2063. }
  2064. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2065. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
  2066. nvbridge_check_legacy_irq_routing);
  2067. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2068. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
  2069. nvbridge_check_legacy_irq_routing);
  2070. static int ht_check_msi_mapping(struct pci_dev *dev)
  2071. {
  2072. int pos, ttl = 48;
  2073. int found = 0;
  2074. /* check if there is HT MSI cap or enabled on this device */
  2075. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2076. while (pos && ttl--) {
  2077. u8 flags;
  2078. if (found < 1)
  2079. found = 1;
  2080. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2081. &flags) == 0) {
  2082. if (flags & HT_MSI_FLAGS_ENABLE) {
  2083. if (found < 2) {
  2084. found = 2;
  2085. break;
  2086. }
  2087. }
  2088. }
  2089. pos = pci_find_next_ht_capability(dev, pos,
  2090. HT_CAPTYPE_MSI_MAPPING);
  2091. }
  2092. return found;
  2093. }
  2094. static int host_bridge_with_leaf(struct pci_dev *host_bridge)
  2095. {
  2096. struct pci_dev *dev;
  2097. int pos;
  2098. int i, dev_no;
  2099. int found = 0;
  2100. dev_no = host_bridge->devfn >> 3;
  2101. for (i = dev_no + 1; i < 0x20; i++) {
  2102. dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
  2103. if (!dev)
  2104. continue;
  2105. /* found next host bridge ?*/
  2106. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2107. if (pos != 0) {
  2108. pci_dev_put(dev);
  2109. break;
  2110. }
  2111. if (ht_check_msi_mapping(dev)) {
  2112. found = 1;
  2113. pci_dev_put(dev);
  2114. break;
  2115. }
  2116. pci_dev_put(dev);
  2117. }
  2118. return found;
  2119. }
  2120. #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
  2121. #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
  2122. static int is_end_of_ht_chain(struct pci_dev *dev)
  2123. {
  2124. int pos, ctrl_off;
  2125. int end = 0;
  2126. u16 flags, ctrl;
  2127. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2128. if (!pos)
  2129. goto out;
  2130. pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
  2131. ctrl_off = ((flags >> 10) & 1) ?
  2132. PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
  2133. pci_read_config_word(dev, pos + ctrl_off, &ctrl);
  2134. if (ctrl & (1 << 6))
  2135. end = 1;
  2136. out:
  2137. return end;
  2138. }
  2139. static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
  2140. {
  2141. struct pci_dev *host_bridge;
  2142. int pos;
  2143. int i, dev_no;
  2144. int found = 0;
  2145. dev_no = dev->devfn >> 3;
  2146. for (i = dev_no; i >= 0; i--) {
  2147. host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
  2148. if (!host_bridge)
  2149. continue;
  2150. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2151. if (pos != 0) {
  2152. found = 1;
  2153. break;
  2154. }
  2155. pci_dev_put(host_bridge);
  2156. }
  2157. if (!found)
  2158. return;
  2159. /* don't enable end_device/host_bridge with leaf directly here */
  2160. if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
  2161. host_bridge_with_leaf(host_bridge))
  2162. goto out;
  2163. /* root did that ! */
  2164. if (msi_ht_cap_enabled(host_bridge))
  2165. goto out;
  2166. ht_enable_msi_mapping(dev);
  2167. out:
  2168. pci_dev_put(host_bridge);
  2169. }
  2170. static void ht_disable_msi_mapping(struct pci_dev *dev)
  2171. {
  2172. int pos, ttl = 48;
  2173. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2174. while (pos && ttl--) {
  2175. u8 flags;
  2176. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2177. &flags) == 0) {
  2178. dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
  2179. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2180. flags & ~HT_MSI_FLAGS_ENABLE);
  2181. }
  2182. pos = pci_find_next_ht_capability(dev, pos,
  2183. HT_CAPTYPE_MSI_MAPPING);
  2184. }
  2185. }
  2186. static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
  2187. {
  2188. struct pci_dev *host_bridge;
  2189. int pos;
  2190. int found;
  2191. if (!pci_msi_enabled())
  2192. return;
  2193. /* check if there is HT MSI cap or enabled on this device */
  2194. found = ht_check_msi_mapping(dev);
  2195. /* no HT MSI CAP */
  2196. if (found == 0)
  2197. return;
  2198. /*
  2199. * HT MSI mapping should be disabled on devices that are below
  2200. * a non-Hypertransport host bridge. Locate the host bridge...
  2201. */
  2202. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  2203. if (host_bridge == NULL) {
  2204. dev_warn(&dev->dev,
  2205. "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  2206. return;
  2207. }
  2208. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2209. if (pos != 0) {
  2210. /* Host bridge is to HT */
  2211. if (found == 1) {
  2212. /* it is not enabled, try to enable it */
  2213. if (all)
  2214. ht_enable_msi_mapping(dev);
  2215. else
  2216. nv_ht_enable_msi_mapping(dev);
  2217. }
  2218. goto out;
  2219. }
  2220. /* HT MSI is not enabled */
  2221. if (found == 1)
  2222. goto out;
  2223. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  2224. ht_disable_msi_mapping(dev);
  2225. out:
  2226. pci_dev_put(host_bridge);
  2227. }
  2228. static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
  2229. {
  2230. return __nv_msi_ht_cap_quirk(dev, 1);
  2231. }
  2232. static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
  2233. {
  2234. return __nv_msi_ht_cap_quirk(dev, 0);
  2235. }
  2236. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2237. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2238. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2239. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2240. static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
  2241. {
  2242. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2243. }
  2244. static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  2245. {
  2246. struct pci_dev *p;
  2247. /* SB700 MSI issue will be fixed at HW level from revision A21,
  2248. * we need check PCI REVISION ID of SMBus controller to get SB700
  2249. * revision.
  2250. */
  2251. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2252. NULL);
  2253. if (!p)
  2254. return;
  2255. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  2256. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2257. pci_dev_put(p);
  2258. }
  2259. static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
  2260. {
  2261. /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
  2262. if (dev->revision < 0x18) {
  2263. dev_info(&dev->dev, "set MSI_INTX_DISABLE_BUG flag\n");
  2264. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2265. }
  2266. }
  2267. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2268. PCI_DEVICE_ID_TIGON3_5780,
  2269. quirk_msi_intx_disable_bug);
  2270. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2271. PCI_DEVICE_ID_TIGON3_5780S,
  2272. quirk_msi_intx_disable_bug);
  2273. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2274. PCI_DEVICE_ID_TIGON3_5714,
  2275. quirk_msi_intx_disable_bug);
  2276. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2277. PCI_DEVICE_ID_TIGON3_5714S,
  2278. quirk_msi_intx_disable_bug);
  2279. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2280. PCI_DEVICE_ID_TIGON3_5715,
  2281. quirk_msi_intx_disable_bug);
  2282. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2283. PCI_DEVICE_ID_TIGON3_5715S,
  2284. quirk_msi_intx_disable_bug);
  2285. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  2286. quirk_msi_intx_disable_ati_bug);
  2287. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  2288. quirk_msi_intx_disable_ati_bug);
  2289. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  2290. quirk_msi_intx_disable_ati_bug);
  2291. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  2292. quirk_msi_intx_disable_ati_bug);
  2293. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  2294. quirk_msi_intx_disable_ati_bug);
  2295. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  2296. quirk_msi_intx_disable_bug);
  2297. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  2298. quirk_msi_intx_disable_bug);
  2299. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  2300. quirk_msi_intx_disable_bug);
  2301. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
  2302. quirk_msi_intx_disable_bug);
  2303. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
  2304. quirk_msi_intx_disable_bug);
  2305. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
  2306. quirk_msi_intx_disable_bug);
  2307. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
  2308. quirk_msi_intx_disable_bug);
  2309. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
  2310. quirk_msi_intx_disable_bug);
  2311. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
  2312. quirk_msi_intx_disable_bug);
  2313. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
  2314. quirk_msi_intx_disable_qca_bug);
  2315. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
  2316. quirk_msi_intx_disable_qca_bug);
  2317. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
  2318. quirk_msi_intx_disable_qca_bug);
  2319. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
  2320. quirk_msi_intx_disable_qca_bug);
  2321. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
  2322. quirk_msi_intx_disable_qca_bug);
  2323. #endif /* CONFIG_PCI_MSI */
  2324. /* Allow manual resource allocation for PCI hotplug bridges
  2325. * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
  2326. * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
  2327. * kernel fails to allocate resources when hotplug device is
  2328. * inserted and PCI bus is rescanned.
  2329. */
  2330. static void quirk_hotplug_bridge(struct pci_dev *dev)
  2331. {
  2332. dev->is_hotplug_bridge = 1;
  2333. }
  2334. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
  2335. /*
  2336. * This is a quirk for the Ricoh MMC controller found as a part of
  2337. * some mulifunction chips.
  2338. * This is very similar and based on the ricoh_mmc driver written by
  2339. * Philip Langdale. Thank you for these magic sequences.
  2340. *
  2341. * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
  2342. * and one or both of cardbus or firewire.
  2343. *
  2344. * It happens that they implement SD and MMC
  2345. * support as separate controllers (and PCI functions). The linux SDHCI
  2346. * driver supports MMC cards but the chip detects MMC cards in hardware
  2347. * and directs them to the MMC controller - so the SDHCI driver never sees
  2348. * them.
  2349. *
  2350. * To get around this, we must disable the useless MMC controller.
  2351. * At that point, the SDHCI controller will start seeing them
  2352. * It seems to be the case that the relevant PCI registers to deactivate the
  2353. * MMC controller live on PCI function 0, which might be the cardbus controller
  2354. * or the firewire controller, depending on the particular chip in question
  2355. *
  2356. * This has to be done early, because as soon as we disable the MMC controller
  2357. * other pci functions shift up one level, e.g. function #2 becomes function
  2358. * #1, and this will confuse the pci core.
  2359. */
  2360. #ifdef CONFIG_MMC_RICOH_MMC
  2361. static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
  2362. {
  2363. /* disable via cardbus interface */
  2364. u8 write_enable;
  2365. u8 write_target;
  2366. u8 disable;
  2367. /* disable must be done via function #0 */
  2368. if (PCI_FUNC(dev->devfn))
  2369. return;
  2370. pci_read_config_byte(dev, 0xB7, &disable);
  2371. if (disable & 0x02)
  2372. return;
  2373. pci_read_config_byte(dev, 0x8E, &write_enable);
  2374. pci_write_config_byte(dev, 0x8E, 0xAA);
  2375. pci_read_config_byte(dev, 0x8D, &write_target);
  2376. pci_write_config_byte(dev, 0x8D, 0xB7);
  2377. pci_write_config_byte(dev, 0xB7, disable | 0x02);
  2378. pci_write_config_byte(dev, 0x8E, write_enable);
  2379. pci_write_config_byte(dev, 0x8D, write_target);
  2380. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
  2381. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2382. }
  2383. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2384. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2385. static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
  2386. {
  2387. /* disable via firewire interface */
  2388. u8 write_enable;
  2389. u8 disable;
  2390. /* disable must be done via function #0 */
  2391. if (PCI_FUNC(dev->devfn))
  2392. return;
  2393. /*
  2394. * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
  2395. * certain types of SD/MMC cards. Lowering the SD base
  2396. * clock frequency from 200Mhz to 50Mhz fixes this issue.
  2397. *
  2398. * 0x150 - SD2.0 mode enable for changing base clock
  2399. * frequency to 50Mhz
  2400. * 0xe1 - Base clock frequency
  2401. * 0x32 - 50Mhz new clock frequency
  2402. * 0xf9 - Key register for 0x150
  2403. * 0xfc - key register for 0xe1
  2404. */
  2405. if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
  2406. dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
  2407. pci_write_config_byte(dev, 0xf9, 0xfc);
  2408. pci_write_config_byte(dev, 0x150, 0x10);
  2409. pci_write_config_byte(dev, 0xf9, 0x00);
  2410. pci_write_config_byte(dev, 0xfc, 0x01);
  2411. pci_write_config_byte(dev, 0xe1, 0x32);
  2412. pci_write_config_byte(dev, 0xfc, 0x00);
  2413. dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
  2414. }
  2415. pci_read_config_byte(dev, 0xCB, &disable);
  2416. if (disable & 0x02)
  2417. return;
  2418. pci_read_config_byte(dev, 0xCA, &write_enable);
  2419. pci_write_config_byte(dev, 0xCA, 0x57);
  2420. pci_write_config_byte(dev, 0xCB, disable | 0x02);
  2421. pci_write_config_byte(dev, 0xCA, write_enable);
  2422. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
  2423. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2424. }
  2425. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2426. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2427. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2428. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2429. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2430. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2431. #endif /*CONFIG_MMC_RICOH_MMC*/
  2432. #ifdef CONFIG_DMAR_TABLE
  2433. #define VTUNCERRMSK_REG 0x1ac
  2434. #define VTD_MSK_SPEC_ERRORS (1 << 31)
  2435. /*
  2436. * This is a quirk for masking vt-d spec defined errors to platform error
  2437. * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
  2438. * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
  2439. * on the RAS config settings of the platform) when a vt-d fault happens.
  2440. * The resulting SMI caused the system to hang.
  2441. *
  2442. * VT-d spec related errors are already handled by the VT-d OS code, so no
  2443. * need to report the same error through other channels.
  2444. */
  2445. static void vtd_mask_spec_errors(struct pci_dev *dev)
  2446. {
  2447. u32 word;
  2448. pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
  2449. pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
  2450. }
  2451. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
  2452. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
  2453. #endif
  2454. static void fixup_ti816x_class(struct pci_dev *dev)
  2455. {
  2456. /* TI 816x devices do not have class code set when in PCIe boot mode */
  2457. dev_info(&dev->dev, "Setting PCI class for 816x PCIe device\n");
  2458. dev->class = PCI_CLASS_MULTIMEDIA_VIDEO;
  2459. }
  2460. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
  2461. PCI_CLASS_NOT_DEFINED, 0, fixup_ti816x_class);
  2462. /* Some PCIe devices do not work reliably with the claimed maximum
  2463. * payload size supported.
  2464. */
  2465. static void fixup_mpss_256(struct pci_dev *dev)
  2466. {
  2467. dev->pcie_mpss = 1; /* 256 bytes */
  2468. }
  2469. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2470. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
  2471. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2472. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
  2473. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2474. PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
  2475. /* Intel 5000 and 5100 Memory controllers have an errata with read completion
  2476. * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
  2477. * Since there is no way of knowing what the PCIE MPS on each fabric will be
  2478. * until all of the devices are discovered and buses walked, read completion
  2479. * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
  2480. * it is possible to hotplug a device with MPS of 256B.
  2481. */
  2482. static void quirk_intel_mc_errata(struct pci_dev *dev)
  2483. {
  2484. int err;
  2485. u16 rcc;
  2486. if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
  2487. return;
  2488. /* Intel errata specifies bits to change but does not say what they are.
  2489. * Keeping them magical until such time as the registers and values can
  2490. * be explained.
  2491. */
  2492. err = pci_read_config_word(dev, 0x48, &rcc);
  2493. if (err) {
  2494. dev_err(&dev->dev, "Error attempting to read the read "
  2495. "completion coalescing register.\n");
  2496. return;
  2497. }
  2498. if (!(rcc & (1 << 10)))
  2499. return;
  2500. rcc &= ~(1 << 10);
  2501. err = pci_write_config_word(dev, 0x48, rcc);
  2502. if (err) {
  2503. dev_err(&dev->dev, "Error attempting to write the read "
  2504. "completion coalescing register.\n");
  2505. return;
  2506. }
  2507. pr_info_once("Read completion coalescing disabled due to hardware "
  2508. "errata relating to 256B MPS.\n");
  2509. }
  2510. /* Intel 5000 series memory controllers and ports 2-7 */
  2511. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
  2512. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
  2513. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
  2514. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
  2515. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
  2516. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
  2517. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
  2518. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
  2519. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
  2520. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
  2521. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
  2522. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
  2523. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
  2524. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
  2525. /* Intel 5100 series memory controllers and ports 2-7 */
  2526. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
  2527. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
  2528. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
  2529. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
  2530. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
  2531. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
  2532. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
  2533. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
  2534. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
  2535. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
  2536. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
  2537. /*
  2538. * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. To
  2539. * work around this, query the size it should be configured to by the device and
  2540. * modify the resource end to correspond to this new size.
  2541. */
  2542. static void quirk_intel_ntb(struct pci_dev *dev)
  2543. {
  2544. int rc;
  2545. u8 val;
  2546. rc = pci_read_config_byte(dev, 0x00D0, &val);
  2547. if (rc)
  2548. return;
  2549. dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
  2550. rc = pci_read_config_byte(dev, 0x00D1, &val);
  2551. if (rc)
  2552. return;
  2553. dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
  2554. }
  2555. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
  2556. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
  2557. static ktime_t fixup_debug_start(struct pci_dev *dev,
  2558. void (*fn)(struct pci_dev *dev))
  2559. {
  2560. ktime_t calltime = ktime_set(0, 0);
  2561. dev_dbg(&dev->dev, "calling %pF\n", fn);
  2562. if (initcall_debug) {
  2563. pr_debug("calling %pF @ %i for %s\n",
  2564. fn, task_pid_nr(current), dev_name(&dev->dev));
  2565. calltime = ktime_get();
  2566. }
  2567. return calltime;
  2568. }
  2569. static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
  2570. void (*fn)(struct pci_dev *dev))
  2571. {
  2572. ktime_t delta, rettime;
  2573. unsigned long long duration;
  2574. if (initcall_debug) {
  2575. rettime = ktime_get();
  2576. delta = ktime_sub(rettime, calltime);
  2577. duration = (unsigned long long) ktime_to_ns(delta) >> 10;
  2578. pr_debug("pci fixup %pF returned after %lld usecs for %s\n",
  2579. fn, duration, dev_name(&dev->dev));
  2580. }
  2581. }
  2582. /*
  2583. * Some BIOS implementations leave the Intel GPU interrupts enabled,
  2584. * even though no one is handling them (f.e. i915 driver is never loaded).
  2585. * Additionally the interrupt destination is not set up properly
  2586. * and the interrupt ends up -somewhere-.
  2587. *
  2588. * These spurious interrupts are "sticky" and the kernel disables
  2589. * the (shared) interrupt line after 100.000+ generated interrupts.
  2590. *
  2591. * Fix it by disabling the still enabled interrupts.
  2592. * This resolves crashes often seen on monitor unplug.
  2593. */
  2594. #define I915_DEIER_REG 0x4400c
  2595. static void disable_igfx_irq(struct pci_dev *dev)
  2596. {
  2597. void __iomem *regs = pci_iomap(dev, 0, 0);
  2598. if (regs == NULL) {
  2599. dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
  2600. return;
  2601. }
  2602. /* Check if any interrupt line is still enabled */
  2603. if (readl(regs + I915_DEIER_REG) != 0) {
  2604. dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; "
  2605. "disabling\n");
  2606. writel(0, regs + I915_DEIER_REG);
  2607. }
  2608. pci_iounmap(dev, regs);
  2609. }
  2610. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
  2611. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
  2612. /*
  2613. * PCI devices which are on Intel chips can skip the 10ms delay
  2614. * before entering D3 mode.
  2615. */
  2616. static void quirk_remove_d3_delay(struct pci_dev *dev)
  2617. {
  2618. dev->d3_delay = 0;
  2619. }
  2620. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
  2621. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
  2622. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
  2623. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
  2624. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
  2625. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
  2626. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
  2627. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
  2628. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
  2629. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
  2630. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
  2631. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
  2632. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
  2633. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
  2634. /*
  2635. * Some devices may pass our check in pci_intx_mask_supported if
  2636. * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
  2637. * support this feature.
  2638. */
  2639. static void quirk_broken_intx_masking(struct pci_dev *dev)
  2640. {
  2641. dev->broken_intx_masking = 1;
  2642. }
  2643. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, 0x0030,
  2644. quirk_broken_intx_masking);
  2645. DECLARE_PCI_FIXUP_HEADER(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
  2646. quirk_broken_intx_masking);
  2647. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
  2648. struct pci_fixup *end)
  2649. {
  2650. ktime_t calltime;
  2651. for (; f < end; f++)
  2652. if ((f->class == (u32) (dev->class >> f->class_shift) ||
  2653. f->class == (u32) PCI_ANY_ID) &&
  2654. (f->vendor == dev->vendor ||
  2655. f->vendor == (u16) PCI_ANY_ID) &&
  2656. (f->device == dev->device ||
  2657. f->device == (u16) PCI_ANY_ID)) {
  2658. calltime = fixup_debug_start(dev, f->hook);
  2659. f->hook(dev);
  2660. fixup_debug_report(dev, calltime, f->hook);
  2661. }
  2662. }
  2663. extern struct pci_fixup __start_pci_fixups_early[];
  2664. extern struct pci_fixup __end_pci_fixups_early[];
  2665. extern struct pci_fixup __start_pci_fixups_header[];
  2666. extern struct pci_fixup __end_pci_fixups_header[];
  2667. extern struct pci_fixup __start_pci_fixups_final[];
  2668. extern struct pci_fixup __end_pci_fixups_final[];
  2669. extern struct pci_fixup __start_pci_fixups_enable[];
  2670. extern struct pci_fixup __end_pci_fixups_enable[];
  2671. extern struct pci_fixup __start_pci_fixups_resume[];
  2672. extern struct pci_fixup __end_pci_fixups_resume[];
  2673. extern struct pci_fixup __start_pci_fixups_resume_early[];
  2674. extern struct pci_fixup __end_pci_fixups_resume_early[];
  2675. extern struct pci_fixup __start_pci_fixups_suspend[];
  2676. extern struct pci_fixup __end_pci_fixups_suspend[];
  2677. static bool pci_apply_fixup_final_quirks;
  2678. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  2679. {
  2680. struct pci_fixup *start, *end;
  2681. switch(pass) {
  2682. case pci_fixup_early:
  2683. start = __start_pci_fixups_early;
  2684. end = __end_pci_fixups_early;
  2685. break;
  2686. case pci_fixup_header:
  2687. start = __start_pci_fixups_header;
  2688. end = __end_pci_fixups_header;
  2689. break;
  2690. case pci_fixup_final:
  2691. if (!pci_apply_fixup_final_quirks)
  2692. return;
  2693. start = __start_pci_fixups_final;
  2694. end = __end_pci_fixups_final;
  2695. break;
  2696. case pci_fixup_enable:
  2697. start = __start_pci_fixups_enable;
  2698. end = __end_pci_fixups_enable;
  2699. break;
  2700. case pci_fixup_resume:
  2701. start = __start_pci_fixups_resume;
  2702. end = __end_pci_fixups_resume;
  2703. break;
  2704. case pci_fixup_resume_early:
  2705. start = __start_pci_fixups_resume_early;
  2706. end = __end_pci_fixups_resume_early;
  2707. break;
  2708. case pci_fixup_suspend:
  2709. start = __start_pci_fixups_suspend;
  2710. end = __end_pci_fixups_suspend;
  2711. break;
  2712. default:
  2713. /* stupid compiler warning, you would think with an enum... */
  2714. return;
  2715. }
  2716. pci_do_fixups(dev, start, end);
  2717. }
  2718. EXPORT_SYMBOL(pci_fixup_device);
  2719. static int __init pci_apply_final_quirks(void)
  2720. {
  2721. struct pci_dev *dev = NULL;
  2722. u8 cls = 0;
  2723. u8 tmp;
  2724. if (pci_cache_line_size)
  2725. printk(KERN_DEBUG "PCI: CLS %u bytes\n",
  2726. pci_cache_line_size << 2);
  2727. pci_apply_fixup_final_quirks = true;
  2728. for_each_pci_dev(dev) {
  2729. pci_fixup_device(pci_fixup_final, dev);
  2730. /*
  2731. * If arch hasn't set it explicitly yet, use the CLS
  2732. * value shared by all PCI devices. If there's a
  2733. * mismatch, fall back to the default value.
  2734. */
  2735. if (!pci_cache_line_size) {
  2736. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
  2737. if (!cls)
  2738. cls = tmp;
  2739. if (!tmp || cls == tmp)
  2740. continue;
  2741. printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), "
  2742. "using %u bytes\n", cls << 2, tmp << 2,
  2743. pci_dfl_cache_line_size << 2);
  2744. pci_cache_line_size = pci_dfl_cache_line_size;
  2745. }
  2746. }
  2747. if (!pci_cache_line_size) {
  2748. printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
  2749. cls << 2, pci_dfl_cache_line_size << 2);
  2750. pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
  2751. }
  2752. return 0;
  2753. }
  2754. fs_initcall_sync(pci_apply_final_quirks);
  2755. /*
  2756. * Followings are device-specific reset methods which can be used to
  2757. * reset a single function if other methods (e.g. FLR, PM D0->D3) are
  2758. * not available.
  2759. */
  2760. static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
  2761. {
  2762. int pos;
  2763. /* only implement PCI_CLASS_SERIAL_USB at present */
  2764. if (dev->class == PCI_CLASS_SERIAL_USB) {
  2765. pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
  2766. if (!pos)
  2767. return -ENOTTY;
  2768. if (probe)
  2769. return 0;
  2770. pci_write_config_byte(dev, pos + 0x4, 1);
  2771. msleep(100);
  2772. return 0;
  2773. } else {
  2774. return -ENOTTY;
  2775. }
  2776. }
  2777. static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
  2778. {
  2779. /*
  2780. * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
  2781. *
  2782. * The 82599 supports FLR on VFs, but FLR support is reported only
  2783. * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
  2784. * Therefore, we can't use pcie_flr(), which checks the VF DEVCAP.
  2785. */
  2786. if (probe)
  2787. return 0;
  2788. if (!pci_wait_for_pending_transaction(dev))
  2789. dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
  2790. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  2791. msleep(100);
  2792. return 0;
  2793. }
  2794. #include "../gpu/drm/i915/i915_reg.h"
  2795. #define MSG_CTL 0x45010
  2796. #define NSDE_PWR_STATE 0xd0100
  2797. #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
  2798. static int reset_ivb_igd(struct pci_dev *dev, int probe)
  2799. {
  2800. void __iomem *mmio_base;
  2801. unsigned long timeout;
  2802. u32 val;
  2803. if (probe)
  2804. return 0;
  2805. mmio_base = pci_iomap(dev, 0, 0);
  2806. if (!mmio_base)
  2807. return -ENOMEM;
  2808. iowrite32(0x00000002, mmio_base + MSG_CTL);
  2809. /*
  2810. * Clobbering SOUTH_CHICKEN2 register is fine only if the next
  2811. * driver loaded sets the right bits. However, this's a reset and
  2812. * the bits have been set by i915 previously, so we clobber
  2813. * SOUTH_CHICKEN2 register directly here.
  2814. */
  2815. iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
  2816. val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
  2817. iowrite32(val, mmio_base + PCH_PP_CONTROL);
  2818. timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
  2819. do {
  2820. val = ioread32(mmio_base + PCH_PP_STATUS);
  2821. if ((val & 0xb0000000) == 0)
  2822. goto reset_complete;
  2823. msleep(10);
  2824. } while (time_before(jiffies, timeout));
  2825. dev_warn(&dev->dev, "timeout during reset\n");
  2826. reset_complete:
  2827. iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
  2828. pci_iounmap(dev, mmio_base);
  2829. return 0;
  2830. }
  2831. /*
  2832. * Device-specific reset method for Chelsio T4-based adapters.
  2833. */
  2834. static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
  2835. {
  2836. u16 old_command;
  2837. u16 msix_flags;
  2838. /*
  2839. * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
  2840. * that we have no device-specific reset method.
  2841. */
  2842. if ((dev->device & 0xf000) != 0x4000)
  2843. return -ENOTTY;
  2844. /*
  2845. * If this is the "probe" phase, return 0 indicating that we can
  2846. * reset this device.
  2847. */
  2848. if (probe)
  2849. return 0;
  2850. /*
  2851. * T4 can wedge if there are DMAs in flight within the chip and Bus
  2852. * Master has been disabled. We need to have it on till the Function
  2853. * Level Reset completes. (BUS_MASTER is disabled in
  2854. * pci_reset_function()).
  2855. */
  2856. pci_read_config_word(dev, PCI_COMMAND, &old_command);
  2857. pci_write_config_word(dev, PCI_COMMAND,
  2858. old_command | PCI_COMMAND_MASTER);
  2859. /*
  2860. * Perform the actual device function reset, saving and restoring
  2861. * configuration information around the reset.
  2862. */
  2863. pci_save_state(dev);
  2864. /*
  2865. * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
  2866. * are disabled when an MSI-X interrupt message needs to be delivered.
  2867. * So we briefly re-enable MSI-X interrupts for the duration of the
  2868. * FLR. The pci_restore_state() below will restore the original
  2869. * MSI-X state.
  2870. */
  2871. pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
  2872. if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
  2873. pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
  2874. msix_flags |
  2875. PCI_MSIX_FLAGS_ENABLE |
  2876. PCI_MSIX_FLAGS_MASKALL);
  2877. /*
  2878. * Start of pcie_flr() code sequence. This reset code is a copy of
  2879. * the guts of pcie_flr() because that's not an exported function.
  2880. */
  2881. if (!pci_wait_for_pending_transaction(dev))
  2882. dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
  2883. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  2884. msleep(100);
  2885. /*
  2886. * End of pcie_flr() code sequence.
  2887. */
  2888. /*
  2889. * Restore the configuration information (BAR values, etc.) including
  2890. * the original PCI Configuration Space Command word, and return
  2891. * success.
  2892. */
  2893. pci_restore_state(dev);
  2894. pci_write_config_word(dev, PCI_COMMAND, old_command);
  2895. return 0;
  2896. }
  2897. #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
  2898. #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
  2899. #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
  2900. static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
  2901. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
  2902. reset_intel_82599_sfp_virtfn },
  2903. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
  2904. reset_ivb_igd },
  2905. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
  2906. reset_ivb_igd },
  2907. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  2908. reset_intel_generic_dev },
  2909. { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
  2910. reset_chelsio_generic_dev },
  2911. { 0 }
  2912. };
  2913. /*
  2914. * These device-specific reset methods are here rather than in a driver
  2915. * because when a host assigns a device to a guest VM, the host may need
  2916. * to reset the device but probably doesn't have a driver for it.
  2917. */
  2918. int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  2919. {
  2920. const struct pci_dev_reset_methods *i;
  2921. for (i = pci_dev_reset_methods; i->reset; i++) {
  2922. if ((i->vendor == dev->vendor ||
  2923. i->vendor == (u16)PCI_ANY_ID) &&
  2924. (i->device == dev->device ||
  2925. i->device == (u16)PCI_ANY_ID))
  2926. return i->reset(dev, probe);
  2927. }
  2928. return -ENOTTY;
  2929. }
  2930. static struct pci_dev *pci_func_0_dma_source(struct pci_dev *dev)
  2931. {
  2932. if (!PCI_FUNC(dev->devfn))
  2933. return pci_dev_get(dev);
  2934. return pci_get_slot(dev->bus, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  2935. }
  2936. static const struct pci_dev_dma_source {
  2937. u16 vendor;
  2938. u16 device;
  2939. struct pci_dev *(*dma_source)(struct pci_dev *dev);
  2940. } pci_dev_dma_source[] = {
  2941. /*
  2942. * https://bugzilla.redhat.com/show_bug.cgi?id=605888
  2943. *
  2944. * Some Ricoh devices use the function 0 source ID for DMA on
  2945. * other functions of a multifunction device. The DMA devices
  2946. * is therefore function 0, which will have implications of the
  2947. * iommu grouping of these devices.
  2948. */
  2949. { PCI_VENDOR_ID_RICOH, 0xe822, pci_func_0_dma_source },
  2950. { PCI_VENDOR_ID_RICOH, 0xe230, pci_func_0_dma_source },
  2951. { PCI_VENDOR_ID_RICOH, 0xe832, pci_func_0_dma_source },
  2952. { PCI_VENDOR_ID_RICOH, 0xe476, pci_func_0_dma_source },
  2953. { 0 }
  2954. };
  2955. /*
  2956. * IOMMUs with isolation capabilities need to be programmed with the
  2957. * correct source ID of a device. In most cases, the source ID matches
  2958. * the device doing the DMA, but sometimes hardware is broken and will
  2959. * tag the DMA as being sourced from a different device. This function
  2960. * allows that translation. Note that the reference count of the
  2961. * returned device is incremented on all paths.
  2962. */
  2963. struct pci_dev *pci_get_dma_source(struct pci_dev *dev)
  2964. {
  2965. const struct pci_dev_dma_source *i;
  2966. for (i = pci_dev_dma_source; i->dma_source; i++) {
  2967. if ((i->vendor == dev->vendor ||
  2968. i->vendor == (u16)PCI_ANY_ID) &&
  2969. (i->device == dev->device ||
  2970. i->device == (u16)PCI_ANY_ID))
  2971. return i->dma_source(dev);
  2972. }
  2973. return pci_dev_get(dev);
  2974. }
  2975. /*
  2976. * AMD has indicated that the devices below do not support peer-to-peer
  2977. * in any system where they are found in the southbridge with an AMD
  2978. * IOMMU in the system. Multifunction devices that do not support
  2979. * peer-to-peer between functions can claim to support a subset of ACS.
  2980. * Such devices effectively enable request redirect (RR) and completion
  2981. * redirect (CR) since all transactions are redirected to the upstream
  2982. * root complex.
  2983. *
  2984. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
  2985. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
  2986. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
  2987. *
  2988. * 1002:4385 SBx00 SMBus Controller
  2989. * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
  2990. * 1002:4383 SBx00 Azalia (Intel HDA)
  2991. * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
  2992. * 1002:4384 SBx00 PCI to PCI Bridge
  2993. * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
  2994. */
  2995. static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
  2996. {
  2997. #ifdef CONFIG_ACPI
  2998. struct acpi_table_header *header = NULL;
  2999. acpi_status status;
  3000. /* Targeting multifunction devices on the SB (appears on root bus) */
  3001. if (!dev->multifunction || !pci_is_root_bus(dev->bus))
  3002. return -ENODEV;
  3003. /* The IVRS table describes the AMD IOMMU */
  3004. status = acpi_get_table("IVRS", 0, &header);
  3005. if (ACPI_FAILURE(status))
  3006. return -ENODEV;
  3007. /* Filter out flags not applicable to multifunction */
  3008. acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
  3009. return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
  3010. #else
  3011. return -ENODEV;
  3012. #endif
  3013. }
  3014. static const struct pci_dev_acs_enabled {
  3015. u16 vendor;
  3016. u16 device;
  3017. int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
  3018. } pci_dev_acs_enabled[] = {
  3019. { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
  3020. { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
  3021. { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
  3022. { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
  3023. { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
  3024. { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
  3025. { 0 }
  3026. };
  3027. int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
  3028. {
  3029. const struct pci_dev_acs_enabled *i;
  3030. int ret;
  3031. /*
  3032. * Allow devices that do not expose standard PCIe ACS capabilities
  3033. * or control to indicate their support here. Multi-function express
  3034. * devices which do not allow internal peer-to-peer between functions,
  3035. * but do not implement PCIe ACS may wish to return true here.
  3036. */
  3037. for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
  3038. if ((i->vendor == dev->vendor ||
  3039. i->vendor == (u16)PCI_ANY_ID) &&
  3040. (i->device == dev->device ||
  3041. i->device == (u16)PCI_ANY_ID)) {
  3042. ret = i->acs_enabled(dev, acs_flags);
  3043. if (ret >= 0)
  3044. return ret;
  3045. }
  3046. }
  3047. return -ENOTTY;
  3048. }