system.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432
  1. /*
  2. * Copyright (C) 1999 Cort Dougan <cort@cs.nmt.edu>
  3. */
  4. #ifndef _ASM_POWERPC_SYSTEM_H
  5. #define _ASM_POWERPC_SYSTEM_H
  6. #include <linux/kernel.h>
  7. #include <asm/hw_irq.h>
  8. #include <asm/atomic.h>
  9. /*
  10. * Memory barrier.
  11. * The sync instruction guarantees that all memory accesses initiated
  12. * by this processor have been performed (with respect to all other
  13. * mechanisms that access memory). The eieio instruction is a barrier
  14. * providing an ordering (separately) for (a) cacheable stores and (b)
  15. * loads and stores to non-cacheable memory (e.g. I/O devices).
  16. *
  17. * mb() prevents loads and stores being reordered across this point.
  18. * rmb() prevents loads being reordered across this point.
  19. * wmb() prevents stores being reordered across this point.
  20. * read_barrier_depends() prevents data-dependent loads being reordered
  21. * across this point (nop on PPC).
  22. *
  23. * We have to use the sync instructions for mb(), since lwsync doesn't
  24. * order loads with respect to previous stores. Lwsync is fine for
  25. * rmb(), though. Note that lwsync is interpreted as sync by
  26. * 32-bit and older 64-bit CPUs.
  27. *
  28. * For wmb(), we use sync since wmb is used in drivers to order
  29. * stores to system memory with respect to writes to the device.
  30. * However, smp_wmb() can be a lighter-weight eieio barrier on
  31. * SMP since it is only used to order updates to system memory.
  32. */
  33. #define mb() __asm__ __volatile__ ("sync" : : : "memory")
  34. #define rmb() __asm__ __volatile__ ("lwsync" : : : "memory")
  35. #define wmb() __asm__ __volatile__ ("sync" : : : "memory")
  36. #define read_barrier_depends() do { } while(0)
  37. #define set_mb(var, value) do { var = value; mb(); } while (0)
  38. #define set_wmb(var, value) do { var = value; wmb(); } while (0)
  39. #ifdef __KERNEL__
  40. #ifdef CONFIG_SMP
  41. #define smp_mb() mb()
  42. #define smp_rmb() rmb()
  43. #define smp_wmb() __asm__ __volatile__ ("eieio" : : : "memory")
  44. #define smp_read_barrier_depends() read_barrier_depends()
  45. #else
  46. #define smp_mb() barrier()
  47. #define smp_rmb() barrier()
  48. #define smp_wmb() barrier()
  49. #define smp_read_barrier_depends() do { } while(0)
  50. #endif /* CONFIG_SMP */
  51. struct task_struct;
  52. struct pt_regs;
  53. #ifdef CONFIG_DEBUGGER
  54. extern int (*__debugger)(struct pt_regs *regs);
  55. extern int (*__debugger_ipi)(struct pt_regs *regs);
  56. extern int (*__debugger_bpt)(struct pt_regs *regs);
  57. extern int (*__debugger_sstep)(struct pt_regs *regs);
  58. extern int (*__debugger_iabr_match)(struct pt_regs *regs);
  59. extern int (*__debugger_dabr_match)(struct pt_regs *regs);
  60. extern int (*__debugger_fault_handler)(struct pt_regs *regs);
  61. #define DEBUGGER_BOILERPLATE(__NAME) \
  62. static inline int __NAME(struct pt_regs *regs) \
  63. { \
  64. if (unlikely(__ ## __NAME)) \
  65. return __ ## __NAME(regs); \
  66. return 0; \
  67. }
  68. DEBUGGER_BOILERPLATE(debugger)
  69. DEBUGGER_BOILERPLATE(debugger_ipi)
  70. DEBUGGER_BOILERPLATE(debugger_bpt)
  71. DEBUGGER_BOILERPLATE(debugger_sstep)
  72. DEBUGGER_BOILERPLATE(debugger_iabr_match)
  73. DEBUGGER_BOILERPLATE(debugger_dabr_match)
  74. DEBUGGER_BOILERPLATE(debugger_fault_handler)
  75. #ifdef CONFIG_XMON
  76. extern void xmon_init(int enable);
  77. #endif
  78. #else
  79. static inline int debugger(struct pt_regs *regs) { return 0; }
  80. static inline int debugger_ipi(struct pt_regs *regs) { return 0; }
  81. static inline int debugger_bpt(struct pt_regs *regs) { return 0; }
  82. static inline int debugger_sstep(struct pt_regs *regs) { return 0; }
  83. static inline int debugger_iabr_match(struct pt_regs *regs) { return 0; }
  84. static inline int debugger_dabr_match(struct pt_regs *regs) { return 0; }
  85. static inline int debugger_fault_handler(struct pt_regs *regs) { return 0; }
  86. #endif
  87. extern int set_dabr(unsigned long dabr);
  88. extern void print_backtrace(unsigned long *);
  89. extern void show_regs(struct pt_regs * regs);
  90. extern void flush_instruction_cache(void);
  91. extern void hard_reset_now(void);
  92. extern void poweroff_now(void);
  93. #ifdef CONFIG_6xx
  94. extern long _get_L2CR(void);
  95. extern long _get_L3CR(void);
  96. extern void _set_L2CR(unsigned long);
  97. extern void _set_L3CR(unsigned long);
  98. #else
  99. #define _get_L2CR() 0L
  100. #define _get_L3CR() 0L
  101. #define _set_L2CR(val) do { } while(0)
  102. #define _set_L3CR(val) do { } while(0)
  103. #endif
  104. extern void via_cuda_init(void);
  105. extern void read_rtc_time(void);
  106. extern void pmac_find_display(void);
  107. extern void giveup_fpu(struct task_struct *);
  108. extern void disable_kernel_fp(void);
  109. extern void enable_kernel_fp(void);
  110. extern void flush_fp_to_thread(struct task_struct *);
  111. extern void enable_kernel_altivec(void);
  112. extern void giveup_altivec(struct task_struct *);
  113. extern void load_up_altivec(struct task_struct *);
  114. extern int emulate_altivec(struct pt_regs *);
  115. extern void giveup_spe(struct task_struct *);
  116. extern void load_up_spe(struct task_struct *);
  117. extern int fix_alignment(struct pt_regs *);
  118. extern void cvt_fd(float *from, double *to, struct thread_struct *thread);
  119. extern void cvt_df(double *from, float *to, struct thread_struct *thread);
  120. #ifndef CONFIG_SMP
  121. extern void discard_lazy_cpu_state(void);
  122. #else
  123. static inline void discard_lazy_cpu_state(void)
  124. {
  125. }
  126. #endif
  127. #ifdef CONFIG_ALTIVEC
  128. extern void flush_altivec_to_thread(struct task_struct *);
  129. #else
  130. static inline void flush_altivec_to_thread(struct task_struct *t)
  131. {
  132. }
  133. #endif
  134. #ifdef CONFIG_SPE
  135. extern void flush_spe_to_thread(struct task_struct *);
  136. #else
  137. static inline void flush_spe_to_thread(struct task_struct *t)
  138. {
  139. }
  140. #endif
  141. extern int call_rtas(const char *, int, int, unsigned long *, ...);
  142. extern void cacheable_memzero(void *p, unsigned int nb);
  143. extern void *cacheable_memcpy(void *, const void *, unsigned int);
  144. extern int do_page_fault(struct pt_regs *, unsigned long, unsigned long);
  145. extern void bad_page_fault(struct pt_regs *, unsigned long, int);
  146. extern int die(const char *, struct pt_regs *, long);
  147. extern void _exception(int, struct pt_regs *, int, unsigned long);
  148. #ifdef CONFIG_BOOKE_WDT
  149. extern u32 booke_wdt_enabled;
  150. extern u32 booke_wdt_period;
  151. #endif /* CONFIG_BOOKE_WDT */
  152. struct device_node;
  153. extern void note_scsi_host(struct device_node *, void *);
  154. extern struct task_struct *__switch_to(struct task_struct *,
  155. struct task_struct *);
  156. #define switch_to(prev, next, last) ((last) = __switch_to((prev), (next)))
  157. struct thread_struct;
  158. extern struct task_struct *_switch(struct thread_struct *prev,
  159. struct thread_struct *next);
  160. /*
  161. * On SMP systems, when the scheduler does migration-cost autodetection,
  162. * it needs a way to flush as much of the CPU's caches as possible.
  163. *
  164. * TODO: fill this in!
  165. */
  166. static inline void sched_cacheflush(void)
  167. {
  168. }
  169. extern unsigned int rtas_data;
  170. extern int mem_init_done; /* set on boot once kmalloc can be called */
  171. extern unsigned long memory_limit;
  172. extern unsigned long klimit;
  173. extern int powersave_nap; /* set if nap mode can be used in idle loop */
  174. /*
  175. * Atomic exchange
  176. *
  177. * Changes the memory location '*ptr' to be val and returns
  178. * the previous value stored there.
  179. */
  180. static __inline__ unsigned long
  181. __xchg_u32(volatile void *p, unsigned long val)
  182. {
  183. unsigned long prev;
  184. __asm__ __volatile__(
  185. LWSYNC_ON_SMP
  186. "1: lwarx %0,0,%2 \n"
  187. PPC405_ERR77(0,%2)
  188. " stwcx. %3,0,%2 \n\
  189. bne- 1b"
  190. ISYNC_ON_SMP
  191. : "=&r" (prev), "=m" (*(volatile unsigned int *)p)
  192. : "r" (p), "r" (val), "m" (*(volatile unsigned int *)p)
  193. : "cc", "memory");
  194. return prev;
  195. }
  196. #ifdef CONFIG_PPC64
  197. static __inline__ unsigned long
  198. __xchg_u64(volatile void *p, unsigned long val)
  199. {
  200. unsigned long prev;
  201. __asm__ __volatile__(
  202. LWSYNC_ON_SMP
  203. "1: ldarx %0,0,%2 \n"
  204. PPC405_ERR77(0,%2)
  205. " stdcx. %3,0,%2 \n\
  206. bne- 1b"
  207. ISYNC_ON_SMP
  208. : "=&r" (prev), "=m" (*(volatile unsigned long *)p)
  209. : "r" (p), "r" (val), "m" (*(volatile unsigned long *)p)
  210. : "cc", "memory");
  211. return prev;
  212. }
  213. #endif
  214. /*
  215. * This function doesn't exist, so you'll get a linker error
  216. * if something tries to do an invalid xchg().
  217. */
  218. extern void __xchg_called_with_bad_pointer(void);
  219. static __inline__ unsigned long
  220. __xchg(volatile void *ptr, unsigned long x, unsigned int size)
  221. {
  222. switch (size) {
  223. case 4:
  224. return __xchg_u32(ptr, x);
  225. #ifdef CONFIG_PPC64
  226. case 8:
  227. return __xchg_u64(ptr, x);
  228. #endif
  229. }
  230. __xchg_called_with_bad_pointer();
  231. return x;
  232. }
  233. #define xchg(ptr,x) \
  234. ({ \
  235. __typeof__(*(ptr)) _x_ = (x); \
  236. (__typeof__(*(ptr))) __xchg((ptr), (unsigned long)_x_, sizeof(*(ptr))); \
  237. })
  238. #define tas(ptr) (xchg((ptr),1))
  239. /*
  240. * Compare and exchange - if *p == old, set it to new,
  241. * and return the old value of *p.
  242. */
  243. #define __HAVE_ARCH_CMPXCHG 1
  244. static __inline__ unsigned long
  245. __cmpxchg_u32(volatile unsigned int *p, unsigned long old, unsigned long new)
  246. {
  247. unsigned int prev;
  248. __asm__ __volatile__ (
  249. LWSYNC_ON_SMP
  250. "1: lwarx %0,0,%2 # __cmpxchg_u32\n\
  251. cmpw 0,%0,%3\n\
  252. bne- 2f\n"
  253. PPC405_ERR77(0,%2)
  254. " stwcx. %4,0,%2\n\
  255. bne- 1b"
  256. ISYNC_ON_SMP
  257. "\n\
  258. 2:"
  259. : "=&r" (prev), "=m" (*p)
  260. : "r" (p), "r" (old), "r" (new), "m" (*p)
  261. : "cc", "memory");
  262. return prev;
  263. }
  264. #ifdef CONFIG_PPC64
  265. static __inline__ unsigned long
  266. __cmpxchg_u64(volatile unsigned long *p, unsigned long old, unsigned long new)
  267. {
  268. unsigned long prev;
  269. __asm__ __volatile__ (
  270. LWSYNC_ON_SMP
  271. "1: ldarx %0,0,%2 # __cmpxchg_u64\n\
  272. cmpd 0,%0,%3\n\
  273. bne- 2f\n\
  274. stdcx. %4,0,%2\n\
  275. bne- 1b"
  276. ISYNC_ON_SMP
  277. "\n\
  278. 2:"
  279. : "=&r" (prev), "=m" (*p)
  280. : "r" (p), "r" (old), "r" (new), "m" (*p)
  281. : "cc", "memory");
  282. return prev;
  283. }
  284. #endif
  285. /* This function doesn't exist, so you'll get a linker error
  286. if something tries to do an invalid cmpxchg(). */
  287. extern void __cmpxchg_called_with_bad_pointer(void);
  288. static __inline__ unsigned long
  289. __cmpxchg(volatile void *ptr, unsigned long old, unsigned long new,
  290. unsigned int size)
  291. {
  292. switch (size) {
  293. case 4:
  294. return __cmpxchg_u32(ptr, old, new);
  295. #ifdef CONFIG_PPC64
  296. case 8:
  297. return __cmpxchg_u64(ptr, old, new);
  298. #endif
  299. }
  300. __cmpxchg_called_with_bad_pointer();
  301. return old;
  302. }
  303. #define cmpxchg(ptr,o,n) \
  304. ({ \
  305. __typeof__(*(ptr)) _o_ = (o); \
  306. __typeof__(*(ptr)) _n_ = (n); \
  307. (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
  308. (unsigned long)_n_, sizeof(*(ptr))); \
  309. })
  310. #ifdef CONFIG_PPC64
  311. /*
  312. * We handle most unaligned accesses in hardware. On the other hand
  313. * unaligned DMA can be very expensive on some ppc64 IO chips (it does
  314. * powers of 2 writes until it reaches sufficient alignment).
  315. *
  316. * Based on this we disable the IP header alignment in network drivers.
  317. * We also modify NET_SKB_PAD to be a cacheline in size, thus maintaining
  318. * cacheline alignment of buffers.
  319. */
  320. #define NET_IP_ALIGN 0
  321. #define NET_SKB_PAD L1_CACHE_BYTES
  322. #endif
  323. #define arch_align_stack(x) (x)
  324. /* Used in very early kernel initialization. */
  325. extern unsigned long reloc_offset(void);
  326. extern unsigned long add_reloc_offset(unsigned long);
  327. extern void reloc_got2(unsigned long);
  328. #define PTRRELOC(x) ((typeof(x)) add_reloc_offset((unsigned long)(x)))
  329. static inline void create_instruction(unsigned long addr, unsigned int instr)
  330. {
  331. unsigned int *p;
  332. p = (unsigned int *)addr;
  333. *p = instr;
  334. asm ("dcbst 0, %0; sync; icbi 0,%0; sync; isync" : : "r" (p));
  335. }
  336. /* Flags for create_branch:
  337. * "b" == create_branch(addr, target, 0);
  338. * "ba" == create_branch(addr, target, BRANCH_ABSOLUTE);
  339. * "bl" == create_branch(addr, target, BRANCH_SET_LINK);
  340. * "bla" == create_branch(addr, target, BRANCH_ABSOLUTE | BRANCH_SET_LINK);
  341. */
  342. #define BRANCH_SET_LINK 0x1
  343. #define BRANCH_ABSOLUTE 0x2
  344. static inline void create_branch(unsigned long addr,
  345. unsigned long target, int flags)
  346. {
  347. unsigned int instruction;
  348. if (! (flags & BRANCH_ABSOLUTE))
  349. target = target - addr;
  350. /* Mask out the flags and target, so they don't step on each other. */
  351. instruction = 0x48000000 | (flags & 0x3) | (target & 0x03FFFFFC);
  352. create_instruction(addr, instruction);
  353. }
  354. static inline void create_function_call(unsigned long addr, void * func)
  355. {
  356. unsigned long func_addr;
  357. #ifdef CONFIG_PPC64
  358. /*
  359. * On PPC64 the function pointer actually points to the function's
  360. * descriptor. The first entry in the descriptor is the address
  361. * of the function text.
  362. */
  363. func_addr = *(unsigned long *)func;
  364. #else
  365. func_addr = (unsigned long)func;
  366. #endif
  367. create_branch(addr, func_addr, BRANCH_SET_LINK);
  368. }
  369. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  370. extern void account_system_vtime(struct task_struct *);
  371. #endif
  372. #endif /* __KERNEL__ */
  373. #endif /* _ASM_POWERPC_SYSTEM_H */