tg3.c 407 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2011 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mdio.h>
  34. #include <linux/mii.h>
  35. #include <linux/phy.h>
  36. #include <linux/brcmphy.h>
  37. #include <linux/if_vlan.h>
  38. #include <linux/ip.h>
  39. #include <linux/tcp.h>
  40. #include <linux/workqueue.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/firmware.h>
  44. #include <net/checksum.h>
  45. #include <net/ip.h>
  46. #include <asm/system.h>
  47. #include <linux/io.h>
  48. #include <asm/byteorder.h>
  49. #include <linux/uaccess.h>
  50. #ifdef CONFIG_SPARC
  51. #include <asm/idprom.h>
  52. #include <asm/prom.h>
  53. #endif
  54. #define BAR_0 0
  55. #define BAR_2 2
  56. #include "tg3.h"
  57. /* Functions & macros to verify TG3_FLAGS types */
  58. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  59. {
  60. return test_bit(flag, bits);
  61. }
  62. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  63. {
  64. set_bit(flag, bits);
  65. }
  66. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  67. {
  68. clear_bit(flag, bits);
  69. }
  70. #define tg3_flag(tp, flag) \
  71. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  72. #define tg3_flag_set(tp, flag) \
  73. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  74. #define tg3_flag_clear(tp, flag) \
  75. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  76. #define DRV_MODULE_NAME "tg3"
  77. #define TG3_MAJ_NUM 3
  78. #define TG3_MIN_NUM 118
  79. #define DRV_MODULE_VERSION \
  80. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  81. #define DRV_MODULE_RELDATE "April 22, 2011"
  82. #define TG3_DEF_MAC_MODE 0
  83. #define TG3_DEF_RX_MODE 0
  84. #define TG3_DEF_TX_MODE 0
  85. #define TG3_DEF_MSG_ENABLE \
  86. (NETIF_MSG_DRV | \
  87. NETIF_MSG_PROBE | \
  88. NETIF_MSG_LINK | \
  89. NETIF_MSG_TIMER | \
  90. NETIF_MSG_IFDOWN | \
  91. NETIF_MSG_IFUP | \
  92. NETIF_MSG_RX_ERR | \
  93. NETIF_MSG_TX_ERR)
  94. /* length of time before we decide the hardware is borked,
  95. * and dev->tx_timeout() should be called to fix the problem
  96. */
  97. #define TG3_TX_TIMEOUT (5 * HZ)
  98. /* hardware minimum and maximum for a single frame's data payload */
  99. #define TG3_MIN_MTU 60
  100. #define TG3_MAX_MTU(tp) \
  101. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  102. /* These numbers seem to be hard coded in the NIC firmware somehow.
  103. * You can't change the ring sizes, but you can change where you place
  104. * them in the NIC onboard memory.
  105. */
  106. #define TG3_RX_STD_RING_SIZE(tp) \
  107. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  108. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  109. #define TG3_DEF_RX_RING_PENDING 200
  110. #define TG3_RX_JMB_RING_SIZE(tp) \
  111. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  112. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  113. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  114. #define TG3_RSS_INDIR_TBL_SIZE 128
  115. /* Do not place this n-ring entries value into the tp struct itself,
  116. * we really want to expose these constants to GCC so that modulo et
  117. * al. operations are done with shifts and masks instead of with
  118. * hw multiply/modulo instructions. Another solution would be to
  119. * replace things like '% foo' with '& (foo - 1)'.
  120. */
  121. #define TG3_TX_RING_SIZE 512
  122. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  123. #define TG3_RX_STD_RING_BYTES(tp) \
  124. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  125. #define TG3_RX_JMB_RING_BYTES(tp) \
  126. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  127. #define TG3_RX_RCB_RING_BYTES(tp) \
  128. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  129. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  130. TG3_TX_RING_SIZE)
  131. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  132. #define TG3_DMA_BYTE_ENAB 64
  133. #define TG3_RX_STD_DMA_SZ 1536
  134. #define TG3_RX_JMB_DMA_SZ 9046
  135. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  136. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  137. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  138. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  139. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  140. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  141. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  142. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  143. * that are at least dword aligned when used in PCIX mode. The driver
  144. * works around this bug by double copying the packet. This workaround
  145. * is built into the normal double copy length check for efficiency.
  146. *
  147. * However, the double copy is only necessary on those architectures
  148. * where unaligned memory accesses are inefficient. For those architectures
  149. * where unaligned memory accesses incur little penalty, we can reintegrate
  150. * the 5701 in the normal rx path. Doing so saves a device structure
  151. * dereference by hardcoding the double copy threshold in place.
  152. */
  153. #define TG3_RX_COPY_THRESHOLD 256
  154. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  155. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  156. #else
  157. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  158. #endif
  159. /* minimum number of free TX descriptors required to wake up TX process */
  160. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  161. #define TG3_RAW_IP_ALIGN 2
  162. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  163. #define FIRMWARE_TG3 "tigon/tg3.bin"
  164. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  165. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  166. static char version[] __devinitdata =
  167. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  168. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  169. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  170. MODULE_LICENSE("GPL");
  171. MODULE_VERSION(DRV_MODULE_VERSION);
  172. MODULE_FIRMWARE(FIRMWARE_TG3);
  173. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  174. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  175. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  176. module_param(tg3_debug, int, 0);
  177. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  178. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  259. {}
  260. };
  261. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  262. static const struct {
  263. const char string[ETH_GSTRING_LEN];
  264. } ethtool_stats_keys[] = {
  265. { "rx_octets" },
  266. { "rx_fragments" },
  267. { "rx_ucast_packets" },
  268. { "rx_mcast_packets" },
  269. { "rx_bcast_packets" },
  270. { "rx_fcs_errors" },
  271. { "rx_align_errors" },
  272. { "rx_xon_pause_rcvd" },
  273. { "rx_xoff_pause_rcvd" },
  274. { "rx_mac_ctrl_rcvd" },
  275. { "rx_xoff_entered" },
  276. { "rx_frame_too_long_errors" },
  277. { "rx_jabbers" },
  278. { "rx_undersize_packets" },
  279. { "rx_in_length_errors" },
  280. { "rx_out_length_errors" },
  281. { "rx_64_or_less_octet_packets" },
  282. { "rx_65_to_127_octet_packets" },
  283. { "rx_128_to_255_octet_packets" },
  284. { "rx_256_to_511_octet_packets" },
  285. { "rx_512_to_1023_octet_packets" },
  286. { "rx_1024_to_1522_octet_packets" },
  287. { "rx_1523_to_2047_octet_packets" },
  288. { "rx_2048_to_4095_octet_packets" },
  289. { "rx_4096_to_8191_octet_packets" },
  290. { "rx_8192_to_9022_octet_packets" },
  291. { "tx_octets" },
  292. { "tx_collisions" },
  293. { "tx_xon_sent" },
  294. { "tx_xoff_sent" },
  295. { "tx_flow_control" },
  296. { "tx_mac_errors" },
  297. { "tx_single_collisions" },
  298. { "tx_mult_collisions" },
  299. { "tx_deferred" },
  300. { "tx_excessive_collisions" },
  301. { "tx_late_collisions" },
  302. { "tx_collide_2times" },
  303. { "tx_collide_3times" },
  304. { "tx_collide_4times" },
  305. { "tx_collide_5times" },
  306. { "tx_collide_6times" },
  307. { "tx_collide_7times" },
  308. { "tx_collide_8times" },
  309. { "tx_collide_9times" },
  310. { "tx_collide_10times" },
  311. { "tx_collide_11times" },
  312. { "tx_collide_12times" },
  313. { "tx_collide_13times" },
  314. { "tx_collide_14times" },
  315. { "tx_collide_15times" },
  316. { "tx_ucast_packets" },
  317. { "tx_mcast_packets" },
  318. { "tx_bcast_packets" },
  319. { "tx_carrier_sense_errors" },
  320. { "tx_discards" },
  321. { "tx_errors" },
  322. { "dma_writeq_full" },
  323. { "dma_write_prioq_full" },
  324. { "rxbds_empty" },
  325. { "rx_discards" },
  326. { "rx_errors" },
  327. { "rx_threshold_hit" },
  328. { "dma_readq_full" },
  329. { "dma_read_prioq_full" },
  330. { "tx_comp_queue_full" },
  331. { "ring_set_send_prod_index" },
  332. { "ring_status_update" },
  333. { "nic_irqs" },
  334. { "nic_avoided_irqs" },
  335. { "nic_tx_threshold_hit" },
  336. { "mbuf_lwm_thresh_hit" },
  337. };
  338. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  339. static const struct {
  340. const char string[ETH_GSTRING_LEN];
  341. } ethtool_test_keys[] = {
  342. { "nvram test (online) " },
  343. { "link test (online) " },
  344. { "register test (offline)" },
  345. { "memory test (offline)" },
  346. { "loopback test (offline)" },
  347. { "interrupt test (offline)" },
  348. };
  349. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  350. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  351. {
  352. writel(val, tp->regs + off);
  353. }
  354. static u32 tg3_read32(struct tg3 *tp, u32 off)
  355. {
  356. return readl(tp->regs + off);
  357. }
  358. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  359. {
  360. writel(val, tp->aperegs + off);
  361. }
  362. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  363. {
  364. return readl(tp->aperegs + off);
  365. }
  366. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  367. {
  368. unsigned long flags;
  369. spin_lock_irqsave(&tp->indirect_lock, flags);
  370. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  371. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  372. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  373. }
  374. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  375. {
  376. writel(val, tp->regs + off);
  377. readl(tp->regs + off);
  378. }
  379. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  380. {
  381. unsigned long flags;
  382. u32 val;
  383. spin_lock_irqsave(&tp->indirect_lock, flags);
  384. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  385. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  386. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  387. return val;
  388. }
  389. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  390. {
  391. unsigned long flags;
  392. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  393. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  394. TG3_64BIT_REG_LOW, val);
  395. return;
  396. }
  397. if (off == TG3_RX_STD_PROD_IDX_REG) {
  398. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  399. TG3_64BIT_REG_LOW, val);
  400. return;
  401. }
  402. spin_lock_irqsave(&tp->indirect_lock, flags);
  403. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  404. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  405. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  406. /* In indirect mode when disabling interrupts, we also need
  407. * to clear the interrupt bit in the GRC local ctrl register.
  408. */
  409. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  410. (val == 0x1)) {
  411. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  412. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  413. }
  414. }
  415. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  416. {
  417. unsigned long flags;
  418. u32 val;
  419. spin_lock_irqsave(&tp->indirect_lock, flags);
  420. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  421. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  422. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  423. return val;
  424. }
  425. /* usec_wait specifies the wait time in usec when writing to certain registers
  426. * where it is unsafe to read back the register without some delay.
  427. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  428. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  429. */
  430. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  431. {
  432. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  433. /* Non-posted methods */
  434. tp->write32(tp, off, val);
  435. else {
  436. /* Posted method */
  437. tg3_write32(tp, off, val);
  438. if (usec_wait)
  439. udelay(usec_wait);
  440. tp->read32(tp, off);
  441. }
  442. /* Wait again after the read for the posted method to guarantee that
  443. * the wait time is met.
  444. */
  445. if (usec_wait)
  446. udelay(usec_wait);
  447. }
  448. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  449. {
  450. tp->write32_mbox(tp, off, val);
  451. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  452. tp->read32_mbox(tp, off);
  453. }
  454. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  455. {
  456. void __iomem *mbox = tp->regs + off;
  457. writel(val, mbox);
  458. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  459. writel(val, mbox);
  460. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  461. readl(mbox);
  462. }
  463. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  464. {
  465. return readl(tp->regs + off + GRCMBOX_BASE);
  466. }
  467. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  468. {
  469. writel(val, tp->regs + off + GRCMBOX_BASE);
  470. }
  471. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  472. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  473. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  474. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  475. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  476. #define tw32(reg, val) tp->write32(tp, reg, val)
  477. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  478. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  479. #define tr32(reg) tp->read32(tp, reg)
  480. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  481. {
  482. unsigned long flags;
  483. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  484. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  485. return;
  486. spin_lock_irqsave(&tp->indirect_lock, flags);
  487. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  488. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  489. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  490. /* Always leave this as zero. */
  491. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  492. } else {
  493. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  494. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  495. /* Always leave this as zero. */
  496. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  497. }
  498. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  499. }
  500. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  501. {
  502. unsigned long flags;
  503. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  504. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  505. *val = 0;
  506. return;
  507. }
  508. spin_lock_irqsave(&tp->indirect_lock, flags);
  509. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  510. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  511. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  512. /* Always leave this as zero. */
  513. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  514. } else {
  515. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  516. *val = tr32(TG3PCI_MEM_WIN_DATA);
  517. /* Always leave this as zero. */
  518. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  519. }
  520. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  521. }
  522. static void tg3_ape_lock_init(struct tg3 *tp)
  523. {
  524. int i;
  525. u32 regbase;
  526. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  527. regbase = TG3_APE_LOCK_GRANT;
  528. else
  529. regbase = TG3_APE_PER_LOCK_GRANT;
  530. /* Make sure the driver hasn't any stale locks. */
  531. for (i = 0; i < 8; i++)
  532. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  533. }
  534. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  535. {
  536. int i, off;
  537. int ret = 0;
  538. u32 status, req, gnt;
  539. if (!tg3_flag(tp, ENABLE_APE))
  540. return 0;
  541. switch (locknum) {
  542. case TG3_APE_LOCK_GRC:
  543. case TG3_APE_LOCK_MEM:
  544. break;
  545. default:
  546. return -EINVAL;
  547. }
  548. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  549. req = TG3_APE_LOCK_REQ;
  550. gnt = TG3_APE_LOCK_GRANT;
  551. } else {
  552. req = TG3_APE_PER_LOCK_REQ;
  553. gnt = TG3_APE_PER_LOCK_GRANT;
  554. }
  555. off = 4 * locknum;
  556. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  557. /* Wait for up to 1 millisecond to acquire lock. */
  558. for (i = 0; i < 100; i++) {
  559. status = tg3_ape_read32(tp, gnt + off);
  560. if (status == APE_LOCK_GRANT_DRIVER)
  561. break;
  562. udelay(10);
  563. }
  564. if (status != APE_LOCK_GRANT_DRIVER) {
  565. /* Revoke the lock request. */
  566. tg3_ape_write32(tp, gnt + off,
  567. APE_LOCK_GRANT_DRIVER);
  568. ret = -EBUSY;
  569. }
  570. return ret;
  571. }
  572. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  573. {
  574. u32 gnt;
  575. if (!tg3_flag(tp, ENABLE_APE))
  576. return;
  577. switch (locknum) {
  578. case TG3_APE_LOCK_GRC:
  579. case TG3_APE_LOCK_MEM:
  580. break;
  581. default:
  582. return;
  583. }
  584. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  585. gnt = TG3_APE_LOCK_GRANT;
  586. else
  587. gnt = TG3_APE_PER_LOCK_GRANT;
  588. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  589. }
  590. static void tg3_disable_ints(struct tg3 *tp)
  591. {
  592. int i;
  593. tw32(TG3PCI_MISC_HOST_CTRL,
  594. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  595. for (i = 0; i < tp->irq_max; i++)
  596. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  597. }
  598. static void tg3_enable_ints(struct tg3 *tp)
  599. {
  600. int i;
  601. tp->irq_sync = 0;
  602. wmb();
  603. tw32(TG3PCI_MISC_HOST_CTRL,
  604. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  605. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  606. for (i = 0; i < tp->irq_cnt; i++) {
  607. struct tg3_napi *tnapi = &tp->napi[i];
  608. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  609. if (tg3_flag(tp, 1SHOT_MSI))
  610. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  611. tp->coal_now |= tnapi->coal_now;
  612. }
  613. /* Force an initial interrupt */
  614. if (!tg3_flag(tp, TAGGED_STATUS) &&
  615. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  616. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  617. else
  618. tw32(HOSTCC_MODE, tp->coal_now);
  619. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  620. }
  621. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  622. {
  623. struct tg3 *tp = tnapi->tp;
  624. struct tg3_hw_status *sblk = tnapi->hw_status;
  625. unsigned int work_exists = 0;
  626. /* check for phy events */
  627. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  628. if (sblk->status & SD_STATUS_LINK_CHG)
  629. work_exists = 1;
  630. }
  631. /* check for RX/TX work to do */
  632. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  633. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  634. work_exists = 1;
  635. return work_exists;
  636. }
  637. /* tg3_int_reenable
  638. * similar to tg3_enable_ints, but it accurately determines whether there
  639. * is new work pending and can return without flushing the PIO write
  640. * which reenables interrupts
  641. */
  642. static void tg3_int_reenable(struct tg3_napi *tnapi)
  643. {
  644. struct tg3 *tp = tnapi->tp;
  645. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  646. mmiowb();
  647. /* When doing tagged status, this work check is unnecessary.
  648. * The last_tag we write above tells the chip which piece of
  649. * work we've completed.
  650. */
  651. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  652. tw32(HOSTCC_MODE, tp->coalesce_mode |
  653. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  654. }
  655. static void tg3_switch_clocks(struct tg3 *tp)
  656. {
  657. u32 clock_ctrl;
  658. u32 orig_clock_ctrl;
  659. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  660. return;
  661. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  662. orig_clock_ctrl = clock_ctrl;
  663. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  664. CLOCK_CTRL_CLKRUN_OENABLE |
  665. 0x1f);
  666. tp->pci_clock_ctrl = clock_ctrl;
  667. if (tg3_flag(tp, 5705_PLUS)) {
  668. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  669. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  670. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  671. }
  672. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  673. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  674. clock_ctrl |
  675. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  676. 40);
  677. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  678. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  679. 40);
  680. }
  681. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  682. }
  683. #define PHY_BUSY_LOOPS 5000
  684. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  685. {
  686. u32 frame_val;
  687. unsigned int loops;
  688. int ret;
  689. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  690. tw32_f(MAC_MI_MODE,
  691. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  692. udelay(80);
  693. }
  694. *val = 0x0;
  695. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  696. MI_COM_PHY_ADDR_MASK);
  697. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  698. MI_COM_REG_ADDR_MASK);
  699. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  700. tw32_f(MAC_MI_COM, frame_val);
  701. loops = PHY_BUSY_LOOPS;
  702. while (loops != 0) {
  703. udelay(10);
  704. frame_val = tr32(MAC_MI_COM);
  705. if ((frame_val & MI_COM_BUSY) == 0) {
  706. udelay(5);
  707. frame_val = tr32(MAC_MI_COM);
  708. break;
  709. }
  710. loops -= 1;
  711. }
  712. ret = -EBUSY;
  713. if (loops != 0) {
  714. *val = frame_val & MI_COM_DATA_MASK;
  715. ret = 0;
  716. }
  717. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  718. tw32_f(MAC_MI_MODE, tp->mi_mode);
  719. udelay(80);
  720. }
  721. return ret;
  722. }
  723. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  724. {
  725. u32 frame_val;
  726. unsigned int loops;
  727. int ret;
  728. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  729. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  730. return 0;
  731. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  732. tw32_f(MAC_MI_MODE,
  733. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  734. udelay(80);
  735. }
  736. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  737. MI_COM_PHY_ADDR_MASK);
  738. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  739. MI_COM_REG_ADDR_MASK);
  740. frame_val |= (val & MI_COM_DATA_MASK);
  741. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  742. tw32_f(MAC_MI_COM, frame_val);
  743. loops = PHY_BUSY_LOOPS;
  744. while (loops != 0) {
  745. udelay(10);
  746. frame_val = tr32(MAC_MI_COM);
  747. if ((frame_val & MI_COM_BUSY) == 0) {
  748. udelay(5);
  749. frame_val = tr32(MAC_MI_COM);
  750. break;
  751. }
  752. loops -= 1;
  753. }
  754. ret = -EBUSY;
  755. if (loops != 0)
  756. ret = 0;
  757. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  758. tw32_f(MAC_MI_MODE, tp->mi_mode);
  759. udelay(80);
  760. }
  761. return ret;
  762. }
  763. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  764. {
  765. int err;
  766. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  767. if (err)
  768. goto done;
  769. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  770. if (err)
  771. goto done;
  772. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  773. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  774. if (err)
  775. goto done;
  776. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  777. done:
  778. return err;
  779. }
  780. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  781. {
  782. int err;
  783. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  784. if (err)
  785. goto done;
  786. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  787. if (err)
  788. goto done;
  789. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  790. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  791. if (err)
  792. goto done;
  793. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  794. done:
  795. return err;
  796. }
  797. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  798. {
  799. int err;
  800. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  801. if (!err)
  802. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  803. return err;
  804. }
  805. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  806. {
  807. int err;
  808. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  809. if (!err)
  810. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  811. return err;
  812. }
  813. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  814. {
  815. int err;
  816. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  817. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  818. MII_TG3_AUXCTL_SHDWSEL_MISC);
  819. if (!err)
  820. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  821. return err;
  822. }
  823. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  824. {
  825. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  826. set |= MII_TG3_AUXCTL_MISC_WREN;
  827. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  828. }
  829. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  830. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  831. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  832. MII_TG3_AUXCTL_ACTL_TX_6DB)
  833. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  834. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  835. MII_TG3_AUXCTL_ACTL_TX_6DB);
  836. static int tg3_bmcr_reset(struct tg3 *tp)
  837. {
  838. u32 phy_control;
  839. int limit, err;
  840. /* OK, reset it, and poll the BMCR_RESET bit until it
  841. * clears or we time out.
  842. */
  843. phy_control = BMCR_RESET;
  844. err = tg3_writephy(tp, MII_BMCR, phy_control);
  845. if (err != 0)
  846. return -EBUSY;
  847. limit = 5000;
  848. while (limit--) {
  849. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  850. if (err != 0)
  851. return -EBUSY;
  852. if ((phy_control & BMCR_RESET) == 0) {
  853. udelay(40);
  854. break;
  855. }
  856. udelay(10);
  857. }
  858. if (limit < 0)
  859. return -EBUSY;
  860. return 0;
  861. }
  862. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  863. {
  864. struct tg3 *tp = bp->priv;
  865. u32 val;
  866. spin_lock_bh(&tp->lock);
  867. if (tg3_readphy(tp, reg, &val))
  868. val = -EIO;
  869. spin_unlock_bh(&tp->lock);
  870. return val;
  871. }
  872. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  873. {
  874. struct tg3 *tp = bp->priv;
  875. u32 ret = 0;
  876. spin_lock_bh(&tp->lock);
  877. if (tg3_writephy(tp, reg, val))
  878. ret = -EIO;
  879. spin_unlock_bh(&tp->lock);
  880. return ret;
  881. }
  882. static int tg3_mdio_reset(struct mii_bus *bp)
  883. {
  884. return 0;
  885. }
  886. static void tg3_mdio_config_5785(struct tg3 *tp)
  887. {
  888. u32 val;
  889. struct phy_device *phydev;
  890. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  891. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  892. case PHY_ID_BCM50610:
  893. case PHY_ID_BCM50610M:
  894. val = MAC_PHYCFG2_50610_LED_MODES;
  895. break;
  896. case PHY_ID_BCMAC131:
  897. val = MAC_PHYCFG2_AC131_LED_MODES;
  898. break;
  899. case PHY_ID_RTL8211C:
  900. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  901. break;
  902. case PHY_ID_RTL8201E:
  903. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  904. break;
  905. default:
  906. return;
  907. }
  908. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  909. tw32(MAC_PHYCFG2, val);
  910. val = tr32(MAC_PHYCFG1);
  911. val &= ~(MAC_PHYCFG1_RGMII_INT |
  912. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  913. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  914. tw32(MAC_PHYCFG1, val);
  915. return;
  916. }
  917. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  918. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  919. MAC_PHYCFG2_FMODE_MASK_MASK |
  920. MAC_PHYCFG2_GMODE_MASK_MASK |
  921. MAC_PHYCFG2_ACT_MASK_MASK |
  922. MAC_PHYCFG2_QUAL_MASK_MASK |
  923. MAC_PHYCFG2_INBAND_ENABLE;
  924. tw32(MAC_PHYCFG2, val);
  925. val = tr32(MAC_PHYCFG1);
  926. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  927. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  928. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  929. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  930. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  931. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  932. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  933. }
  934. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  935. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  936. tw32(MAC_PHYCFG1, val);
  937. val = tr32(MAC_EXT_RGMII_MODE);
  938. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  939. MAC_RGMII_MODE_RX_QUALITY |
  940. MAC_RGMII_MODE_RX_ACTIVITY |
  941. MAC_RGMII_MODE_RX_ENG_DET |
  942. MAC_RGMII_MODE_TX_ENABLE |
  943. MAC_RGMII_MODE_TX_LOWPWR |
  944. MAC_RGMII_MODE_TX_RESET);
  945. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  946. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  947. val |= MAC_RGMII_MODE_RX_INT_B |
  948. MAC_RGMII_MODE_RX_QUALITY |
  949. MAC_RGMII_MODE_RX_ACTIVITY |
  950. MAC_RGMII_MODE_RX_ENG_DET;
  951. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  952. val |= MAC_RGMII_MODE_TX_ENABLE |
  953. MAC_RGMII_MODE_TX_LOWPWR |
  954. MAC_RGMII_MODE_TX_RESET;
  955. }
  956. tw32(MAC_EXT_RGMII_MODE, val);
  957. }
  958. static void tg3_mdio_start(struct tg3 *tp)
  959. {
  960. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  961. tw32_f(MAC_MI_MODE, tp->mi_mode);
  962. udelay(80);
  963. if (tg3_flag(tp, MDIOBUS_INITED) &&
  964. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  965. tg3_mdio_config_5785(tp);
  966. }
  967. static int tg3_mdio_init(struct tg3 *tp)
  968. {
  969. int i;
  970. u32 reg;
  971. struct phy_device *phydev;
  972. if (tg3_flag(tp, 5717_PLUS)) {
  973. u32 is_serdes;
  974. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  975. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  976. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  977. else
  978. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  979. TG3_CPMU_PHY_STRAP_IS_SERDES;
  980. if (is_serdes)
  981. tp->phy_addr += 7;
  982. } else
  983. tp->phy_addr = TG3_PHY_MII_ADDR;
  984. tg3_mdio_start(tp);
  985. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  986. return 0;
  987. tp->mdio_bus = mdiobus_alloc();
  988. if (tp->mdio_bus == NULL)
  989. return -ENOMEM;
  990. tp->mdio_bus->name = "tg3 mdio bus";
  991. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  992. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  993. tp->mdio_bus->priv = tp;
  994. tp->mdio_bus->parent = &tp->pdev->dev;
  995. tp->mdio_bus->read = &tg3_mdio_read;
  996. tp->mdio_bus->write = &tg3_mdio_write;
  997. tp->mdio_bus->reset = &tg3_mdio_reset;
  998. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  999. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1000. for (i = 0; i < PHY_MAX_ADDR; i++)
  1001. tp->mdio_bus->irq[i] = PHY_POLL;
  1002. /* The bus registration will look for all the PHYs on the mdio bus.
  1003. * Unfortunately, it does not ensure the PHY is powered up before
  1004. * accessing the PHY ID registers. A chip reset is the
  1005. * quickest way to bring the device back to an operational state..
  1006. */
  1007. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1008. tg3_bmcr_reset(tp);
  1009. i = mdiobus_register(tp->mdio_bus);
  1010. if (i) {
  1011. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1012. mdiobus_free(tp->mdio_bus);
  1013. return i;
  1014. }
  1015. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1016. if (!phydev || !phydev->drv) {
  1017. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1018. mdiobus_unregister(tp->mdio_bus);
  1019. mdiobus_free(tp->mdio_bus);
  1020. return -ENODEV;
  1021. }
  1022. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1023. case PHY_ID_BCM57780:
  1024. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1025. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1026. break;
  1027. case PHY_ID_BCM50610:
  1028. case PHY_ID_BCM50610M:
  1029. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1030. PHY_BRCM_RX_REFCLK_UNUSED |
  1031. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1032. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1033. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1034. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1035. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1036. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1037. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1038. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1039. /* fallthru */
  1040. case PHY_ID_RTL8211C:
  1041. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1042. break;
  1043. case PHY_ID_RTL8201E:
  1044. case PHY_ID_BCMAC131:
  1045. phydev->interface = PHY_INTERFACE_MODE_MII;
  1046. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1047. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1048. break;
  1049. }
  1050. tg3_flag_set(tp, MDIOBUS_INITED);
  1051. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1052. tg3_mdio_config_5785(tp);
  1053. return 0;
  1054. }
  1055. static void tg3_mdio_fini(struct tg3 *tp)
  1056. {
  1057. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1058. tg3_flag_clear(tp, MDIOBUS_INITED);
  1059. mdiobus_unregister(tp->mdio_bus);
  1060. mdiobus_free(tp->mdio_bus);
  1061. }
  1062. }
  1063. /* tp->lock is held. */
  1064. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1065. {
  1066. u32 val;
  1067. val = tr32(GRC_RX_CPU_EVENT);
  1068. val |= GRC_RX_CPU_DRIVER_EVENT;
  1069. tw32_f(GRC_RX_CPU_EVENT, val);
  1070. tp->last_event_jiffies = jiffies;
  1071. }
  1072. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1073. /* tp->lock is held. */
  1074. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1075. {
  1076. int i;
  1077. unsigned int delay_cnt;
  1078. long time_remain;
  1079. /* If enough time has passed, no wait is necessary. */
  1080. time_remain = (long)(tp->last_event_jiffies + 1 +
  1081. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1082. (long)jiffies;
  1083. if (time_remain < 0)
  1084. return;
  1085. /* Check if we can shorten the wait time. */
  1086. delay_cnt = jiffies_to_usecs(time_remain);
  1087. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1088. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1089. delay_cnt = (delay_cnt >> 3) + 1;
  1090. for (i = 0; i < delay_cnt; i++) {
  1091. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1092. break;
  1093. udelay(8);
  1094. }
  1095. }
  1096. /* tp->lock is held. */
  1097. static void tg3_ump_link_report(struct tg3 *tp)
  1098. {
  1099. u32 reg;
  1100. u32 val;
  1101. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1102. return;
  1103. tg3_wait_for_event_ack(tp);
  1104. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1105. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1106. val = 0;
  1107. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1108. val = reg << 16;
  1109. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1110. val |= (reg & 0xffff);
  1111. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1112. val = 0;
  1113. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1114. val = reg << 16;
  1115. if (!tg3_readphy(tp, MII_LPA, &reg))
  1116. val |= (reg & 0xffff);
  1117. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1118. val = 0;
  1119. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1120. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1121. val = reg << 16;
  1122. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1123. val |= (reg & 0xffff);
  1124. }
  1125. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1126. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1127. val = reg << 16;
  1128. else
  1129. val = 0;
  1130. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1131. tg3_generate_fw_event(tp);
  1132. }
  1133. static void tg3_link_report(struct tg3 *tp)
  1134. {
  1135. if (!netif_carrier_ok(tp->dev)) {
  1136. netif_info(tp, link, tp->dev, "Link is down\n");
  1137. tg3_ump_link_report(tp);
  1138. } else if (netif_msg_link(tp)) {
  1139. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1140. (tp->link_config.active_speed == SPEED_1000 ?
  1141. 1000 :
  1142. (tp->link_config.active_speed == SPEED_100 ?
  1143. 100 : 10)),
  1144. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1145. "full" : "half"));
  1146. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1147. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1148. "on" : "off",
  1149. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1150. "on" : "off");
  1151. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1152. netdev_info(tp->dev, "EEE is %s\n",
  1153. tp->setlpicnt ? "enabled" : "disabled");
  1154. tg3_ump_link_report(tp);
  1155. }
  1156. }
  1157. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1158. {
  1159. u16 miireg;
  1160. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1161. miireg = ADVERTISE_PAUSE_CAP;
  1162. else if (flow_ctrl & FLOW_CTRL_TX)
  1163. miireg = ADVERTISE_PAUSE_ASYM;
  1164. else if (flow_ctrl & FLOW_CTRL_RX)
  1165. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1166. else
  1167. miireg = 0;
  1168. return miireg;
  1169. }
  1170. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1171. {
  1172. u16 miireg;
  1173. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1174. miireg = ADVERTISE_1000XPAUSE;
  1175. else if (flow_ctrl & FLOW_CTRL_TX)
  1176. miireg = ADVERTISE_1000XPSE_ASYM;
  1177. else if (flow_ctrl & FLOW_CTRL_RX)
  1178. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1179. else
  1180. miireg = 0;
  1181. return miireg;
  1182. }
  1183. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1184. {
  1185. u8 cap = 0;
  1186. if (lcladv & ADVERTISE_1000XPAUSE) {
  1187. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1188. if (rmtadv & LPA_1000XPAUSE)
  1189. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1190. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1191. cap = FLOW_CTRL_RX;
  1192. } else {
  1193. if (rmtadv & LPA_1000XPAUSE)
  1194. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1195. }
  1196. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1197. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1198. cap = FLOW_CTRL_TX;
  1199. }
  1200. return cap;
  1201. }
  1202. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1203. {
  1204. u8 autoneg;
  1205. u8 flowctrl = 0;
  1206. u32 old_rx_mode = tp->rx_mode;
  1207. u32 old_tx_mode = tp->tx_mode;
  1208. if (tg3_flag(tp, USE_PHYLIB))
  1209. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1210. else
  1211. autoneg = tp->link_config.autoneg;
  1212. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1213. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1214. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1215. else
  1216. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1217. } else
  1218. flowctrl = tp->link_config.flowctrl;
  1219. tp->link_config.active_flowctrl = flowctrl;
  1220. if (flowctrl & FLOW_CTRL_RX)
  1221. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1222. else
  1223. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1224. if (old_rx_mode != tp->rx_mode)
  1225. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1226. if (flowctrl & FLOW_CTRL_TX)
  1227. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1228. else
  1229. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1230. if (old_tx_mode != tp->tx_mode)
  1231. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1232. }
  1233. static void tg3_adjust_link(struct net_device *dev)
  1234. {
  1235. u8 oldflowctrl, linkmesg = 0;
  1236. u32 mac_mode, lcl_adv, rmt_adv;
  1237. struct tg3 *tp = netdev_priv(dev);
  1238. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1239. spin_lock_bh(&tp->lock);
  1240. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1241. MAC_MODE_HALF_DUPLEX);
  1242. oldflowctrl = tp->link_config.active_flowctrl;
  1243. if (phydev->link) {
  1244. lcl_adv = 0;
  1245. rmt_adv = 0;
  1246. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1247. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1248. else if (phydev->speed == SPEED_1000 ||
  1249. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1250. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1251. else
  1252. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1253. if (phydev->duplex == DUPLEX_HALF)
  1254. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1255. else {
  1256. lcl_adv = tg3_advert_flowctrl_1000T(
  1257. tp->link_config.flowctrl);
  1258. if (phydev->pause)
  1259. rmt_adv = LPA_PAUSE_CAP;
  1260. if (phydev->asym_pause)
  1261. rmt_adv |= LPA_PAUSE_ASYM;
  1262. }
  1263. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1264. } else
  1265. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1266. if (mac_mode != tp->mac_mode) {
  1267. tp->mac_mode = mac_mode;
  1268. tw32_f(MAC_MODE, tp->mac_mode);
  1269. udelay(40);
  1270. }
  1271. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1272. if (phydev->speed == SPEED_10)
  1273. tw32(MAC_MI_STAT,
  1274. MAC_MI_STAT_10MBPS_MODE |
  1275. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1276. else
  1277. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1278. }
  1279. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1280. tw32(MAC_TX_LENGTHS,
  1281. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1282. (6 << TX_LENGTHS_IPG_SHIFT) |
  1283. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1284. else
  1285. tw32(MAC_TX_LENGTHS,
  1286. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1287. (6 << TX_LENGTHS_IPG_SHIFT) |
  1288. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1289. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1290. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1291. phydev->speed != tp->link_config.active_speed ||
  1292. phydev->duplex != tp->link_config.active_duplex ||
  1293. oldflowctrl != tp->link_config.active_flowctrl)
  1294. linkmesg = 1;
  1295. tp->link_config.active_speed = phydev->speed;
  1296. tp->link_config.active_duplex = phydev->duplex;
  1297. spin_unlock_bh(&tp->lock);
  1298. if (linkmesg)
  1299. tg3_link_report(tp);
  1300. }
  1301. static int tg3_phy_init(struct tg3 *tp)
  1302. {
  1303. struct phy_device *phydev;
  1304. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1305. return 0;
  1306. /* Bring the PHY back to a known state. */
  1307. tg3_bmcr_reset(tp);
  1308. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1309. /* Attach the MAC to the PHY. */
  1310. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1311. phydev->dev_flags, phydev->interface);
  1312. if (IS_ERR(phydev)) {
  1313. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1314. return PTR_ERR(phydev);
  1315. }
  1316. /* Mask with MAC supported features. */
  1317. switch (phydev->interface) {
  1318. case PHY_INTERFACE_MODE_GMII:
  1319. case PHY_INTERFACE_MODE_RGMII:
  1320. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1321. phydev->supported &= (PHY_GBIT_FEATURES |
  1322. SUPPORTED_Pause |
  1323. SUPPORTED_Asym_Pause);
  1324. break;
  1325. }
  1326. /* fallthru */
  1327. case PHY_INTERFACE_MODE_MII:
  1328. phydev->supported &= (PHY_BASIC_FEATURES |
  1329. SUPPORTED_Pause |
  1330. SUPPORTED_Asym_Pause);
  1331. break;
  1332. default:
  1333. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1334. return -EINVAL;
  1335. }
  1336. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1337. phydev->advertising = phydev->supported;
  1338. return 0;
  1339. }
  1340. static void tg3_phy_start(struct tg3 *tp)
  1341. {
  1342. struct phy_device *phydev;
  1343. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1344. return;
  1345. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1346. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1347. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1348. phydev->speed = tp->link_config.orig_speed;
  1349. phydev->duplex = tp->link_config.orig_duplex;
  1350. phydev->autoneg = tp->link_config.orig_autoneg;
  1351. phydev->advertising = tp->link_config.orig_advertising;
  1352. }
  1353. phy_start(phydev);
  1354. phy_start_aneg(phydev);
  1355. }
  1356. static void tg3_phy_stop(struct tg3 *tp)
  1357. {
  1358. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1359. return;
  1360. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1361. }
  1362. static void tg3_phy_fini(struct tg3 *tp)
  1363. {
  1364. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1365. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1366. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1367. }
  1368. }
  1369. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1370. {
  1371. u32 phytest;
  1372. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1373. u32 phy;
  1374. tg3_writephy(tp, MII_TG3_FET_TEST,
  1375. phytest | MII_TG3_FET_SHADOW_EN);
  1376. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1377. if (enable)
  1378. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1379. else
  1380. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1381. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1382. }
  1383. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1384. }
  1385. }
  1386. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1387. {
  1388. u32 reg;
  1389. if (!tg3_flag(tp, 5705_PLUS) ||
  1390. (tg3_flag(tp, 5717_PLUS) &&
  1391. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1392. return;
  1393. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1394. tg3_phy_fet_toggle_apd(tp, enable);
  1395. return;
  1396. }
  1397. reg = MII_TG3_MISC_SHDW_WREN |
  1398. MII_TG3_MISC_SHDW_SCR5_SEL |
  1399. MII_TG3_MISC_SHDW_SCR5_LPED |
  1400. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1401. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1402. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1403. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1404. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1405. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1406. reg = MII_TG3_MISC_SHDW_WREN |
  1407. MII_TG3_MISC_SHDW_APD_SEL |
  1408. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1409. if (enable)
  1410. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1411. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1412. }
  1413. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1414. {
  1415. u32 phy;
  1416. if (!tg3_flag(tp, 5705_PLUS) ||
  1417. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1418. return;
  1419. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1420. u32 ephy;
  1421. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1422. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1423. tg3_writephy(tp, MII_TG3_FET_TEST,
  1424. ephy | MII_TG3_FET_SHADOW_EN);
  1425. if (!tg3_readphy(tp, reg, &phy)) {
  1426. if (enable)
  1427. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1428. else
  1429. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1430. tg3_writephy(tp, reg, phy);
  1431. }
  1432. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1433. }
  1434. } else {
  1435. int ret;
  1436. ret = tg3_phy_auxctl_read(tp,
  1437. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1438. if (!ret) {
  1439. if (enable)
  1440. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1441. else
  1442. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1443. tg3_phy_auxctl_write(tp,
  1444. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1445. }
  1446. }
  1447. }
  1448. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1449. {
  1450. int ret;
  1451. u32 val;
  1452. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1453. return;
  1454. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1455. if (!ret)
  1456. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1457. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1458. }
  1459. static void tg3_phy_apply_otp(struct tg3 *tp)
  1460. {
  1461. u32 otp, phy;
  1462. if (!tp->phy_otp)
  1463. return;
  1464. otp = tp->phy_otp;
  1465. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1466. return;
  1467. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1468. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1469. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1470. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1471. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1472. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1473. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1474. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1475. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1476. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1477. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1478. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1479. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1480. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1481. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1482. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1483. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1484. }
  1485. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1486. {
  1487. u32 val;
  1488. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1489. return;
  1490. tp->setlpicnt = 0;
  1491. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1492. current_link_up == 1 &&
  1493. tp->link_config.active_duplex == DUPLEX_FULL &&
  1494. (tp->link_config.active_speed == SPEED_100 ||
  1495. tp->link_config.active_speed == SPEED_1000)) {
  1496. u32 eeectl;
  1497. if (tp->link_config.active_speed == SPEED_1000)
  1498. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1499. else
  1500. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1501. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1502. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1503. TG3_CL45_D7_EEERES_STAT, &val);
  1504. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1505. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1506. tp->setlpicnt = 2;
  1507. }
  1508. if (!tp->setlpicnt) {
  1509. val = tr32(TG3_CPMU_EEE_MODE);
  1510. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1511. }
  1512. }
  1513. static void tg3_phy_eee_enable(struct tg3 *tp)
  1514. {
  1515. u32 val;
  1516. if (tp->link_config.active_speed == SPEED_1000 &&
  1517. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1518. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1519. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  1520. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1521. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0003);
  1522. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1523. }
  1524. val = tr32(TG3_CPMU_EEE_MODE);
  1525. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1526. }
  1527. static int tg3_wait_macro_done(struct tg3 *tp)
  1528. {
  1529. int limit = 100;
  1530. while (limit--) {
  1531. u32 tmp32;
  1532. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1533. if ((tmp32 & 0x1000) == 0)
  1534. break;
  1535. }
  1536. }
  1537. if (limit < 0)
  1538. return -EBUSY;
  1539. return 0;
  1540. }
  1541. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1542. {
  1543. static const u32 test_pat[4][6] = {
  1544. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1545. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1546. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1547. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1548. };
  1549. int chan;
  1550. for (chan = 0; chan < 4; chan++) {
  1551. int i;
  1552. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1553. (chan * 0x2000) | 0x0200);
  1554. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1555. for (i = 0; i < 6; i++)
  1556. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1557. test_pat[chan][i]);
  1558. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1559. if (tg3_wait_macro_done(tp)) {
  1560. *resetp = 1;
  1561. return -EBUSY;
  1562. }
  1563. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1564. (chan * 0x2000) | 0x0200);
  1565. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1566. if (tg3_wait_macro_done(tp)) {
  1567. *resetp = 1;
  1568. return -EBUSY;
  1569. }
  1570. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1571. if (tg3_wait_macro_done(tp)) {
  1572. *resetp = 1;
  1573. return -EBUSY;
  1574. }
  1575. for (i = 0; i < 6; i += 2) {
  1576. u32 low, high;
  1577. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1578. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1579. tg3_wait_macro_done(tp)) {
  1580. *resetp = 1;
  1581. return -EBUSY;
  1582. }
  1583. low &= 0x7fff;
  1584. high &= 0x000f;
  1585. if (low != test_pat[chan][i] ||
  1586. high != test_pat[chan][i+1]) {
  1587. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1588. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1589. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1590. return -EBUSY;
  1591. }
  1592. }
  1593. }
  1594. return 0;
  1595. }
  1596. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1597. {
  1598. int chan;
  1599. for (chan = 0; chan < 4; chan++) {
  1600. int i;
  1601. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1602. (chan * 0x2000) | 0x0200);
  1603. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1604. for (i = 0; i < 6; i++)
  1605. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1606. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1607. if (tg3_wait_macro_done(tp))
  1608. return -EBUSY;
  1609. }
  1610. return 0;
  1611. }
  1612. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1613. {
  1614. u32 reg32, phy9_orig;
  1615. int retries, do_phy_reset, err;
  1616. retries = 10;
  1617. do_phy_reset = 1;
  1618. do {
  1619. if (do_phy_reset) {
  1620. err = tg3_bmcr_reset(tp);
  1621. if (err)
  1622. return err;
  1623. do_phy_reset = 0;
  1624. }
  1625. /* Disable transmitter and interrupt. */
  1626. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1627. continue;
  1628. reg32 |= 0x3000;
  1629. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1630. /* Set full-duplex, 1000 mbps. */
  1631. tg3_writephy(tp, MII_BMCR,
  1632. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1633. /* Set to master mode. */
  1634. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1635. continue;
  1636. tg3_writephy(tp, MII_TG3_CTRL,
  1637. (MII_TG3_CTRL_AS_MASTER |
  1638. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1639. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1640. if (err)
  1641. return err;
  1642. /* Block the PHY control access. */
  1643. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1644. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1645. if (!err)
  1646. break;
  1647. } while (--retries);
  1648. err = tg3_phy_reset_chanpat(tp);
  1649. if (err)
  1650. return err;
  1651. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1652. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1653. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1654. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1655. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1656. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1657. reg32 &= ~0x3000;
  1658. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1659. } else if (!err)
  1660. err = -EBUSY;
  1661. return err;
  1662. }
  1663. /* This will reset the tigon3 PHY if there is no valid
  1664. * link unless the FORCE argument is non-zero.
  1665. */
  1666. static int tg3_phy_reset(struct tg3 *tp)
  1667. {
  1668. u32 val, cpmuctrl;
  1669. int err;
  1670. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1671. val = tr32(GRC_MISC_CFG);
  1672. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1673. udelay(40);
  1674. }
  1675. err = tg3_readphy(tp, MII_BMSR, &val);
  1676. err |= tg3_readphy(tp, MII_BMSR, &val);
  1677. if (err != 0)
  1678. return -EBUSY;
  1679. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1680. netif_carrier_off(tp->dev);
  1681. tg3_link_report(tp);
  1682. }
  1683. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1684. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1685. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1686. err = tg3_phy_reset_5703_4_5(tp);
  1687. if (err)
  1688. return err;
  1689. goto out;
  1690. }
  1691. cpmuctrl = 0;
  1692. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1693. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1694. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1695. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1696. tw32(TG3_CPMU_CTRL,
  1697. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1698. }
  1699. err = tg3_bmcr_reset(tp);
  1700. if (err)
  1701. return err;
  1702. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1703. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1704. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1705. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1706. }
  1707. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1708. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1709. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1710. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1711. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1712. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1713. udelay(40);
  1714. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1715. }
  1716. }
  1717. if (tg3_flag(tp, 5717_PLUS) &&
  1718. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1719. return 0;
  1720. tg3_phy_apply_otp(tp);
  1721. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1722. tg3_phy_toggle_apd(tp, true);
  1723. else
  1724. tg3_phy_toggle_apd(tp, false);
  1725. out:
  1726. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  1727. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1728. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1729. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1730. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1731. }
  1732. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1733. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1734. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1735. }
  1736. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1737. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1738. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1739. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1740. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1741. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1742. }
  1743. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1744. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1745. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1746. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1747. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1748. tg3_writephy(tp, MII_TG3_TEST1,
  1749. MII_TG3_TEST1_TRIM_EN | 0x4);
  1750. } else
  1751. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1752. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1753. }
  1754. }
  1755. /* Set Extended packet length bit (bit 14) on all chips that */
  1756. /* support jumbo frames */
  1757. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1758. /* Cannot do read-modify-write on 5401 */
  1759. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  1760. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  1761. /* Set bit 14 with read-modify-write to preserve other bits */
  1762. err = tg3_phy_auxctl_read(tp,
  1763. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1764. if (!err)
  1765. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1766. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  1767. }
  1768. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1769. * jumbo frames transmission.
  1770. */
  1771. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  1772. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1773. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1774. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1775. }
  1776. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1777. /* adjust output voltage */
  1778. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1779. }
  1780. tg3_phy_toggle_automdix(tp, 1);
  1781. tg3_phy_set_wirespeed(tp);
  1782. return 0;
  1783. }
  1784. static void tg3_frob_aux_power(struct tg3 *tp)
  1785. {
  1786. bool need_vaux = false;
  1787. /* The GPIOs do something completely different on 57765. */
  1788. if (!tg3_flag(tp, IS_NIC) ||
  1789. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1790. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1791. return;
  1792. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1793. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1794. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1795. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) &&
  1796. tp->pdev_peer != tp->pdev) {
  1797. struct net_device *dev_peer;
  1798. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1799. /* remove_one() may have been run on the peer. */
  1800. if (dev_peer) {
  1801. struct tg3 *tp_peer = netdev_priv(dev_peer);
  1802. if (tg3_flag(tp_peer, INIT_COMPLETE))
  1803. return;
  1804. if (tg3_flag(tp_peer, WOL_ENABLE) ||
  1805. tg3_flag(tp_peer, ENABLE_ASF))
  1806. need_vaux = true;
  1807. }
  1808. }
  1809. if (tg3_flag(tp, WOL_ENABLE) || tg3_flag(tp, ENABLE_ASF))
  1810. need_vaux = true;
  1811. if (need_vaux) {
  1812. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1813. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1814. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1815. (GRC_LCLCTRL_GPIO_OE0 |
  1816. GRC_LCLCTRL_GPIO_OE1 |
  1817. GRC_LCLCTRL_GPIO_OE2 |
  1818. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1819. GRC_LCLCTRL_GPIO_OUTPUT1),
  1820. 100);
  1821. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1822. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1823. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1824. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1825. GRC_LCLCTRL_GPIO_OE1 |
  1826. GRC_LCLCTRL_GPIO_OE2 |
  1827. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1828. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1829. tp->grc_local_ctrl;
  1830. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1831. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1832. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1833. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1834. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1835. } else {
  1836. u32 no_gpio2;
  1837. u32 grc_local_ctrl = 0;
  1838. /* Workaround to prevent overdrawing Amps. */
  1839. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1840. ASIC_REV_5714) {
  1841. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1842. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1843. grc_local_ctrl, 100);
  1844. }
  1845. /* On 5753 and variants, GPIO2 cannot be used. */
  1846. no_gpio2 = tp->nic_sram_data_cfg &
  1847. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1848. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1849. GRC_LCLCTRL_GPIO_OE1 |
  1850. GRC_LCLCTRL_GPIO_OE2 |
  1851. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1852. GRC_LCLCTRL_GPIO_OUTPUT2;
  1853. if (no_gpio2) {
  1854. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1855. GRC_LCLCTRL_GPIO_OUTPUT2);
  1856. }
  1857. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1858. grc_local_ctrl, 100);
  1859. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1860. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1861. grc_local_ctrl, 100);
  1862. if (!no_gpio2) {
  1863. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1864. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1865. grc_local_ctrl, 100);
  1866. }
  1867. }
  1868. } else {
  1869. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1870. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1871. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1872. (GRC_LCLCTRL_GPIO_OE1 |
  1873. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1874. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1875. GRC_LCLCTRL_GPIO_OE1, 100);
  1876. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1877. (GRC_LCLCTRL_GPIO_OE1 |
  1878. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1879. }
  1880. }
  1881. }
  1882. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1883. {
  1884. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1885. return 1;
  1886. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1887. if (speed != SPEED_10)
  1888. return 1;
  1889. } else if (speed == SPEED_10)
  1890. return 1;
  1891. return 0;
  1892. }
  1893. static int tg3_setup_phy(struct tg3 *, int);
  1894. #define RESET_KIND_SHUTDOWN 0
  1895. #define RESET_KIND_INIT 1
  1896. #define RESET_KIND_SUSPEND 2
  1897. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1898. static int tg3_halt_cpu(struct tg3 *, u32);
  1899. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1900. {
  1901. u32 val;
  1902. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  1903. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1904. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1905. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1906. sg_dig_ctrl |=
  1907. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1908. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1909. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1910. }
  1911. return;
  1912. }
  1913. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1914. tg3_bmcr_reset(tp);
  1915. val = tr32(GRC_MISC_CFG);
  1916. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1917. udelay(40);
  1918. return;
  1919. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1920. u32 phytest;
  1921. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1922. u32 phy;
  1923. tg3_writephy(tp, MII_ADVERTISE, 0);
  1924. tg3_writephy(tp, MII_BMCR,
  1925. BMCR_ANENABLE | BMCR_ANRESTART);
  1926. tg3_writephy(tp, MII_TG3_FET_TEST,
  1927. phytest | MII_TG3_FET_SHADOW_EN);
  1928. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1929. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1930. tg3_writephy(tp,
  1931. MII_TG3_FET_SHDW_AUXMODE4,
  1932. phy);
  1933. }
  1934. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1935. }
  1936. return;
  1937. } else if (do_low_power) {
  1938. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1939. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1940. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1941. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1942. MII_TG3_AUXCTL_PCTL_VREG_11V;
  1943. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  1944. }
  1945. /* The PHY should not be powered down on some chips because
  1946. * of bugs.
  1947. */
  1948. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1949. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1950. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1951. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1952. return;
  1953. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1954. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1955. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1956. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1957. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1958. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1959. }
  1960. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1961. }
  1962. /* tp->lock is held. */
  1963. static int tg3_nvram_lock(struct tg3 *tp)
  1964. {
  1965. if (tg3_flag(tp, NVRAM)) {
  1966. int i;
  1967. if (tp->nvram_lock_cnt == 0) {
  1968. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1969. for (i = 0; i < 8000; i++) {
  1970. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1971. break;
  1972. udelay(20);
  1973. }
  1974. if (i == 8000) {
  1975. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1976. return -ENODEV;
  1977. }
  1978. }
  1979. tp->nvram_lock_cnt++;
  1980. }
  1981. return 0;
  1982. }
  1983. /* tp->lock is held. */
  1984. static void tg3_nvram_unlock(struct tg3 *tp)
  1985. {
  1986. if (tg3_flag(tp, NVRAM)) {
  1987. if (tp->nvram_lock_cnt > 0)
  1988. tp->nvram_lock_cnt--;
  1989. if (tp->nvram_lock_cnt == 0)
  1990. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1991. }
  1992. }
  1993. /* tp->lock is held. */
  1994. static void tg3_enable_nvram_access(struct tg3 *tp)
  1995. {
  1996. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  1997. u32 nvaccess = tr32(NVRAM_ACCESS);
  1998. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1999. }
  2000. }
  2001. /* tp->lock is held. */
  2002. static void tg3_disable_nvram_access(struct tg3 *tp)
  2003. {
  2004. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2005. u32 nvaccess = tr32(NVRAM_ACCESS);
  2006. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2007. }
  2008. }
  2009. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2010. u32 offset, u32 *val)
  2011. {
  2012. u32 tmp;
  2013. int i;
  2014. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2015. return -EINVAL;
  2016. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2017. EEPROM_ADDR_DEVID_MASK |
  2018. EEPROM_ADDR_READ);
  2019. tw32(GRC_EEPROM_ADDR,
  2020. tmp |
  2021. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2022. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2023. EEPROM_ADDR_ADDR_MASK) |
  2024. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2025. for (i = 0; i < 1000; i++) {
  2026. tmp = tr32(GRC_EEPROM_ADDR);
  2027. if (tmp & EEPROM_ADDR_COMPLETE)
  2028. break;
  2029. msleep(1);
  2030. }
  2031. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2032. return -EBUSY;
  2033. tmp = tr32(GRC_EEPROM_DATA);
  2034. /*
  2035. * The data will always be opposite the native endian
  2036. * format. Perform a blind byteswap to compensate.
  2037. */
  2038. *val = swab32(tmp);
  2039. return 0;
  2040. }
  2041. #define NVRAM_CMD_TIMEOUT 10000
  2042. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2043. {
  2044. int i;
  2045. tw32(NVRAM_CMD, nvram_cmd);
  2046. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2047. udelay(10);
  2048. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2049. udelay(10);
  2050. break;
  2051. }
  2052. }
  2053. if (i == NVRAM_CMD_TIMEOUT)
  2054. return -EBUSY;
  2055. return 0;
  2056. }
  2057. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2058. {
  2059. if (tg3_flag(tp, NVRAM) &&
  2060. tg3_flag(tp, NVRAM_BUFFERED) &&
  2061. tg3_flag(tp, FLASH) &&
  2062. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2063. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2064. addr = ((addr / tp->nvram_pagesize) <<
  2065. ATMEL_AT45DB0X1B_PAGE_POS) +
  2066. (addr % tp->nvram_pagesize);
  2067. return addr;
  2068. }
  2069. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2070. {
  2071. if (tg3_flag(tp, NVRAM) &&
  2072. tg3_flag(tp, NVRAM_BUFFERED) &&
  2073. tg3_flag(tp, FLASH) &&
  2074. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2075. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2076. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2077. tp->nvram_pagesize) +
  2078. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2079. return addr;
  2080. }
  2081. /* NOTE: Data read in from NVRAM is byteswapped according to
  2082. * the byteswapping settings for all other register accesses.
  2083. * tg3 devices are BE devices, so on a BE machine, the data
  2084. * returned will be exactly as it is seen in NVRAM. On a LE
  2085. * machine, the 32-bit value will be byteswapped.
  2086. */
  2087. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2088. {
  2089. int ret;
  2090. if (!tg3_flag(tp, NVRAM))
  2091. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2092. offset = tg3_nvram_phys_addr(tp, offset);
  2093. if (offset > NVRAM_ADDR_MSK)
  2094. return -EINVAL;
  2095. ret = tg3_nvram_lock(tp);
  2096. if (ret)
  2097. return ret;
  2098. tg3_enable_nvram_access(tp);
  2099. tw32(NVRAM_ADDR, offset);
  2100. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2101. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2102. if (ret == 0)
  2103. *val = tr32(NVRAM_RDDATA);
  2104. tg3_disable_nvram_access(tp);
  2105. tg3_nvram_unlock(tp);
  2106. return ret;
  2107. }
  2108. /* Ensures NVRAM data is in bytestream format. */
  2109. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2110. {
  2111. u32 v;
  2112. int res = tg3_nvram_read(tp, offset, &v);
  2113. if (!res)
  2114. *val = cpu_to_be32(v);
  2115. return res;
  2116. }
  2117. /* tp->lock is held. */
  2118. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2119. {
  2120. u32 addr_high, addr_low;
  2121. int i;
  2122. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2123. tp->dev->dev_addr[1]);
  2124. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2125. (tp->dev->dev_addr[3] << 16) |
  2126. (tp->dev->dev_addr[4] << 8) |
  2127. (tp->dev->dev_addr[5] << 0));
  2128. for (i = 0; i < 4; i++) {
  2129. if (i == 1 && skip_mac_1)
  2130. continue;
  2131. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2132. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2133. }
  2134. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2135. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2136. for (i = 0; i < 12; i++) {
  2137. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2138. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2139. }
  2140. }
  2141. addr_high = (tp->dev->dev_addr[0] +
  2142. tp->dev->dev_addr[1] +
  2143. tp->dev->dev_addr[2] +
  2144. tp->dev->dev_addr[3] +
  2145. tp->dev->dev_addr[4] +
  2146. tp->dev->dev_addr[5]) &
  2147. TX_BACKOFF_SEED_MASK;
  2148. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2149. }
  2150. static void tg3_enable_register_access(struct tg3 *tp)
  2151. {
  2152. /*
  2153. * Make sure register accesses (indirect or otherwise) will function
  2154. * correctly.
  2155. */
  2156. pci_write_config_dword(tp->pdev,
  2157. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2158. }
  2159. static int tg3_power_up(struct tg3 *tp)
  2160. {
  2161. tg3_enable_register_access(tp);
  2162. pci_set_power_state(tp->pdev, PCI_D0);
  2163. /* Switch out of Vaux if it is a NIC */
  2164. if (tg3_flag(tp, IS_NIC))
  2165. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2166. return 0;
  2167. }
  2168. static int tg3_power_down_prepare(struct tg3 *tp)
  2169. {
  2170. u32 misc_host_ctrl;
  2171. bool device_should_wake, do_low_power;
  2172. tg3_enable_register_access(tp);
  2173. /* Restore the CLKREQ setting. */
  2174. if (tg3_flag(tp, CLKREQ_BUG)) {
  2175. u16 lnkctl;
  2176. pci_read_config_word(tp->pdev,
  2177. tp->pcie_cap + PCI_EXP_LNKCTL,
  2178. &lnkctl);
  2179. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2180. pci_write_config_word(tp->pdev,
  2181. tp->pcie_cap + PCI_EXP_LNKCTL,
  2182. lnkctl);
  2183. }
  2184. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2185. tw32(TG3PCI_MISC_HOST_CTRL,
  2186. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2187. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2188. tg3_flag(tp, WOL_ENABLE);
  2189. if (tg3_flag(tp, USE_PHYLIB)) {
  2190. do_low_power = false;
  2191. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2192. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2193. struct phy_device *phydev;
  2194. u32 phyid, advertising;
  2195. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2196. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2197. tp->link_config.orig_speed = phydev->speed;
  2198. tp->link_config.orig_duplex = phydev->duplex;
  2199. tp->link_config.orig_autoneg = phydev->autoneg;
  2200. tp->link_config.orig_advertising = phydev->advertising;
  2201. advertising = ADVERTISED_TP |
  2202. ADVERTISED_Pause |
  2203. ADVERTISED_Autoneg |
  2204. ADVERTISED_10baseT_Half;
  2205. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  2206. if (tg3_flag(tp, WOL_SPEED_100MB))
  2207. advertising |=
  2208. ADVERTISED_100baseT_Half |
  2209. ADVERTISED_100baseT_Full |
  2210. ADVERTISED_10baseT_Full;
  2211. else
  2212. advertising |= ADVERTISED_10baseT_Full;
  2213. }
  2214. phydev->advertising = advertising;
  2215. phy_start_aneg(phydev);
  2216. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2217. if (phyid != PHY_ID_BCMAC131) {
  2218. phyid &= PHY_BCM_OUI_MASK;
  2219. if (phyid == PHY_BCM_OUI_1 ||
  2220. phyid == PHY_BCM_OUI_2 ||
  2221. phyid == PHY_BCM_OUI_3)
  2222. do_low_power = true;
  2223. }
  2224. }
  2225. } else {
  2226. do_low_power = true;
  2227. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2228. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2229. tp->link_config.orig_speed = tp->link_config.speed;
  2230. tp->link_config.orig_duplex = tp->link_config.duplex;
  2231. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2232. }
  2233. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2234. tp->link_config.speed = SPEED_10;
  2235. tp->link_config.duplex = DUPLEX_HALF;
  2236. tp->link_config.autoneg = AUTONEG_ENABLE;
  2237. tg3_setup_phy(tp, 0);
  2238. }
  2239. }
  2240. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2241. u32 val;
  2242. val = tr32(GRC_VCPU_EXT_CTRL);
  2243. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2244. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  2245. int i;
  2246. u32 val;
  2247. for (i = 0; i < 200; i++) {
  2248. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2249. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2250. break;
  2251. msleep(1);
  2252. }
  2253. }
  2254. if (tg3_flag(tp, WOL_CAP))
  2255. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2256. WOL_DRV_STATE_SHUTDOWN |
  2257. WOL_DRV_WOL |
  2258. WOL_SET_MAGIC_PKT);
  2259. if (device_should_wake) {
  2260. u32 mac_mode;
  2261. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2262. if (do_low_power &&
  2263. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  2264. tg3_phy_auxctl_write(tp,
  2265. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  2266. MII_TG3_AUXCTL_PCTL_WOL_EN |
  2267. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2268. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  2269. udelay(40);
  2270. }
  2271. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2272. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2273. else
  2274. mac_mode = MAC_MODE_PORT_MODE_MII;
  2275. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2276. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2277. ASIC_REV_5700) {
  2278. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  2279. SPEED_100 : SPEED_10;
  2280. if (tg3_5700_link_polarity(tp, speed))
  2281. mac_mode |= MAC_MODE_LINK_POLARITY;
  2282. else
  2283. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2284. }
  2285. } else {
  2286. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2287. }
  2288. if (!tg3_flag(tp, 5750_PLUS))
  2289. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2290. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2291. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  2292. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  2293. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2294. if (tg3_flag(tp, ENABLE_APE))
  2295. mac_mode |= MAC_MODE_APE_TX_EN |
  2296. MAC_MODE_APE_RX_EN |
  2297. MAC_MODE_TDE_ENABLE;
  2298. tw32_f(MAC_MODE, mac_mode);
  2299. udelay(100);
  2300. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2301. udelay(10);
  2302. }
  2303. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  2304. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2305. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2306. u32 base_val;
  2307. base_val = tp->pci_clock_ctrl;
  2308. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2309. CLOCK_CTRL_TXCLK_DISABLE);
  2310. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2311. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2312. } else if (tg3_flag(tp, 5780_CLASS) ||
  2313. tg3_flag(tp, CPMU_PRESENT) ||
  2314. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2315. /* do nothing */
  2316. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  2317. u32 newbits1, newbits2;
  2318. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2319. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2320. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2321. CLOCK_CTRL_TXCLK_DISABLE |
  2322. CLOCK_CTRL_ALTCLK);
  2323. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2324. } else if (tg3_flag(tp, 5705_PLUS)) {
  2325. newbits1 = CLOCK_CTRL_625_CORE;
  2326. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2327. } else {
  2328. newbits1 = CLOCK_CTRL_ALTCLK;
  2329. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2330. }
  2331. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2332. 40);
  2333. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2334. 40);
  2335. if (!tg3_flag(tp, 5705_PLUS)) {
  2336. u32 newbits3;
  2337. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2338. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2339. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2340. CLOCK_CTRL_TXCLK_DISABLE |
  2341. CLOCK_CTRL_44MHZ_CORE);
  2342. } else {
  2343. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2344. }
  2345. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2346. tp->pci_clock_ctrl | newbits3, 40);
  2347. }
  2348. }
  2349. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  2350. tg3_power_down_phy(tp, do_low_power);
  2351. tg3_frob_aux_power(tp);
  2352. /* Workaround for unstable PLL clock */
  2353. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2354. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2355. u32 val = tr32(0x7d00);
  2356. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2357. tw32(0x7d00, val);
  2358. if (!tg3_flag(tp, ENABLE_ASF)) {
  2359. int err;
  2360. err = tg3_nvram_lock(tp);
  2361. tg3_halt_cpu(tp, RX_CPU_BASE);
  2362. if (!err)
  2363. tg3_nvram_unlock(tp);
  2364. }
  2365. }
  2366. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2367. return 0;
  2368. }
  2369. static void tg3_power_down(struct tg3 *tp)
  2370. {
  2371. tg3_power_down_prepare(tp);
  2372. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  2373. pci_set_power_state(tp->pdev, PCI_D3hot);
  2374. }
  2375. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2376. {
  2377. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2378. case MII_TG3_AUX_STAT_10HALF:
  2379. *speed = SPEED_10;
  2380. *duplex = DUPLEX_HALF;
  2381. break;
  2382. case MII_TG3_AUX_STAT_10FULL:
  2383. *speed = SPEED_10;
  2384. *duplex = DUPLEX_FULL;
  2385. break;
  2386. case MII_TG3_AUX_STAT_100HALF:
  2387. *speed = SPEED_100;
  2388. *duplex = DUPLEX_HALF;
  2389. break;
  2390. case MII_TG3_AUX_STAT_100FULL:
  2391. *speed = SPEED_100;
  2392. *duplex = DUPLEX_FULL;
  2393. break;
  2394. case MII_TG3_AUX_STAT_1000HALF:
  2395. *speed = SPEED_1000;
  2396. *duplex = DUPLEX_HALF;
  2397. break;
  2398. case MII_TG3_AUX_STAT_1000FULL:
  2399. *speed = SPEED_1000;
  2400. *duplex = DUPLEX_FULL;
  2401. break;
  2402. default:
  2403. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2404. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2405. SPEED_10;
  2406. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2407. DUPLEX_HALF;
  2408. break;
  2409. }
  2410. *speed = SPEED_INVALID;
  2411. *duplex = DUPLEX_INVALID;
  2412. break;
  2413. }
  2414. }
  2415. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  2416. {
  2417. int err = 0;
  2418. u32 val, new_adv;
  2419. new_adv = ADVERTISE_CSMA;
  2420. if (advertise & ADVERTISED_10baseT_Half)
  2421. new_adv |= ADVERTISE_10HALF;
  2422. if (advertise & ADVERTISED_10baseT_Full)
  2423. new_adv |= ADVERTISE_10FULL;
  2424. if (advertise & ADVERTISED_100baseT_Half)
  2425. new_adv |= ADVERTISE_100HALF;
  2426. if (advertise & ADVERTISED_100baseT_Full)
  2427. new_adv |= ADVERTISE_100FULL;
  2428. new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
  2429. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2430. if (err)
  2431. goto done;
  2432. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2433. goto done;
  2434. new_adv = 0;
  2435. if (advertise & ADVERTISED_1000baseT_Half)
  2436. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2437. if (advertise & ADVERTISED_1000baseT_Full)
  2438. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2439. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2440. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2441. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2442. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2443. err = tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2444. if (err)
  2445. goto done;
  2446. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  2447. goto done;
  2448. tw32(TG3_CPMU_EEE_MODE,
  2449. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2450. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  2451. if (!err) {
  2452. u32 err2;
  2453. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  2454. case ASIC_REV_5717:
  2455. case ASIC_REV_57765:
  2456. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2457. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  2458. MII_TG3_DSP_CH34TP2_HIBW01);
  2459. /* Fall through */
  2460. case ASIC_REV_5719:
  2461. val = MII_TG3_DSP_TAP26_ALNOKO |
  2462. MII_TG3_DSP_TAP26_RMRXSTO |
  2463. MII_TG3_DSP_TAP26_OPCSINPT;
  2464. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2465. }
  2466. val = 0;
  2467. /* Advertise 100-BaseTX EEE ability */
  2468. if (advertise & ADVERTISED_100baseT_Full)
  2469. val |= MDIO_AN_EEE_ADV_100TX;
  2470. /* Advertise 1000-BaseT EEE ability */
  2471. if (advertise & ADVERTISED_1000baseT_Full)
  2472. val |= MDIO_AN_EEE_ADV_1000T;
  2473. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  2474. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2475. if (!err)
  2476. err = err2;
  2477. }
  2478. done:
  2479. return err;
  2480. }
  2481. static void tg3_phy_copper_begin(struct tg3 *tp)
  2482. {
  2483. u32 new_adv;
  2484. int i;
  2485. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2486. new_adv = ADVERTISED_10baseT_Half |
  2487. ADVERTISED_10baseT_Full;
  2488. if (tg3_flag(tp, WOL_SPEED_100MB))
  2489. new_adv |= ADVERTISED_100baseT_Half |
  2490. ADVERTISED_100baseT_Full;
  2491. tg3_phy_autoneg_cfg(tp, new_adv,
  2492. FLOW_CTRL_TX | FLOW_CTRL_RX);
  2493. } else if (tp->link_config.speed == SPEED_INVALID) {
  2494. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2495. tp->link_config.advertising &=
  2496. ~(ADVERTISED_1000baseT_Half |
  2497. ADVERTISED_1000baseT_Full);
  2498. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  2499. tp->link_config.flowctrl);
  2500. } else {
  2501. /* Asking for a specific link mode. */
  2502. if (tp->link_config.speed == SPEED_1000) {
  2503. if (tp->link_config.duplex == DUPLEX_FULL)
  2504. new_adv = ADVERTISED_1000baseT_Full;
  2505. else
  2506. new_adv = ADVERTISED_1000baseT_Half;
  2507. } else if (tp->link_config.speed == SPEED_100) {
  2508. if (tp->link_config.duplex == DUPLEX_FULL)
  2509. new_adv = ADVERTISED_100baseT_Full;
  2510. else
  2511. new_adv = ADVERTISED_100baseT_Half;
  2512. } else {
  2513. if (tp->link_config.duplex == DUPLEX_FULL)
  2514. new_adv = ADVERTISED_10baseT_Full;
  2515. else
  2516. new_adv = ADVERTISED_10baseT_Half;
  2517. }
  2518. tg3_phy_autoneg_cfg(tp, new_adv,
  2519. tp->link_config.flowctrl);
  2520. }
  2521. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2522. tp->link_config.speed != SPEED_INVALID) {
  2523. u32 bmcr, orig_bmcr;
  2524. tp->link_config.active_speed = tp->link_config.speed;
  2525. tp->link_config.active_duplex = tp->link_config.duplex;
  2526. bmcr = 0;
  2527. switch (tp->link_config.speed) {
  2528. default:
  2529. case SPEED_10:
  2530. break;
  2531. case SPEED_100:
  2532. bmcr |= BMCR_SPEED100;
  2533. break;
  2534. case SPEED_1000:
  2535. bmcr |= TG3_BMCR_SPEED1000;
  2536. break;
  2537. }
  2538. if (tp->link_config.duplex == DUPLEX_FULL)
  2539. bmcr |= BMCR_FULLDPLX;
  2540. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2541. (bmcr != orig_bmcr)) {
  2542. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2543. for (i = 0; i < 1500; i++) {
  2544. u32 tmp;
  2545. udelay(10);
  2546. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2547. tg3_readphy(tp, MII_BMSR, &tmp))
  2548. continue;
  2549. if (!(tmp & BMSR_LSTATUS)) {
  2550. udelay(40);
  2551. break;
  2552. }
  2553. }
  2554. tg3_writephy(tp, MII_BMCR, bmcr);
  2555. udelay(40);
  2556. }
  2557. } else {
  2558. tg3_writephy(tp, MII_BMCR,
  2559. BMCR_ANENABLE | BMCR_ANRESTART);
  2560. }
  2561. }
  2562. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2563. {
  2564. int err;
  2565. /* Turn off tap power management. */
  2566. /* Set Extended packet length bit */
  2567. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2568. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2569. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2570. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2571. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2572. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2573. udelay(40);
  2574. return err;
  2575. }
  2576. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2577. {
  2578. u32 adv_reg, all_mask = 0;
  2579. if (mask & ADVERTISED_10baseT_Half)
  2580. all_mask |= ADVERTISE_10HALF;
  2581. if (mask & ADVERTISED_10baseT_Full)
  2582. all_mask |= ADVERTISE_10FULL;
  2583. if (mask & ADVERTISED_100baseT_Half)
  2584. all_mask |= ADVERTISE_100HALF;
  2585. if (mask & ADVERTISED_100baseT_Full)
  2586. all_mask |= ADVERTISE_100FULL;
  2587. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2588. return 0;
  2589. if ((adv_reg & all_mask) != all_mask)
  2590. return 0;
  2591. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2592. u32 tg3_ctrl;
  2593. all_mask = 0;
  2594. if (mask & ADVERTISED_1000baseT_Half)
  2595. all_mask |= ADVERTISE_1000HALF;
  2596. if (mask & ADVERTISED_1000baseT_Full)
  2597. all_mask |= ADVERTISE_1000FULL;
  2598. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2599. return 0;
  2600. if ((tg3_ctrl & all_mask) != all_mask)
  2601. return 0;
  2602. }
  2603. return 1;
  2604. }
  2605. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2606. {
  2607. u32 curadv, reqadv;
  2608. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2609. return 1;
  2610. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2611. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2612. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2613. if (curadv != reqadv)
  2614. return 0;
  2615. if (tg3_flag(tp, PAUSE_AUTONEG))
  2616. tg3_readphy(tp, MII_LPA, rmtadv);
  2617. } else {
  2618. /* Reprogram the advertisement register, even if it
  2619. * does not affect the current link. If the link
  2620. * gets renegotiated in the future, we can save an
  2621. * additional renegotiation cycle by advertising
  2622. * it correctly in the first place.
  2623. */
  2624. if (curadv != reqadv) {
  2625. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2626. ADVERTISE_PAUSE_ASYM);
  2627. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2628. }
  2629. }
  2630. return 1;
  2631. }
  2632. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2633. {
  2634. int current_link_up;
  2635. u32 bmsr, val;
  2636. u32 lcl_adv, rmt_adv;
  2637. u16 current_speed;
  2638. u8 current_duplex;
  2639. int i, err;
  2640. tw32(MAC_EVENT, 0);
  2641. tw32_f(MAC_STATUS,
  2642. (MAC_STATUS_SYNC_CHANGED |
  2643. MAC_STATUS_CFG_CHANGED |
  2644. MAC_STATUS_MI_COMPLETION |
  2645. MAC_STATUS_LNKSTATE_CHANGED));
  2646. udelay(40);
  2647. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2648. tw32_f(MAC_MI_MODE,
  2649. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2650. udelay(80);
  2651. }
  2652. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  2653. /* Some third-party PHYs need to be reset on link going
  2654. * down.
  2655. */
  2656. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2657. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2658. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2659. netif_carrier_ok(tp->dev)) {
  2660. tg3_readphy(tp, MII_BMSR, &bmsr);
  2661. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2662. !(bmsr & BMSR_LSTATUS))
  2663. force_reset = 1;
  2664. }
  2665. if (force_reset)
  2666. tg3_phy_reset(tp);
  2667. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2668. tg3_readphy(tp, MII_BMSR, &bmsr);
  2669. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2670. !tg3_flag(tp, INIT_COMPLETE))
  2671. bmsr = 0;
  2672. if (!(bmsr & BMSR_LSTATUS)) {
  2673. err = tg3_init_5401phy_dsp(tp);
  2674. if (err)
  2675. return err;
  2676. tg3_readphy(tp, MII_BMSR, &bmsr);
  2677. for (i = 0; i < 1000; i++) {
  2678. udelay(10);
  2679. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2680. (bmsr & BMSR_LSTATUS)) {
  2681. udelay(40);
  2682. break;
  2683. }
  2684. }
  2685. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2686. TG3_PHY_REV_BCM5401_B0 &&
  2687. !(bmsr & BMSR_LSTATUS) &&
  2688. tp->link_config.active_speed == SPEED_1000) {
  2689. err = tg3_phy_reset(tp);
  2690. if (!err)
  2691. err = tg3_init_5401phy_dsp(tp);
  2692. if (err)
  2693. return err;
  2694. }
  2695. }
  2696. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2697. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2698. /* 5701 {A0,B0} CRC bug workaround */
  2699. tg3_writephy(tp, 0x15, 0x0a75);
  2700. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2701. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2702. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2703. }
  2704. /* Clear pending interrupts... */
  2705. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2706. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2707. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2708. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2709. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2710. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2711. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2712. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2713. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2714. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2715. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2716. else
  2717. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2718. }
  2719. current_link_up = 0;
  2720. current_speed = SPEED_INVALID;
  2721. current_duplex = DUPLEX_INVALID;
  2722. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2723. err = tg3_phy_auxctl_read(tp,
  2724. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2725. &val);
  2726. if (!err && !(val & (1 << 10))) {
  2727. tg3_phy_auxctl_write(tp,
  2728. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2729. val | (1 << 10));
  2730. goto relink;
  2731. }
  2732. }
  2733. bmsr = 0;
  2734. for (i = 0; i < 100; i++) {
  2735. tg3_readphy(tp, MII_BMSR, &bmsr);
  2736. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2737. (bmsr & BMSR_LSTATUS))
  2738. break;
  2739. udelay(40);
  2740. }
  2741. if (bmsr & BMSR_LSTATUS) {
  2742. u32 aux_stat, bmcr;
  2743. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2744. for (i = 0; i < 2000; i++) {
  2745. udelay(10);
  2746. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2747. aux_stat)
  2748. break;
  2749. }
  2750. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2751. &current_speed,
  2752. &current_duplex);
  2753. bmcr = 0;
  2754. for (i = 0; i < 200; i++) {
  2755. tg3_readphy(tp, MII_BMCR, &bmcr);
  2756. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2757. continue;
  2758. if (bmcr && bmcr != 0x7fff)
  2759. break;
  2760. udelay(10);
  2761. }
  2762. lcl_adv = 0;
  2763. rmt_adv = 0;
  2764. tp->link_config.active_speed = current_speed;
  2765. tp->link_config.active_duplex = current_duplex;
  2766. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2767. if ((bmcr & BMCR_ANENABLE) &&
  2768. tg3_copper_is_advertising_all(tp,
  2769. tp->link_config.advertising)) {
  2770. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2771. &rmt_adv))
  2772. current_link_up = 1;
  2773. }
  2774. } else {
  2775. if (!(bmcr & BMCR_ANENABLE) &&
  2776. tp->link_config.speed == current_speed &&
  2777. tp->link_config.duplex == current_duplex &&
  2778. tp->link_config.flowctrl ==
  2779. tp->link_config.active_flowctrl) {
  2780. current_link_up = 1;
  2781. }
  2782. }
  2783. if (current_link_up == 1 &&
  2784. tp->link_config.active_duplex == DUPLEX_FULL)
  2785. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2786. }
  2787. relink:
  2788. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2789. tg3_phy_copper_begin(tp);
  2790. tg3_readphy(tp, MII_BMSR, &bmsr);
  2791. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  2792. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  2793. current_link_up = 1;
  2794. }
  2795. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2796. if (current_link_up == 1) {
  2797. if (tp->link_config.active_speed == SPEED_100 ||
  2798. tp->link_config.active_speed == SPEED_10)
  2799. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2800. else
  2801. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2802. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2803. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2804. else
  2805. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2806. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2807. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2808. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2809. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2810. if (current_link_up == 1 &&
  2811. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2812. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2813. else
  2814. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2815. }
  2816. /* ??? Without this setting Netgear GA302T PHY does not
  2817. * ??? send/receive packets...
  2818. */
  2819. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2820. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2821. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2822. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2823. udelay(80);
  2824. }
  2825. tw32_f(MAC_MODE, tp->mac_mode);
  2826. udelay(40);
  2827. tg3_phy_eee_adjust(tp, current_link_up);
  2828. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  2829. /* Polled via timer. */
  2830. tw32_f(MAC_EVENT, 0);
  2831. } else {
  2832. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2833. }
  2834. udelay(40);
  2835. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2836. current_link_up == 1 &&
  2837. tp->link_config.active_speed == SPEED_1000 &&
  2838. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  2839. udelay(120);
  2840. tw32_f(MAC_STATUS,
  2841. (MAC_STATUS_SYNC_CHANGED |
  2842. MAC_STATUS_CFG_CHANGED));
  2843. udelay(40);
  2844. tg3_write_mem(tp,
  2845. NIC_SRAM_FIRMWARE_MBOX,
  2846. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2847. }
  2848. /* Prevent send BD corruption. */
  2849. if (tg3_flag(tp, CLKREQ_BUG)) {
  2850. u16 oldlnkctl, newlnkctl;
  2851. pci_read_config_word(tp->pdev,
  2852. tp->pcie_cap + PCI_EXP_LNKCTL,
  2853. &oldlnkctl);
  2854. if (tp->link_config.active_speed == SPEED_100 ||
  2855. tp->link_config.active_speed == SPEED_10)
  2856. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2857. else
  2858. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2859. if (newlnkctl != oldlnkctl)
  2860. pci_write_config_word(tp->pdev,
  2861. tp->pcie_cap + PCI_EXP_LNKCTL,
  2862. newlnkctl);
  2863. }
  2864. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2865. if (current_link_up)
  2866. netif_carrier_on(tp->dev);
  2867. else
  2868. netif_carrier_off(tp->dev);
  2869. tg3_link_report(tp);
  2870. }
  2871. return 0;
  2872. }
  2873. struct tg3_fiber_aneginfo {
  2874. int state;
  2875. #define ANEG_STATE_UNKNOWN 0
  2876. #define ANEG_STATE_AN_ENABLE 1
  2877. #define ANEG_STATE_RESTART_INIT 2
  2878. #define ANEG_STATE_RESTART 3
  2879. #define ANEG_STATE_DISABLE_LINK_OK 4
  2880. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2881. #define ANEG_STATE_ABILITY_DETECT 6
  2882. #define ANEG_STATE_ACK_DETECT_INIT 7
  2883. #define ANEG_STATE_ACK_DETECT 8
  2884. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2885. #define ANEG_STATE_COMPLETE_ACK 10
  2886. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2887. #define ANEG_STATE_IDLE_DETECT 12
  2888. #define ANEG_STATE_LINK_OK 13
  2889. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2890. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2891. u32 flags;
  2892. #define MR_AN_ENABLE 0x00000001
  2893. #define MR_RESTART_AN 0x00000002
  2894. #define MR_AN_COMPLETE 0x00000004
  2895. #define MR_PAGE_RX 0x00000008
  2896. #define MR_NP_LOADED 0x00000010
  2897. #define MR_TOGGLE_TX 0x00000020
  2898. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2899. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2900. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2901. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2902. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2903. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2904. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2905. #define MR_TOGGLE_RX 0x00002000
  2906. #define MR_NP_RX 0x00004000
  2907. #define MR_LINK_OK 0x80000000
  2908. unsigned long link_time, cur_time;
  2909. u32 ability_match_cfg;
  2910. int ability_match_count;
  2911. char ability_match, idle_match, ack_match;
  2912. u32 txconfig, rxconfig;
  2913. #define ANEG_CFG_NP 0x00000080
  2914. #define ANEG_CFG_ACK 0x00000040
  2915. #define ANEG_CFG_RF2 0x00000020
  2916. #define ANEG_CFG_RF1 0x00000010
  2917. #define ANEG_CFG_PS2 0x00000001
  2918. #define ANEG_CFG_PS1 0x00008000
  2919. #define ANEG_CFG_HD 0x00004000
  2920. #define ANEG_CFG_FD 0x00002000
  2921. #define ANEG_CFG_INVAL 0x00001f06
  2922. };
  2923. #define ANEG_OK 0
  2924. #define ANEG_DONE 1
  2925. #define ANEG_TIMER_ENAB 2
  2926. #define ANEG_FAILED -1
  2927. #define ANEG_STATE_SETTLE_TIME 10000
  2928. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2929. struct tg3_fiber_aneginfo *ap)
  2930. {
  2931. u16 flowctrl;
  2932. unsigned long delta;
  2933. u32 rx_cfg_reg;
  2934. int ret;
  2935. if (ap->state == ANEG_STATE_UNKNOWN) {
  2936. ap->rxconfig = 0;
  2937. ap->link_time = 0;
  2938. ap->cur_time = 0;
  2939. ap->ability_match_cfg = 0;
  2940. ap->ability_match_count = 0;
  2941. ap->ability_match = 0;
  2942. ap->idle_match = 0;
  2943. ap->ack_match = 0;
  2944. }
  2945. ap->cur_time++;
  2946. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2947. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2948. if (rx_cfg_reg != ap->ability_match_cfg) {
  2949. ap->ability_match_cfg = rx_cfg_reg;
  2950. ap->ability_match = 0;
  2951. ap->ability_match_count = 0;
  2952. } else {
  2953. if (++ap->ability_match_count > 1) {
  2954. ap->ability_match = 1;
  2955. ap->ability_match_cfg = rx_cfg_reg;
  2956. }
  2957. }
  2958. if (rx_cfg_reg & ANEG_CFG_ACK)
  2959. ap->ack_match = 1;
  2960. else
  2961. ap->ack_match = 0;
  2962. ap->idle_match = 0;
  2963. } else {
  2964. ap->idle_match = 1;
  2965. ap->ability_match_cfg = 0;
  2966. ap->ability_match_count = 0;
  2967. ap->ability_match = 0;
  2968. ap->ack_match = 0;
  2969. rx_cfg_reg = 0;
  2970. }
  2971. ap->rxconfig = rx_cfg_reg;
  2972. ret = ANEG_OK;
  2973. switch (ap->state) {
  2974. case ANEG_STATE_UNKNOWN:
  2975. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2976. ap->state = ANEG_STATE_AN_ENABLE;
  2977. /* fallthru */
  2978. case ANEG_STATE_AN_ENABLE:
  2979. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2980. if (ap->flags & MR_AN_ENABLE) {
  2981. ap->link_time = 0;
  2982. ap->cur_time = 0;
  2983. ap->ability_match_cfg = 0;
  2984. ap->ability_match_count = 0;
  2985. ap->ability_match = 0;
  2986. ap->idle_match = 0;
  2987. ap->ack_match = 0;
  2988. ap->state = ANEG_STATE_RESTART_INIT;
  2989. } else {
  2990. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2991. }
  2992. break;
  2993. case ANEG_STATE_RESTART_INIT:
  2994. ap->link_time = ap->cur_time;
  2995. ap->flags &= ~(MR_NP_LOADED);
  2996. ap->txconfig = 0;
  2997. tw32(MAC_TX_AUTO_NEG, 0);
  2998. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2999. tw32_f(MAC_MODE, tp->mac_mode);
  3000. udelay(40);
  3001. ret = ANEG_TIMER_ENAB;
  3002. ap->state = ANEG_STATE_RESTART;
  3003. /* fallthru */
  3004. case ANEG_STATE_RESTART:
  3005. delta = ap->cur_time - ap->link_time;
  3006. if (delta > ANEG_STATE_SETTLE_TIME)
  3007. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3008. else
  3009. ret = ANEG_TIMER_ENAB;
  3010. break;
  3011. case ANEG_STATE_DISABLE_LINK_OK:
  3012. ret = ANEG_DONE;
  3013. break;
  3014. case ANEG_STATE_ABILITY_DETECT_INIT:
  3015. ap->flags &= ~(MR_TOGGLE_TX);
  3016. ap->txconfig = ANEG_CFG_FD;
  3017. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3018. if (flowctrl & ADVERTISE_1000XPAUSE)
  3019. ap->txconfig |= ANEG_CFG_PS1;
  3020. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3021. ap->txconfig |= ANEG_CFG_PS2;
  3022. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3023. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3024. tw32_f(MAC_MODE, tp->mac_mode);
  3025. udelay(40);
  3026. ap->state = ANEG_STATE_ABILITY_DETECT;
  3027. break;
  3028. case ANEG_STATE_ABILITY_DETECT:
  3029. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3030. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3031. break;
  3032. case ANEG_STATE_ACK_DETECT_INIT:
  3033. ap->txconfig |= ANEG_CFG_ACK;
  3034. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3035. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3036. tw32_f(MAC_MODE, tp->mac_mode);
  3037. udelay(40);
  3038. ap->state = ANEG_STATE_ACK_DETECT;
  3039. /* fallthru */
  3040. case ANEG_STATE_ACK_DETECT:
  3041. if (ap->ack_match != 0) {
  3042. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3043. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3044. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3045. } else {
  3046. ap->state = ANEG_STATE_AN_ENABLE;
  3047. }
  3048. } else if (ap->ability_match != 0 &&
  3049. ap->rxconfig == 0) {
  3050. ap->state = ANEG_STATE_AN_ENABLE;
  3051. }
  3052. break;
  3053. case ANEG_STATE_COMPLETE_ACK_INIT:
  3054. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3055. ret = ANEG_FAILED;
  3056. break;
  3057. }
  3058. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3059. MR_LP_ADV_HALF_DUPLEX |
  3060. MR_LP_ADV_SYM_PAUSE |
  3061. MR_LP_ADV_ASYM_PAUSE |
  3062. MR_LP_ADV_REMOTE_FAULT1 |
  3063. MR_LP_ADV_REMOTE_FAULT2 |
  3064. MR_LP_ADV_NEXT_PAGE |
  3065. MR_TOGGLE_RX |
  3066. MR_NP_RX);
  3067. if (ap->rxconfig & ANEG_CFG_FD)
  3068. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3069. if (ap->rxconfig & ANEG_CFG_HD)
  3070. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3071. if (ap->rxconfig & ANEG_CFG_PS1)
  3072. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3073. if (ap->rxconfig & ANEG_CFG_PS2)
  3074. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3075. if (ap->rxconfig & ANEG_CFG_RF1)
  3076. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3077. if (ap->rxconfig & ANEG_CFG_RF2)
  3078. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3079. if (ap->rxconfig & ANEG_CFG_NP)
  3080. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3081. ap->link_time = ap->cur_time;
  3082. ap->flags ^= (MR_TOGGLE_TX);
  3083. if (ap->rxconfig & 0x0008)
  3084. ap->flags |= MR_TOGGLE_RX;
  3085. if (ap->rxconfig & ANEG_CFG_NP)
  3086. ap->flags |= MR_NP_RX;
  3087. ap->flags |= MR_PAGE_RX;
  3088. ap->state = ANEG_STATE_COMPLETE_ACK;
  3089. ret = ANEG_TIMER_ENAB;
  3090. break;
  3091. case ANEG_STATE_COMPLETE_ACK:
  3092. if (ap->ability_match != 0 &&
  3093. ap->rxconfig == 0) {
  3094. ap->state = ANEG_STATE_AN_ENABLE;
  3095. break;
  3096. }
  3097. delta = ap->cur_time - ap->link_time;
  3098. if (delta > ANEG_STATE_SETTLE_TIME) {
  3099. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3100. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3101. } else {
  3102. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3103. !(ap->flags & MR_NP_RX)) {
  3104. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3105. } else {
  3106. ret = ANEG_FAILED;
  3107. }
  3108. }
  3109. }
  3110. break;
  3111. case ANEG_STATE_IDLE_DETECT_INIT:
  3112. ap->link_time = ap->cur_time;
  3113. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3114. tw32_f(MAC_MODE, tp->mac_mode);
  3115. udelay(40);
  3116. ap->state = ANEG_STATE_IDLE_DETECT;
  3117. ret = ANEG_TIMER_ENAB;
  3118. break;
  3119. case ANEG_STATE_IDLE_DETECT:
  3120. if (ap->ability_match != 0 &&
  3121. ap->rxconfig == 0) {
  3122. ap->state = ANEG_STATE_AN_ENABLE;
  3123. break;
  3124. }
  3125. delta = ap->cur_time - ap->link_time;
  3126. if (delta > ANEG_STATE_SETTLE_TIME) {
  3127. /* XXX another gem from the Broadcom driver :( */
  3128. ap->state = ANEG_STATE_LINK_OK;
  3129. }
  3130. break;
  3131. case ANEG_STATE_LINK_OK:
  3132. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3133. ret = ANEG_DONE;
  3134. break;
  3135. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3136. /* ??? unimplemented */
  3137. break;
  3138. case ANEG_STATE_NEXT_PAGE_WAIT:
  3139. /* ??? unimplemented */
  3140. break;
  3141. default:
  3142. ret = ANEG_FAILED;
  3143. break;
  3144. }
  3145. return ret;
  3146. }
  3147. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3148. {
  3149. int res = 0;
  3150. struct tg3_fiber_aneginfo aninfo;
  3151. int status = ANEG_FAILED;
  3152. unsigned int tick;
  3153. u32 tmp;
  3154. tw32_f(MAC_TX_AUTO_NEG, 0);
  3155. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3156. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3157. udelay(40);
  3158. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3159. udelay(40);
  3160. memset(&aninfo, 0, sizeof(aninfo));
  3161. aninfo.flags |= MR_AN_ENABLE;
  3162. aninfo.state = ANEG_STATE_UNKNOWN;
  3163. aninfo.cur_time = 0;
  3164. tick = 0;
  3165. while (++tick < 195000) {
  3166. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3167. if (status == ANEG_DONE || status == ANEG_FAILED)
  3168. break;
  3169. udelay(1);
  3170. }
  3171. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3172. tw32_f(MAC_MODE, tp->mac_mode);
  3173. udelay(40);
  3174. *txflags = aninfo.txconfig;
  3175. *rxflags = aninfo.flags;
  3176. if (status == ANEG_DONE &&
  3177. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3178. MR_LP_ADV_FULL_DUPLEX)))
  3179. res = 1;
  3180. return res;
  3181. }
  3182. static void tg3_init_bcm8002(struct tg3 *tp)
  3183. {
  3184. u32 mac_status = tr32(MAC_STATUS);
  3185. int i;
  3186. /* Reset when initting first time or we have a link. */
  3187. if (tg3_flag(tp, INIT_COMPLETE) &&
  3188. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3189. return;
  3190. /* Set PLL lock range. */
  3191. tg3_writephy(tp, 0x16, 0x8007);
  3192. /* SW reset */
  3193. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3194. /* Wait for reset to complete. */
  3195. /* XXX schedule_timeout() ... */
  3196. for (i = 0; i < 500; i++)
  3197. udelay(10);
  3198. /* Config mode; select PMA/Ch 1 regs. */
  3199. tg3_writephy(tp, 0x10, 0x8411);
  3200. /* Enable auto-lock and comdet, select txclk for tx. */
  3201. tg3_writephy(tp, 0x11, 0x0a10);
  3202. tg3_writephy(tp, 0x18, 0x00a0);
  3203. tg3_writephy(tp, 0x16, 0x41ff);
  3204. /* Assert and deassert POR. */
  3205. tg3_writephy(tp, 0x13, 0x0400);
  3206. udelay(40);
  3207. tg3_writephy(tp, 0x13, 0x0000);
  3208. tg3_writephy(tp, 0x11, 0x0a50);
  3209. udelay(40);
  3210. tg3_writephy(tp, 0x11, 0x0a10);
  3211. /* Wait for signal to stabilize */
  3212. /* XXX schedule_timeout() ... */
  3213. for (i = 0; i < 15000; i++)
  3214. udelay(10);
  3215. /* Deselect the channel register so we can read the PHYID
  3216. * later.
  3217. */
  3218. tg3_writephy(tp, 0x10, 0x8011);
  3219. }
  3220. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3221. {
  3222. u16 flowctrl;
  3223. u32 sg_dig_ctrl, sg_dig_status;
  3224. u32 serdes_cfg, expected_sg_dig_ctrl;
  3225. int workaround, port_a;
  3226. int current_link_up;
  3227. serdes_cfg = 0;
  3228. expected_sg_dig_ctrl = 0;
  3229. workaround = 0;
  3230. port_a = 1;
  3231. current_link_up = 0;
  3232. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3233. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3234. workaround = 1;
  3235. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3236. port_a = 0;
  3237. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3238. /* preserve bits 20-23 for voltage regulator */
  3239. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3240. }
  3241. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3242. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3243. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3244. if (workaround) {
  3245. u32 val = serdes_cfg;
  3246. if (port_a)
  3247. val |= 0xc010000;
  3248. else
  3249. val |= 0x4010000;
  3250. tw32_f(MAC_SERDES_CFG, val);
  3251. }
  3252. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3253. }
  3254. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3255. tg3_setup_flow_control(tp, 0, 0);
  3256. current_link_up = 1;
  3257. }
  3258. goto out;
  3259. }
  3260. /* Want auto-negotiation. */
  3261. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3262. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3263. if (flowctrl & ADVERTISE_1000XPAUSE)
  3264. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3265. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3266. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3267. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3268. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3269. tp->serdes_counter &&
  3270. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3271. MAC_STATUS_RCVD_CFG)) ==
  3272. MAC_STATUS_PCS_SYNCED)) {
  3273. tp->serdes_counter--;
  3274. current_link_up = 1;
  3275. goto out;
  3276. }
  3277. restart_autoneg:
  3278. if (workaround)
  3279. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3280. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3281. udelay(5);
  3282. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3283. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3284. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3285. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3286. MAC_STATUS_SIGNAL_DET)) {
  3287. sg_dig_status = tr32(SG_DIG_STATUS);
  3288. mac_status = tr32(MAC_STATUS);
  3289. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3290. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3291. u32 local_adv = 0, remote_adv = 0;
  3292. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3293. local_adv |= ADVERTISE_1000XPAUSE;
  3294. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3295. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3296. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3297. remote_adv |= LPA_1000XPAUSE;
  3298. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3299. remote_adv |= LPA_1000XPAUSE_ASYM;
  3300. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3301. current_link_up = 1;
  3302. tp->serdes_counter = 0;
  3303. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3304. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3305. if (tp->serdes_counter)
  3306. tp->serdes_counter--;
  3307. else {
  3308. if (workaround) {
  3309. u32 val = serdes_cfg;
  3310. if (port_a)
  3311. val |= 0xc010000;
  3312. else
  3313. val |= 0x4010000;
  3314. tw32_f(MAC_SERDES_CFG, val);
  3315. }
  3316. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3317. udelay(40);
  3318. /* Link parallel detection - link is up */
  3319. /* only if we have PCS_SYNC and not */
  3320. /* receiving config code words */
  3321. mac_status = tr32(MAC_STATUS);
  3322. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3323. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3324. tg3_setup_flow_control(tp, 0, 0);
  3325. current_link_up = 1;
  3326. tp->phy_flags |=
  3327. TG3_PHYFLG_PARALLEL_DETECT;
  3328. tp->serdes_counter =
  3329. SERDES_PARALLEL_DET_TIMEOUT;
  3330. } else
  3331. goto restart_autoneg;
  3332. }
  3333. }
  3334. } else {
  3335. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3336. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3337. }
  3338. out:
  3339. return current_link_up;
  3340. }
  3341. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3342. {
  3343. int current_link_up = 0;
  3344. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3345. goto out;
  3346. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3347. u32 txflags, rxflags;
  3348. int i;
  3349. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3350. u32 local_adv = 0, remote_adv = 0;
  3351. if (txflags & ANEG_CFG_PS1)
  3352. local_adv |= ADVERTISE_1000XPAUSE;
  3353. if (txflags & ANEG_CFG_PS2)
  3354. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3355. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3356. remote_adv |= LPA_1000XPAUSE;
  3357. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3358. remote_adv |= LPA_1000XPAUSE_ASYM;
  3359. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3360. current_link_up = 1;
  3361. }
  3362. for (i = 0; i < 30; i++) {
  3363. udelay(20);
  3364. tw32_f(MAC_STATUS,
  3365. (MAC_STATUS_SYNC_CHANGED |
  3366. MAC_STATUS_CFG_CHANGED));
  3367. udelay(40);
  3368. if ((tr32(MAC_STATUS) &
  3369. (MAC_STATUS_SYNC_CHANGED |
  3370. MAC_STATUS_CFG_CHANGED)) == 0)
  3371. break;
  3372. }
  3373. mac_status = tr32(MAC_STATUS);
  3374. if (current_link_up == 0 &&
  3375. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3376. !(mac_status & MAC_STATUS_RCVD_CFG))
  3377. current_link_up = 1;
  3378. } else {
  3379. tg3_setup_flow_control(tp, 0, 0);
  3380. /* Forcing 1000FD link up. */
  3381. current_link_up = 1;
  3382. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3383. udelay(40);
  3384. tw32_f(MAC_MODE, tp->mac_mode);
  3385. udelay(40);
  3386. }
  3387. out:
  3388. return current_link_up;
  3389. }
  3390. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3391. {
  3392. u32 orig_pause_cfg;
  3393. u16 orig_active_speed;
  3394. u8 orig_active_duplex;
  3395. u32 mac_status;
  3396. int current_link_up;
  3397. int i;
  3398. orig_pause_cfg = tp->link_config.active_flowctrl;
  3399. orig_active_speed = tp->link_config.active_speed;
  3400. orig_active_duplex = tp->link_config.active_duplex;
  3401. if (!tg3_flag(tp, HW_AUTONEG) &&
  3402. netif_carrier_ok(tp->dev) &&
  3403. tg3_flag(tp, INIT_COMPLETE)) {
  3404. mac_status = tr32(MAC_STATUS);
  3405. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3406. MAC_STATUS_SIGNAL_DET |
  3407. MAC_STATUS_CFG_CHANGED |
  3408. MAC_STATUS_RCVD_CFG);
  3409. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3410. MAC_STATUS_SIGNAL_DET)) {
  3411. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3412. MAC_STATUS_CFG_CHANGED));
  3413. return 0;
  3414. }
  3415. }
  3416. tw32_f(MAC_TX_AUTO_NEG, 0);
  3417. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3418. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3419. tw32_f(MAC_MODE, tp->mac_mode);
  3420. udelay(40);
  3421. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3422. tg3_init_bcm8002(tp);
  3423. /* Enable link change event even when serdes polling. */
  3424. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3425. udelay(40);
  3426. current_link_up = 0;
  3427. mac_status = tr32(MAC_STATUS);
  3428. if (tg3_flag(tp, HW_AUTONEG))
  3429. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3430. else
  3431. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3432. tp->napi[0].hw_status->status =
  3433. (SD_STATUS_UPDATED |
  3434. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3435. for (i = 0; i < 100; i++) {
  3436. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3437. MAC_STATUS_CFG_CHANGED));
  3438. udelay(5);
  3439. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3440. MAC_STATUS_CFG_CHANGED |
  3441. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3442. break;
  3443. }
  3444. mac_status = tr32(MAC_STATUS);
  3445. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3446. current_link_up = 0;
  3447. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3448. tp->serdes_counter == 0) {
  3449. tw32_f(MAC_MODE, (tp->mac_mode |
  3450. MAC_MODE_SEND_CONFIGS));
  3451. udelay(1);
  3452. tw32_f(MAC_MODE, tp->mac_mode);
  3453. }
  3454. }
  3455. if (current_link_up == 1) {
  3456. tp->link_config.active_speed = SPEED_1000;
  3457. tp->link_config.active_duplex = DUPLEX_FULL;
  3458. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3459. LED_CTRL_LNKLED_OVERRIDE |
  3460. LED_CTRL_1000MBPS_ON));
  3461. } else {
  3462. tp->link_config.active_speed = SPEED_INVALID;
  3463. tp->link_config.active_duplex = DUPLEX_INVALID;
  3464. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3465. LED_CTRL_LNKLED_OVERRIDE |
  3466. LED_CTRL_TRAFFIC_OVERRIDE));
  3467. }
  3468. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3469. if (current_link_up)
  3470. netif_carrier_on(tp->dev);
  3471. else
  3472. netif_carrier_off(tp->dev);
  3473. tg3_link_report(tp);
  3474. } else {
  3475. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3476. if (orig_pause_cfg != now_pause_cfg ||
  3477. orig_active_speed != tp->link_config.active_speed ||
  3478. orig_active_duplex != tp->link_config.active_duplex)
  3479. tg3_link_report(tp);
  3480. }
  3481. return 0;
  3482. }
  3483. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3484. {
  3485. int current_link_up, err = 0;
  3486. u32 bmsr, bmcr;
  3487. u16 current_speed;
  3488. u8 current_duplex;
  3489. u32 local_adv, remote_adv;
  3490. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3491. tw32_f(MAC_MODE, tp->mac_mode);
  3492. udelay(40);
  3493. tw32(MAC_EVENT, 0);
  3494. tw32_f(MAC_STATUS,
  3495. (MAC_STATUS_SYNC_CHANGED |
  3496. MAC_STATUS_CFG_CHANGED |
  3497. MAC_STATUS_MI_COMPLETION |
  3498. MAC_STATUS_LNKSTATE_CHANGED));
  3499. udelay(40);
  3500. if (force_reset)
  3501. tg3_phy_reset(tp);
  3502. current_link_up = 0;
  3503. current_speed = SPEED_INVALID;
  3504. current_duplex = DUPLEX_INVALID;
  3505. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3506. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3507. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3508. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3509. bmsr |= BMSR_LSTATUS;
  3510. else
  3511. bmsr &= ~BMSR_LSTATUS;
  3512. }
  3513. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3514. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3515. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3516. /* do nothing, just check for link up at the end */
  3517. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3518. u32 adv, new_adv;
  3519. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3520. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3521. ADVERTISE_1000XPAUSE |
  3522. ADVERTISE_1000XPSE_ASYM |
  3523. ADVERTISE_SLCT);
  3524. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3525. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3526. new_adv |= ADVERTISE_1000XHALF;
  3527. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3528. new_adv |= ADVERTISE_1000XFULL;
  3529. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3530. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3531. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3532. tg3_writephy(tp, MII_BMCR, bmcr);
  3533. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3534. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3535. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3536. return err;
  3537. }
  3538. } else {
  3539. u32 new_bmcr;
  3540. bmcr &= ~BMCR_SPEED1000;
  3541. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3542. if (tp->link_config.duplex == DUPLEX_FULL)
  3543. new_bmcr |= BMCR_FULLDPLX;
  3544. if (new_bmcr != bmcr) {
  3545. /* BMCR_SPEED1000 is a reserved bit that needs
  3546. * to be set on write.
  3547. */
  3548. new_bmcr |= BMCR_SPEED1000;
  3549. /* Force a linkdown */
  3550. if (netif_carrier_ok(tp->dev)) {
  3551. u32 adv;
  3552. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3553. adv &= ~(ADVERTISE_1000XFULL |
  3554. ADVERTISE_1000XHALF |
  3555. ADVERTISE_SLCT);
  3556. tg3_writephy(tp, MII_ADVERTISE, adv);
  3557. tg3_writephy(tp, MII_BMCR, bmcr |
  3558. BMCR_ANRESTART |
  3559. BMCR_ANENABLE);
  3560. udelay(10);
  3561. netif_carrier_off(tp->dev);
  3562. }
  3563. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3564. bmcr = new_bmcr;
  3565. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3566. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3567. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3568. ASIC_REV_5714) {
  3569. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3570. bmsr |= BMSR_LSTATUS;
  3571. else
  3572. bmsr &= ~BMSR_LSTATUS;
  3573. }
  3574. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3575. }
  3576. }
  3577. if (bmsr & BMSR_LSTATUS) {
  3578. current_speed = SPEED_1000;
  3579. current_link_up = 1;
  3580. if (bmcr & BMCR_FULLDPLX)
  3581. current_duplex = DUPLEX_FULL;
  3582. else
  3583. current_duplex = DUPLEX_HALF;
  3584. local_adv = 0;
  3585. remote_adv = 0;
  3586. if (bmcr & BMCR_ANENABLE) {
  3587. u32 common;
  3588. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3589. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3590. common = local_adv & remote_adv;
  3591. if (common & (ADVERTISE_1000XHALF |
  3592. ADVERTISE_1000XFULL)) {
  3593. if (common & ADVERTISE_1000XFULL)
  3594. current_duplex = DUPLEX_FULL;
  3595. else
  3596. current_duplex = DUPLEX_HALF;
  3597. } else if (!tg3_flag(tp, 5780_CLASS)) {
  3598. /* Link is up via parallel detect */
  3599. } else {
  3600. current_link_up = 0;
  3601. }
  3602. }
  3603. }
  3604. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3605. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3606. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3607. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3608. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3609. tw32_f(MAC_MODE, tp->mac_mode);
  3610. udelay(40);
  3611. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3612. tp->link_config.active_speed = current_speed;
  3613. tp->link_config.active_duplex = current_duplex;
  3614. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3615. if (current_link_up)
  3616. netif_carrier_on(tp->dev);
  3617. else {
  3618. netif_carrier_off(tp->dev);
  3619. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3620. }
  3621. tg3_link_report(tp);
  3622. }
  3623. return err;
  3624. }
  3625. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3626. {
  3627. if (tp->serdes_counter) {
  3628. /* Give autoneg time to complete. */
  3629. tp->serdes_counter--;
  3630. return;
  3631. }
  3632. if (!netif_carrier_ok(tp->dev) &&
  3633. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3634. u32 bmcr;
  3635. tg3_readphy(tp, MII_BMCR, &bmcr);
  3636. if (bmcr & BMCR_ANENABLE) {
  3637. u32 phy1, phy2;
  3638. /* Select shadow register 0x1f */
  3639. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3640. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3641. /* Select expansion interrupt status register */
  3642. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3643. MII_TG3_DSP_EXP1_INT_STAT);
  3644. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3645. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3646. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3647. /* We have signal detect and not receiving
  3648. * config code words, link is up by parallel
  3649. * detection.
  3650. */
  3651. bmcr &= ~BMCR_ANENABLE;
  3652. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3653. tg3_writephy(tp, MII_BMCR, bmcr);
  3654. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3655. }
  3656. }
  3657. } else if (netif_carrier_ok(tp->dev) &&
  3658. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3659. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3660. u32 phy2;
  3661. /* Select expansion interrupt status register */
  3662. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3663. MII_TG3_DSP_EXP1_INT_STAT);
  3664. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3665. if (phy2 & 0x20) {
  3666. u32 bmcr;
  3667. /* Config code words received, turn on autoneg. */
  3668. tg3_readphy(tp, MII_BMCR, &bmcr);
  3669. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3670. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3671. }
  3672. }
  3673. }
  3674. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3675. {
  3676. u32 val;
  3677. int err;
  3678. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3679. err = tg3_setup_fiber_phy(tp, force_reset);
  3680. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3681. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3682. else
  3683. err = tg3_setup_copper_phy(tp, force_reset);
  3684. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3685. u32 scale;
  3686. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3687. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3688. scale = 65;
  3689. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3690. scale = 6;
  3691. else
  3692. scale = 12;
  3693. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3694. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3695. tw32(GRC_MISC_CFG, val);
  3696. }
  3697. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3698. (6 << TX_LENGTHS_IPG_SHIFT);
  3699. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  3700. val |= tr32(MAC_TX_LENGTHS) &
  3701. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  3702. TX_LENGTHS_CNT_DWN_VAL_MSK);
  3703. if (tp->link_config.active_speed == SPEED_1000 &&
  3704. tp->link_config.active_duplex == DUPLEX_HALF)
  3705. tw32(MAC_TX_LENGTHS, val |
  3706. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  3707. else
  3708. tw32(MAC_TX_LENGTHS, val |
  3709. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  3710. if (!tg3_flag(tp, 5705_PLUS)) {
  3711. if (netif_carrier_ok(tp->dev)) {
  3712. tw32(HOSTCC_STAT_COAL_TICKS,
  3713. tp->coal.stats_block_coalesce_usecs);
  3714. } else {
  3715. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3716. }
  3717. }
  3718. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  3719. val = tr32(PCIE_PWR_MGMT_THRESH);
  3720. if (!netif_carrier_ok(tp->dev))
  3721. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3722. tp->pwrmgmt_thresh;
  3723. else
  3724. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3725. tw32(PCIE_PWR_MGMT_THRESH, val);
  3726. }
  3727. return err;
  3728. }
  3729. static inline int tg3_irq_sync(struct tg3 *tp)
  3730. {
  3731. return tp->irq_sync;
  3732. }
  3733. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  3734. {
  3735. int i;
  3736. dst = (u32 *)((u8 *)dst + off);
  3737. for (i = 0; i < len; i += sizeof(u32))
  3738. *dst++ = tr32(off + i);
  3739. }
  3740. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  3741. {
  3742. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  3743. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  3744. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  3745. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  3746. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  3747. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  3748. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  3749. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  3750. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  3751. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  3752. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  3753. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  3754. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  3755. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  3756. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  3757. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  3758. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  3759. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  3760. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  3761. if (tg3_flag(tp, SUPPORT_MSIX))
  3762. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  3763. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  3764. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  3765. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  3766. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  3767. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  3768. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  3769. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  3770. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  3771. if (!tg3_flag(tp, 5705_PLUS)) {
  3772. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  3773. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  3774. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  3775. }
  3776. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  3777. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  3778. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  3779. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  3780. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  3781. if (tg3_flag(tp, NVRAM))
  3782. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  3783. }
  3784. static void tg3_dump_state(struct tg3 *tp)
  3785. {
  3786. int i;
  3787. u32 *regs;
  3788. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  3789. if (!regs) {
  3790. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  3791. return;
  3792. }
  3793. if (tg3_flag(tp, PCI_EXPRESS)) {
  3794. /* Read up to but not including private PCI registers */
  3795. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  3796. regs[i / sizeof(u32)] = tr32(i);
  3797. } else
  3798. tg3_dump_legacy_regs(tp, regs);
  3799. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  3800. if (!regs[i + 0] && !regs[i + 1] &&
  3801. !regs[i + 2] && !regs[i + 3])
  3802. continue;
  3803. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  3804. i * 4,
  3805. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  3806. }
  3807. kfree(regs);
  3808. for (i = 0; i < tp->irq_cnt; i++) {
  3809. struct tg3_napi *tnapi = &tp->napi[i];
  3810. /* SW status block */
  3811. netdev_err(tp->dev,
  3812. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  3813. i,
  3814. tnapi->hw_status->status,
  3815. tnapi->hw_status->status_tag,
  3816. tnapi->hw_status->rx_jumbo_consumer,
  3817. tnapi->hw_status->rx_consumer,
  3818. tnapi->hw_status->rx_mini_consumer,
  3819. tnapi->hw_status->idx[0].rx_producer,
  3820. tnapi->hw_status->idx[0].tx_consumer);
  3821. netdev_err(tp->dev,
  3822. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  3823. i,
  3824. tnapi->last_tag, tnapi->last_irq_tag,
  3825. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  3826. tnapi->rx_rcb_ptr,
  3827. tnapi->prodring.rx_std_prod_idx,
  3828. tnapi->prodring.rx_std_cons_idx,
  3829. tnapi->prodring.rx_jmb_prod_idx,
  3830. tnapi->prodring.rx_jmb_cons_idx);
  3831. }
  3832. }
  3833. /* This is called whenever we suspect that the system chipset is re-
  3834. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3835. * is bogus tx completions. We try to recover by setting the
  3836. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3837. * in the workqueue.
  3838. */
  3839. static void tg3_tx_recover(struct tg3 *tp)
  3840. {
  3841. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  3842. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3843. netdev_warn(tp->dev,
  3844. "The system may be re-ordering memory-mapped I/O "
  3845. "cycles to the network device, attempting to recover. "
  3846. "Please report the problem to the driver maintainer "
  3847. "and include system chipset information.\n");
  3848. spin_lock(&tp->lock);
  3849. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  3850. spin_unlock(&tp->lock);
  3851. }
  3852. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3853. {
  3854. /* Tell compiler to fetch tx indices from memory. */
  3855. barrier();
  3856. return tnapi->tx_pending -
  3857. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3858. }
  3859. /* Tigon3 never reports partial packet sends. So we do not
  3860. * need special logic to handle SKBs that have not had all
  3861. * of their frags sent yet, like SunGEM does.
  3862. */
  3863. static void tg3_tx(struct tg3_napi *tnapi)
  3864. {
  3865. struct tg3 *tp = tnapi->tp;
  3866. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3867. u32 sw_idx = tnapi->tx_cons;
  3868. struct netdev_queue *txq;
  3869. int index = tnapi - tp->napi;
  3870. if (tg3_flag(tp, ENABLE_TSS))
  3871. index--;
  3872. txq = netdev_get_tx_queue(tp->dev, index);
  3873. while (sw_idx != hw_idx) {
  3874. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3875. struct sk_buff *skb = ri->skb;
  3876. int i, tx_bug = 0;
  3877. if (unlikely(skb == NULL)) {
  3878. tg3_tx_recover(tp);
  3879. return;
  3880. }
  3881. pci_unmap_single(tp->pdev,
  3882. dma_unmap_addr(ri, mapping),
  3883. skb_headlen(skb),
  3884. PCI_DMA_TODEVICE);
  3885. ri->skb = NULL;
  3886. sw_idx = NEXT_TX(sw_idx);
  3887. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3888. ri = &tnapi->tx_buffers[sw_idx];
  3889. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3890. tx_bug = 1;
  3891. pci_unmap_page(tp->pdev,
  3892. dma_unmap_addr(ri, mapping),
  3893. skb_shinfo(skb)->frags[i].size,
  3894. PCI_DMA_TODEVICE);
  3895. sw_idx = NEXT_TX(sw_idx);
  3896. }
  3897. dev_kfree_skb(skb);
  3898. if (unlikely(tx_bug)) {
  3899. tg3_tx_recover(tp);
  3900. return;
  3901. }
  3902. }
  3903. tnapi->tx_cons = sw_idx;
  3904. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3905. * before checking for netif_queue_stopped(). Without the
  3906. * memory barrier, there is a small possibility that tg3_start_xmit()
  3907. * will miss it and cause the queue to be stopped forever.
  3908. */
  3909. smp_mb();
  3910. if (unlikely(netif_tx_queue_stopped(txq) &&
  3911. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3912. __netif_tx_lock(txq, smp_processor_id());
  3913. if (netif_tx_queue_stopped(txq) &&
  3914. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3915. netif_tx_wake_queue(txq);
  3916. __netif_tx_unlock(txq);
  3917. }
  3918. }
  3919. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3920. {
  3921. if (!ri->skb)
  3922. return;
  3923. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3924. map_sz, PCI_DMA_FROMDEVICE);
  3925. dev_kfree_skb_any(ri->skb);
  3926. ri->skb = NULL;
  3927. }
  3928. /* Returns size of skb allocated or < 0 on error.
  3929. *
  3930. * We only need to fill in the address because the other members
  3931. * of the RX descriptor are invariant, see tg3_init_rings.
  3932. *
  3933. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3934. * posting buffers we only dirty the first cache line of the RX
  3935. * descriptor (containing the address). Whereas for the RX status
  3936. * buffers the cpu only reads the last cacheline of the RX descriptor
  3937. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3938. */
  3939. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3940. u32 opaque_key, u32 dest_idx_unmasked)
  3941. {
  3942. struct tg3_rx_buffer_desc *desc;
  3943. struct ring_info *map;
  3944. struct sk_buff *skb;
  3945. dma_addr_t mapping;
  3946. int skb_size, dest_idx;
  3947. switch (opaque_key) {
  3948. case RXD_OPAQUE_RING_STD:
  3949. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3950. desc = &tpr->rx_std[dest_idx];
  3951. map = &tpr->rx_std_buffers[dest_idx];
  3952. skb_size = tp->rx_pkt_map_sz;
  3953. break;
  3954. case RXD_OPAQUE_RING_JUMBO:
  3955. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3956. desc = &tpr->rx_jmb[dest_idx].std;
  3957. map = &tpr->rx_jmb_buffers[dest_idx];
  3958. skb_size = TG3_RX_JMB_MAP_SZ;
  3959. break;
  3960. default:
  3961. return -EINVAL;
  3962. }
  3963. /* Do not overwrite any of the map or rp information
  3964. * until we are sure we can commit to a new buffer.
  3965. *
  3966. * Callers depend upon this behavior and assume that
  3967. * we leave everything unchanged if we fail.
  3968. */
  3969. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3970. if (skb == NULL)
  3971. return -ENOMEM;
  3972. skb_reserve(skb, tp->rx_offset);
  3973. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3974. PCI_DMA_FROMDEVICE);
  3975. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3976. dev_kfree_skb(skb);
  3977. return -EIO;
  3978. }
  3979. map->skb = skb;
  3980. dma_unmap_addr_set(map, mapping, mapping);
  3981. desc->addr_hi = ((u64)mapping >> 32);
  3982. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3983. return skb_size;
  3984. }
  3985. /* We only need to move over in the address because the other
  3986. * members of the RX descriptor are invariant. See notes above
  3987. * tg3_alloc_rx_skb for full details.
  3988. */
  3989. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3990. struct tg3_rx_prodring_set *dpr,
  3991. u32 opaque_key, int src_idx,
  3992. u32 dest_idx_unmasked)
  3993. {
  3994. struct tg3 *tp = tnapi->tp;
  3995. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3996. struct ring_info *src_map, *dest_map;
  3997. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  3998. int dest_idx;
  3999. switch (opaque_key) {
  4000. case RXD_OPAQUE_RING_STD:
  4001. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4002. dest_desc = &dpr->rx_std[dest_idx];
  4003. dest_map = &dpr->rx_std_buffers[dest_idx];
  4004. src_desc = &spr->rx_std[src_idx];
  4005. src_map = &spr->rx_std_buffers[src_idx];
  4006. break;
  4007. case RXD_OPAQUE_RING_JUMBO:
  4008. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4009. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4010. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4011. src_desc = &spr->rx_jmb[src_idx].std;
  4012. src_map = &spr->rx_jmb_buffers[src_idx];
  4013. break;
  4014. default:
  4015. return;
  4016. }
  4017. dest_map->skb = src_map->skb;
  4018. dma_unmap_addr_set(dest_map, mapping,
  4019. dma_unmap_addr(src_map, mapping));
  4020. dest_desc->addr_hi = src_desc->addr_hi;
  4021. dest_desc->addr_lo = src_desc->addr_lo;
  4022. /* Ensure that the update to the skb happens after the physical
  4023. * addresses have been transferred to the new BD location.
  4024. */
  4025. smp_wmb();
  4026. src_map->skb = NULL;
  4027. }
  4028. /* The RX ring scheme is composed of multiple rings which post fresh
  4029. * buffers to the chip, and one special ring the chip uses to report
  4030. * status back to the host.
  4031. *
  4032. * The special ring reports the status of received packets to the
  4033. * host. The chip does not write into the original descriptor the
  4034. * RX buffer was obtained from. The chip simply takes the original
  4035. * descriptor as provided by the host, updates the status and length
  4036. * field, then writes this into the next status ring entry.
  4037. *
  4038. * Each ring the host uses to post buffers to the chip is described
  4039. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4040. * it is first placed into the on-chip ram. When the packet's length
  4041. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4042. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4043. * which is within the range of the new packet's length is chosen.
  4044. *
  4045. * The "separate ring for rx status" scheme may sound queer, but it makes
  4046. * sense from a cache coherency perspective. If only the host writes
  4047. * to the buffer post rings, and only the chip writes to the rx status
  4048. * rings, then cache lines never move beyond shared-modified state.
  4049. * If both the host and chip were to write into the same ring, cache line
  4050. * eviction could occur since both entities want it in an exclusive state.
  4051. */
  4052. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4053. {
  4054. struct tg3 *tp = tnapi->tp;
  4055. u32 work_mask, rx_std_posted = 0;
  4056. u32 std_prod_idx, jmb_prod_idx;
  4057. u32 sw_idx = tnapi->rx_rcb_ptr;
  4058. u16 hw_idx;
  4059. int received;
  4060. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4061. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4062. /*
  4063. * We need to order the read of hw_idx and the read of
  4064. * the opaque cookie.
  4065. */
  4066. rmb();
  4067. work_mask = 0;
  4068. received = 0;
  4069. std_prod_idx = tpr->rx_std_prod_idx;
  4070. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4071. while (sw_idx != hw_idx && budget > 0) {
  4072. struct ring_info *ri;
  4073. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4074. unsigned int len;
  4075. struct sk_buff *skb;
  4076. dma_addr_t dma_addr;
  4077. u32 opaque_key, desc_idx, *post_ptr;
  4078. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4079. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4080. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4081. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4082. dma_addr = dma_unmap_addr(ri, mapping);
  4083. skb = ri->skb;
  4084. post_ptr = &std_prod_idx;
  4085. rx_std_posted++;
  4086. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4087. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4088. dma_addr = dma_unmap_addr(ri, mapping);
  4089. skb = ri->skb;
  4090. post_ptr = &jmb_prod_idx;
  4091. } else
  4092. goto next_pkt_nopost;
  4093. work_mask |= opaque_key;
  4094. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4095. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4096. drop_it:
  4097. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4098. desc_idx, *post_ptr);
  4099. drop_it_no_recycle:
  4100. /* Other statistics kept track of by card. */
  4101. tp->rx_dropped++;
  4102. goto next_pkt;
  4103. }
  4104. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4105. ETH_FCS_LEN;
  4106. if (len > TG3_RX_COPY_THRESH(tp)) {
  4107. int skb_size;
  4108. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  4109. *post_ptr);
  4110. if (skb_size < 0)
  4111. goto drop_it;
  4112. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4113. PCI_DMA_FROMDEVICE);
  4114. /* Ensure that the update to the skb happens
  4115. * after the usage of the old DMA mapping.
  4116. */
  4117. smp_wmb();
  4118. ri->skb = NULL;
  4119. skb_put(skb, len);
  4120. } else {
  4121. struct sk_buff *copy_skb;
  4122. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4123. desc_idx, *post_ptr);
  4124. copy_skb = netdev_alloc_skb(tp->dev, len +
  4125. TG3_RAW_IP_ALIGN);
  4126. if (copy_skb == NULL)
  4127. goto drop_it_no_recycle;
  4128. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  4129. skb_put(copy_skb, len);
  4130. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4131. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4132. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4133. /* We'll reuse the original ring buffer. */
  4134. skb = copy_skb;
  4135. }
  4136. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4137. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4138. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4139. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4140. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4141. else
  4142. skb_checksum_none_assert(skb);
  4143. skb->protocol = eth_type_trans(skb, tp->dev);
  4144. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4145. skb->protocol != htons(ETH_P_8021Q)) {
  4146. dev_kfree_skb(skb);
  4147. goto drop_it_no_recycle;
  4148. }
  4149. if (desc->type_flags & RXD_FLAG_VLAN &&
  4150. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4151. __vlan_hwaccel_put_tag(skb,
  4152. desc->err_vlan & RXD_VLAN_MASK);
  4153. napi_gro_receive(&tnapi->napi, skb);
  4154. received++;
  4155. budget--;
  4156. next_pkt:
  4157. (*post_ptr)++;
  4158. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4159. tpr->rx_std_prod_idx = std_prod_idx &
  4160. tp->rx_std_ring_mask;
  4161. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4162. tpr->rx_std_prod_idx);
  4163. work_mask &= ~RXD_OPAQUE_RING_STD;
  4164. rx_std_posted = 0;
  4165. }
  4166. next_pkt_nopost:
  4167. sw_idx++;
  4168. sw_idx &= tp->rx_ret_ring_mask;
  4169. /* Refresh hw_idx to see if there is new work */
  4170. if (sw_idx == hw_idx) {
  4171. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4172. rmb();
  4173. }
  4174. }
  4175. /* ACK the status ring. */
  4176. tnapi->rx_rcb_ptr = sw_idx;
  4177. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4178. /* Refill RX ring(s). */
  4179. if (!tg3_flag(tp, ENABLE_RSS)) {
  4180. if (work_mask & RXD_OPAQUE_RING_STD) {
  4181. tpr->rx_std_prod_idx = std_prod_idx &
  4182. tp->rx_std_ring_mask;
  4183. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4184. tpr->rx_std_prod_idx);
  4185. }
  4186. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4187. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4188. tp->rx_jmb_ring_mask;
  4189. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4190. tpr->rx_jmb_prod_idx);
  4191. }
  4192. mmiowb();
  4193. } else if (work_mask) {
  4194. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4195. * updated before the producer indices can be updated.
  4196. */
  4197. smp_wmb();
  4198. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4199. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4200. if (tnapi != &tp->napi[1])
  4201. napi_schedule(&tp->napi[1].napi);
  4202. }
  4203. return received;
  4204. }
  4205. static void tg3_poll_link(struct tg3 *tp)
  4206. {
  4207. /* handle link change and other phy events */
  4208. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  4209. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4210. if (sblk->status & SD_STATUS_LINK_CHG) {
  4211. sblk->status = SD_STATUS_UPDATED |
  4212. (sblk->status & ~SD_STATUS_LINK_CHG);
  4213. spin_lock(&tp->lock);
  4214. if (tg3_flag(tp, USE_PHYLIB)) {
  4215. tw32_f(MAC_STATUS,
  4216. (MAC_STATUS_SYNC_CHANGED |
  4217. MAC_STATUS_CFG_CHANGED |
  4218. MAC_STATUS_MI_COMPLETION |
  4219. MAC_STATUS_LNKSTATE_CHANGED));
  4220. udelay(40);
  4221. } else
  4222. tg3_setup_phy(tp, 0);
  4223. spin_unlock(&tp->lock);
  4224. }
  4225. }
  4226. }
  4227. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4228. struct tg3_rx_prodring_set *dpr,
  4229. struct tg3_rx_prodring_set *spr)
  4230. {
  4231. u32 si, di, cpycnt, src_prod_idx;
  4232. int i, err = 0;
  4233. while (1) {
  4234. src_prod_idx = spr->rx_std_prod_idx;
  4235. /* Make sure updates to the rx_std_buffers[] entries and the
  4236. * standard producer index are seen in the correct order.
  4237. */
  4238. smp_rmb();
  4239. if (spr->rx_std_cons_idx == src_prod_idx)
  4240. break;
  4241. if (spr->rx_std_cons_idx < src_prod_idx)
  4242. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4243. else
  4244. cpycnt = tp->rx_std_ring_mask + 1 -
  4245. spr->rx_std_cons_idx;
  4246. cpycnt = min(cpycnt,
  4247. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4248. si = spr->rx_std_cons_idx;
  4249. di = dpr->rx_std_prod_idx;
  4250. for (i = di; i < di + cpycnt; i++) {
  4251. if (dpr->rx_std_buffers[i].skb) {
  4252. cpycnt = i - di;
  4253. err = -ENOSPC;
  4254. break;
  4255. }
  4256. }
  4257. if (!cpycnt)
  4258. break;
  4259. /* Ensure that updates to the rx_std_buffers ring and the
  4260. * shadowed hardware producer ring from tg3_recycle_skb() are
  4261. * ordered correctly WRT the skb check above.
  4262. */
  4263. smp_rmb();
  4264. memcpy(&dpr->rx_std_buffers[di],
  4265. &spr->rx_std_buffers[si],
  4266. cpycnt * sizeof(struct ring_info));
  4267. for (i = 0; i < cpycnt; i++, di++, si++) {
  4268. struct tg3_rx_buffer_desc *sbd, *dbd;
  4269. sbd = &spr->rx_std[si];
  4270. dbd = &dpr->rx_std[di];
  4271. dbd->addr_hi = sbd->addr_hi;
  4272. dbd->addr_lo = sbd->addr_lo;
  4273. }
  4274. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4275. tp->rx_std_ring_mask;
  4276. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4277. tp->rx_std_ring_mask;
  4278. }
  4279. while (1) {
  4280. src_prod_idx = spr->rx_jmb_prod_idx;
  4281. /* Make sure updates to the rx_jmb_buffers[] entries and
  4282. * the jumbo producer index are seen in the correct order.
  4283. */
  4284. smp_rmb();
  4285. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4286. break;
  4287. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4288. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4289. else
  4290. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4291. spr->rx_jmb_cons_idx;
  4292. cpycnt = min(cpycnt,
  4293. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4294. si = spr->rx_jmb_cons_idx;
  4295. di = dpr->rx_jmb_prod_idx;
  4296. for (i = di; i < di + cpycnt; i++) {
  4297. if (dpr->rx_jmb_buffers[i].skb) {
  4298. cpycnt = i - di;
  4299. err = -ENOSPC;
  4300. break;
  4301. }
  4302. }
  4303. if (!cpycnt)
  4304. break;
  4305. /* Ensure that updates to the rx_jmb_buffers ring and the
  4306. * shadowed hardware producer ring from tg3_recycle_skb() are
  4307. * ordered correctly WRT the skb check above.
  4308. */
  4309. smp_rmb();
  4310. memcpy(&dpr->rx_jmb_buffers[di],
  4311. &spr->rx_jmb_buffers[si],
  4312. cpycnt * sizeof(struct ring_info));
  4313. for (i = 0; i < cpycnt; i++, di++, si++) {
  4314. struct tg3_rx_buffer_desc *sbd, *dbd;
  4315. sbd = &spr->rx_jmb[si].std;
  4316. dbd = &dpr->rx_jmb[di].std;
  4317. dbd->addr_hi = sbd->addr_hi;
  4318. dbd->addr_lo = sbd->addr_lo;
  4319. }
  4320. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4321. tp->rx_jmb_ring_mask;
  4322. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4323. tp->rx_jmb_ring_mask;
  4324. }
  4325. return err;
  4326. }
  4327. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4328. {
  4329. struct tg3 *tp = tnapi->tp;
  4330. /* run TX completion thread */
  4331. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4332. tg3_tx(tnapi);
  4333. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4334. return work_done;
  4335. }
  4336. /* run RX thread, within the bounds set by NAPI.
  4337. * All RX "locking" is done by ensuring outside
  4338. * code synchronizes with tg3->napi.poll()
  4339. */
  4340. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4341. work_done += tg3_rx(tnapi, budget - work_done);
  4342. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4343. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4344. int i, err = 0;
  4345. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4346. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4347. for (i = 1; i < tp->irq_cnt; i++)
  4348. err |= tg3_rx_prodring_xfer(tp, dpr,
  4349. &tp->napi[i].prodring);
  4350. wmb();
  4351. if (std_prod_idx != dpr->rx_std_prod_idx)
  4352. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4353. dpr->rx_std_prod_idx);
  4354. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4355. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4356. dpr->rx_jmb_prod_idx);
  4357. mmiowb();
  4358. if (err)
  4359. tw32_f(HOSTCC_MODE, tp->coal_now);
  4360. }
  4361. return work_done;
  4362. }
  4363. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4364. {
  4365. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4366. struct tg3 *tp = tnapi->tp;
  4367. int work_done = 0;
  4368. struct tg3_hw_status *sblk = tnapi->hw_status;
  4369. while (1) {
  4370. work_done = tg3_poll_work(tnapi, work_done, budget);
  4371. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4372. goto tx_recovery;
  4373. if (unlikely(work_done >= budget))
  4374. break;
  4375. /* tp->last_tag is used in tg3_int_reenable() below
  4376. * to tell the hw how much work has been processed,
  4377. * so we must read it before checking for more work.
  4378. */
  4379. tnapi->last_tag = sblk->status_tag;
  4380. tnapi->last_irq_tag = tnapi->last_tag;
  4381. rmb();
  4382. /* check for RX/TX work to do */
  4383. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4384. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4385. napi_complete(napi);
  4386. /* Reenable interrupts. */
  4387. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4388. mmiowb();
  4389. break;
  4390. }
  4391. }
  4392. return work_done;
  4393. tx_recovery:
  4394. /* work_done is guaranteed to be less than budget. */
  4395. napi_complete(napi);
  4396. schedule_work(&tp->reset_task);
  4397. return work_done;
  4398. }
  4399. static void tg3_process_error(struct tg3 *tp)
  4400. {
  4401. u32 val;
  4402. bool real_error = false;
  4403. if (tg3_flag(tp, ERROR_PROCESSED))
  4404. return;
  4405. /* Check Flow Attention register */
  4406. val = tr32(HOSTCC_FLOW_ATTN);
  4407. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  4408. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  4409. real_error = true;
  4410. }
  4411. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  4412. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  4413. real_error = true;
  4414. }
  4415. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  4416. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  4417. real_error = true;
  4418. }
  4419. if (!real_error)
  4420. return;
  4421. tg3_dump_state(tp);
  4422. tg3_flag_set(tp, ERROR_PROCESSED);
  4423. schedule_work(&tp->reset_task);
  4424. }
  4425. static int tg3_poll(struct napi_struct *napi, int budget)
  4426. {
  4427. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4428. struct tg3 *tp = tnapi->tp;
  4429. int work_done = 0;
  4430. struct tg3_hw_status *sblk = tnapi->hw_status;
  4431. while (1) {
  4432. if (sblk->status & SD_STATUS_ERROR)
  4433. tg3_process_error(tp);
  4434. tg3_poll_link(tp);
  4435. work_done = tg3_poll_work(tnapi, work_done, budget);
  4436. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4437. goto tx_recovery;
  4438. if (unlikely(work_done >= budget))
  4439. break;
  4440. if (tg3_flag(tp, TAGGED_STATUS)) {
  4441. /* tp->last_tag is used in tg3_int_reenable() below
  4442. * to tell the hw how much work has been processed,
  4443. * so we must read it before checking for more work.
  4444. */
  4445. tnapi->last_tag = sblk->status_tag;
  4446. tnapi->last_irq_tag = tnapi->last_tag;
  4447. rmb();
  4448. } else
  4449. sblk->status &= ~SD_STATUS_UPDATED;
  4450. if (likely(!tg3_has_work(tnapi))) {
  4451. napi_complete(napi);
  4452. tg3_int_reenable(tnapi);
  4453. break;
  4454. }
  4455. }
  4456. return work_done;
  4457. tx_recovery:
  4458. /* work_done is guaranteed to be less than budget. */
  4459. napi_complete(napi);
  4460. schedule_work(&tp->reset_task);
  4461. return work_done;
  4462. }
  4463. static void tg3_napi_disable(struct tg3 *tp)
  4464. {
  4465. int i;
  4466. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4467. napi_disable(&tp->napi[i].napi);
  4468. }
  4469. static void tg3_napi_enable(struct tg3 *tp)
  4470. {
  4471. int i;
  4472. for (i = 0; i < tp->irq_cnt; i++)
  4473. napi_enable(&tp->napi[i].napi);
  4474. }
  4475. static void tg3_napi_init(struct tg3 *tp)
  4476. {
  4477. int i;
  4478. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4479. for (i = 1; i < tp->irq_cnt; i++)
  4480. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4481. }
  4482. static void tg3_napi_fini(struct tg3 *tp)
  4483. {
  4484. int i;
  4485. for (i = 0; i < tp->irq_cnt; i++)
  4486. netif_napi_del(&tp->napi[i].napi);
  4487. }
  4488. static inline void tg3_netif_stop(struct tg3 *tp)
  4489. {
  4490. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4491. tg3_napi_disable(tp);
  4492. netif_tx_disable(tp->dev);
  4493. }
  4494. static inline void tg3_netif_start(struct tg3 *tp)
  4495. {
  4496. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4497. * appropriate so long as all callers are assured to
  4498. * have free tx slots (such as after tg3_init_hw)
  4499. */
  4500. netif_tx_wake_all_queues(tp->dev);
  4501. tg3_napi_enable(tp);
  4502. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4503. tg3_enable_ints(tp);
  4504. }
  4505. static void tg3_irq_quiesce(struct tg3 *tp)
  4506. {
  4507. int i;
  4508. BUG_ON(tp->irq_sync);
  4509. tp->irq_sync = 1;
  4510. smp_mb();
  4511. for (i = 0; i < tp->irq_cnt; i++)
  4512. synchronize_irq(tp->napi[i].irq_vec);
  4513. }
  4514. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4515. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4516. * with as well. Most of the time, this is not necessary except when
  4517. * shutting down the device.
  4518. */
  4519. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4520. {
  4521. spin_lock_bh(&tp->lock);
  4522. if (irq_sync)
  4523. tg3_irq_quiesce(tp);
  4524. }
  4525. static inline void tg3_full_unlock(struct tg3 *tp)
  4526. {
  4527. spin_unlock_bh(&tp->lock);
  4528. }
  4529. /* One-shot MSI handler - Chip automatically disables interrupt
  4530. * after sending MSI so driver doesn't have to do it.
  4531. */
  4532. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4533. {
  4534. struct tg3_napi *tnapi = dev_id;
  4535. struct tg3 *tp = tnapi->tp;
  4536. prefetch(tnapi->hw_status);
  4537. if (tnapi->rx_rcb)
  4538. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4539. if (likely(!tg3_irq_sync(tp)))
  4540. napi_schedule(&tnapi->napi);
  4541. return IRQ_HANDLED;
  4542. }
  4543. /* MSI ISR - No need to check for interrupt sharing and no need to
  4544. * flush status block and interrupt mailbox. PCI ordering rules
  4545. * guarantee that MSI will arrive after the status block.
  4546. */
  4547. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4548. {
  4549. struct tg3_napi *tnapi = dev_id;
  4550. struct tg3 *tp = tnapi->tp;
  4551. prefetch(tnapi->hw_status);
  4552. if (tnapi->rx_rcb)
  4553. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4554. /*
  4555. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4556. * chip-internal interrupt pending events.
  4557. * Writing non-zero to intr-mbox-0 additional tells the
  4558. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4559. * event coalescing.
  4560. */
  4561. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4562. if (likely(!tg3_irq_sync(tp)))
  4563. napi_schedule(&tnapi->napi);
  4564. return IRQ_RETVAL(1);
  4565. }
  4566. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4567. {
  4568. struct tg3_napi *tnapi = dev_id;
  4569. struct tg3 *tp = tnapi->tp;
  4570. struct tg3_hw_status *sblk = tnapi->hw_status;
  4571. unsigned int handled = 1;
  4572. /* In INTx mode, it is possible for the interrupt to arrive at
  4573. * the CPU before the status block posted prior to the interrupt.
  4574. * Reading the PCI State register will confirm whether the
  4575. * interrupt is ours and will flush the status block.
  4576. */
  4577. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4578. if (tg3_flag(tp, CHIP_RESETTING) ||
  4579. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4580. handled = 0;
  4581. goto out;
  4582. }
  4583. }
  4584. /*
  4585. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4586. * chip-internal interrupt pending events.
  4587. * Writing non-zero to intr-mbox-0 additional tells the
  4588. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4589. * event coalescing.
  4590. *
  4591. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4592. * spurious interrupts. The flush impacts performance but
  4593. * excessive spurious interrupts can be worse in some cases.
  4594. */
  4595. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4596. if (tg3_irq_sync(tp))
  4597. goto out;
  4598. sblk->status &= ~SD_STATUS_UPDATED;
  4599. if (likely(tg3_has_work(tnapi))) {
  4600. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4601. napi_schedule(&tnapi->napi);
  4602. } else {
  4603. /* No work, shared interrupt perhaps? re-enable
  4604. * interrupts, and flush that PCI write
  4605. */
  4606. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4607. 0x00000000);
  4608. }
  4609. out:
  4610. return IRQ_RETVAL(handled);
  4611. }
  4612. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4613. {
  4614. struct tg3_napi *tnapi = dev_id;
  4615. struct tg3 *tp = tnapi->tp;
  4616. struct tg3_hw_status *sblk = tnapi->hw_status;
  4617. unsigned int handled = 1;
  4618. /* In INTx mode, it is possible for the interrupt to arrive at
  4619. * the CPU before the status block posted prior to the interrupt.
  4620. * Reading the PCI State register will confirm whether the
  4621. * interrupt is ours and will flush the status block.
  4622. */
  4623. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4624. if (tg3_flag(tp, CHIP_RESETTING) ||
  4625. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4626. handled = 0;
  4627. goto out;
  4628. }
  4629. }
  4630. /*
  4631. * writing any value to intr-mbox-0 clears PCI INTA# and
  4632. * chip-internal interrupt pending events.
  4633. * writing non-zero to intr-mbox-0 additional tells the
  4634. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4635. * event coalescing.
  4636. *
  4637. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4638. * spurious interrupts. The flush impacts performance but
  4639. * excessive spurious interrupts can be worse in some cases.
  4640. */
  4641. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4642. /*
  4643. * In a shared interrupt configuration, sometimes other devices'
  4644. * interrupts will scream. We record the current status tag here
  4645. * so that the above check can report that the screaming interrupts
  4646. * are unhandled. Eventually they will be silenced.
  4647. */
  4648. tnapi->last_irq_tag = sblk->status_tag;
  4649. if (tg3_irq_sync(tp))
  4650. goto out;
  4651. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4652. napi_schedule(&tnapi->napi);
  4653. out:
  4654. return IRQ_RETVAL(handled);
  4655. }
  4656. /* ISR for interrupt test */
  4657. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4658. {
  4659. struct tg3_napi *tnapi = dev_id;
  4660. struct tg3 *tp = tnapi->tp;
  4661. struct tg3_hw_status *sblk = tnapi->hw_status;
  4662. if ((sblk->status & SD_STATUS_UPDATED) ||
  4663. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4664. tg3_disable_ints(tp);
  4665. return IRQ_RETVAL(1);
  4666. }
  4667. return IRQ_RETVAL(0);
  4668. }
  4669. static int tg3_init_hw(struct tg3 *, int);
  4670. static int tg3_halt(struct tg3 *, int, int);
  4671. /* Restart hardware after configuration changes, self-test, etc.
  4672. * Invoked with tp->lock held.
  4673. */
  4674. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4675. __releases(tp->lock)
  4676. __acquires(tp->lock)
  4677. {
  4678. int err;
  4679. err = tg3_init_hw(tp, reset_phy);
  4680. if (err) {
  4681. netdev_err(tp->dev,
  4682. "Failed to re-initialize device, aborting\n");
  4683. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4684. tg3_full_unlock(tp);
  4685. del_timer_sync(&tp->timer);
  4686. tp->irq_sync = 0;
  4687. tg3_napi_enable(tp);
  4688. dev_close(tp->dev);
  4689. tg3_full_lock(tp, 0);
  4690. }
  4691. return err;
  4692. }
  4693. #ifdef CONFIG_NET_POLL_CONTROLLER
  4694. static void tg3_poll_controller(struct net_device *dev)
  4695. {
  4696. int i;
  4697. struct tg3 *tp = netdev_priv(dev);
  4698. for (i = 0; i < tp->irq_cnt; i++)
  4699. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4700. }
  4701. #endif
  4702. static void tg3_reset_task(struct work_struct *work)
  4703. {
  4704. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4705. int err;
  4706. unsigned int restart_timer;
  4707. tg3_full_lock(tp, 0);
  4708. if (!netif_running(tp->dev)) {
  4709. tg3_full_unlock(tp);
  4710. return;
  4711. }
  4712. tg3_full_unlock(tp);
  4713. tg3_phy_stop(tp);
  4714. tg3_netif_stop(tp);
  4715. tg3_full_lock(tp, 1);
  4716. restart_timer = tg3_flag(tp, RESTART_TIMER);
  4717. tg3_flag_clear(tp, RESTART_TIMER);
  4718. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  4719. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4720. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4721. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  4722. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  4723. }
  4724. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4725. err = tg3_init_hw(tp, 1);
  4726. if (err)
  4727. goto out;
  4728. tg3_netif_start(tp);
  4729. if (restart_timer)
  4730. mod_timer(&tp->timer, jiffies + 1);
  4731. out:
  4732. tg3_full_unlock(tp);
  4733. if (!err)
  4734. tg3_phy_start(tp);
  4735. }
  4736. static void tg3_tx_timeout(struct net_device *dev)
  4737. {
  4738. struct tg3 *tp = netdev_priv(dev);
  4739. if (netif_msg_tx_err(tp)) {
  4740. netdev_err(dev, "transmit timed out, resetting\n");
  4741. tg3_dump_state(tp);
  4742. }
  4743. schedule_work(&tp->reset_task);
  4744. }
  4745. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4746. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4747. {
  4748. u32 base = (u32) mapping & 0xffffffff;
  4749. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4750. }
  4751. /* Test for DMA addresses > 40-bit */
  4752. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4753. int len)
  4754. {
  4755. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4756. if (tg3_flag(tp, 40BIT_DMA_BUG))
  4757. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4758. return 0;
  4759. #else
  4760. return 0;
  4761. #endif
  4762. }
  4763. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4764. dma_addr_t mapping, int len, u32 flags,
  4765. u32 mss_and_is_end)
  4766. {
  4767. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4768. int is_end = (mss_and_is_end & 0x1);
  4769. u32 mss = (mss_and_is_end >> 1);
  4770. u32 vlan_tag = 0;
  4771. if (is_end)
  4772. flags |= TXD_FLAG_END;
  4773. if (flags & TXD_FLAG_VLAN) {
  4774. vlan_tag = flags >> 16;
  4775. flags &= 0xffff;
  4776. }
  4777. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4778. txd->addr_hi = ((u64) mapping >> 32);
  4779. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4780. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4781. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4782. }
  4783. static void tg3_skb_error_unmap(struct tg3_napi *tnapi,
  4784. struct sk_buff *skb, int last)
  4785. {
  4786. int i;
  4787. u32 entry = tnapi->tx_prod;
  4788. struct ring_info *txb = &tnapi->tx_buffers[entry];
  4789. pci_unmap_single(tnapi->tp->pdev,
  4790. dma_unmap_addr(txb, mapping),
  4791. skb_headlen(skb),
  4792. PCI_DMA_TODEVICE);
  4793. for (i = 0; i <= last; i++) {
  4794. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4795. entry = NEXT_TX(entry);
  4796. txb = &tnapi->tx_buffers[entry];
  4797. pci_unmap_page(tnapi->tp->pdev,
  4798. dma_unmap_addr(txb, mapping),
  4799. frag->size, PCI_DMA_TODEVICE);
  4800. }
  4801. }
  4802. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4803. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4804. struct sk_buff *skb,
  4805. u32 base_flags, u32 mss)
  4806. {
  4807. struct tg3 *tp = tnapi->tp;
  4808. struct sk_buff *new_skb;
  4809. dma_addr_t new_addr = 0;
  4810. u32 entry = tnapi->tx_prod;
  4811. int ret = 0;
  4812. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4813. new_skb = skb_copy(skb, GFP_ATOMIC);
  4814. else {
  4815. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4816. new_skb = skb_copy_expand(skb,
  4817. skb_headroom(skb) + more_headroom,
  4818. skb_tailroom(skb), GFP_ATOMIC);
  4819. }
  4820. if (!new_skb) {
  4821. ret = -1;
  4822. } else {
  4823. /* New SKB is guaranteed to be linear. */
  4824. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4825. PCI_DMA_TODEVICE);
  4826. /* Make sure the mapping succeeded */
  4827. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4828. ret = -1;
  4829. dev_kfree_skb(new_skb);
  4830. /* Make sure new skb does not cross any 4G boundaries.
  4831. * Drop the packet if it does.
  4832. */
  4833. } else if (tg3_flag(tp, 4G_DMA_BNDRY_BUG) &&
  4834. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4835. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4836. PCI_DMA_TODEVICE);
  4837. ret = -1;
  4838. dev_kfree_skb(new_skb);
  4839. } else {
  4840. tnapi->tx_buffers[entry].skb = new_skb;
  4841. dma_unmap_addr_set(&tnapi->tx_buffers[entry],
  4842. mapping, new_addr);
  4843. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4844. base_flags, 1 | (mss << 1));
  4845. }
  4846. }
  4847. dev_kfree_skb(skb);
  4848. return ret;
  4849. }
  4850. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  4851. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4852. * TSO header is greater than 80 bytes.
  4853. */
  4854. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4855. {
  4856. struct sk_buff *segs, *nskb;
  4857. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4858. /* Estimate the number of fragments in the worst case */
  4859. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4860. netif_stop_queue(tp->dev);
  4861. /* netif_tx_stop_queue() must be done before checking
  4862. * checking tx index in tg3_tx_avail() below, because in
  4863. * tg3_tx(), we update tx index before checking for
  4864. * netif_tx_queue_stopped().
  4865. */
  4866. smp_mb();
  4867. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4868. return NETDEV_TX_BUSY;
  4869. netif_wake_queue(tp->dev);
  4870. }
  4871. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4872. if (IS_ERR(segs))
  4873. goto tg3_tso_bug_end;
  4874. do {
  4875. nskb = segs;
  4876. segs = segs->next;
  4877. nskb->next = NULL;
  4878. tg3_start_xmit(nskb, tp->dev);
  4879. } while (segs);
  4880. tg3_tso_bug_end:
  4881. dev_kfree_skb(skb);
  4882. return NETDEV_TX_OK;
  4883. }
  4884. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4885. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  4886. */
  4887. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  4888. {
  4889. struct tg3 *tp = netdev_priv(dev);
  4890. u32 len, entry, base_flags, mss;
  4891. int i = -1, would_hit_hwbug;
  4892. dma_addr_t mapping;
  4893. struct tg3_napi *tnapi;
  4894. struct netdev_queue *txq;
  4895. unsigned int last;
  4896. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4897. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4898. if (tg3_flag(tp, ENABLE_TSS))
  4899. tnapi++;
  4900. /* We are running in BH disabled context with netif_tx_lock
  4901. * and TX reclaim runs via tp->napi.poll inside of a software
  4902. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4903. * no IRQ context deadlocks to worry about either. Rejoice!
  4904. */
  4905. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4906. if (!netif_tx_queue_stopped(txq)) {
  4907. netif_tx_stop_queue(txq);
  4908. /* This is a hard error, log it. */
  4909. netdev_err(dev,
  4910. "BUG! Tx Ring full when queue awake!\n");
  4911. }
  4912. return NETDEV_TX_BUSY;
  4913. }
  4914. entry = tnapi->tx_prod;
  4915. base_flags = 0;
  4916. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4917. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4918. mss = skb_shinfo(skb)->gso_size;
  4919. if (mss) {
  4920. struct iphdr *iph;
  4921. u32 tcp_opt_len, hdr_len;
  4922. if (skb_header_cloned(skb) &&
  4923. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4924. dev_kfree_skb(skb);
  4925. goto out_unlock;
  4926. }
  4927. iph = ip_hdr(skb);
  4928. tcp_opt_len = tcp_optlen(skb);
  4929. if (skb_is_gso_v6(skb)) {
  4930. hdr_len = skb_headlen(skb) - ETH_HLEN;
  4931. } else {
  4932. u32 ip_tcp_len;
  4933. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4934. hdr_len = ip_tcp_len + tcp_opt_len;
  4935. iph->check = 0;
  4936. iph->tot_len = htons(mss + hdr_len);
  4937. }
  4938. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4939. tg3_flag(tp, TSO_BUG))
  4940. return tg3_tso_bug(tp, skb);
  4941. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4942. TXD_FLAG_CPU_POST_DMA);
  4943. if (tg3_flag(tp, HW_TSO_1) ||
  4944. tg3_flag(tp, HW_TSO_2) ||
  4945. tg3_flag(tp, HW_TSO_3)) {
  4946. tcp_hdr(skb)->check = 0;
  4947. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4948. } else
  4949. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4950. iph->daddr, 0,
  4951. IPPROTO_TCP,
  4952. 0);
  4953. if (tg3_flag(tp, HW_TSO_3)) {
  4954. mss |= (hdr_len & 0xc) << 12;
  4955. if (hdr_len & 0x10)
  4956. base_flags |= 0x00000010;
  4957. base_flags |= (hdr_len & 0x3e0) << 5;
  4958. } else if (tg3_flag(tp, HW_TSO_2))
  4959. mss |= hdr_len << 9;
  4960. else if (tg3_flag(tp, HW_TSO_1) ||
  4961. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4962. if (tcp_opt_len || iph->ihl > 5) {
  4963. int tsflags;
  4964. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4965. mss |= (tsflags << 11);
  4966. }
  4967. } else {
  4968. if (tcp_opt_len || iph->ihl > 5) {
  4969. int tsflags;
  4970. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4971. base_flags |= tsflags << 12;
  4972. }
  4973. }
  4974. }
  4975. if (vlan_tx_tag_present(skb))
  4976. base_flags |= (TXD_FLAG_VLAN |
  4977. (vlan_tx_tag_get(skb) << 16));
  4978. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  4979. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  4980. base_flags |= TXD_FLAG_JMB_PKT;
  4981. len = skb_headlen(skb);
  4982. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4983. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4984. dev_kfree_skb(skb);
  4985. goto out_unlock;
  4986. }
  4987. tnapi->tx_buffers[entry].skb = skb;
  4988. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4989. would_hit_hwbug = 0;
  4990. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  4991. would_hit_hwbug = 1;
  4992. if (tg3_flag(tp, 4G_DMA_BNDRY_BUG) &&
  4993. tg3_4g_overflow_test(mapping, len))
  4994. would_hit_hwbug = 1;
  4995. if (tg3_flag(tp, 40BIT_DMA_LIMIT_BUG) &&
  4996. tg3_40bit_overflow_test(tp, mapping, len))
  4997. would_hit_hwbug = 1;
  4998. if (tg3_flag(tp, 5701_DMA_BUG))
  4999. would_hit_hwbug = 1;
  5000. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  5001. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  5002. entry = NEXT_TX(entry);
  5003. /* Now loop through additional data fragments, and queue them. */
  5004. if (skb_shinfo(skb)->nr_frags > 0) {
  5005. last = skb_shinfo(skb)->nr_frags - 1;
  5006. for (i = 0; i <= last; i++) {
  5007. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5008. len = frag->size;
  5009. mapping = pci_map_page(tp->pdev,
  5010. frag->page,
  5011. frag->page_offset,
  5012. len, PCI_DMA_TODEVICE);
  5013. tnapi->tx_buffers[entry].skb = NULL;
  5014. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5015. mapping);
  5016. if (pci_dma_mapping_error(tp->pdev, mapping))
  5017. goto dma_error;
  5018. if (tg3_flag(tp, SHORT_DMA_BUG) &&
  5019. len <= 8)
  5020. would_hit_hwbug = 1;
  5021. if (tg3_flag(tp, 4G_DMA_BNDRY_BUG) &&
  5022. tg3_4g_overflow_test(mapping, len))
  5023. would_hit_hwbug = 1;
  5024. if (tg3_flag(tp, 40BIT_DMA_LIMIT_BUG) &&
  5025. tg3_40bit_overflow_test(tp, mapping, len))
  5026. would_hit_hwbug = 1;
  5027. if (tg3_flag(tp, HW_TSO_1) ||
  5028. tg3_flag(tp, HW_TSO_2) ||
  5029. tg3_flag(tp, HW_TSO_3))
  5030. tg3_set_txd(tnapi, entry, mapping, len,
  5031. base_flags, (i == last)|(mss << 1));
  5032. else
  5033. tg3_set_txd(tnapi, entry, mapping, len,
  5034. base_flags, (i == last));
  5035. entry = NEXT_TX(entry);
  5036. }
  5037. }
  5038. if (would_hit_hwbug) {
  5039. tg3_skb_error_unmap(tnapi, skb, i);
  5040. /* If the workaround fails due to memory/mapping
  5041. * failure, silently drop this packet.
  5042. */
  5043. if (tigon3_dma_hwbug_workaround(tnapi, skb, base_flags, mss))
  5044. goto out_unlock;
  5045. entry = NEXT_TX(tnapi->tx_prod);
  5046. }
  5047. /* Packets are ready, update Tx producer idx local and on card. */
  5048. tw32_tx_mbox(tnapi->prodmbox, entry);
  5049. tnapi->tx_prod = entry;
  5050. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5051. netif_tx_stop_queue(txq);
  5052. /* netif_tx_stop_queue() must be done before checking
  5053. * checking tx index in tg3_tx_avail() below, because in
  5054. * tg3_tx(), we update tx index before checking for
  5055. * netif_tx_queue_stopped().
  5056. */
  5057. smp_mb();
  5058. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5059. netif_tx_wake_queue(txq);
  5060. }
  5061. out_unlock:
  5062. mmiowb();
  5063. return NETDEV_TX_OK;
  5064. dma_error:
  5065. tg3_skb_error_unmap(tnapi, skb, i);
  5066. dev_kfree_skb(skb);
  5067. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5068. return NETDEV_TX_OK;
  5069. }
  5070. static void tg3_set_loopback(struct net_device *dev, u32 features)
  5071. {
  5072. struct tg3 *tp = netdev_priv(dev);
  5073. if (features & NETIF_F_LOOPBACK) {
  5074. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  5075. return;
  5076. /*
  5077. * Clear MAC_MODE_HALF_DUPLEX or you won't get packets back in
  5078. * loopback mode if Half-Duplex mode was negotiated earlier.
  5079. */
  5080. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  5081. /* Enable internal MAC loopback mode */
  5082. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5083. spin_lock_bh(&tp->lock);
  5084. tw32(MAC_MODE, tp->mac_mode);
  5085. netif_carrier_on(tp->dev);
  5086. spin_unlock_bh(&tp->lock);
  5087. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  5088. } else {
  5089. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  5090. return;
  5091. /* Disable internal MAC loopback mode */
  5092. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5093. spin_lock_bh(&tp->lock);
  5094. tw32(MAC_MODE, tp->mac_mode);
  5095. /* Force link status check */
  5096. tg3_setup_phy(tp, 1);
  5097. spin_unlock_bh(&tp->lock);
  5098. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  5099. }
  5100. }
  5101. static u32 tg3_fix_features(struct net_device *dev, u32 features)
  5102. {
  5103. struct tg3 *tp = netdev_priv(dev);
  5104. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  5105. features &= ~NETIF_F_ALL_TSO;
  5106. return features;
  5107. }
  5108. static int tg3_set_features(struct net_device *dev, u32 features)
  5109. {
  5110. u32 changed = dev->features ^ features;
  5111. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  5112. tg3_set_loopback(dev, features);
  5113. return 0;
  5114. }
  5115. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5116. int new_mtu)
  5117. {
  5118. dev->mtu = new_mtu;
  5119. if (new_mtu > ETH_DATA_LEN) {
  5120. if (tg3_flag(tp, 5780_CLASS)) {
  5121. netdev_update_features(dev);
  5122. tg3_flag_clear(tp, TSO_CAPABLE);
  5123. } else {
  5124. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  5125. }
  5126. } else {
  5127. if (tg3_flag(tp, 5780_CLASS)) {
  5128. tg3_flag_set(tp, TSO_CAPABLE);
  5129. netdev_update_features(dev);
  5130. }
  5131. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  5132. }
  5133. }
  5134. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5135. {
  5136. struct tg3 *tp = netdev_priv(dev);
  5137. int err;
  5138. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5139. return -EINVAL;
  5140. if (!netif_running(dev)) {
  5141. /* We'll just catch it later when the
  5142. * device is up'd.
  5143. */
  5144. tg3_set_mtu(dev, tp, new_mtu);
  5145. return 0;
  5146. }
  5147. tg3_phy_stop(tp);
  5148. tg3_netif_stop(tp);
  5149. tg3_full_lock(tp, 1);
  5150. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5151. tg3_set_mtu(dev, tp, new_mtu);
  5152. err = tg3_restart_hw(tp, 0);
  5153. if (!err)
  5154. tg3_netif_start(tp);
  5155. tg3_full_unlock(tp);
  5156. if (!err)
  5157. tg3_phy_start(tp);
  5158. return err;
  5159. }
  5160. static void tg3_rx_prodring_free(struct tg3 *tp,
  5161. struct tg3_rx_prodring_set *tpr)
  5162. {
  5163. int i;
  5164. if (tpr != &tp->napi[0].prodring) {
  5165. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5166. i = (i + 1) & tp->rx_std_ring_mask)
  5167. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5168. tp->rx_pkt_map_sz);
  5169. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  5170. for (i = tpr->rx_jmb_cons_idx;
  5171. i != tpr->rx_jmb_prod_idx;
  5172. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5173. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5174. TG3_RX_JMB_MAP_SZ);
  5175. }
  5176. }
  5177. return;
  5178. }
  5179. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5180. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5181. tp->rx_pkt_map_sz);
  5182. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5183. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5184. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5185. TG3_RX_JMB_MAP_SZ);
  5186. }
  5187. }
  5188. /* Initialize rx rings for packet processing.
  5189. *
  5190. * The chip has been shut down and the driver detached from
  5191. * the networking, so no interrupts or new tx packets will
  5192. * end up in the driver. tp->{tx,}lock are held and thus
  5193. * we may not sleep.
  5194. */
  5195. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5196. struct tg3_rx_prodring_set *tpr)
  5197. {
  5198. u32 i, rx_pkt_dma_sz;
  5199. tpr->rx_std_cons_idx = 0;
  5200. tpr->rx_std_prod_idx = 0;
  5201. tpr->rx_jmb_cons_idx = 0;
  5202. tpr->rx_jmb_prod_idx = 0;
  5203. if (tpr != &tp->napi[0].prodring) {
  5204. memset(&tpr->rx_std_buffers[0], 0,
  5205. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5206. if (tpr->rx_jmb_buffers)
  5207. memset(&tpr->rx_jmb_buffers[0], 0,
  5208. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5209. goto done;
  5210. }
  5211. /* Zero out all descriptors. */
  5212. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5213. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5214. if (tg3_flag(tp, 5780_CLASS) &&
  5215. tp->dev->mtu > ETH_DATA_LEN)
  5216. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5217. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5218. /* Initialize invariants of the rings, we only set this
  5219. * stuff once. This works because the card does not
  5220. * write into the rx buffer posting rings.
  5221. */
  5222. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5223. struct tg3_rx_buffer_desc *rxd;
  5224. rxd = &tpr->rx_std[i];
  5225. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5226. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5227. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5228. (i << RXD_OPAQUE_INDEX_SHIFT));
  5229. }
  5230. /* Now allocate fresh SKBs for each rx ring. */
  5231. for (i = 0; i < tp->rx_pending; i++) {
  5232. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5233. netdev_warn(tp->dev,
  5234. "Using a smaller RX standard ring. Only "
  5235. "%d out of %d buffers were allocated "
  5236. "successfully\n", i, tp->rx_pending);
  5237. if (i == 0)
  5238. goto initfail;
  5239. tp->rx_pending = i;
  5240. break;
  5241. }
  5242. }
  5243. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  5244. goto done;
  5245. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5246. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  5247. goto done;
  5248. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5249. struct tg3_rx_buffer_desc *rxd;
  5250. rxd = &tpr->rx_jmb[i].std;
  5251. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5252. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5253. RXD_FLAG_JUMBO;
  5254. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5255. (i << RXD_OPAQUE_INDEX_SHIFT));
  5256. }
  5257. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5258. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5259. netdev_warn(tp->dev,
  5260. "Using a smaller RX jumbo ring. Only %d "
  5261. "out of %d buffers were allocated "
  5262. "successfully\n", i, tp->rx_jumbo_pending);
  5263. if (i == 0)
  5264. goto initfail;
  5265. tp->rx_jumbo_pending = i;
  5266. break;
  5267. }
  5268. }
  5269. done:
  5270. return 0;
  5271. initfail:
  5272. tg3_rx_prodring_free(tp, tpr);
  5273. return -ENOMEM;
  5274. }
  5275. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5276. struct tg3_rx_prodring_set *tpr)
  5277. {
  5278. kfree(tpr->rx_std_buffers);
  5279. tpr->rx_std_buffers = NULL;
  5280. kfree(tpr->rx_jmb_buffers);
  5281. tpr->rx_jmb_buffers = NULL;
  5282. if (tpr->rx_std) {
  5283. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5284. tpr->rx_std, tpr->rx_std_mapping);
  5285. tpr->rx_std = NULL;
  5286. }
  5287. if (tpr->rx_jmb) {
  5288. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5289. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5290. tpr->rx_jmb = NULL;
  5291. }
  5292. }
  5293. static int tg3_rx_prodring_init(struct tg3 *tp,
  5294. struct tg3_rx_prodring_set *tpr)
  5295. {
  5296. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5297. GFP_KERNEL);
  5298. if (!tpr->rx_std_buffers)
  5299. return -ENOMEM;
  5300. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5301. TG3_RX_STD_RING_BYTES(tp),
  5302. &tpr->rx_std_mapping,
  5303. GFP_KERNEL);
  5304. if (!tpr->rx_std)
  5305. goto err_out;
  5306. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5307. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5308. GFP_KERNEL);
  5309. if (!tpr->rx_jmb_buffers)
  5310. goto err_out;
  5311. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  5312. TG3_RX_JMB_RING_BYTES(tp),
  5313. &tpr->rx_jmb_mapping,
  5314. GFP_KERNEL);
  5315. if (!tpr->rx_jmb)
  5316. goto err_out;
  5317. }
  5318. return 0;
  5319. err_out:
  5320. tg3_rx_prodring_fini(tp, tpr);
  5321. return -ENOMEM;
  5322. }
  5323. /* Free up pending packets in all rx/tx rings.
  5324. *
  5325. * The chip has been shut down and the driver detached from
  5326. * the networking, so no interrupts or new tx packets will
  5327. * end up in the driver. tp->{tx,}lock is not held and we are not
  5328. * in an interrupt context and thus may sleep.
  5329. */
  5330. static void tg3_free_rings(struct tg3 *tp)
  5331. {
  5332. int i, j;
  5333. for (j = 0; j < tp->irq_cnt; j++) {
  5334. struct tg3_napi *tnapi = &tp->napi[j];
  5335. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5336. if (!tnapi->tx_buffers)
  5337. continue;
  5338. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5339. struct ring_info *txp;
  5340. struct sk_buff *skb;
  5341. unsigned int k;
  5342. txp = &tnapi->tx_buffers[i];
  5343. skb = txp->skb;
  5344. if (skb == NULL) {
  5345. i++;
  5346. continue;
  5347. }
  5348. pci_unmap_single(tp->pdev,
  5349. dma_unmap_addr(txp, mapping),
  5350. skb_headlen(skb),
  5351. PCI_DMA_TODEVICE);
  5352. txp->skb = NULL;
  5353. i++;
  5354. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5355. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5356. pci_unmap_page(tp->pdev,
  5357. dma_unmap_addr(txp, mapping),
  5358. skb_shinfo(skb)->frags[k].size,
  5359. PCI_DMA_TODEVICE);
  5360. i++;
  5361. }
  5362. dev_kfree_skb_any(skb);
  5363. }
  5364. }
  5365. }
  5366. /* Initialize tx/rx rings for packet processing.
  5367. *
  5368. * The chip has been shut down and the driver detached from
  5369. * the networking, so no interrupts or new tx packets will
  5370. * end up in the driver. tp->{tx,}lock are held and thus
  5371. * we may not sleep.
  5372. */
  5373. static int tg3_init_rings(struct tg3 *tp)
  5374. {
  5375. int i;
  5376. /* Free up all the SKBs. */
  5377. tg3_free_rings(tp);
  5378. for (i = 0; i < tp->irq_cnt; i++) {
  5379. struct tg3_napi *tnapi = &tp->napi[i];
  5380. tnapi->last_tag = 0;
  5381. tnapi->last_irq_tag = 0;
  5382. tnapi->hw_status->status = 0;
  5383. tnapi->hw_status->status_tag = 0;
  5384. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5385. tnapi->tx_prod = 0;
  5386. tnapi->tx_cons = 0;
  5387. if (tnapi->tx_ring)
  5388. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5389. tnapi->rx_rcb_ptr = 0;
  5390. if (tnapi->rx_rcb)
  5391. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5392. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5393. tg3_free_rings(tp);
  5394. return -ENOMEM;
  5395. }
  5396. }
  5397. return 0;
  5398. }
  5399. /*
  5400. * Must not be invoked with interrupt sources disabled and
  5401. * the hardware shutdown down.
  5402. */
  5403. static void tg3_free_consistent(struct tg3 *tp)
  5404. {
  5405. int i;
  5406. for (i = 0; i < tp->irq_cnt; i++) {
  5407. struct tg3_napi *tnapi = &tp->napi[i];
  5408. if (tnapi->tx_ring) {
  5409. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  5410. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5411. tnapi->tx_ring = NULL;
  5412. }
  5413. kfree(tnapi->tx_buffers);
  5414. tnapi->tx_buffers = NULL;
  5415. if (tnapi->rx_rcb) {
  5416. dma_free_coherent(&tp->pdev->dev,
  5417. TG3_RX_RCB_RING_BYTES(tp),
  5418. tnapi->rx_rcb,
  5419. tnapi->rx_rcb_mapping);
  5420. tnapi->rx_rcb = NULL;
  5421. }
  5422. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5423. if (tnapi->hw_status) {
  5424. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  5425. tnapi->hw_status,
  5426. tnapi->status_mapping);
  5427. tnapi->hw_status = NULL;
  5428. }
  5429. }
  5430. if (tp->hw_stats) {
  5431. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  5432. tp->hw_stats, tp->stats_mapping);
  5433. tp->hw_stats = NULL;
  5434. }
  5435. }
  5436. /*
  5437. * Must not be invoked with interrupt sources disabled and
  5438. * the hardware shutdown down. Can sleep.
  5439. */
  5440. static int tg3_alloc_consistent(struct tg3 *tp)
  5441. {
  5442. int i;
  5443. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  5444. sizeof(struct tg3_hw_stats),
  5445. &tp->stats_mapping,
  5446. GFP_KERNEL);
  5447. if (!tp->hw_stats)
  5448. goto err_out;
  5449. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5450. for (i = 0; i < tp->irq_cnt; i++) {
  5451. struct tg3_napi *tnapi = &tp->napi[i];
  5452. struct tg3_hw_status *sblk;
  5453. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  5454. TG3_HW_STATUS_SIZE,
  5455. &tnapi->status_mapping,
  5456. GFP_KERNEL);
  5457. if (!tnapi->hw_status)
  5458. goto err_out;
  5459. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5460. sblk = tnapi->hw_status;
  5461. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5462. goto err_out;
  5463. /* If multivector TSS is enabled, vector 0 does not handle
  5464. * tx interrupts. Don't allocate any resources for it.
  5465. */
  5466. if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
  5467. (i && tg3_flag(tp, ENABLE_TSS))) {
  5468. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5469. TG3_TX_RING_SIZE,
  5470. GFP_KERNEL);
  5471. if (!tnapi->tx_buffers)
  5472. goto err_out;
  5473. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  5474. TG3_TX_RING_BYTES,
  5475. &tnapi->tx_desc_mapping,
  5476. GFP_KERNEL);
  5477. if (!tnapi->tx_ring)
  5478. goto err_out;
  5479. }
  5480. /*
  5481. * When RSS is enabled, the status block format changes
  5482. * slightly. The "rx_jumbo_consumer", "reserved",
  5483. * and "rx_mini_consumer" members get mapped to the
  5484. * other three rx return ring producer indexes.
  5485. */
  5486. switch (i) {
  5487. default:
  5488. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5489. break;
  5490. case 2:
  5491. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5492. break;
  5493. case 3:
  5494. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5495. break;
  5496. case 4:
  5497. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5498. break;
  5499. }
  5500. /*
  5501. * If multivector RSS is enabled, vector 0 does not handle
  5502. * rx or tx interrupts. Don't allocate any resources for it.
  5503. */
  5504. if (!i && tg3_flag(tp, ENABLE_RSS))
  5505. continue;
  5506. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  5507. TG3_RX_RCB_RING_BYTES(tp),
  5508. &tnapi->rx_rcb_mapping,
  5509. GFP_KERNEL);
  5510. if (!tnapi->rx_rcb)
  5511. goto err_out;
  5512. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5513. }
  5514. return 0;
  5515. err_out:
  5516. tg3_free_consistent(tp);
  5517. return -ENOMEM;
  5518. }
  5519. #define MAX_WAIT_CNT 1000
  5520. /* To stop a block, clear the enable bit and poll till it
  5521. * clears. tp->lock is held.
  5522. */
  5523. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5524. {
  5525. unsigned int i;
  5526. u32 val;
  5527. if (tg3_flag(tp, 5705_PLUS)) {
  5528. switch (ofs) {
  5529. case RCVLSC_MODE:
  5530. case DMAC_MODE:
  5531. case MBFREE_MODE:
  5532. case BUFMGR_MODE:
  5533. case MEMARB_MODE:
  5534. /* We can't enable/disable these bits of the
  5535. * 5705/5750, just say success.
  5536. */
  5537. return 0;
  5538. default:
  5539. break;
  5540. }
  5541. }
  5542. val = tr32(ofs);
  5543. val &= ~enable_bit;
  5544. tw32_f(ofs, val);
  5545. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5546. udelay(100);
  5547. val = tr32(ofs);
  5548. if ((val & enable_bit) == 0)
  5549. break;
  5550. }
  5551. if (i == MAX_WAIT_CNT && !silent) {
  5552. dev_err(&tp->pdev->dev,
  5553. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5554. ofs, enable_bit);
  5555. return -ENODEV;
  5556. }
  5557. return 0;
  5558. }
  5559. /* tp->lock is held. */
  5560. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5561. {
  5562. int i, err;
  5563. tg3_disable_ints(tp);
  5564. tp->rx_mode &= ~RX_MODE_ENABLE;
  5565. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5566. udelay(10);
  5567. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5568. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5569. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5570. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5571. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5572. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5573. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5574. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5575. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5576. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5577. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5578. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5579. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5580. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5581. tw32_f(MAC_MODE, tp->mac_mode);
  5582. udelay(40);
  5583. tp->tx_mode &= ~TX_MODE_ENABLE;
  5584. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5585. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5586. udelay(100);
  5587. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5588. break;
  5589. }
  5590. if (i >= MAX_WAIT_CNT) {
  5591. dev_err(&tp->pdev->dev,
  5592. "%s timed out, TX_MODE_ENABLE will not clear "
  5593. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5594. err |= -ENODEV;
  5595. }
  5596. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5597. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5598. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5599. tw32(FTQ_RESET, 0xffffffff);
  5600. tw32(FTQ_RESET, 0x00000000);
  5601. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5602. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5603. for (i = 0; i < tp->irq_cnt; i++) {
  5604. struct tg3_napi *tnapi = &tp->napi[i];
  5605. if (tnapi->hw_status)
  5606. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5607. }
  5608. if (tp->hw_stats)
  5609. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5610. return err;
  5611. }
  5612. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5613. {
  5614. int i;
  5615. u32 apedata;
  5616. /* NCSI does not support APE events */
  5617. if (tg3_flag(tp, APE_HAS_NCSI))
  5618. return;
  5619. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5620. if (apedata != APE_SEG_SIG_MAGIC)
  5621. return;
  5622. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5623. if (!(apedata & APE_FW_STATUS_READY))
  5624. return;
  5625. /* Wait for up to 1 millisecond for APE to service previous event. */
  5626. for (i = 0; i < 10; i++) {
  5627. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5628. return;
  5629. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5630. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5631. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5632. event | APE_EVENT_STATUS_EVENT_PENDING);
  5633. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5634. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5635. break;
  5636. udelay(100);
  5637. }
  5638. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5639. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5640. }
  5641. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5642. {
  5643. u32 event;
  5644. u32 apedata;
  5645. if (!tg3_flag(tp, ENABLE_APE))
  5646. return;
  5647. switch (kind) {
  5648. case RESET_KIND_INIT:
  5649. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5650. APE_HOST_SEG_SIG_MAGIC);
  5651. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5652. APE_HOST_SEG_LEN_MAGIC);
  5653. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5654. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5655. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5656. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5657. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5658. APE_HOST_BEHAV_NO_PHYLOCK);
  5659. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5660. TG3_APE_HOST_DRVR_STATE_START);
  5661. event = APE_EVENT_STATUS_STATE_START;
  5662. break;
  5663. case RESET_KIND_SHUTDOWN:
  5664. /* With the interface we are currently using,
  5665. * APE does not track driver state. Wiping
  5666. * out the HOST SEGMENT SIGNATURE forces
  5667. * the APE to assume OS absent status.
  5668. */
  5669. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5670. if (device_may_wakeup(&tp->pdev->dev) &&
  5671. tg3_flag(tp, WOL_ENABLE)) {
  5672. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5673. TG3_APE_HOST_WOL_SPEED_AUTO);
  5674. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5675. } else
  5676. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5677. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5678. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5679. break;
  5680. case RESET_KIND_SUSPEND:
  5681. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5682. break;
  5683. default:
  5684. return;
  5685. }
  5686. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5687. tg3_ape_send_event(tp, event);
  5688. }
  5689. /* tp->lock is held. */
  5690. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5691. {
  5692. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5693. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5694. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  5695. switch (kind) {
  5696. case RESET_KIND_INIT:
  5697. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5698. DRV_STATE_START);
  5699. break;
  5700. case RESET_KIND_SHUTDOWN:
  5701. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5702. DRV_STATE_UNLOAD);
  5703. break;
  5704. case RESET_KIND_SUSPEND:
  5705. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5706. DRV_STATE_SUSPEND);
  5707. break;
  5708. default:
  5709. break;
  5710. }
  5711. }
  5712. if (kind == RESET_KIND_INIT ||
  5713. kind == RESET_KIND_SUSPEND)
  5714. tg3_ape_driver_state_change(tp, kind);
  5715. }
  5716. /* tp->lock is held. */
  5717. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5718. {
  5719. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  5720. switch (kind) {
  5721. case RESET_KIND_INIT:
  5722. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5723. DRV_STATE_START_DONE);
  5724. break;
  5725. case RESET_KIND_SHUTDOWN:
  5726. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5727. DRV_STATE_UNLOAD_DONE);
  5728. break;
  5729. default:
  5730. break;
  5731. }
  5732. }
  5733. if (kind == RESET_KIND_SHUTDOWN)
  5734. tg3_ape_driver_state_change(tp, kind);
  5735. }
  5736. /* tp->lock is held. */
  5737. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5738. {
  5739. if (tg3_flag(tp, ENABLE_ASF)) {
  5740. switch (kind) {
  5741. case RESET_KIND_INIT:
  5742. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5743. DRV_STATE_START);
  5744. break;
  5745. case RESET_KIND_SHUTDOWN:
  5746. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5747. DRV_STATE_UNLOAD);
  5748. break;
  5749. case RESET_KIND_SUSPEND:
  5750. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5751. DRV_STATE_SUSPEND);
  5752. break;
  5753. default:
  5754. break;
  5755. }
  5756. }
  5757. }
  5758. static int tg3_poll_fw(struct tg3 *tp)
  5759. {
  5760. int i;
  5761. u32 val;
  5762. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5763. /* Wait up to 20ms for init done. */
  5764. for (i = 0; i < 200; i++) {
  5765. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5766. return 0;
  5767. udelay(100);
  5768. }
  5769. return -ENODEV;
  5770. }
  5771. /* Wait for firmware initialization to complete. */
  5772. for (i = 0; i < 100000; i++) {
  5773. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5774. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5775. break;
  5776. udelay(10);
  5777. }
  5778. /* Chip might not be fitted with firmware. Some Sun onboard
  5779. * parts are configured like that. So don't signal the timeout
  5780. * of the above loop as an error, but do report the lack of
  5781. * running firmware once.
  5782. */
  5783. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  5784. tg3_flag_set(tp, NO_FWARE_REPORTED);
  5785. netdev_info(tp->dev, "No firmware running\n");
  5786. }
  5787. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5788. /* The 57765 A0 needs a little more
  5789. * time to do some important work.
  5790. */
  5791. mdelay(10);
  5792. }
  5793. return 0;
  5794. }
  5795. /* Save PCI command register before chip reset */
  5796. static void tg3_save_pci_state(struct tg3 *tp)
  5797. {
  5798. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5799. }
  5800. /* Restore PCI state after chip reset */
  5801. static void tg3_restore_pci_state(struct tg3 *tp)
  5802. {
  5803. u32 val;
  5804. /* Re-enable indirect register accesses. */
  5805. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5806. tp->misc_host_ctrl);
  5807. /* Set MAX PCI retry to zero. */
  5808. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5809. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5810. tg3_flag(tp, PCIX_MODE))
  5811. val |= PCISTATE_RETRY_SAME_DMA;
  5812. /* Allow reads and writes to the APE register and memory space. */
  5813. if (tg3_flag(tp, ENABLE_APE))
  5814. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5815. PCISTATE_ALLOW_APE_SHMEM_WR |
  5816. PCISTATE_ALLOW_APE_PSPACE_WR;
  5817. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5818. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5819. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5820. if (tg3_flag(tp, PCI_EXPRESS))
  5821. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5822. else {
  5823. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5824. tp->pci_cacheline_sz);
  5825. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5826. tp->pci_lat_timer);
  5827. }
  5828. }
  5829. /* Make sure PCI-X relaxed ordering bit is clear. */
  5830. if (tg3_flag(tp, PCIX_MODE)) {
  5831. u16 pcix_cmd;
  5832. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5833. &pcix_cmd);
  5834. pcix_cmd &= ~PCI_X_CMD_ERO;
  5835. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5836. pcix_cmd);
  5837. }
  5838. if (tg3_flag(tp, 5780_CLASS)) {
  5839. /* Chip reset on 5780 will reset MSI enable bit,
  5840. * so need to restore it.
  5841. */
  5842. if (tg3_flag(tp, USING_MSI)) {
  5843. u16 ctrl;
  5844. pci_read_config_word(tp->pdev,
  5845. tp->msi_cap + PCI_MSI_FLAGS,
  5846. &ctrl);
  5847. pci_write_config_word(tp->pdev,
  5848. tp->msi_cap + PCI_MSI_FLAGS,
  5849. ctrl | PCI_MSI_FLAGS_ENABLE);
  5850. val = tr32(MSGINT_MODE);
  5851. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5852. }
  5853. }
  5854. }
  5855. static void tg3_stop_fw(struct tg3 *);
  5856. /* tp->lock is held. */
  5857. static int tg3_chip_reset(struct tg3 *tp)
  5858. {
  5859. u32 val;
  5860. void (*write_op)(struct tg3 *, u32, u32);
  5861. int i, err;
  5862. tg3_nvram_lock(tp);
  5863. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5864. /* No matching tg3_nvram_unlock() after this because
  5865. * chip reset below will undo the nvram lock.
  5866. */
  5867. tp->nvram_lock_cnt = 0;
  5868. /* GRC_MISC_CFG core clock reset will clear the memory
  5869. * enable bit in PCI register 4 and the MSI enable bit
  5870. * on some chips, so we save relevant registers here.
  5871. */
  5872. tg3_save_pci_state(tp);
  5873. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5874. tg3_flag(tp, 5755_PLUS))
  5875. tw32(GRC_FASTBOOT_PC, 0);
  5876. /*
  5877. * We must avoid the readl() that normally takes place.
  5878. * It locks machines, causes machine checks, and other
  5879. * fun things. So, temporarily disable the 5701
  5880. * hardware workaround, while we do the reset.
  5881. */
  5882. write_op = tp->write32;
  5883. if (write_op == tg3_write_flush_reg32)
  5884. tp->write32 = tg3_write32;
  5885. /* Prevent the irq handler from reading or writing PCI registers
  5886. * during chip reset when the memory enable bit in the PCI command
  5887. * register may be cleared. The chip does not generate interrupt
  5888. * at this time, but the irq handler may still be called due to irq
  5889. * sharing or irqpoll.
  5890. */
  5891. tg3_flag_set(tp, CHIP_RESETTING);
  5892. for (i = 0; i < tp->irq_cnt; i++) {
  5893. struct tg3_napi *tnapi = &tp->napi[i];
  5894. if (tnapi->hw_status) {
  5895. tnapi->hw_status->status = 0;
  5896. tnapi->hw_status->status_tag = 0;
  5897. }
  5898. tnapi->last_tag = 0;
  5899. tnapi->last_irq_tag = 0;
  5900. }
  5901. smp_mb();
  5902. for (i = 0; i < tp->irq_cnt; i++)
  5903. synchronize_irq(tp->napi[i].irq_vec);
  5904. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5905. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5906. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5907. }
  5908. /* do the reset */
  5909. val = GRC_MISC_CFG_CORECLK_RESET;
  5910. if (tg3_flag(tp, PCI_EXPRESS)) {
  5911. /* Force PCIe 1.0a mode */
  5912. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5913. !tg3_flag(tp, 57765_PLUS) &&
  5914. tr32(TG3_PCIE_PHY_TSTCTL) ==
  5915. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  5916. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  5917. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5918. tw32(GRC_MISC_CFG, (1 << 29));
  5919. val |= (1 << 29);
  5920. }
  5921. }
  5922. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5923. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5924. tw32(GRC_VCPU_EXT_CTRL,
  5925. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5926. }
  5927. /* Manage gphy power for all CPMU absent PCIe devices. */
  5928. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  5929. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5930. tw32(GRC_MISC_CFG, val);
  5931. /* restore 5701 hardware bug workaround write method */
  5932. tp->write32 = write_op;
  5933. /* Unfortunately, we have to delay before the PCI read back.
  5934. * Some 575X chips even will not respond to a PCI cfg access
  5935. * when the reset command is given to the chip.
  5936. *
  5937. * How do these hardware designers expect things to work
  5938. * properly if the PCI write is posted for a long period
  5939. * of time? It is always necessary to have some method by
  5940. * which a register read back can occur to push the write
  5941. * out which does the reset.
  5942. *
  5943. * For most tg3 variants the trick below was working.
  5944. * Ho hum...
  5945. */
  5946. udelay(120);
  5947. /* Flush PCI posted writes. The normal MMIO registers
  5948. * are inaccessible at this time so this is the only
  5949. * way to make this reliably (actually, this is no longer
  5950. * the case, see above). I tried to use indirect
  5951. * register read/write but this upset some 5701 variants.
  5952. */
  5953. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5954. udelay(120);
  5955. if (tg3_flag(tp, PCI_EXPRESS) && tp->pcie_cap) {
  5956. u16 val16;
  5957. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5958. int i;
  5959. u32 cfg_val;
  5960. /* Wait for link training to complete. */
  5961. for (i = 0; i < 5000; i++)
  5962. udelay(100);
  5963. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5964. pci_write_config_dword(tp->pdev, 0xc4,
  5965. cfg_val | (1 << 15));
  5966. }
  5967. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5968. pci_read_config_word(tp->pdev,
  5969. tp->pcie_cap + PCI_EXP_DEVCTL,
  5970. &val16);
  5971. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5972. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5973. /*
  5974. * Older PCIe devices only support the 128 byte
  5975. * MPS setting. Enforce the restriction.
  5976. */
  5977. if (!tg3_flag(tp, CPMU_PRESENT))
  5978. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5979. pci_write_config_word(tp->pdev,
  5980. tp->pcie_cap + PCI_EXP_DEVCTL,
  5981. val16);
  5982. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5983. /* Clear error status */
  5984. pci_write_config_word(tp->pdev,
  5985. tp->pcie_cap + PCI_EXP_DEVSTA,
  5986. PCI_EXP_DEVSTA_CED |
  5987. PCI_EXP_DEVSTA_NFED |
  5988. PCI_EXP_DEVSTA_FED |
  5989. PCI_EXP_DEVSTA_URD);
  5990. }
  5991. tg3_restore_pci_state(tp);
  5992. tg3_flag_clear(tp, CHIP_RESETTING);
  5993. tg3_flag_clear(tp, ERROR_PROCESSED);
  5994. val = 0;
  5995. if (tg3_flag(tp, 5780_CLASS))
  5996. val = tr32(MEMARB_MODE);
  5997. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5998. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5999. tg3_stop_fw(tp);
  6000. tw32(0x5000, 0x400);
  6001. }
  6002. tw32(GRC_MODE, tp->grc_mode);
  6003. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6004. val = tr32(0xc4);
  6005. tw32(0xc4, val | (1 << 15));
  6006. }
  6007. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6008. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6009. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6010. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6011. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6012. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6013. }
  6014. if (tg3_flag(tp, ENABLE_APE))
  6015. tp->mac_mode = MAC_MODE_APE_TX_EN |
  6016. MAC_MODE_APE_RX_EN |
  6017. MAC_MODE_TDE_ENABLE;
  6018. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6019. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  6020. val = tp->mac_mode;
  6021. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6022. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6023. val = tp->mac_mode;
  6024. } else
  6025. val = 0;
  6026. tw32_f(MAC_MODE, val);
  6027. udelay(40);
  6028. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6029. err = tg3_poll_fw(tp);
  6030. if (err)
  6031. return err;
  6032. tg3_mdio_start(tp);
  6033. if (tg3_flag(tp, PCI_EXPRESS) &&
  6034. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6035. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6036. !tg3_flag(tp, 57765_PLUS)) {
  6037. val = tr32(0x7c00);
  6038. tw32(0x7c00, val | (1 << 25));
  6039. }
  6040. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6041. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6042. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6043. }
  6044. /* Reprobe ASF enable state. */
  6045. tg3_flag_clear(tp, ENABLE_ASF);
  6046. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6047. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6048. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6049. u32 nic_cfg;
  6050. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6051. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6052. tg3_flag_set(tp, ENABLE_ASF);
  6053. tp->last_event_jiffies = jiffies;
  6054. if (tg3_flag(tp, 5750_PLUS))
  6055. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6056. }
  6057. }
  6058. return 0;
  6059. }
  6060. /* tp->lock is held. */
  6061. static void tg3_stop_fw(struct tg3 *tp)
  6062. {
  6063. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  6064. /* Wait for RX cpu to ACK the previous event. */
  6065. tg3_wait_for_event_ack(tp);
  6066. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6067. tg3_generate_fw_event(tp);
  6068. /* Wait for RX cpu to ACK this event. */
  6069. tg3_wait_for_event_ack(tp);
  6070. }
  6071. }
  6072. /* tp->lock is held. */
  6073. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6074. {
  6075. int err;
  6076. tg3_stop_fw(tp);
  6077. tg3_write_sig_pre_reset(tp, kind);
  6078. tg3_abort_hw(tp, silent);
  6079. err = tg3_chip_reset(tp);
  6080. __tg3_set_mac_addr(tp, 0);
  6081. tg3_write_sig_legacy(tp, kind);
  6082. tg3_write_sig_post_reset(tp, kind);
  6083. if (err)
  6084. return err;
  6085. return 0;
  6086. }
  6087. #define RX_CPU_SCRATCH_BASE 0x30000
  6088. #define RX_CPU_SCRATCH_SIZE 0x04000
  6089. #define TX_CPU_SCRATCH_BASE 0x34000
  6090. #define TX_CPU_SCRATCH_SIZE 0x04000
  6091. /* tp->lock is held. */
  6092. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6093. {
  6094. int i;
  6095. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  6096. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6097. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6098. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6099. return 0;
  6100. }
  6101. if (offset == RX_CPU_BASE) {
  6102. for (i = 0; i < 10000; i++) {
  6103. tw32(offset + CPU_STATE, 0xffffffff);
  6104. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6105. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6106. break;
  6107. }
  6108. tw32(offset + CPU_STATE, 0xffffffff);
  6109. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6110. udelay(10);
  6111. } else {
  6112. for (i = 0; i < 10000; i++) {
  6113. tw32(offset + CPU_STATE, 0xffffffff);
  6114. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6115. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6116. break;
  6117. }
  6118. }
  6119. if (i >= 10000) {
  6120. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6121. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6122. return -ENODEV;
  6123. }
  6124. /* Clear firmware's nvram arbitration. */
  6125. if (tg3_flag(tp, NVRAM))
  6126. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6127. return 0;
  6128. }
  6129. struct fw_info {
  6130. unsigned int fw_base;
  6131. unsigned int fw_len;
  6132. const __be32 *fw_data;
  6133. };
  6134. /* tp->lock is held. */
  6135. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6136. int cpu_scratch_size, struct fw_info *info)
  6137. {
  6138. int err, lock_err, i;
  6139. void (*write_op)(struct tg3 *, u32, u32);
  6140. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  6141. netdev_err(tp->dev,
  6142. "%s: Trying to load TX cpu firmware which is 5705\n",
  6143. __func__);
  6144. return -EINVAL;
  6145. }
  6146. if (tg3_flag(tp, 5705_PLUS))
  6147. write_op = tg3_write_mem;
  6148. else
  6149. write_op = tg3_write_indirect_reg32;
  6150. /* It is possible that bootcode is still loading at this point.
  6151. * Get the nvram lock first before halting the cpu.
  6152. */
  6153. lock_err = tg3_nvram_lock(tp);
  6154. err = tg3_halt_cpu(tp, cpu_base);
  6155. if (!lock_err)
  6156. tg3_nvram_unlock(tp);
  6157. if (err)
  6158. goto out;
  6159. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6160. write_op(tp, cpu_scratch_base + i, 0);
  6161. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6162. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6163. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6164. write_op(tp, (cpu_scratch_base +
  6165. (info->fw_base & 0xffff) +
  6166. (i * sizeof(u32))),
  6167. be32_to_cpu(info->fw_data[i]));
  6168. err = 0;
  6169. out:
  6170. return err;
  6171. }
  6172. /* tp->lock is held. */
  6173. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6174. {
  6175. struct fw_info info;
  6176. const __be32 *fw_data;
  6177. int err, i;
  6178. fw_data = (void *)tp->fw->data;
  6179. /* Firmware blob starts with version numbers, followed by
  6180. start address and length. We are setting complete length.
  6181. length = end_address_of_bss - start_address_of_text.
  6182. Remainder is the blob to be loaded contiguously
  6183. from start address. */
  6184. info.fw_base = be32_to_cpu(fw_data[1]);
  6185. info.fw_len = tp->fw->size - 12;
  6186. info.fw_data = &fw_data[3];
  6187. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6188. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6189. &info);
  6190. if (err)
  6191. return err;
  6192. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6193. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6194. &info);
  6195. if (err)
  6196. return err;
  6197. /* Now startup only the RX cpu. */
  6198. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6199. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6200. for (i = 0; i < 5; i++) {
  6201. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6202. break;
  6203. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6204. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6205. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6206. udelay(1000);
  6207. }
  6208. if (i >= 5) {
  6209. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6210. "should be %08x\n", __func__,
  6211. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6212. return -ENODEV;
  6213. }
  6214. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6215. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6216. return 0;
  6217. }
  6218. /* tp->lock is held. */
  6219. static int tg3_load_tso_firmware(struct tg3 *tp)
  6220. {
  6221. struct fw_info info;
  6222. const __be32 *fw_data;
  6223. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6224. int err, i;
  6225. if (tg3_flag(tp, HW_TSO_1) ||
  6226. tg3_flag(tp, HW_TSO_2) ||
  6227. tg3_flag(tp, HW_TSO_3))
  6228. return 0;
  6229. fw_data = (void *)tp->fw->data;
  6230. /* Firmware blob starts with version numbers, followed by
  6231. start address and length. We are setting complete length.
  6232. length = end_address_of_bss - start_address_of_text.
  6233. Remainder is the blob to be loaded contiguously
  6234. from start address. */
  6235. info.fw_base = be32_to_cpu(fw_data[1]);
  6236. cpu_scratch_size = tp->fw_len;
  6237. info.fw_len = tp->fw->size - 12;
  6238. info.fw_data = &fw_data[3];
  6239. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6240. cpu_base = RX_CPU_BASE;
  6241. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6242. } else {
  6243. cpu_base = TX_CPU_BASE;
  6244. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6245. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6246. }
  6247. err = tg3_load_firmware_cpu(tp, cpu_base,
  6248. cpu_scratch_base, cpu_scratch_size,
  6249. &info);
  6250. if (err)
  6251. return err;
  6252. /* Now startup the cpu. */
  6253. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6254. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6255. for (i = 0; i < 5; i++) {
  6256. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6257. break;
  6258. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6259. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6260. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6261. udelay(1000);
  6262. }
  6263. if (i >= 5) {
  6264. netdev_err(tp->dev,
  6265. "%s fails to set CPU PC, is %08x should be %08x\n",
  6266. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6267. return -ENODEV;
  6268. }
  6269. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6270. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6271. return 0;
  6272. }
  6273. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6274. {
  6275. struct tg3 *tp = netdev_priv(dev);
  6276. struct sockaddr *addr = p;
  6277. int err = 0, skip_mac_1 = 0;
  6278. if (!is_valid_ether_addr(addr->sa_data))
  6279. return -EINVAL;
  6280. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6281. if (!netif_running(dev))
  6282. return 0;
  6283. if (tg3_flag(tp, ENABLE_ASF)) {
  6284. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6285. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6286. addr0_low = tr32(MAC_ADDR_0_LOW);
  6287. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6288. addr1_low = tr32(MAC_ADDR_1_LOW);
  6289. /* Skip MAC addr 1 if ASF is using it. */
  6290. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6291. !(addr1_high == 0 && addr1_low == 0))
  6292. skip_mac_1 = 1;
  6293. }
  6294. spin_lock_bh(&tp->lock);
  6295. __tg3_set_mac_addr(tp, skip_mac_1);
  6296. spin_unlock_bh(&tp->lock);
  6297. return err;
  6298. }
  6299. /* tp->lock is held. */
  6300. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6301. dma_addr_t mapping, u32 maxlen_flags,
  6302. u32 nic_addr)
  6303. {
  6304. tg3_write_mem(tp,
  6305. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6306. ((u64) mapping >> 32));
  6307. tg3_write_mem(tp,
  6308. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6309. ((u64) mapping & 0xffffffff));
  6310. tg3_write_mem(tp,
  6311. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6312. maxlen_flags);
  6313. if (!tg3_flag(tp, 5705_PLUS))
  6314. tg3_write_mem(tp,
  6315. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6316. nic_addr);
  6317. }
  6318. static void __tg3_set_rx_mode(struct net_device *);
  6319. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6320. {
  6321. int i;
  6322. if (!tg3_flag(tp, ENABLE_TSS)) {
  6323. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6324. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6325. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6326. } else {
  6327. tw32(HOSTCC_TXCOL_TICKS, 0);
  6328. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6329. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6330. }
  6331. if (!tg3_flag(tp, ENABLE_RSS)) {
  6332. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6333. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6334. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6335. } else {
  6336. tw32(HOSTCC_RXCOL_TICKS, 0);
  6337. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6338. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6339. }
  6340. if (!tg3_flag(tp, 5705_PLUS)) {
  6341. u32 val = ec->stats_block_coalesce_usecs;
  6342. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6343. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6344. if (!netif_carrier_ok(tp->dev))
  6345. val = 0;
  6346. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6347. }
  6348. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6349. u32 reg;
  6350. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6351. tw32(reg, ec->rx_coalesce_usecs);
  6352. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6353. tw32(reg, ec->rx_max_coalesced_frames);
  6354. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6355. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6356. if (tg3_flag(tp, ENABLE_TSS)) {
  6357. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6358. tw32(reg, ec->tx_coalesce_usecs);
  6359. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6360. tw32(reg, ec->tx_max_coalesced_frames);
  6361. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6362. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6363. }
  6364. }
  6365. for (; i < tp->irq_max - 1; i++) {
  6366. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6367. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6368. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6369. if (tg3_flag(tp, ENABLE_TSS)) {
  6370. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6371. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6372. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6373. }
  6374. }
  6375. }
  6376. /* tp->lock is held. */
  6377. static void tg3_rings_reset(struct tg3 *tp)
  6378. {
  6379. int i;
  6380. u32 stblk, txrcb, rxrcb, limit;
  6381. struct tg3_napi *tnapi = &tp->napi[0];
  6382. /* Disable all transmit rings but the first. */
  6383. if (!tg3_flag(tp, 5705_PLUS))
  6384. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6385. else if (tg3_flag(tp, 5717_PLUS))
  6386. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6387. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6388. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6389. else
  6390. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6391. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6392. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6393. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6394. BDINFO_FLAGS_DISABLED);
  6395. /* Disable all receive return rings but the first. */
  6396. if (tg3_flag(tp, 5717_PLUS))
  6397. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6398. else if (!tg3_flag(tp, 5705_PLUS))
  6399. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6400. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6401. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6402. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6403. else
  6404. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6405. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6406. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6407. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6408. BDINFO_FLAGS_DISABLED);
  6409. /* Disable interrupts */
  6410. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6411. /* Zero mailbox registers. */
  6412. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6413. for (i = 1; i < tp->irq_max; i++) {
  6414. tp->napi[i].tx_prod = 0;
  6415. tp->napi[i].tx_cons = 0;
  6416. if (tg3_flag(tp, ENABLE_TSS))
  6417. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6418. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6419. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6420. }
  6421. if (!tg3_flag(tp, ENABLE_TSS))
  6422. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6423. } else {
  6424. tp->napi[0].tx_prod = 0;
  6425. tp->napi[0].tx_cons = 0;
  6426. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6427. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6428. }
  6429. /* Make sure the NIC-based send BD rings are disabled. */
  6430. if (!tg3_flag(tp, 5705_PLUS)) {
  6431. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6432. for (i = 0; i < 16; i++)
  6433. tw32_tx_mbox(mbox + i * 8, 0);
  6434. }
  6435. txrcb = NIC_SRAM_SEND_RCB;
  6436. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6437. /* Clear status block in ram. */
  6438. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6439. /* Set status block DMA address */
  6440. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6441. ((u64) tnapi->status_mapping >> 32));
  6442. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6443. ((u64) tnapi->status_mapping & 0xffffffff));
  6444. if (tnapi->tx_ring) {
  6445. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6446. (TG3_TX_RING_SIZE <<
  6447. BDINFO_FLAGS_MAXLEN_SHIFT),
  6448. NIC_SRAM_TX_BUFFER_DESC);
  6449. txrcb += TG3_BDINFO_SIZE;
  6450. }
  6451. if (tnapi->rx_rcb) {
  6452. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6453. (tp->rx_ret_ring_mask + 1) <<
  6454. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6455. rxrcb += TG3_BDINFO_SIZE;
  6456. }
  6457. stblk = HOSTCC_STATBLCK_RING1;
  6458. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6459. u64 mapping = (u64)tnapi->status_mapping;
  6460. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6461. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6462. /* Clear status block in ram. */
  6463. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6464. if (tnapi->tx_ring) {
  6465. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6466. (TG3_TX_RING_SIZE <<
  6467. BDINFO_FLAGS_MAXLEN_SHIFT),
  6468. NIC_SRAM_TX_BUFFER_DESC);
  6469. txrcb += TG3_BDINFO_SIZE;
  6470. }
  6471. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6472. ((tp->rx_ret_ring_mask + 1) <<
  6473. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6474. stblk += 8;
  6475. rxrcb += TG3_BDINFO_SIZE;
  6476. }
  6477. }
  6478. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6479. {
  6480. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6481. if (!tg3_flag(tp, 5750_PLUS) ||
  6482. tg3_flag(tp, 5780_CLASS) ||
  6483. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6484. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6485. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6486. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6487. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6488. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6489. else
  6490. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6491. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6492. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6493. val = min(nic_rep_thresh, host_rep_thresh);
  6494. tw32(RCVBDI_STD_THRESH, val);
  6495. if (tg3_flag(tp, 57765_PLUS))
  6496. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6497. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6498. return;
  6499. if (!tg3_flag(tp, 5705_PLUS))
  6500. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6501. else
  6502. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
  6503. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6504. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6505. tw32(RCVBDI_JUMBO_THRESH, val);
  6506. if (tg3_flag(tp, 57765_PLUS))
  6507. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6508. }
  6509. /* tp->lock is held. */
  6510. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6511. {
  6512. u32 val, rdmac_mode;
  6513. int i, err, limit;
  6514. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6515. tg3_disable_ints(tp);
  6516. tg3_stop_fw(tp);
  6517. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6518. if (tg3_flag(tp, INIT_COMPLETE))
  6519. tg3_abort_hw(tp, 1);
  6520. /* Enable MAC control of LPI */
  6521. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6522. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6523. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6524. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6525. tw32_f(TG3_CPMU_EEE_CTRL,
  6526. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6527. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6528. TG3_CPMU_EEEMD_LPI_IN_TX |
  6529. TG3_CPMU_EEEMD_LPI_IN_RX |
  6530. TG3_CPMU_EEEMD_EEE_ENABLE;
  6531. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6532. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6533. if (tg3_flag(tp, ENABLE_APE))
  6534. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6535. tw32_f(TG3_CPMU_EEE_MODE, val);
  6536. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6537. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6538. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6539. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6540. TG3_CPMU_DBTMR2_APE_TX_2047US |
  6541. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6542. }
  6543. if (reset_phy)
  6544. tg3_phy_reset(tp);
  6545. err = tg3_chip_reset(tp);
  6546. if (err)
  6547. return err;
  6548. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6549. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6550. val = tr32(TG3_CPMU_CTRL);
  6551. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6552. tw32(TG3_CPMU_CTRL, val);
  6553. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6554. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6555. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6556. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6557. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6558. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6559. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6560. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6561. val = tr32(TG3_CPMU_HST_ACC);
  6562. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6563. val |= CPMU_HST_ACC_MACCLK_6_25;
  6564. tw32(TG3_CPMU_HST_ACC, val);
  6565. }
  6566. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6567. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6568. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6569. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6570. tw32(PCIE_PWR_MGMT_THRESH, val);
  6571. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6572. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6573. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6574. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6575. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6576. }
  6577. if (tg3_flag(tp, L1PLLPD_EN)) {
  6578. u32 grc_mode = tr32(GRC_MODE);
  6579. /* Access the lower 1K of PL PCIE block registers. */
  6580. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6581. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6582. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6583. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6584. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6585. tw32(GRC_MODE, grc_mode);
  6586. }
  6587. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6588. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6589. u32 grc_mode = tr32(GRC_MODE);
  6590. /* Access the lower 1K of PL PCIE block registers. */
  6591. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6592. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6593. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6594. TG3_PCIE_PL_LO_PHYCTL5);
  6595. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6596. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6597. tw32(GRC_MODE, grc_mode);
  6598. }
  6599. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  6600. u32 grc_mode = tr32(GRC_MODE);
  6601. /* Access the lower 1K of DL PCIE block registers. */
  6602. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6603. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  6604. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6605. TG3_PCIE_DL_LO_FTSMAX);
  6606. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  6607. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  6608. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  6609. tw32(GRC_MODE, grc_mode);
  6610. }
  6611. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6612. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6613. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6614. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6615. }
  6616. /* This works around an issue with Athlon chipsets on
  6617. * B3 tigon3 silicon. This bit has no effect on any
  6618. * other revision. But do not set this on PCI Express
  6619. * chips and don't even touch the clocks if the CPMU is present.
  6620. */
  6621. if (!tg3_flag(tp, CPMU_PRESENT)) {
  6622. if (!tg3_flag(tp, PCI_EXPRESS))
  6623. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6624. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6625. }
  6626. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6627. tg3_flag(tp, PCIX_MODE)) {
  6628. val = tr32(TG3PCI_PCISTATE);
  6629. val |= PCISTATE_RETRY_SAME_DMA;
  6630. tw32(TG3PCI_PCISTATE, val);
  6631. }
  6632. if (tg3_flag(tp, ENABLE_APE)) {
  6633. /* Allow reads and writes to the
  6634. * APE register and memory space.
  6635. */
  6636. val = tr32(TG3PCI_PCISTATE);
  6637. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6638. PCISTATE_ALLOW_APE_SHMEM_WR |
  6639. PCISTATE_ALLOW_APE_PSPACE_WR;
  6640. tw32(TG3PCI_PCISTATE, val);
  6641. }
  6642. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6643. /* Enable some hw fixes. */
  6644. val = tr32(TG3PCI_MSI_DATA);
  6645. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6646. tw32(TG3PCI_MSI_DATA, val);
  6647. }
  6648. /* Descriptor ring init may make accesses to the
  6649. * NIC SRAM area to setup the TX descriptors, so we
  6650. * can only do this after the hardware has been
  6651. * successfully reset.
  6652. */
  6653. err = tg3_init_rings(tp);
  6654. if (err)
  6655. return err;
  6656. if (tg3_flag(tp, 57765_PLUS)) {
  6657. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6658. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6659. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6660. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6661. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  6662. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6663. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  6664. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6665. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6666. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6667. /* This value is determined during the probe time DMA
  6668. * engine test, tg3_test_dma.
  6669. */
  6670. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6671. }
  6672. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6673. GRC_MODE_4X_NIC_SEND_RINGS |
  6674. GRC_MODE_NO_TX_PHDR_CSUM |
  6675. GRC_MODE_NO_RX_PHDR_CSUM);
  6676. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6677. /* Pseudo-header checksum is done by hardware logic and not
  6678. * the offload processers, so make the chip do the pseudo-
  6679. * header checksums on receive. For transmit it is more
  6680. * convenient to do the pseudo-header checksum in software
  6681. * as Linux does that on transmit for us in all cases.
  6682. */
  6683. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6684. tw32(GRC_MODE,
  6685. tp->grc_mode |
  6686. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6687. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6688. val = tr32(GRC_MISC_CFG);
  6689. val &= ~0xff;
  6690. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6691. tw32(GRC_MISC_CFG, val);
  6692. /* Initialize MBUF/DESC pool. */
  6693. if (tg3_flag(tp, 5750_PLUS)) {
  6694. /* Do nothing. */
  6695. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6696. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6697. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6698. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6699. else
  6700. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6701. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6702. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6703. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  6704. int fw_len;
  6705. fw_len = tp->fw_len;
  6706. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6707. tw32(BUFMGR_MB_POOL_ADDR,
  6708. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6709. tw32(BUFMGR_MB_POOL_SIZE,
  6710. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6711. }
  6712. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6713. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6714. tp->bufmgr_config.mbuf_read_dma_low_water);
  6715. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6716. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6717. tw32(BUFMGR_MB_HIGH_WATER,
  6718. tp->bufmgr_config.mbuf_high_water);
  6719. } else {
  6720. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6721. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6722. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6723. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6724. tw32(BUFMGR_MB_HIGH_WATER,
  6725. tp->bufmgr_config.mbuf_high_water_jumbo);
  6726. }
  6727. tw32(BUFMGR_DMA_LOW_WATER,
  6728. tp->bufmgr_config.dma_low_water);
  6729. tw32(BUFMGR_DMA_HIGH_WATER,
  6730. tp->bufmgr_config.dma_high_water);
  6731. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6732. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6733. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6734. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6735. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  6736. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  6737. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  6738. tw32(BUFMGR_MODE, val);
  6739. for (i = 0; i < 2000; i++) {
  6740. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6741. break;
  6742. udelay(10);
  6743. }
  6744. if (i >= 2000) {
  6745. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6746. return -ENODEV;
  6747. }
  6748. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6749. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6750. tg3_setup_rxbd_thresholds(tp);
  6751. /* Initialize TG3_BDINFO's at:
  6752. * RCVDBDI_STD_BD: standard eth size rx ring
  6753. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6754. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6755. *
  6756. * like so:
  6757. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6758. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6759. * ring attribute flags
  6760. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6761. *
  6762. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6763. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6764. *
  6765. * The size of each ring is fixed in the firmware, but the location is
  6766. * configurable.
  6767. */
  6768. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6769. ((u64) tpr->rx_std_mapping >> 32));
  6770. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6771. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6772. if (!tg3_flag(tp, 5717_PLUS))
  6773. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6774. NIC_SRAM_RX_BUFFER_DESC);
  6775. /* Disable the mini ring */
  6776. if (!tg3_flag(tp, 5705_PLUS))
  6777. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6778. BDINFO_FLAGS_DISABLED);
  6779. /* Program the jumbo buffer descriptor ring control
  6780. * blocks on those devices that have them.
  6781. */
  6782. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6783. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  6784. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  6785. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6786. ((u64) tpr->rx_jmb_mapping >> 32));
  6787. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6788. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6789. val = TG3_RX_JMB_RING_SIZE(tp) <<
  6790. BDINFO_FLAGS_MAXLEN_SHIFT;
  6791. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6792. val | BDINFO_FLAGS_USE_EXT_RECV);
  6793. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  6794. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6795. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6796. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6797. } else {
  6798. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6799. BDINFO_FLAGS_DISABLED);
  6800. }
  6801. if (tg3_flag(tp, 57765_PLUS)) {
  6802. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6803. val = TG3_RX_STD_MAX_SIZE_5700;
  6804. else
  6805. val = TG3_RX_STD_MAX_SIZE_5717;
  6806. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6807. val |= (TG3_RX_STD_DMA_SZ << 2);
  6808. } else
  6809. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6810. } else
  6811. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6812. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6813. tpr->rx_std_prod_idx = tp->rx_pending;
  6814. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6815. tpr->rx_jmb_prod_idx =
  6816. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  6817. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6818. tg3_rings_reset(tp);
  6819. /* Initialize MAC address and backoff seed. */
  6820. __tg3_set_mac_addr(tp, 0);
  6821. /* MTU + ethernet header + FCS + optional VLAN tag */
  6822. tw32(MAC_RX_MTU_SIZE,
  6823. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6824. /* The slot time is changed by tg3_setup_phy if we
  6825. * run at gigabit with half duplex.
  6826. */
  6827. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6828. (6 << TX_LENGTHS_IPG_SHIFT) |
  6829. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  6830. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6831. val |= tr32(MAC_TX_LENGTHS) &
  6832. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  6833. TX_LENGTHS_CNT_DWN_VAL_MSK);
  6834. tw32(MAC_TX_LENGTHS, val);
  6835. /* Receive rules. */
  6836. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6837. tw32(RCVLPC_CONFIG, 0x0181);
  6838. /* Calculate RDMAC_MODE setting early, we need it to determine
  6839. * the RCVLPC_STATE_ENABLE mask.
  6840. */
  6841. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6842. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6843. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6844. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6845. RDMAC_MODE_LNGREAD_ENAB);
  6846. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6847. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6848. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6849. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6850. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6851. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6852. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6853. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6854. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6855. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  6856. if (tg3_flag(tp, TSO_CAPABLE) &&
  6857. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6858. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6859. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6860. !tg3_flag(tp, IS_5788)) {
  6861. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6862. }
  6863. }
  6864. if (tg3_flag(tp, PCI_EXPRESS))
  6865. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6866. if (tg3_flag(tp, HW_TSO_1) ||
  6867. tg3_flag(tp, HW_TSO_2) ||
  6868. tg3_flag(tp, HW_TSO_3))
  6869. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6870. if (tg3_flag(tp, 57765_PLUS) ||
  6871. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6872. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6873. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6874. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6875. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  6876. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6877. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6878. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6879. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  6880. tg3_flag(tp, 57765_PLUS)) {
  6881. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  6882. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6883. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6884. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  6885. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  6886. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  6887. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  6888. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  6889. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  6890. }
  6891. tw32(TG3_RDMA_RSRVCTRL_REG,
  6892. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  6893. }
  6894. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6895. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6896. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  6897. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  6898. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  6899. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  6900. }
  6901. /* Receive/send statistics. */
  6902. if (tg3_flag(tp, 5750_PLUS)) {
  6903. val = tr32(RCVLPC_STATS_ENABLE);
  6904. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6905. tw32(RCVLPC_STATS_ENABLE, val);
  6906. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6907. tg3_flag(tp, TSO_CAPABLE)) {
  6908. val = tr32(RCVLPC_STATS_ENABLE);
  6909. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6910. tw32(RCVLPC_STATS_ENABLE, val);
  6911. } else {
  6912. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6913. }
  6914. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6915. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6916. tw32(SNDDATAI_STATSCTRL,
  6917. (SNDDATAI_SCTRL_ENABLE |
  6918. SNDDATAI_SCTRL_FASTUPD));
  6919. /* Setup host coalescing engine. */
  6920. tw32(HOSTCC_MODE, 0);
  6921. for (i = 0; i < 2000; i++) {
  6922. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6923. break;
  6924. udelay(10);
  6925. }
  6926. __tg3_set_coalesce(tp, &tp->coal);
  6927. if (!tg3_flag(tp, 5705_PLUS)) {
  6928. /* Status/statistics block address. See tg3_timer,
  6929. * the tg3_periodic_fetch_stats call there, and
  6930. * tg3_get_stats to see how this works for 5705/5750 chips.
  6931. */
  6932. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6933. ((u64) tp->stats_mapping >> 32));
  6934. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6935. ((u64) tp->stats_mapping & 0xffffffff));
  6936. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6937. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6938. /* Clear statistics and status block memory areas */
  6939. for (i = NIC_SRAM_STATS_BLK;
  6940. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6941. i += sizeof(u32)) {
  6942. tg3_write_mem(tp, i, 0);
  6943. udelay(40);
  6944. }
  6945. }
  6946. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6947. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6948. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6949. if (!tg3_flag(tp, 5705_PLUS))
  6950. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6951. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6952. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  6953. /* reset to prevent losing 1st rx packet intermittently */
  6954. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6955. udelay(10);
  6956. }
  6957. if (tg3_flag(tp, ENABLE_APE))
  6958. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6959. else
  6960. tp->mac_mode = 0;
  6961. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6962. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6963. if (!tg3_flag(tp, 5705_PLUS) &&
  6964. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  6965. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6966. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6967. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6968. udelay(40);
  6969. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6970. * If TG3_FLAG_IS_NIC is zero, we should read the
  6971. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6972. * whether used as inputs or outputs, are set by boot code after
  6973. * reset.
  6974. */
  6975. if (!tg3_flag(tp, IS_NIC)) {
  6976. u32 gpio_mask;
  6977. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6978. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6979. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6980. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6981. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6982. GRC_LCLCTRL_GPIO_OUTPUT3;
  6983. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6984. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6985. tp->grc_local_ctrl &= ~gpio_mask;
  6986. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6987. /* GPIO1 must be driven high for eeprom write protect */
  6988. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  6989. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6990. GRC_LCLCTRL_GPIO_OUTPUT1);
  6991. }
  6992. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6993. udelay(100);
  6994. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
  6995. val = tr32(MSGINT_MODE);
  6996. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6997. tw32(MSGINT_MODE, val);
  6998. }
  6999. if (!tg3_flag(tp, 5705_PLUS)) {
  7000. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7001. udelay(40);
  7002. }
  7003. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7004. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7005. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7006. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7007. WDMAC_MODE_LNGREAD_ENAB);
  7008. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7009. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7010. if (tg3_flag(tp, TSO_CAPABLE) &&
  7011. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7012. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7013. /* nothing */
  7014. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7015. !tg3_flag(tp, IS_5788)) {
  7016. val |= WDMAC_MODE_RX_ACCEL;
  7017. }
  7018. }
  7019. /* Enable host coalescing bug fix */
  7020. if (tg3_flag(tp, 5755_PLUS))
  7021. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7022. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7023. val |= WDMAC_MODE_BURST_ALL_DATA;
  7024. tw32_f(WDMAC_MODE, val);
  7025. udelay(40);
  7026. if (tg3_flag(tp, PCIX_MODE)) {
  7027. u16 pcix_cmd;
  7028. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7029. &pcix_cmd);
  7030. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7031. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7032. pcix_cmd |= PCI_X_CMD_READ_2K;
  7033. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7034. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7035. pcix_cmd |= PCI_X_CMD_READ_2K;
  7036. }
  7037. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7038. pcix_cmd);
  7039. }
  7040. tw32_f(RDMAC_MODE, rdmac_mode);
  7041. udelay(40);
  7042. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7043. if (!tg3_flag(tp, 5705_PLUS))
  7044. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7045. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7046. tw32(SNDDATAC_MODE,
  7047. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7048. else
  7049. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7050. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7051. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7052. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7053. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7054. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7055. tw32(RCVDBDI_MODE, val);
  7056. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7057. if (tg3_flag(tp, HW_TSO_1) ||
  7058. tg3_flag(tp, HW_TSO_2) ||
  7059. tg3_flag(tp, HW_TSO_3))
  7060. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7061. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7062. if (tg3_flag(tp, ENABLE_TSS))
  7063. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7064. tw32(SNDBDI_MODE, val);
  7065. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7066. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7067. err = tg3_load_5701_a0_firmware_fix(tp);
  7068. if (err)
  7069. return err;
  7070. }
  7071. if (tg3_flag(tp, TSO_CAPABLE)) {
  7072. err = tg3_load_tso_firmware(tp);
  7073. if (err)
  7074. return err;
  7075. }
  7076. tp->tx_mode = TX_MODE_ENABLE;
  7077. if (tg3_flag(tp, 5755_PLUS) ||
  7078. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7079. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7080. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7081. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7082. tp->tx_mode &= ~val;
  7083. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7084. }
  7085. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7086. udelay(100);
  7087. if (tg3_flag(tp, ENABLE_RSS)) {
  7088. u32 reg = MAC_RSS_INDIR_TBL_0;
  7089. u8 *ent = (u8 *)&val;
  7090. /* Setup the indirection table */
  7091. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7092. int idx = i % sizeof(val);
  7093. ent[idx] = i % (tp->irq_cnt - 1);
  7094. if (idx == sizeof(val) - 1) {
  7095. tw32(reg, val);
  7096. reg += 4;
  7097. }
  7098. }
  7099. /* Setup the "secret" hash key. */
  7100. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7101. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7102. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7103. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7104. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7105. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7106. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7107. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7108. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7109. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7110. }
  7111. tp->rx_mode = RX_MODE_ENABLE;
  7112. if (tg3_flag(tp, 5755_PLUS))
  7113. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7114. if (tg3_flag(tp, ENABLE_RSS))
  7115. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7116. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7117. RX_MODE_RSS_IPV6_HASH_EN |
  7118. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7119. RX_MODE_RSS_IPV4_HASH_EN |
  7120. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7121. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7122. udelay(10);
  7123. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7124. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7125. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7126. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7127. udelay(10);
  7128. }
  7129. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7130. udelay(10);
  7131. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7132. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7133. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7134. /* Set drive transmission level to 1.2V */
  7135. /* only if the signal pre-emphasis bit is not set */
  7136. val = tr32(MAC_SERDES_CFG);
  7137. val &= 0xfffff000;
  7138. val |= 0x880;
  7139. tw32(MAC_SERDES_CFG, val);
  7140. }
  7141. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7142. tw32(MAC_SERDES_CFG, 0x616000);
  7143. }
  7144. /* Prevent chip from dropping frames when flow control
  7145. * is enabled.
  7146. */
  7147. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7148. val = 1;
  7149. else
  7150. val = 2;
  7151. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7152. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7153. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7154. /* Use hardware link auto-negotiation */
  7155. tg3_flag_set(tp, HW_AUTONEG);
  7156. }
  7157. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7158. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  7159. u32 tmp;
  7160. tmp = tr32(SERDES_RX_CTRL);
  7161. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7162. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7163. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7164. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7165. }
  7166. if (!tg3_flag(tp, USE_PHYLIB)) {
  7167. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7168. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7169. tp->link_config.speed = tp->link_config.orig_speed;
  7170. tp->link_config.duplex = tp->link_config.orig_duplex;
  7171. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7172. }
  7173. err = tg3_setup_phy(tp, 0);
  7174. if (err)
  7175. return err;
  7176. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7177. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7178. u32 tmp;
  7179. /* Clear CRC stats. */
  7180. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7181. tg3_writephy(tp, MII_TG3_TEST1,
  7182. tmp | MII_TG3_TEST1_CRC_EN);
  7183. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7184. }
  7185. }
  7186. }
  7187. __tg3_set_rx_mode(tp->dev);
  7188. /* Initialize receive rules. */
  7189. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7190. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7191. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7192. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7193. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7194. limit = 8;
  7195. else
  7196. limit = 16;
  7197. if (tg3_flag(tp, ENABLE_ASF))
  7198. limit -= 4;
  7199. switch (limit) {
  7200. case 16:
  7201. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7202. case 15:
  7203. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7204. case 14:
  7205. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7206. case 13:
  7207. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7208. case 12:
  7209. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7210. case 11:
  7211. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7212. case 10:
  7213. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7214. case 9:
  7215. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7216. case 8:
  7217. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7218. case 7:
  7219. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7220. case 6:
  7221. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7222. case 5:
  7223. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7224. case 4:
  7225. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7226. case 3:
  7227. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7228. case 2:
  7229. case 1:
  7230. default:
  7231. break;
  7232. }
  7233. if (tg3_flag(tp, ENABLE_APE))
  7234. /* Write our heartbeat update interval to APE. */
  7235. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7236. APE_HOST_HEARTBEAT_INT_DISABLE);
  7237. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7238. return 0;
  7239. }
  7240. /* Called at device open time to get the chip ready for
  7241. * packet processing. Invoked with tp->lock held.
  7242. */
  7243. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7244. {
  7245. tg3_switch_clocks(tp);
  7246. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7247. return tg3_reset_hw(tp, reset_phy);
  7248. }
  7249. #define TG3_STAT_ADD32(PSTAT, REG) \
  7250. do { u32 __val = tr32(REG); \
  7251. (PSTAT)->low += __val; \
  7252. if ((PSTAT)->low < __val) \
  7253. (PSTAT)->high += 1; \
  7254. } while (0)
  7255. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7256. {
  7257. struct tg3_hw_stats *sp = tp->hw_stats;
  7258. if (!netif_carrier_ok(tp->dev))
  7259. return;
  7260. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7261. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7262. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7263. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7264. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7265. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7266. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7267. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7268. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7269. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7270. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7271. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7272. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7273. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7274. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7275. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7276. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7277. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7278. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7279. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7280. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7281. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7282. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7283. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7284. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7285. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7286. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7287. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7288. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  7289. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7290. } else {
  7291. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7292. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7293. if (val) {
  7294. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7295. sp->rx_discards.low += val;
  7296. if (sp->rx_discards.low < val)
  7297. sp->rx_discards.high += 1;
  7298. }
  7299. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7300. }
  7301. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7302. }
  7303. static void tg3_timer(unsigned long __opaque)
  7304. {
  7305. struct tg3 *tp = (struct tg3 *) __opaque;
  7306. if (tp->irq_sync)
  7307. goto restart_timer;
  7308. spin_lock(&tp->lock);
  7309. if (!tg3_flag(tp, TAGGED_STATUS)) {
  7310. /* All of this garbage is because when using non-tagged
  7311. * IRQ status the mailbox/status_block protocol the chip
  7312. * uses with the cpu is race prone.
  7313. */
  7314. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7315. tw32(GRC_LOCAL_CTRL,
  7316. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7317. } else {
  7318. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7319. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7320. }
  7321. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7322. tg3_flag_set(tp, RESTART_TIMER);
  7323. spin_unlock(&tp->lock);
  7324. schedule_work(&tp->reset_task);
  7325. return;
  7326. }
  7327. }
  7328. /* This part only runs once per second. */
  7329. if (!--tp->timer_counter) {
  7330. if (tg3_flag(tp, 5705_PLUS))
  7331. tg3_periodic_fetch_stats(tp);
  7332. if (tp->setlpicnt && !--tp->setlpicnt)
  7333. tg3_phy_eee_enable(tp);
  7334. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  7335. u32 mac_stat;
  7336. int phy_event;
  7337. mac_stat = tr32(MAC_STATUS);
  7338. phy_event = 0;
  7339. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7340. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7341. phy_event = 1;
  7342. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7343. phy_event = 1;
  7344. if (phy_event)
  7345. tg3_setup_phy(tp, 0);
  7346. } else if (tg3_flag(tp, POLL_SERDES)) {
  7347. u32 mac_stat = tr32(MAC_STATUS);
  7348. int need_setup = 0;
  7349. if (netif_carrier_ok(tp->dev) &&
  7350. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7351. need_setup = 1;
  7352. }
  7353. if (!netif_carrier_ok(tp->dev) &&
  7354. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7355. MAC_STATUS_SIGNAL_DET))) {
  7356. need_setup = 1;
  7357. }
  7358. if (need_setup) {
  7359. if (!tp->serdes_counter) {
  7360. tw32_f(MAC_MODE,
  7361. (tp->mac_mode &
  7362. ~MAC_MODE_PORT_MODE_MASK));
  7363. udelay(40);
  7364. tw32_f(MAC_MODE, tp->mac_mode);
  7365. udelay(40);
  7366. }
  7367. tg3_setup_phy(tp, 0);
  7368. }
  7369. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7370. tg3_flag(tp, 5780_CLASS)) {
  7371. tg3_serdes_parallel_detect(tp);
  7372. }
  7373. tp->timer_counter = tp->timer_multiplier;
  7374. }
  7375. /* Heartbeat is only sent once every 2 seconds.
  7376. *
  7377. * The heartbeat is to tell the ASF firmware that the host
  7378. * driver is still alive. In the event that the OS crashes,
  7379. * ASF needs to reset the hardware to free up the FIFO space
  7380. * that may be filled with rx packets destined for the host.
  7381. * If the FIFO is full, ASF will no longer function properly.
  7382. *
  7383. * Unintended resets have been reported on real time kernels
  7384. * where the timer doesn't run on time. Netpoll will also have
  7385. * same problem.
  7386. *
  7387. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7388. * to check the ring condition when the heartbeat is expiring
  7389. * before doing the reset. This will prevent most unintended
  7390. * resets.
  7391. */
  7392. if (!--tp->asf_counter) {
  7393. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  7394. tg3_wait_for_event_ack(tp);
  7395. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7396. FWCMD_NICDRV_ALIVE3);
  7397. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7398. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7399. TG3_FW_UPDATE_TIMEOUT_SEC);
  7400. tg3_generate_fw_event(tp);
  7401. }
  7402. tp->asf_counter = tp->asf_multiplier;
  7403. }
  7404. spin_unlock(&tp->lock);
  7405. restart_timer:
  7406. tp->timer.expires = jiffies + tp->timer_offset;
  7407. add_timer(&tp->timer);
  7408. }
  7409. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7410. {
  7411. irq_handler_t fn;
  7412. unsigned long flags;
  7413. char *name;
  7414. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7415. if (tp->irq_cnt == 1)
  7416. name = tp->dev->name;
  7417. else {
  7418. name = &tnapi->irq_lbl[0];
  7419. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7420. name[IFNAMSIZ-1] = 0;
  7421. }
  7422. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7423. fn = tg3_msi;
  7424. if (tg3_flag(tp, 1SHOT_MSI))
  7425. fn = tg3_msi_1shot;
  7426. flags = 0;
  7427. } else {
  7428. fn = tg3_interrupt;
  7429. if (tg3_flag(tp, TAGGED_STATUS))
  7430. fn = tg3_interrupt_tagged;
  7431. flags = IRQF_SHARED;
  7432. }
  7433. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7434. }
  7435. static int tg3_test_interrupt(struct tg3 *tp)
  7436. {
  7437. struct tg3_napi *tnapi = &tp->napi[0];
  7438. struct net_device *dev = tp->dev;
  7439. int err, i, intr_ok = 0;
  7440. u32 val;
  7441. if (!netif_running(dev))
  7442. return -ENODEV;
  7443. tg3_disable_ints(tp);
  7444. free_irq(tnapi->irq_vec, tnapi);
  7445. /*
  7446. * Turn off MSI one shot mode. Otherwise this test has no
  7447. * observable way to know whether the interrupt was delivered.
  7448. */
  7449. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7450. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7451. tw32(MSGINT_MODE, val);
  7452. }
  7453. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7454. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7455. if (err)
  7456. return err;
  7457. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7458. tg3_enable_ints(tp);
  7459. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7460. tnapi->coal_now);
  7461. for (i = 0; i < 5; i++) {
  7462. u32 int_mbox, misc_host_ctrl;
  7463. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7464. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7465. if ((int_mbox != 0) ||
  7466. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7467. intr_ok = 1;
  7468. break;
  7469. }
  7470. msleep(10);
  7471. }
  7472. tg3_disable_ints(tp);
  7473. free_irq(tnapi->irq_vec, tnapi);
  7474. err = tg3_request_irq(tp, 0);
  7475. if (err)
  7476. return err;
  7477. if (intr_ok) {
  7478. /* Reenable MSI one shot mode. */
  7479. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7480. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7481. tw32(MSGINT_MODE, val);
  7482. }
  7483. return 0;
  7484. }
  7485. return -EIO;
  7486. }
  7487. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7488. * successfully restored
  7489. */
  7490. static int tg3_test_msi(struct tg3 *tp)
  7491. {
  7492. int err;
  7493. u16 pci_cmd;
  7494. if (!tg3_flag(tp, USING_MSI))
  7495. return 0;
  7496. /* Turn off SERR reporting in case MSI terminates with Master
  7497. * Abort.
  7498. */
  7499. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7500. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7501. pci_cmd & ~PCI_COMMAND_SERR);
  7502. err = tg3_test_interrupt(tp);
  7503. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7504. if (!err)
  7505. return 0;
  7506. /* other failures */
  7507. if (err != -EIO)
  7508. return err;
  7509. /* MSI test failed, go back to INTx mode */
  7510. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7511. "to INTx mode. Please report this failure to the PCI "
  7512. "maintainer and include system chipset information\n");
  7513. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7514. pci_disable_msi(tp->pdev);
  7515. tg3_flag_clear(tp, USING_MSI);
  7516. tp->napi[0].irq_vec = tp->pdev->irq;
  7517. err = tg3_request_irq(tp, 0);
  7518. if (err)
  7519. return err;
  7520. /* Need to reset the chip because the MSI cycle may have terminated
  7521. * with Master Abort.
  7522. */
  7523. tg3_full_lock(tp, 1);
  7524. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7525. err = tg3_init_hw(tp, 1);
  7526. tg3_full_unlock(tp);
  7527. if (err)
  7528. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7529. return err;
  7530. }
  7531. static int tg3_request_firmware(struct tg3 *tp)
  7532. {
  7533. const __be32 *fw_data;
  7534. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7535. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7536. tp->fw_needed);
  7537. return -ENOENT;
  7538. }
  7539. fw_data = (void *)tp->fw->data;
  7540. /* Firmware blob starts with version numbers, followed by
  7541. * start address and _full_ length including BSS sections
  7542. * (which must be longer than the actual data, of course
  7543. */
  7544. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7545. if (tp->fw_len < (tp->fw->size - 12)) {
  7546. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7547. tp->fw_len, tp->fw_needed);
  7548. release_firmware(tp->fw);
  7549. tp->fw = NULL;
  7550. return -EINVAL;
  7551. }
  7552. /* We no longer need firmware; we have it. */
  7553. tp->fw_needed = NULL;
  7554. return 0;
  7555. }
  7556. static bool tg3_enable_msix(struct tg3 *tp)
  7557. {
  7558. int i, rc, cpus = num_online_cpus();
  7559. struct msix_entry msix_ent[tp->irq_max];
  7560. if (cpus == 1)
  7561. /* Just fallback to the simpler MSI mode. */
  7562. return false;
  7563. /*
  7564. * We want as many rx rings enabled as there are cpus.
  7565. * The first MSIX vector only deals with link interrupts, etc,
  7566. * so we add one to the number of vectors we are requesting.
  7567. */
  7568. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7569. for (i = 0; i < tp->irq_max; i++) {
  7570. msix_ent[i].entry = i;
  7571. msix_ent[i].vector = 0;
  7572. }
  7573. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7574. if (rc < 0) {
  7575. return false;
  7576. } else if (rc != 0) {
  7577. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7578. return false;
  7579. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7580. tp->irq_cnt, rc);
  7581. tp->irq_cnt = rc;
  7582. }
  7583. for (i = 0; i < tp->irq_max; i++)
  7584. tp->napi[i].irq_vec = msix_ent[i].vector;
  7585. netif_set_real_num_tx_queues(tp->dev, 1);
  7586. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7587. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7588. pci_disable_msix(tp->pdev);
  7589. return false;
  7590. }
  7591. if (tp->irq_cnt > 1) {
  7592. tg3_flag_set(tp, ENABLE_RSS);
  7593. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7594. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7595. tg3_flag_set(tp, ENABLE_TSS);
  7596. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7597. }
  7598. }
  7599. return true;
  7600. }
  7601. static void tg3_ints_init(struct tg3 *tp)
  7602. {
  7603. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  7604. !tg3_flag(tp, TAGGED_STATUS)) {
  7605. /* All MSI supporting chips should support tagged
  7606. * status. Assert that this is the case.
  7607. */
  7608. netdev_warn(tp->dev,
  7609. "MSI without TAGGED_STATUS? Not using MSI\n");
  7610. goto defcfg;
  7611. }
  7612. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  7613. tg3_flag_set(tp, USING_MSIX);
  7614. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  7615. tg3_flag_set(tp, USING_MSI);
  7616. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7617. u32 msi_mode = tr32(MSGINT_MODE);
  7618. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  7619. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7620. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7621. }
  7622. defcfg:
  7623. if (!tg3_flag(tp, USING_MSIX)) {
  7624. tp->irq_cnt = 1;
  7625. tp->napi[0].irq_vec = tp->pdev->irq;
  7626. netif_set_real_num_tx_queues(tp->dev, 1);
  7627. netif_set_real_num_rx_queues(tp->dev, 1);
  7628. }
  7629. }
  7630. static void tg3_ints_fini(struct tg3 *tp)
  7631. {
  7632. if (tg3_flag(tp, USING_MSIX))
  7633. pci_disable_msix(tp->pdev);
  7634. else if (tg3_flag(tp, USING_MSI))
  7635. pci_disable_msi(tp->pdev);
  7636. tg3_flag_clear(tp, USING_MSI);
  7637. tg3_flag_clear(tp, USING_MSIX);
  7638. tg3_flag_clear(tp, ENABLE_RSS);
  7639. tg3_flag_clear(tp, ENABLE_TSS);
  7640. }
  7641. static int tg3_open(struct net_device *dev)
  7642. {
  7643. struct tg3 *tp = netdev_priv(dev);
  7644. int i, err;
  7645. if (tp->fw_needed) {
  7646. err = tg3_request_firmware(tp);
  7647. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7648. if (err)
  7649. return err;
  7650. } else if (err) {
  7651. netdev_warn(tp->dev, "TSO capability disabled\n");
  7652. tg3_flag_clear(tp, TSO_CAPABLE);
  7653. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  7654. netdev_notice(tp->dev, "TSO capability restored\n");
  7655. tg3_flag_set(tp, TSO_CAPABLE);
  7656. }
  7657. }
  7658. netif_carrier_off(tp->dev);
  7659. err = tg3_power_up(tp);
  7660. if (err)
  7661. return err;
  7662. tg3_full_lock(tp, 0);
  7663. tg3_disable_ints(tp);
  7664. tg3_flag_clear(tp, INIT_COMPLETE);
  7665. tg3_full_unlock(tp);
  7666. /*
  7667. * Setup interrupts first so we know how
  7668. * many NAPI resources to allocate
  7669. */
  7670. tg3_ints_init(tp);
  7671. /* The placement of this call is tied
  7672. * to the setup and use of Host TX descriptors.
  7673. */
  7674. err = tg3_alloc_consistent(tp);
  7675. if (err)
  7676. goto err_out1;
  7677. tg3_napi_init(tp);
  7678. tg3_napi_enable(tp);
  7679. for (i = 0; i < tp->irq_cnt; i++) {
  7680. struct tg3_napi *tnapi = &tp->napi[i];
  7681. err = tg3_request_irq(tp, i);
  7682. if (err) {
  7683. for (i--; i >= 0; i--)
  7684. free_irq(tnapi->irq_vec, tnapi);
  7685. break;
  7686. }
  7687. }
  7688. if (err)
  7689. goto err_out2;
  7690. tg3_full_lock(tp, 0);
  7691. err = tg3_init_hw(tp, 1);
  7692. if (err) {
  7693. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7694. tg3_free_rings(tp);
  7695. } else {
  7696. if (tg3_flag(tp, TAGGED_STATUS))
  7697. tp->timer_offset = HZ;
  7698. else
  7699. tp->timer_offset = HZ / 10;
  7700. BUG_ON(tp->timer_offset > HZ);
  7701. tp->timer_counter = tp->timer_multiplier =
  7702. (HZ / tp->timer_offset);
  7703. tp->asf_counter = tp->asf_multiplier =
  7704. ((HZ / tp->timer_offset) * 2);
  7705. init_timer(&tp->timer);
  7706. tp->timer.expires = jiffies + tp->timer_offset;
  7707. tp->timer.data = (unsigned long) tp;
  7708. tp->timer.function = tg3_timer;
  7709. }
  7710. tg3_full_unlock(tp);
  7711. if (err)
  7712. goto err_out3;
  7713. if (tg3_flag(tp, USING_MSI)) {
  7714. err = tg3_test_msi(tp);
  7715. if (err) {
  7716. tg3_full_lock(tp, 0);
  7717. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7718. tg3_free_rings(tp);
  7719. tg3_full_unlock(tp);
  7720. goto err_out2;
  7721. }
  7722. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7723. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7724. tw32(PCIE_TRANSACTION_CFG,
  7725. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7726. }
  7727. }
  7728. tg3_phy_start(tp);
  7729. tg3_full_lock(tp, 0);
  7730. add_timer(&tp->timer);
  7731. tg3_flag_set(tp, INIT_COMPLETE);
  7732. tg3_enable_ints(tp);
  7733. tg3_full_unlock(tp);
  7734. netif_tx_start_all_queues(dev);
  7735. /*
  7736. * Reset loopback feature if it was turned on while the device was down
  7737. * make sure that it's installed properly now.
  7738. */
  7739. if (dev->features & NETIF_F_LOOPBACK)
  7740. tg3_set_loopback(dev, dev->features);
  7741. return 0;
  7742. err_out3:
  7743. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7744. struct tg3_napi *tnapi = &tp->napi[i];
  7745. free_irq(tnapi->irq_vec, tnapi);
  7746. }
  7747. err_out2:
  7748. tg3_napi_disable(tp);
  7749. tg3_napi_fini(tp);
  7750. tg3_free_consistent(tp);
  7751. err_out1:
  7752. tg3_ints_fini(tp);
  7753. return err;
  7754. }
  7755. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7756. struct rtnl_link_stats64 *);
  7757. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7758. static int tg3_close(struct net_device *dev)
  7759. {
  7760. int i;
  7761. struct tg3 *tp = netdev_priv(dev);
  7762. tg3_napi_disable(tp);
  7763. cancel_work_sync(&tp->reset_task);
  7764. netif_tx_stop_all_queues(dev);
  7765. del_timer_sync(&tp->timer);
  7766. tg3_phy_stop(tp);
  7767. tg3_full_lock(tp, 1);
  7768. tg3_disable_ints(tp);
  7769. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7770. tg3_free_rings(tp);
  7771. tg3_flag_clear(tp, INIT_COMPLETE);
  7772. tg3_full_unlock(tp);
  7773. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7774. struct tg3_napi *tnapi = &tp->napi[i];
  7775. free_irq(tnapi->irq_vec, tnapi);
  7776. }
  7777. tg3_ints_fini(tp);
  7778. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7779. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7780. sizeof(tp->estats_prev));
  7781. tg3_napi_fini(tp);
  7782. tg3_free_consistent(tp);
  7783. tg3_power_down(tp);
  7784. netif_carrier_off(tp->dev);
  7785. return 0;
  7786. }
  7787. static inline u64 get_stat64(tg3_stat64_t *val)
  7788. {
  7789. return ((u64)val->high << 32) | ((u64)val->low);
  7790. }
  7791. static u64 calc_crc_errors(struct tg3 *tp)
  7792. {
  7793. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7794. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7795. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7796. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7797. u32 val;
  7798. spin_lock_bh(&tp->lock);
  7799. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7800. tg3_writephy(tp, MII_TG3_TEST1,
  7801. val | MII_TG3_TEST1_CRC_EN);
  7802. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  7803. } else
  7804. val = 0;
  7805. spin_unlock_bh(&tp->lock);
  7806. tp->phy_crc_errors += val;
  7807. return tp->phy_crc_errors;
  7808. }
  7809. return get_stat64(&hw_stats->rx_fcs_errors);
  7810. }
  7811. #define ESTAT_ADD(member) \
  7812. estats->member = old_estats->member + \
  7813. get_stat64(&hw_stats->member)
  7814. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7815. {
  7816. struct tg3_ethtool_stats *estats = &tp->estats;
  7817. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7818. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7819. if (!hw_stats)
  7820. return old_estats;
  7821. ESTAT_ADD(rx_octets);
  7822. ESTAT_ADD(rx_fragments);
  7823. ESTAT_ADD(rx_ucast_packets);
  7824. ESTAT_ADD(rx_mcast_packets);
  7825. ESTAT_ADD(rx_bcast_packets);
  7826. ESTAT_ADD(rx_fcs_errors);
  7827. ESTAT_ADD(rx_align_errors);
  7828. ESTAT_ADD(rx_xon_pause_rcvd);
  7829. ESTAT_ADD(rx_xoff_pause_rcvd);
  7830. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7831. ESTAT_ADD(rx_xoff_entered);
  7832. ESTAT_ADD(rx_frame_too_long_errors);
  7833. ESTAT_ADD(rx_jabbers);
  7834. ESTAT_ADD(rx_undersize_packets);
  7835. ESTAT_ADD(rx_in_length_errors);
  7836. ESTAT_ADD(rx_out_length_errors);
  7837. ESTAT_ADD(rx_64_or_less_octet_packets);
  7838. ESTAT_ADD(rx_65_to_127_octet_packets);
  7839. ESTAT_ADD(rx_128_to_255_octet_packets);
  7840. ESTAT_ADD(rx_256_to_511_octet_packets);
  7841. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7842. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7843. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7844. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7845. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7846. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7847. ESTAT_ADD(tx_octets);
  7848. ESTAT_ADD(tx_collisions);
  7849. ESTAT_ADD(tx_xon_sent);
  7850. ESTAT_ADD(tx_xoff_sent);
  7851. ESTAT_ADD(tx_flow_control);
  7852. ESTAT_ADD(tx_mac_errors);
  7853. ESTAT_ADD(tx_single_collisions);
  7854. ESTAT_ADD(tx_mult_collisions);
  7855. ESTAT_ADD(tx_deferred);
  7856. ESTAT_ADD(tx_excessive_collisions);
  7857. ESTAT_ADD(tx_late_collisions);
  7858. ESTAT_ADD(tx_collide_2times);
  7859. ESTAT_ADD(tx_collide_3times);
  7860. ESTAT_ADD(tx_collide_4times);
  7861. ESTAT_ADD(tx_collide_5times);
  7862. ESTAT_ADD(tx_collide_6times);
  7863. ESTAT_ADD(tx_collide_7times);
  7864. ESTAT_ADD(tx_collide_8times);
  7865. ESTAT_ADD(tx_collide_9times);
  7866. ESTAT_ADD(tx_collide_10times);
  7867. ESTAT_ADD(tx_collide_11times);
  7868. ESTAT_ADD(tx_collide_12times);
  7869. ESTAT_ADD(tx_collide_13times);
  7870. ESTAT_ADD(tx_collide_14times);
  7871. ESTAT_ADD(tx_collide_15times);
  7872. ESTAT_ADD(tx_ucast_packets);
  7873. ESTAT_ADD(tx_mcast_packets);
  7874. ESTAT_ADD(tx_bcast_packets);
  7875. ESTAT_ADD(tx_carrier_sense_errors);
  7876. ESTAT_ADD(tx_discards);
  7877. ESTAT_ADD(tx_errors);
  7878. ESTAT_ADD(dma_writeq_full);
  7879. ESTAT_ADD(dma_write_prioq_full);
  7880. ESTAT_ADD(rxbds_empty);
  7881. ESTAT_ADD(rx_discards);
  7882. ESTAT_ADD(rx_errors);
  7883. ESTAT_ADD(rx_threshold_hit);
  7884. ESTAT_ADD(dma_readq_full);
  7885. ESTAT_ADD(dma_read_prioq_full);
  7886. ESTAT_ADD(tx_comp_queue_full);
  7887. ESTAT_ADD(ring_set_send_prod_index);
  7888. ESTAT_ADD(ring_status_update);
  7889. ESTAT_ADD(nic_irqs);
  7890. ESTAT_ADD(nic_avoided_irqs);
  7891. ESTAT_ADD(nic_tx_threshold_hit);
  7892. ESTAT_ADD(mbuf_lwm_thresh_hit);
  7893. return estats;
  7894. }
  7895. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  7896. struct rtnl_link_stats64 *stats)
  7897. {
  7898. struct tg3 *tp = netdev_priv(dev);
  7899. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  7900. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7901. if (!hw_stats)
  7902. return old_stats;
  7903. stats->rx_packets = old_stats->rx_packets +
  7904. get_stat64(&hw_stats->rx_ucast_packets) +
  7905. get_stat64(&hw_stats->rx_mcast_packets) +
  7906. get_stat64(&hw_stats->rx_bcast_packets);
  7907. stats->tx_packets = old_stats->tx_packets +
  7908. get_stat64(&hw_stats->tx_ucast_packets) +
  7909. get_stat64(&hw_stats->tx_mcast_packets) +
  7910. get_stat64(&hw_stats->tx_bcast_packets);
  7911. stats->rx_bytes = old_stats->rx_bytes +
  7912. get_stat64(&hw_stats->rx_octets);
  7913. stats->tx_bytes = old_stats->tx_bytes +
  7914. get_stat64(&hw_stats->tx_octets);
  7915. stats->rx_errors = old_stats->rx_errors +
  7916. get_stat64(&hw_stats->rx_errors);
  7917. stats->tx_errors = old_stats->tx_errors +
  7918. get_stat64(&hw_stats->tx_errors) +
  7919. get_stat64(&hw_stats->tx_mac_errors) +
  7920. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7921. get_stat64(&hw_stats->tx_discards);
  7922. stats->multicast = old_stats->multicast +
  7923. get_stat64(&hw_stats->rx_mcast_packets);
  7924. stats->collisions = old_stats->collisions +
  7925. get_stat64(&hw_stats->tx_collisions);
  7926. stats->rx_length_errors = old_stats->rx_length_errors +
  7927. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7928. get_stat64(&hw_stats->rx_undersize_packets);
  7929. stats->rx_over_errors = old_stats->rx_over_errors +
  7930. get_stat64(&hw_stats->rxbds_empty);
  7931. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7932. get_stat64(&hw_stats->rx_align_errors);
  7933. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7934. get_stat64(&hw_stats->tx_discards);
  7935. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7936. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7937. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7938. calc_crc_errors(tp);
  7939. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7940. get_stat64(&hw_stats->rx_discards);
  7941. stats->rx_dropped = tp->rx_dropped;
  7942. return stats;
  7943. }
  7944. static inline u32 calc_crc(unsigned char *buf, int len)
  7945. {
  7946. u32 reg;
  7947. u32 tmp;
  7948. int j, k;
  7949. reg = 0xffffffff;
  7950. for (j = 0; j < len; j++) {
  7951. reg ^= buf[j];
  7952. for (k = 0; k < 8; k++) {
  7953. tmp = reg & 0x01;
  7954. reg >>= 1;
  7955. if (tmp)
  7956. reg ^= 0xedb88320;
  7957. }
  7958. }
  7959. return ~reg;
  7960. }
  7961. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7962. {
  7963. /* accept or reject all multicast frames */
  7964. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7965. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7966. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7967. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7968. }
  7969. static void __tg3_set_rx_mode(struct net_device *dev)
  7970. {
  7971. struct tg3 *tp = netdev_priv(dev);
  7972. u32 rx_mode;
  7973. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7974. RX_MODE_KEEP_VLAN_TAG);
  7975. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7976. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7977. * flag clear.
  7978. */
  7979. if (!tg3_flag(tp, ENABLE_ASF))
  7980. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7981. #endif
  7982. if (dev->flags & IFF_PROMISC) {
  7983. /* Promiscuous mode. */
  7984. rx_mode |= RX_MODE_PROMISC;
  7985. } else if (dev->flags & IFF_ALLMULTI) {
  7986. /* Accept all multicast. */
  7987. tg3_set_multi(tp, 1);
  7988. } else if (netdev_mc_empty(dev)) {
  7989. /* Reject all multicast. */
  7990. tg3_set_multi(tp, 0);
  7991. } else {
  7992. /* Accept one or more multicast(s). */
  7993. struct netdev_hw_addr *ha;
  7994. u32 mc_filter[4] = { 0, };
  7995. u32 regidx;
  7996. u32 bit;
  7997. u32 crc;
  7998. netdev_for_each_mc_addr(ha, dev) {
  7999. crc = calc_crc(ha->addr, ETH_ALEN);
  8000. bit = ~crc & 0x7f;
  8001. regidx = (bit & 0x60) >> 5;
  8002. bit &= 0x1f;
  8003. mc_filter[regidx] |= (1 << bit);
  8004. }
  8005. tw32(MAC_HASH_REG_0, mc_filter[0]);
  8006. tw32(MAC_HASH_REG_1, mc_filter[1]);
  8007. tw32(MAC_HASH_REG_2, mc_filter[2]);
  8008. tw32(MAC_HASH_REG_3, mc_filter[3]);
  8009. }
  8010. if (rx_mode != tp->rx_mode) {
  8011. tp->rx_mode = rx_mode;
  8012. tw32_f(MAC_RX_MODE, rx_mode);
  8013. udelay(10);
  8014. }
  8015. }
  8016. static void tg3_set_rx_mode(struct net_device *dev)
  8017. {
  8018. struct tg3 *tp = netdev_priv(dev);
  8019. if (!netif_running(dev))
  8020. return;
  8021. tg3_full_lock(tp, 0);
  8022. __tg3_set_rx_mode(dev);
  8023. tg3_full_unlock(tp);
  8024. }
  8025. static int tg3_get_regs_len(struct net_device *dev)
  8026. {
  8027. return TG3_REG_BLK_SIZE;
  8028. }
  8029. static void tg3_get_regs(struct net_device *dev,
  8030. struct ethtool_regs *regs, void *_p)
  8031. {
  8032. struct tg3 *tp = netdev_priv(dev);
  8033. regs->version = 0;
  8034. memset(_p, 0, TG3_REG_BLK_SIZE);
  8035. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8036. return;
  8037. tg3_full_lock(tp, 0);
  8038. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8039. tg3_full_unlock(tp);
  8040. }
  8041. static int tg3_get_eeprom_len(struct net_device *dev)
  8042. {
  8043. struct tg3 *tp = netdev_priv(dev);
  8044. return tp->nvram_size;
  8045. }
  8046. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8047. {
  8048. struct tg3 *tp = netdev_priv(dev);
  8049. int ret;
  8050. u8 *pd;
  8051. u32 i, offset, len, b_offset, b_count;
  8052. __be32 val;
  8053. if (tg3_flag(tp, NO_NVRAM))
  8054. return -EINVAL;
  8055. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8056. return -EAGAIN;
  8057. offset = eeprom->offset;
  8058. len = eeprom->len;
  8059. eeprom->len = 0;
  8060. eeprom->magic = TG3_EEPROM_MAGIC;
  8061. if (offset & 3) {
  8062. /* adjustments to start on required 4 byte boundary */
  8063. b_offset = offset & 3;
  8064. b_count = 4 - b_offset;
  8065. if (b_count > len) {
  8066. /* i.e. offset=1 len=2 */
  8067. b_count = len;
  8068. }
  8069. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8070. if (ret)
  8071. return ret;
  8072. memcpy(data, ((char *)&val) + b_offset, b_count);
  8073. len -= b_count;
  8074. offset += b_count;
  8075. eeprom->len += b_count;
  8076. }
  8077. /* read bytes up to the last 4 byte boundary */
  8078. pd = &data[eeprom->len];
  8079. for (i = 0; i < (len - (len & 3)); i += 4) {
  8080. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8081. if (ret) {
  8082. eeprom->len += i;
  8083. return ret;
  8084. }
  8085. memcpy(pd + i, &val, 4);
  8086. }
  8087. eeprom->len += i;
  8088. if (len & 3) {
  8089. /* read last bytes not ending on 4 byte boundary */
  8090. pd = &data[eeprom->len];
  8091. b_count = len & 3;
  8092. b_offset = offset + len - b_count;
  8093. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8094. if (ret)
  8095. return ret;
  8096. memcpy(pd, &val, b_count);
  8097. eeprom->len += b_count;
  8098. }
  8099. return 0;
  8100. }
  8101. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8102. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8103. {
  8104. struct tg3 *tp = netdev_priv(dev);
  8105. int ret;
  8106. u32 offset, len, b_offset, odd_len;
  8107. u8 *buf;
  8108. __be32 start, end;
  8109. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8110. return -EAGAIN;
  8111. if (tg3_flag(tp, NO_NVRAM) ||
  8112. eeprom->magic != TG3_EEPROM_MAGIC)
  8113. return -EINVAL;
  8114. offset = eeprom->offset;
  8115. len = eeprom->len;
  8116. if ((b_offset = (offset & 3))) {
  8117. /* adjustments to start on required 4 byte boundary */
  8118. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8119. if (ret)
  8120. return ret;
  8121. len += b_offset;
  8122. offset &= ~3;
  8123. if (len < 4)
  8124. len = 4;
  8125. }
  8126. odd_len = 0;
  8127. if (len & 3) {
  8128. /* adjustments to end on required 4 byte boundary */
  8129. odd_len = 1;
  8130. len = (len + 3) & ~3;
  8131. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8132. if (ret)
  8133. return ret;
  8134. }
  8135. buf = data;
  8136. if (b_offset || odd_len) {
  8137. buf = kmalloc(len, GFP_KERNEL);
  8138. if (!buf)
  8139. return -ENOMEM;
  8140. if (b_offset)
  8141. memcpy(buf, &start, 4);
  8142. if (odd_len)
  8143. memcpy(buf+len-4, &end, 4);
  8144. memcpy(buf + b_offset, data, eeprom->len);
  8145. }
  8146. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8147. if (buf != data)
  8148. kfree(buf);
  8149. return ret;
  8150. }
  8151. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8152. {
  8153. struct tg3 *tp = netdev_priv(dev);
  8154. if (tg3_flag(tp, USE_PHYLIB)) {
  8155. struct phy_device *phydev;
  8156. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8157. return -EAGAIN;
  8158. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8159. return phy_ethtool_gset(phydev, cmd);
  8160. }
  8161. cmd->supported = (SUPPORTED_Autoneg);
  8162. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8163. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8164. SUPPORTED_1000baseT_Full);
  8165. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8166. cmd->supported |= (SUPPORTED_100baseT_Half |
  8167. SUPPORTED_100baseT_Full |
  8168. SUPPORTED_10baseT_Half |
  8169. SUPPORTED_10baseT_Full |
  8170. SUPPORTED_TP);
  8171. cmd->port = PORT_TP;
  8172. } else {
  8173. cmd->supported |= SUPPORTED_FIBRE;
  8174. cmd->port = PORT_FIBRE;
  8175. }
  8176. cmd->advertising = tp->link_config.advertising;
  8177. if (netif_running(dev)) {
  8178. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8179. cmd->duplex = tp->link_config.active_duplex;
  8180. } else {
  8181. ethtool_cmd_speed_set(cmd, SPEED_INVALID);
  8182. cmd->duplex = DUPLEX_INVALID;
  8183. }
  8184. cmd->phy_address = tp->phy_addr;
  8185. cmd->transceiver = XCVR_INTERNAL;
  8186. cmd->autoneg = tp->link_config.autoneg;
  8187. cmd->maxtxpkt = 0;
  8188. cmd->maxrxpkt = 0;
  8189. return 0;
  8190. }
  8191. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8192. {
  8193. struct tg3 *tp = netdev_priv(dev);
  8194. u32 speed = ethtool_cmd_speed(cmd);
  8195. if (tg3_flag(tp, USE_PHYLIB)) {
  8196. struct phy_device *phydev;
  8197. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8198. return -EAGAIN;
  8199. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8200. return phy_ethtool_sset(phydev, cmd);
  8201. }
  8202. if (cmd->autoneg != AUTONEG_ENABLE &&
  8203. cmd->autoneg != AUTONEG_DISABLE)
  8204. return -EINVAL;
  8205. if (cmd->autoneg == AUTONEG_DISABLE &&
  8206. cmd->duplex != DUPLEX_FULL &&
  8207. cmd->duplex != DUPLEX_HALF)
  8208. return -EINVAL;
  8209. if (cmd->autoneg == AUTONEG_ENABLE) {
  8210. u32 mask = ADVERTISED_Autoneg |
  8211. ADVERTISED_Pause |
  8212. ADVERTISED_Asym_Pause;
  8213. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8214. mask |= ADVERTISED_1000baseT_Half |
  8215. ADVERTISED_1000baseT_Full;
  8216. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8217. mask |= ADVERTISED_100baseT_Half |
  8218. ADVERTISED_100baseT_Full |
  8219. ADVERTISED_10baseT_Half |
  8220. ADVERTISED_10baseT_Full |
  8221. ADVERTISED_TP;
  8222. else
  8223. mask |= ADVERTISED_FIBRE;
  8224. if (cmd->advertising & ~mask)
  8225. return -EINVAL;
  8226. mask &= (ADVERTISED_1000baseT_Half |
  8227. ADVERTISED_1000baseT_Full |
  8228. ADVERTISED_100baseT_Half |
  8229. ADVERTISED_100baseT_Full |
  8230. ADVERTISED_10baseT_Half |
  8231. ADVERTISED_10baseT_Full);
  8232. cmd->advertising &= mask;
  8233. } else {
  8234. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8235. if (speed != SPEED_1000)
  8236. return -EINVAL;
  8237. if (cmd->duplex != DUPLEX_FULL)
  8238. return -EINVAL;
  8239. } else {
  8240. if (speed != SPEED_100 &&
  8241. speed != SPEED_10)
  8242. return -EINVAL;
  8243. }
  8244. }
  8245. tg3_full_lock(tp, 0);
  8246. tp->link_config.autoneg = cmd->autoneg;
  8247. if (cmd->autoneg == AUTONEG_ENABLE) {
  8248. tp->link_config.advertising = (cmd->advertising |
  8249. ADVERTISED_Autoneg);
  8250. tp->link_config.speed = SPEED_INVALID;
  8251. tp->link_config.duplex = DUPLEX_INVALID;
  8252. } else {
  8253. tp->link_config.advertising = 0;
  8254. tp->link_config.speed = speed;
  8255. tp->link_config.duplex = cmd->duplex;
  8256. }
  8257. tp->link_config.orig_speed = tp->link_config.speed;
  8258. tp->link_config.orig_duplex = tp->link_config.duplex;
  8259. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8260. if (netif_running(dev))
  8261. tg3_setup_phy(tp, 1);
  8262. tg3_full_unlock(tp);
  8263. return 0;
  8264. }
  8265. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8266. {
  8267. struct tg3 *tp = netdev_priv(dev);
  8268. strcpy(info->driver, DRV_MODULE_NAME);
  8269. strcpy(info->version, DRV_MODULE_VERSION);
  8270. strcpy(info->fw_version, tp->fw_ver);
  8271. strcpy(info->bus_info, pci_name(tp->pdev));
  8272. }
  8273. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8274. {
  8275. struct tg3 *tp = netdev_priv(dev);
  8276. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  8277. wol->supported = WAKE_MAGIC;
  8278. else
  8279. wol->supported = 0;
  8280. wol->wolopts = 0;
  8281. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  8282. wol->wolopts = WAKE_MAGIC;
  8283. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8284. }
  8285. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8286. {
  8287. struct tg3 *tp = netdev_priv(dev);
  8288. struct device *dp = &tp->pdev->dev;
  8289. if (wol->wolopts & ~WAKE_MAGIC)
  8290. return -EINVAL;
  8291. if ((wol->wolopts & WAKE_MAGIC) &&
  8292. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  8293. return -EINVAL;
  8294. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8295. spin_lock_bh(&tp->lock);
  8296. if (device_may_wakeup(dp))
  8297. tg3_flag_set(tp, WOL_ENABLE);
  8298. else
  8299. tg3_flag_clear(tp, WOL_ENABLE);
  8300. spin_unlock_bh(&tp->lock);
  8301. return 0;
  8302. }
  8303. static u32 tg3_get_msglevel(struct net_device *dev)
  8304. {
  8305. struct tg3 *tp = netdev_priv(dev);
  8306. return tp->msg_enable;
  8307. }
  8308. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8309. {
  8310. struct tg3 *tp = netdev_priv(dev);
  8311. tp->msg_enable = value;
  8312. }
  8313. static int tg3_nway_reset(struct net_device *dev)
  8314. {
  8315. struct tg3 *tp = netdev_priv(dev);
  8316. int r;
  8317. if (!netif_running(dev))
  8318. return -EAGAIN;
  8319. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8320. return -EINVAL;
  8321. if (tg3_flag(tp, USE_PHYLIB)) {
  8322. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8323. return -EAGAIN;
  8324. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8325. } else {
  8326. u32 bmcr;
  8327. spin_lock_bh(&tp->lock);
  8328. r = -EINVAL;
  8329. tg3_readphy(tp, MII_BMCR, &bmcr);
  8330. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8331. ((bmcr & BMCR_ANENABLE) ||
  8332. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8333. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8334. BMCR_ANENABLE);
  8335. r = 0;
  8336. }
  8337. spin_unlock_bh(&tp->lock);
  8338. }
  8339. return r;
  8340. }
  8341. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8342. {
  8343. struct tg3 *tp = netdev_priv(dev);
  8344. ering->rx_max_pending = tp->rx_std_ring_mask;
  8345. ering->rx_mini_max_pending = 0;
  8346. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8347. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8348. else
  8349. ering->rx_jumbo_max_pending = 0;
  8350. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8351. ering->rx_pending = tp->rx_pending;
  8352. ering->rx_mini_pending = 0;
  8353. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8354. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8355. else
  8356. ering->rx_jumbo_pending = 0;
  8357. ering->tx_pending = tp->napi[0].tx_pending;
  8358. }
  8359. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8360. {
  8361. struct tg3 *tp = netdev_priv(dev);
  8362. int i, irq_sync = 0, err = 0;
  8363. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8364. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8365. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8366. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8367. (tg3_flag(tp, TSO_BUG) &&
  8368. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8369. return -EINVAL;
  8370. if (netif_running(dev)) {
  8371. tg3_phy_stop(tp);
  8372. tg3_netif_stop(tp);
  8373. irq_sync = 1;
  8374. }
  8375. tg3_full_lock(tp, irq_sync);
  8376. tp->rx_pending = ering->rx_pending;
  8377. if (tg3_flag(tp, MAX_RXPEND_64) &&
  8378. tp->rx_pending > 63)
  8379. tp->rx_pending = 63;
  8380. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8381. for (i = 0; i < tp->irq_max; i++)
  8382. tp->napi[i].tx_pending = ering->tx_pending;
  8383. if (netif_running(dev)) {
  8384. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8385. err = tg3_restart_hw(tp, 1);
  8386. if (!err)
  8387. tg3_netif_start(tp);
  8388. }
  8389. tg3_full_unlock(tp);
  8390. if (irq_sync && !err)
  8391. tg3_phy_start(tp);
  8392. return err;
  8393. }
  8394. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8395. {
  8396. struct tg3 *tp = netdev_priv(dev);
  8397. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  8398. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8399. epause->rx_pause = 1;
  8400. else
  8401. epause->rx_pause = 0;
  8402. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8403. epause->tx_pause = 1;
  8404. else
  8405. epause->tx_pause = 0;
  8406. }
  8407. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8408. {
  8409. struct tg3 *tp = netdev_priv(dev);
  8410. int err = 0;
  8411. if (tg3_flag(tp, USE_PHYLIB)) {
  8412. u32 newadv;
  8413. struct phy_device *phydev;
  8414. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8415. if (!(phydev->supported & SUPPORTED_Pause) ||
  8416. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8417. (epause->rx_pause != epause->tx_pause)))
  8418. return -EINVAL;
  8419. tp->link_config.flowctrl = 0;
  8420. if (epause->rx_pause) {
  8421. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8422. if (epause->tx_pause) {
  8423. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8424. newadv = ADVERTISED_Pause;
  8425. } else
  8426. newadv = ADVERTISED_Pause |
  8427. ADVERTISED_Asym_Pause;
  8428. } else if (epause->tx_pause) {
  8429. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8430. newadv = ADVERTISED_Asym_Pause;
  8431. } else
  8432. newadv = 0;
  8433. if (epause->autoneg)
  8434. tg3_flag_set(tp, PAUSE_AUTONEG);
  8435. else
  8436. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8437. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8438. u32 oldadv = phydev->advertising &
  8439. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8440. if (oldadv != newadv) {
  8441. phydev->advertising &=
  8442. ~(ADVERTISED_Pause |
  8443. ADVERTISED_Asym_Pause);
  8444. phydev->advertising |= newadv;
  8445. if (phydev->autoneg) {
  8446. /*
  8447. * Always renegotiate the link to
  8448. * inform our link partner of our
  8449. * flow control settings, even if the
  8450. * flow control is forced. Let
  8451. * tg3_adjust_link() do the final
  8452. * flow control setup.
  8453. */
  8454. return phy_start_aneg(phydev);
  8455. }
  8456. }
  8457. if (!epause->autoneg)
  8458. tg3_setup_flow_control(tp, 0, 0);
  8459. } else {
  8460. tp->link_config.orig_advertising &=
  8461. ~(ADVERTISED_Pause |
  8462. ADVERTISED_Asym_Pause);
  8463. tp->link_config.orig_advertising |= newadv;
  8464. }
  8465. } else {
  8466. int irq_sync = 0;
  8467. if (netif_running(dev)) {
  8468. tg3_netif_stop(tp);
  8469. irq_sync = 1;
  8470. }
  8471. tg3_full_lock(tp, irq_sync);
  8472. if (epause->autoneg)
  8473. tg3_flag_set(tp, PAUSE_AUTONEG);
  8474. else
  8475. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8476. if (epause->rx_pause)
  8477. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8478. else
  8479. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8480. if (epause->tx_pause)
  8481. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8482. else
  8483. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8484. if (netif_running(dev)) {
  8485. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8486. err = tg3_restart_hw(tp, 1);
  8487. if (!err)
  8488. tg3_netif_start(tp);
  8489. }
  8490. tg3_full_unlock(tp);
  8491. }
  8492. return err;
  8493. }
  8494. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8495. {
  8496. switch (sset) {
  8497. case ETH_SS_TEST:
  8498. return TG3_NUM_TEST;
  8499. case ETH_SS_STATS:
  8500. return TG3_NUM_STATS;
  8501. default:
  8502. return -EOPNOTSUPP;
  8503. }
  8504. }
  8505. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8506. {
  8507. switch (stringset) {
  8508. case ETH_SS_STATS:
  8509. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8510. break;
  8511. case ETH_SS_TEST:
  8512. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8513. break;
  8514. default:
  8515. WARN_ON(1); /* we need a WARN() */
  8516. break;
  8517. }
  8518. }
  8519. static int tg3_set_phys_id(struct net_device *dev,
  8520. enum ethtool_phys_id_state state)
  8521. {
  8522. struct tg3 *tp = netdev_priv(dev);
  8523. if (!netif_running(tp->dev))
  8524. return -EAGAIN;
  8525. switch (state) {
  8526. case ETHTOOL_ID_ACTIVE:
  8527. return 1; /* cycle on/off once per second */
  8528. case ETHTOOL_ID_ON:
  8529. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8530. LED_CTRL_1000MBPS_ON |
  8531. LED_CTRL_100MBPS_ON |
  8532. LED_CTRL_10MBPS_ON |
  8533. LED_CTRL_TRAFFIC_OVERRIDE |
  8534. LED_CTRL_TRAFFIC_BLINK |
  8535. LED_CTRL_TRAFFIC_LED);
  8536. break;
  8537. case ETHTOOL_ID_OFF:
  8538. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8539. LED_CTRL_TRAFFIC_OVERRIDE);
  8540. break;
  8541. case ETHTOOL_ID_INACTIVE:
  8542. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8543. break;
  8544. }
  8545. return 0;
  8546. }
  8547. static void tg3_get_ethtool_stats(struct net_device *dev,
  8548. struct ethtool_stats *estats, u64 *tmp_stats)
  8549. {
  8550. struct tg3 *tp = netdev_priv(dev);
  8551. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8552. }
  8553. static __be32 * tg3_vpd_readblock(struct tg3 *tp)
  8554. {
  8555. int i;
  8556. __be32 *buf;
  8557. u32 offset = 0, len = 0;
  8558. u32 magic, val;
  8559. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  8560. return NULL;
  8561. if (magic == TG3_EEPROM_MAGIC) {
  8562. for (offset = TG3_NVM_DIR_START;
  8563. offset < TG3_NVM_DIR_END;
  8564. offset += TG3_NVM_DIRENT_SIZE) {
  8565. if (tg3_nvram_read(tp, offset, &val))
  8566. return NULL;
  8567. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  8568. TG3_NVM_DIRTYPE_EXTVPD)
  8569. break;
  8570. }
  8571. if (offset != TG3_NVM_DIR_END) {
  8572. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  8573. if (tg3_nvram_read(tp, offset + 4, &offset))
  8574. return NULL;
  8575. offset = tg3_nvram_logical_addr(tp, offset);
  8576. }
  8577. }
  8578. if (!offset || !len) {
  8579. offset = TG3_NVM_VPD_OFF;
  8580. len = TG3_NVM_VPD_LEN;
  8581. }
  8582. buf = kmalloc(len, GFP_KERNEL);
  8583. if (buf == NULL)
  8584. return NULL;
  8585. if (magic == TG3_EEPROM_MAGIC) {
  8586. for (i = 0; i < len; i += 4) {
  8587. /* The data is in little-endian format in NVRAM.
  8588. * Use the big-endian read routines to preserve
  8589. * the byte order as it exists in NVRAM.
  8590. */
  8591. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  8592. goto error;
  8593. }
  8594. } else {
  8595. u8 *ptr;
  8596. ssize_t cnt;
  8597. unsigned int pos = 0;
  8598. ptr = (u8 *)&buf[0];
  8599. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  8600. cnt = pci_read_vpd(tp->pdev, pos,
  8601. len - pos, ptr);
  8602. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  8603. cnt = 0;
  8604. else if (cnt < 0)
  8605. goto error;
  8606. }
  8607. if (pos != len)
  8608. goto error;
  8609. }
  8610. return buf;
  8611. error:
  8612. kfree(buf);
  8613. return NULL;
  8614. }
  8615. #define NVRAM_TEST_SIZE 0x100
  8616. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8617. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8618. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8619. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8620. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8621. static int tg3_test_nvram(struct tg3 *tp)
  8622. {
  8623. u32 csum, magic;
  8624. __be32 *buf;
  8625. int i, j, k, err = 0, size;
  8626. if (tg3_flag(tp, NO_NVRAM))
  8627. return 0;
  8628. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8629. return -EIO;
  8630. if (magic == TG3_EEPROM_MAGIC)
  8631. size = NVRAM_TEST_SIZE;
  8632. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8633. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8634. TG3_EEPROM_SB_FORMAT_1) {
  8635. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8636. case TG3_EEPROM_SB_REVISION_0:
  8637. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8638. break;
  8639. case TG3_EEPROM_SB_REVISION_2:
  8640. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8641. break;
  8642. case TG3_EEPROM_SB_REVISION_3:
  8643. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8644. break;
  8645. default:
  8646. return 0;
  8647. }
  8648. } else
  8649. return 0;
  8650. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8651. size = NVRAM_SELFBOOT_HW_SIZE;
  8652. else
  8653. return -EIO;
  8654. buf = kmalloc(size, GFP_KERNEL);
  8655. if (buf == NULL)
  8656. return -ENOMEM;
  8657. err = -EIO;
  8658. for (i = 0, j = 0; i < size; i += 4, j++) {
  8659. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8660. if (err)
  8661. break;
  8662. }
  8663. if (i < size)
  8664. goto out;
  8665. /* Selfboot format */
  8666. magic = be32_to_cpu(buf[0]);
  8667. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8668. TG3_EEPROM_MAGIC_FW) {
  8669. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8670. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8671. TG3_EEPROM_SB_REVISION_2) {
  8672. /* For rev 2, the csum doesn't include the MBA. */
  8673. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8674. csum8 += buf8[i];
  8675. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8676. csum8 += buf8[i];
  8677. } else {
  8678. for (i = 0; i < size; i++)
  8679. csum8 += buf8[i];
  8680. }
  8681. if (csum8 == 0) {
  8682. err = 0;
  8683. goto out;
  8684. }
  8685. err = -EIO;
  8686. goto out;
  8687. }
  8688. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8689. TG3_EEPROM_MAGIC_HW) {
  8690. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8691. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8692. u8 *buf8 = (u8 *) buf;
  8693. /* Separate the parity bits and the data bytes. */
  8694. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8695. if ((i == 0) || (i == 8)) {
  8696. int l;
  8697. u8 msk;
  8698. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8699. parity[k++] = buf8[i] & msk;
  8700. i++;
  8701. } else if (i == 16) {
  8702. int l;
  8703. u8 msk;
  8704. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8705. parity[k++] = buf8[i] & msk;
  8706. i++;
  8707. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8708. parity[k++] = buf8[i] & msk;
  8709. i++;
  8710. }
  8711. data[j++] = buf8[i];
  8712. }
  8713. err = -EIO;
  8714. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8715. u8 hw8 = hweight8(data[i]);
  8716. if ((hw8 & 0x1) && parity[i])
  8717. goto out;
  8718. else if (!(hw8 & 0x1) && !parity[i])
  8719. goto out;
  8720. }
  8721. err = 0;
  8722. goto out;
  8723. }
  8724. err = -EIO;
  8725. /* Bootstrap checksum at offset 0x10 */
  8726. csum = calc_crc((unsigned char *) buf, 0x10);
  8727. if (csum != le32_to_cpu(buf[0x10/4]))
  8728. goto out;
  8729. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8730. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8731. if (csum != le32_to_cpu(buf[0xfc/4]))
  8732. goto out;
  8733. kfree(buf);
  8734. buf = tg3_vpd_readblock(tp);
  8735. if (!buf)
  8736. return -ENOMEM;
  8737. i = pci_vpd_find_tag((u8 *)buf, 0, TG3_NVM_VPD_LEN,
  8738. PCI_VPD_LRDT_RO_DATA);
  8739. if (i > 0) {
  8740. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  8741. if (j < 0)
  8742. goto out;
  8743. if (i + PCI_VPD_LRDT_TAG_SIZE + j > TG3_NVM_VPD_LEN)
  8744. goto out;
  8745. i += PCI_VPD_LRDT_TAG_SIZE;
  8746. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  8747. PCI_VPD_RO_KEYWORD_CHKSUM);
  8748. if (j > 0) {
  8749. u8 csum8 = 0;
  8750. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  8751. for (i = 0; i <= j; i++)
  8752. csum8 += ((u8 *)buf)[i];
  8753. if (csum8)
  8754. goto out;
  8755. }
  8756. }
  8757. err = 0;
  8758. out:
  8759. kfree(buf);
  8760. return err;
  8761. }
  8762. #define TG3_SERDES_TIMEOUT_SEC 2
  8763. #define TG3_COPPER_TIMEOUT_SEC 6
  8764. static int tg3_test_link(struct tg3 *tp)
  8765. {
  8766. int i, max;
  8767. if (!netif_running(tp->dev))
  8768. return -ENODEV;
  8769. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  8770. max = TG3_SERDES_TIMEOUT_SEC;
  8771. else
  8772. max = TG3_COPPER_TIMEOUT_SEC;
  8773. for (i = 0; i < max; i++) {
  8774. if (netif_carrier_ok(tp->dev))
  8775. return 0;
  8776. if (msleep_interruptible(1000))
  8777. break;
  8778. }
  8779. return -EIO;
  8780. }
  8781. /* Only test the commonly used registers */
  8782. static int tg3_test_registers(struct tg3 *tp)
  8783. {
  8784. int i, is_5705, is_5750;
  8785. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8786. static struct {
  8787. u16 offset;
  8788. u16 flags;
  8789. #define TG3_FL_5705 0x1
  8790. #define TG3_FL_NOT_5705 0x2
  8791. #define TG3_FL_NOT_5788 0x4
  8792. #define TG3_FL_NOT_5750 0x8
  8793. u32 read_mask;
  8794. u32 write_mask;
  8795. } reg_tbl[] = {
  8796. /* MAC Control Registers */
  8797. { MAC_MODE, TG3_FL_NOT_5705,
  8798. 0x00000000, 0x00ef6f8c },
  8799. { MAC_MODE, TG3_FL_5705,
  8800. 0x00000000, 0x01ef6b8c },
  8801. { MAC_STATUS, TG3_FL_NOT_5705,
  8802. 0x03800107, 0x00000000 },
  8803. { MAC_STATUS, TG3_FL_5705,
  8804. 0x03800100, 0x00000000 },
  8805. { MAC_ADDR_0_HIGH, 0x0000,
  8806. 0x00000000, 0x0000ffff },
  8807. { MAC_ADDR_0_LOW, 0x0000,
  8808. 0x00000000, 0xffffffff },
  8809. { MAC_RX_MTU_SIZE, 0x0000,
  8810. 0x00000000, 0x0000ffff },
  8811. { MAC_TX_MODE, 0x0000,
  8812. 0x00000000, 0x00000070 },
  8813. { MAC_TX_LENGTHS, 0x0000,
  8814. 0x00000000, 0x00003fff },
  8815. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8816. 0x00000000, 0x000007fc },
  8817. { MAC_RX_MODE, TG3_FL_5705,
  8818. 0x00000000, 0x000007dc },
  8819. { MAC_HASH_REG_0, 0x0000,
  8820. 0x00000000, 0xffffffff },
  8821. { MAC_HASH_REG_1, 0x0000,
  8822. 0x00000000, 0xffffffff },
  8823. { MAC_HASH_REG_2, 0x0000,
  8824. 0x00000000, 0xffffffff },
  8825. { MAC_HASH_REG_3, 0x0000,
  8826. 0x00000000, 0xffffffff },
  8827. /* Receive Data and Receive BD Initiator Control Registers. */
  8828. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8829. 0x00000000, 0xffffffff },
  8830. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8831. 0x00000000, 0xffffffff },
  8832. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8833. 0x00000000, 0x00000003 },
  8834. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8835. 0x00000000, 0xffffffff },
  8836. { RCVDBDI_STD_BD+0, 0x0000,
  8837. 0x00000000, 0xffffffff },
  8838. { RCVDBDI_STD_BD+4, 0x0000,
  8839. 0x00000000, 0xffffffff },
  8840. { RCVDBDI_STD_BD+8, 0x0000,
  8841. 0x00000000, 0xffff0002 },
  8842. { RCVDBDI_STD_BD+0xc, 0x0000,
  8843. 0x00000000, 0xffffffff },
  8844. /* Receive BD Initiator Control Registers. */
  8845. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8846. 0x00000000, 0xffffffff },
  8847. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8848. 0x00000000, 0x000003ff },
  8849. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8850. 0x00000000, 0xffffffff },
  8851. /* Host Coalescing Control Registers. */
  8852. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8853. 0x00000000, 0x00000004 },
  8854. { HOSTCC_MODE, TG3_FL_5705,
  8855. 0x00000000, 0x000000f6 },
  8856. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8857. 0x00000000, 0xffffffff },
  8858. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8859. 0x00000000, 0x000003ff },
  8860. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8861. 0x00000000, 0xffffffff },
  8862. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8863. 0x00000000, 0x000003ff },
  8864. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8865. 0x00000000, 0xffffffff },
  8866. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8867. 0x00000000, 0x000000ff },
  8868. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8869. 0x00000000, 0xffffffff },
  8870. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8871. 0x00000000, 0x000000ff },
  8872. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8873. 0x00000000, 0xffffffff },
  8874. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8875. 0x00000000, 0xffffffff },
  8876. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8877. 0x00000000, 0xffffffff },
  8878. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8879. 0x00000000, 0x000000ff },
  8880. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8881. 0x00000000, 0xffffffff },
  8882. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8883. 0x00000000, 0x000000ff },
  8884. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8885. 0x00000000, 0xffffffff },
  8886. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8887. 0x00000000, 0xffffffff },
  8888. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8889. 0x00000000, 0xffffffff },
  8890. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8891. 0x00000000, 0xffffffff },
  8892. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8893. 0x00000000, 0xffffffff },
  8894. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8895. 0xffffffff, 0x00000000 },
  8896. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8897. 0xffffffff, 0x00000000 },
  8898. /* Buffer Manager Control Registers. */
  8899. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8900. 0x00000000, 0x007fff80 },
  8901. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8902. 0x00000000, 0x007fffff },
  8903. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8904. 0x00000000, 0x0000003f },
  8905. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8906. 0x00000000, 0x000001ff },
  8907. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8908. 0x00000000, 0x000001ff },
  8909. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8910. 0xffffffff, 0x00000000 },
  8911. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8912. 0xffffffff, 0x00000000 },
  8913. /* Mailbox Registers */
  8914. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8915. 0x00000000, 0x000001ff },
  8916. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8917. 0x00000000, 0x000001ff },
  8918. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8919. 0x00000000, 0x000007ff },
  8920. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8921. 0x00000000, 0x000001ff },
  8922. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8923. };
  8924. is_5705 = is_5750 = 0;
  8925. if (tg3_flag(tp, 5705_PLUS)) {
  8926. is_5705 = 1;
  8927. if (tg3_flag(tp, 5750_PLUS))
  8928. is_5750 = 1;
  8929. }
  8930. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8931. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8932. continue;
  8933. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8934. continue;
  8935. if (tg3_flag(tp, IS_5788) &&
  8936. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8937. continue;
  8938. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8939. continue;
  8940. offset = (u32) reg_tbl[i].offset;
  8941. read_mask = reg_tbl[i].read_mask;
  8942. write_mask = reg_tbl[i].write_mask;
  8943. /* Save the original register content */
  8944. save_val = tr32(offset);
  8945. /* Determine the read-only value. */
  8946. read_val = save_val & read_mask;
  8947. /* Write zero to the register, then make sure the read-only bits
  8948. * are not changed and the read/write bits are all zeros.
  8949. */
  8950. tw32(offset, 0);
  8951. val = tr32(offset);
  8952. /* Test the read-only and read/write bits. */
  8953. if (((val & read_mask) != read_val) || (val & write_mask))
  8954. goto out;
  8955. /* Write ones to all the bits defined by RdMask and WrMask, then
  8956. * make sure the read-only bits are not changed and the
  8957. * read/write bits are all ones.
  8958. */
  8959. tw32(offset, read_mask | write_mask);
  8960. val = tr32(offset);
  8961. /* Test the read-only bits. */
  8962. if ((val & read_mask) != read_val)
  8963. goto out;
  8964. /* Test the read/write bits. */
  8965. if ((val & write_mask) != write_mask)
  8966. goto out;
  8967. tw32(offset, save_val);
  8968. }
  8969. return 0;
  8970. out:
  8971. if (netif_msg_hw(tp))
  8972. netdev_err(tp->dev,
  8973. "Register test failed at offset %x\n", offset);
  8974. tw32(offset, save_val);
  8975. return -EIO;
  8976. }
  8977. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8978. {
  8979. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8980. int i;
  8981. u32 j;
  8982. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8983. for (j = 0; j < len; j += 4) {
  8984. u32 val;
  8985. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8986. tg3_read_mem(tp, offset + j, &val);
  8987. if (val != test_pattern[i])
  8988. return -EIO;
  8989. }
  8990. }
  8991. return 0;
  8992. }
  8993. static int tg3_test_memory(struct tg3 *tp)
  8994. {
  8995. static struct mem_entry {
  8996. u32 offset;
  8997. u32 len;
  8998. } mem_tbl_570x[] = {
  8999. { 0x00000000, 0x00b50},
  9000. { 0x00002000, 0x1c000},
  9001. { 0xffffffff, 0x00000}
  9002. }, mem_tbl_5705[] = {
  9003. { 0x00000100, 0x0000c},
  9004. { 0x00000200, 0x00008},
  9005. { 0x00004000, 0x00800},
  9006. { 0x00006000, 0x01000},
  9007. { 0x00008000, 0x02000},
  9008. { 0x00010000, 0x0e000},
  9009. { 0xffffffff, 0x00000}
  9010. }, mem_tbl_5755[] = {
  9011. { 0x00000200, 0x00008},
  9012. { 0x00004000, 0x00800},
  9013. { 0x00006000, 0x00800},
  9014. { 0x00008000, 0x02000},
  9015. { 0x00010000, 0x0c000},
  9016. { 0xffffffff, 0x00000}
  9017. }, mem_tbl_5906[] = {
  9018. { 0x00000200, 0x00008},
  9019. { 0x00004000, 0x00400},
  9020. { 0x00006000, 0x00400},
  9021. { 0x00008000, 0x01000},
  9022. { 0x00010000, 0x01000},
  9023. { 0xffffffff, 0x00000}
  9024. }, mem_tbl_5717[] = {
  9025. { 0x00000200, 0x00008},
  9026. { 0x00010000, 0x0a000},
  9027. { 0x00020000, 0x13c00},
  9028. { 0xffffffff, 0x00000}
  9029. }, mem_tbl_57765[] = {
  9030. { 0x00000200, 0x00008},
  9031. { 0x00004000, 0x00800},
  9032. { 0x00006000, 0x09800},
  9033. { 0x00010000, 0x0a000},
  9034. { 0xffffffff, 0x00000}
  9035. };
  9036. struct mem_entry *mem_tbl;
  9037. int err = 0;
  9038. int i;
  9039. if (tg3_flag(tp, 5717_PLUS))
  9040. mem_tbl = mem_tbl_5717;
  9041. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9042. mem_tbl = mem_tbl_57765;
  9043. else if (tg3_flag(tp, 5755_PLUS))
  9044. mem_tbl = mem_tbl_5755;
  9045. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9046. mem_tbl = mem_tbl_5906;
  9047. else if (tg3_flag(tp, 5705_PLUS))
  9048. mem_tbl = mem_tbl_5705;
  9049. else
  9050. mem_tbl = mem_tbl_570x;
  9051. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9052. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9053. if (err)
  9054. break;
  9055. }
  9056. return err;
  9057. }
  9058. #define TG3_MAC_LOOPBACK 0
  9059. #define TG3_PHY_LOOPBACK 1
  9060. #define TG3_TSO_LOOPBACK 2
  9061. #define TG3_TSO_MSS 500
  9062. #define TG3_TSO_IP_HDR_LEN 20
  9063. #define TG3_TSO_TCP_HDR_LEN 20
  9064. #define TG3_TSO_TCP_OPT_LEN 12
  9065. static const u8 tg3_tso_header[] = {
  9066. 0x08, 0x00,
  9067. 0x45, 0x00, 0x00, 0x00,
  9068. 0x00, 0x00, 0x40, 0x00,
  9069. 0x40, 0x06, 0x00, 0x00,
  9070. 0x0a, 0x00, 0x00, 0x01,
  9071. 0x0a, 0x00, 0x00, 0x02,
  9072. 0x0d, 0x00, 0xe0, 0x00,
  9073. 0x00, 0x00, 0x01, 0x00,
  9074. 0x00, 0x00, 0x02, 0x00,
  9075. 0x80, 0x10, 0x10, 0x00,
  9076. 0x14, 0x09, 0x00, 0x00,
  9077. 0x01, 0x01, 0x08, 0x0a,
  9078. 0x11, 0x11, 0x11, 0x11,
  9079. 0x11, 0x11, 0x11, 0x11,
  9080. };
  9081. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
  9082. {
  9083. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  9084. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9085. struct sk_buff *skb, *rx_skb;
  9086. u8 *tx_data;
  9087. dma_addr_t map;
  9088. int num_pkts, tx_len, rx_len, i, err;
  9089. struct tg3_rx_buffer_desc *desc;
  9090. struct tg3_napi *tnapi, *rnapi;
  9091. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9092. tnapi = &tp->napi[0];
  9093. rnapi = &tp->napi[0];
  9094. if (tp->irq_cnt > 1) {
  9095. if (tg3_flag(tp, ENABLE_RSS))
  9096. rnapi = &tp->napi[1];
  9097. if (tg3_flag(tp, ENABLE_TSS))
  9098. tnapi = &tp->napi[1];
  9099. }
  9100. coal_now = tnapi->coal_now | rnapi->coal_now;
  9101. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9102. /* HW errata - mac loopback fails in some cases on 5780.
  9103. * Normal traffic and PHY loopback are not affected by
  9104. * errata. Also, the MAC loopback test is deprecated for
  9105. * all newer ASIC revisions.
  9106. */
  9107. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9108. tg3_flag(tp, CPMU_PRESENT))
  9109. return 0;
  9110. mac_mode = tp->mac_mode &
  9111. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9112. mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  9113. if (!tg3_flag(tp, 5705_PLUS))
  9114. mac_mode |= MAC_MODE_LINK_POLARITY;
  9115. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  9116. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9117. else
  9118. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9119. tw32(MAC_MODE, mac_mode);
  9120. } else {
  9121. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9122. tg3_phy_fet_toggle_apd(tp, false);
  9123. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9124. } else
  9125. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9126. tg3_phy_toggle_automdix(tp, 0);
  9127. tg3_writephy(tp, MII_BMCR, val);
  9128. udelay(40);
  9129. mac_mode = tp->mac_mode &
  9130. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9131. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9132. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9133. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9134. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9135. /* The write needs to be flushed for the AC131 */
  9136. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9137. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9138. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9139. } else
  9140. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9141. /* reset to prevent losing 1st rx packet intermittently */
  9142. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  9143. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9144. udelay(10);
  9145. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9146. }
  9147. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9148. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9149. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9150. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9151. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9152. mac_mode |= MAC_MODE_LINK_POLARITY;
  9153. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9154. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9155. }
  9156. tw32(MAC_MODE, mac_mode);
  9157. /* Wait for link */
  9158. for (i = 0; i < 100; i++) {
  9159. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9160. break;
  9161. mdelay(1);
  9162. }
  9163. }
  9164. err = -EIO;
  9165. tx_len = pktsz;
  9166. skb = netdev_alloc_skb(tp->dev, tx_len);
  9167. if (!skb)
  9168. return -ENOMEM;
  9169. tx_data = skb_put(skb, tx_len);
  9170. memcpy(tx_data, tp->dev->dev_addr, 6);
  9171. memset(tx_data + 6, 0x0, 8);
  9172. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9173. if (loopback_mode == TG3_TSO_LOOPBACK) {
  9174. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9175. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9176. TG3_TSO_TCP_OPT_LEN;
  9177. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  9178. sizeof(tg3_tso_header));
  9179. mss = TG3_TSO_MSS;
  9180. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  9181. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  9182. /* Set the total length field in the IP header */
  9183. iph->tot_len = htons((u16)(mss + hdr_len));
  9184. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  9185. TXD_FLAG_CPU_POST_DMA);
  9186. if (tg3_flag(tp, HW_TSO_1) ||
  9187. tg3_flag(tp, HW_TSO_2) ||
  9188. tg3_flag(tp, HW_TSO_3)) {
  9189. struct tcphdr *th;
  9190. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  9191. th = (struct tcphdr *)&tx_data[val];
  9192. th->check = 0;
  9193. } else
  9194. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  9195. if (tg3_flag(tp, HW_TSO_3)) {
  9196. mss |= (hdr_len & 0xc) << 12;
  9197. if (hdr_len & 0x10)
  9198. base_flags |= 0x00000010;
  9199. base_flags |= (hdr_len & 0x3e0) << 5;
  9200. } else if (tg3_flag(tp, HW_TSO_2))
  9201. mss |= hdr_len << 9;
  9202. else if (tg3_flag(tp, HW_TSO_1) ||
  9203. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  9204. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  9205. } else {
  9206. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  9207. }
  9208. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  9209. } else {
  9210. num_pkts = 1;
  9211. data_off = ETH_HLEN;
  9212. }
  9213. for (i = data_off; i < tx_len; i++)
  9214. tx_data[i] = (u8) (i & 0xff);
  9215. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9216. if (pci_dma_mapping_error(tp->pdev, map)) {
  9217. dev_kfree_skb(skb);
  9218. return -EIO;
  9219. }
  9220. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9221. rnapi->coal_now);
  9222. udelay(10);
  9223. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9224. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len,
  9225. base_flags, (mss << 1) | 1);
  9226. tnapi->tx_prod++;
  9227. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9228. tr32_mailbox(tnapi->prodmbox);
  9229. udelay(10);
  9230. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9231. for (i = 0; i < 35; i++) {
  9232. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9233. coal_now);
  9234. udelay(10);
  9235. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9236. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9237. if ((tx_idx == tnapi->tx_prod) &&
  9238. (rx_idx == (rx_start_idx + num_pkts)))
  9239. break;
  9240. }
  9241. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9242. dev_kfree_skb(skb);
  9243. if (tx_idx != tnapi->tx_prod)
  9244. goto out;
  9245. if (rx_idx != rx_start_idx + num_pkts)
  9246. goto out;
  9247. val = data_off;
  9248. while (rx_idx != rx_start_idx) {
  9249. desc = &rnapi->rx_rcb[rx_start_idx++];
  9250. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9251. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9252. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9253. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9254. goto out;
  9255. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  9256. - ETH_FCS_LEN;
  9257. if (loopback_mode != TG3_TSO_LOOPBACK) {
  9258. if (rx_len != tx_len)
  9259. goto out;
  9260. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9261. if (opaque_key != RXD_OPAQUE_RING_STD)
  9262. goto out;
  9263. } else {
  9264. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9265. goto out;
  9266. }
  9267. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  9268. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  9269. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  9270. goto out;
  9271. }
  9272. if (opaque_key == RXD_OPAQUE_RING_STD) {
  9273. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9274. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  9275. mapping);
  9276. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  9277. rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
  9278. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  9279. mapping);
  9280. } else
  9281. goto out;
  9282. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  9283. PCI_DMA_FROMDEVICE);
  9284. for (i = data_off; i < rx_len; i++, val++) {
  9285. if (*(rx_skb->data + i) != (u8) (val & 0xff))
  9286. goto out;
  9287. }
  9288. }
  9289. err = 0;
  9290. /* tg3_free_rings will unmap and free the rx_skb */
  9291. out:
  9292. return err;
  9293. }
  9294. #define TG3_STD_LOOPBACK_FAILED 1
  9295. #define TG3_JMB_LOOPBACK_FAILED 2
  9296. #define TG3_TSO_LOOPBACK_FAILED 4
  9297. #define TG3_MAC_LOOPBACK_SHIFT 0
  9298. #define TG3_PHY_LOOPBACK_SHIFT 4
  9299. #define TG3_LOOPBACK_FAILED 0x00000077
  9300. static int tg3_test_loopback(struct tg3 *tp)
  9301. {
  9302. int err = 0;
  9303. u32 eee_cap, cpmuctrl = 0;
  9304. if (!netif_running(tp->dev))
  9305. return TG3_LOOPBACK_FAILED;
  9306. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9307. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9308. err = tg3_reset_hw(tp, 1);
  9309. if (err) {
  9310. err = TG3_LOOPBACK_FAILED;
  9311. goto done;
  9312. }
  9313. if (tg3_flag(tp, ENABLE_RSS)) {
  9314. int i;
  9315. /* Reroute all rx packets to the 1st queue */
  9316. for (i = MAC_RSS_INDIR_TBL_0;
  9317. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  9318. tw32(i, 0x0);
  9319. }
  9320. /* Turn off gphy autopowerdown. */
  9321. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9322. tg3_phy_toggle_apd(tp, false);
  9323. if (tg3_flag(tp, CPMU_PRESENT)) {
  9324. int i;
  9325. u32 status;
  9326. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9327. /* Wait for up to 40 microseconds to acquire lock. */
  9328. for (i = 0; i < 4; i++) {
  9329. status = tr32(TG3_CPMU_MUTEX_GNT);
  9330. if (status == CPMU_MUTEX_GNT_DRIVER)
  9331. break;
  9332. udelay(10);
  9333. }
  9334. if (status != CPMU_MUTEX_GNT_DRIVER) {
  9335. err = TG3_LOOPBACK_FAILED;
  9336. goto done;
  9337. }
  9338. /* Turn off link-based power management. */
  9339. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9340. tw32(TG3_CPMU_CTRL,
  9341. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9342. CPMU_CTRL_LINK_AWARE_MODE));
  9343. }
  9344. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
  9345. err |= TG3_STD_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
  9346. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9347. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
  9348. err |= TG3_JMB_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
  9349. if (tg3_flag(tp, CPMU_PRESENT)) {
  9350. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9351. /* Release the mutex */
  9352. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9353. }
  9354. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9355. !tg3_flag(tp, USE_PHYLIB)) {
  9356. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
  9357. err |= TG3_STD_LOOPBACK_FAILED <<
  9358. TG3_PHY_LOOPBACK_SHIFT;
  9359. if (tg3_flag(tp, TSO_CAPABLE) &&
  9360. tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_TSO_LOOPBACK))
  9361. err |= TG3_TSO_LOOPBACK_FAILED <<
  9362. TG3_PHY_LOOPBACK_SHIFT;
  9363. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9364. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
  9365. err |= TG3_JMB_LOOPBACK_FAILED <<
  9366. TG3_PHY_LOOPBACK_SHIFT;
  9367. }
  9368. /* Re-enable gphy autopowerdown. */
  9369. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9370. tg3_phy_toggle_apd(tp, true);
  9371. done:
  9372. tp->phy_flags |= eee_cap;
  9373. return err;
  9374. }
  9375. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9376. u64 *data)
  9377. {
  9378. struct tg3 *tp = netdev_priv(dev);
  9379. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9380. tg3_power_up(tp);
  9381. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9382. if (tg3_test_nvram(tp) != 0) {
  9383. etest->flags |= ETH_TEST_FL_FAILED;
  9384. data[0] = 1;
  9385. }
  9386. if (tg3_test_link(tp) != 0) {
  9387. etest->flags |= ETH_TEST_FL_FAILED;
  9388. data[1] = 1;
  9389. }
  9390. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9391. int err, err2 = 0, irq_sync = 0;
  9392. if (netif_running(dev)) {
  9393. tg3_phy_stop(tp);
  9394. tg3_netif_stop(tp);
  9395. irq_sync = 1;
  9396. }
  9397. tg3_full_lock(tp, irq_sync);
  9398. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9399. err = tg3_nvram_lock(tp);
  9400. tg3_halt_cpu(tp, RX_CPU_BASE);
  9401. if (!tg3_flag(tp, 5705_PLUS))
  9402. tg3_halt_cpu(tp, TX_CPU_BASE);
  9403. if (!err)
  9404. tg3_nvram_unlock(tp);
  9405. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9406. tg3_phy_reset(tp);
  9407. if (tg3_test_registers(tp) != 0) {
  9408. etest->flags |= ETH_TEST_FL_FAILED;
  9409. data[2] = 1;
  9410. }
  9411. if (tg3_test_memory(tp) != 0) {
  9412. etest->flags |= ETH_TEST_FL_FAILED;
  9413. data[3] = 1;
  9414. }
  9415. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9416. etest->flags |= ETH_TEST_FL_FAILED;
  9417. tg3_full_unlock(tp);
  9418. if (tg3_test_interrupt(tp) != 0) {
  9419. etest->flags |= ETH_TEST_FL_FAILED;
  9420. data[5] = 1;
  9421. }
  9422. tg3_full_lock(tp, 0);
  9423. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9424. if (netif_running(dev)) {
  9425. tg3_flag_set(tp, INIT_COMPLETE);
  9426. err2 = tg3_restart_hw(tp, 1);
  9427. if (!err2)
  9428. tg3_netif_start(tp);
  9429. }
  9430. tg3_full_unlock(tp);
  9431. if (irq_sync && !err2)
  9432. tg3_phy_start(tp);
  9433. }
  9434. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9435. tg3_power_down(tp);
  9436. }
  9437. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9438. {
  9439. struct mii_ioctl_data *data = if_mii(ifr);
  9440. struct tg3 *tp = netdev_priv(dev);
  9441. int err;
  9442. if (tg3_flag(tp, USE_PHYLIB)) {
  9443. struct phy_device *phydev;
  9444. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9445. return -EAGAIN;
  9446. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9447. return phy_mii_ioctl(phydev, ifr, cmd);
  9448. }
  9449. switch (cmd) {
  9450. case SIOCGMIIPHY:
  9451. data->phy_id = tp->phy_addr;
  9452. /* fallthru */
  9453. case SIOCGMIIREG: {
  9454. u32 mii_regval;
  9455. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9456. break; /* We have no PHY */
  9457. if (!netif_running(dev))
  9458. return -EAGAIN;
  9459. spin_lock_bh(&tp->lock);
  9460. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9461. spin_unlock_bh(&tp->lock);
  9462. data->val_out = mii_regval;
  9463. return err;
  9464. }
  9465. case SIOCSMIIREG:
  9466. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9467. break; /* We have no PHY */
  9468. if (!netif_running(dev))
  9469. return -EAGAIN;
  9470. spin_lock_bh(&tp->lock);
  9471. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9472. spin_unlock_bh(&tp->lock);
  9473. return err;
  9474. default:
  9475. /* do nothing */
  9476. break;
  9477. }
  9478. return -EOPNOTSUPP;
  9479. }
  9480. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9481. {
  9482. struct tg3 *tp = netdev_priv(dev);
  9483. memcpy(ec, &tp->coal, sizeof(*ec));
  9484. return 0;
  9485. }
  9486. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9487. {
  9488. struct tg3 *tp = netdev_priv(dev);
  9489. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9490. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9491. if (!tg3_flag(tp, 5705_PLUS)) {
  9492. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9493. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9494. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9495. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9496. }
  9497. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9498. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9499. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9500. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9501. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9502. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9503. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9504. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9505. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9506. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9507. return -EINVAL;
  9508. /* No rx interrupts will be generated if both are zero */
  9509. if ((ec->rx_coalesce_usecs == 0) &&
  9510. (ec->rx_max_coalesced_frames == 0))
  9511. return -EINVAL;
  9512. /* No tx interrupts will be generated if both are zero */
  9513. if ((ec->tx_coalesce_usecs == 0) &&
  9514. (ec->tx_max_coalesced_frames == 0))
  9515. return -EINVAL;
  9516. /* Only copy relevant parameters, ignore all others. */
  9517. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9518. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9519. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9520. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9521. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9522. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9523. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9524. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9525. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9526. if (netif_running(dev)) {
  9527. tg3_full_lock(tp, 0);
  9528. __tg3_set_coalesce(tp, &tp->coal);
  9529. tg3_full_unlock(tp);
  9530. }
  9531. return 0;
  9532. }
  9533. static const struct ethtool_ops tg3_ethtool_ops = {
  9534. .get_settings = tg3_get_settings,
  9535. .set_settings = tg3_set_settings,
  9536. .get_drvinfo = tg3_get_drvinfo,
  9537. .get_regs_len = tg3_get_regs_len,
  9538. .get_regs = tg3_get_regs,
  9539. .get_wol = tg3_get_wol,
  9540. .set_wol = tg3_set_wol,
  9541. .get_msglevel = tg3_get_msglevel,
  9542. .set_msglevel = tg3_set_msglevel,
  9543. .nway_reset = tg3_nway_reset,
  9544. .get_link = ethtool_op_get_link,
  9545. .get_eeprom_len = tg3_get_eeprom_len,
  9546. .get_eeprom = tg3_get_eeprom,
  9547. .set_eeprom = tg3_set_eeprom,
  9548. .get_ringparam = tg3_get_ringparam,
  9549. .set_ringparam = tg3_set_ringparam,
  9550. .get_pauseparam = tg3_get_pauseparam,
  9551. .set_pauseparam = tg3_set_pauseparam,
  9552. .self_test = tg3_self_test,
  9553. .get_strings = tg3_get_strings,
  9554. .set_phys_id = tg3_set_phys_id,
  9555. .get_ethtool_stats = tg3_get_ethtool_stats,
  9556. .get_coalesce = tg3_get_coalesce,
  9557. .set_coalesce = tg3_set_coalesce,
  9558. .get_sset_count = tg3_get_sset_count,
  9559. };
  9560. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9561. {
  9562. u32 cursize, val, magic;
  9563. tp->nvram_size = EEPROM_CHIP_SIZE;
  9564. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9565. return;
  9566. if ((magic != TG3_EEPROM_MAGIC) &&
  9567. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9568. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9569. return;
  9570. /*
  9571. * Size the chip by reading offsets at increasing powers of two.
  9572. * When we encounter our validation signature, we know the addressing
  9573. * has wrapped around, and thus have our chip size.
  9574. */
  9575. cursize = 0x10;
  9576. while (cursize < tp->nvram_size) {
  9577. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9578. return;
  9579. if (val == magic)
  9580. break;
  9581. cursize <<= 1;
  9582. }
  9583. tp->nvram_size = cursize;
  9584. }
  9585. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9586. {
  9587. u32 val;
  9588. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  9589. return;
  9590. /* Selfboot format */
  9591. if (val != TG3_EEPROM_MAGIC) {
  9592. tg3_get_eeprom_size(tp);
  9593. return;
  9594. }
  9595. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9596. if (val != 0) {
  9597. /* This is confusing. We want to operate on the
  9598. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9599. * call will read from NVRAM and byteswap the data
  9600. * according to the byteswapping settings for all
  9601. * other register accesses. This ensures the data we
  9602. * want will always reside in the lower 16-bits.
  9603. * However, the data in NVRAM is in LE format, which
  9604. * means the data from the NVRAM read will always be
  9605. * opposite the endianness of the CPU. The 16-bit
  9606. * byteswap then brings the data to CPU endianness.
  9607. */
  9608. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9609. return;
  9610. }
  9611. }
  9612. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9613. }
  9614. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9615. {
  9616. u32 nvcfg1;
  9617. nvcfg1 = tr32(NVRAM_CFG1);
  9618. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9619. tg3_flag_set(tp, FLASH);
  9620. } else {
  9621. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9622. tw32(NVRAM_CFG1, nvcfg1);
  9623. }
  9624. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9625. tg3_flag(tp, 5780_CLASS)) {
  9626. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9627. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9628. tp->nvram_jedecnum = JEDEC_ATMEL;
  9629. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9630. tg3_flag_set(tp, NVRAM_BUFFERED);
  9631. break;
  9632. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9633. tp->nvram_jedecnum = JEDEC_ATMEL;
  9634. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9635. break;
  9636. case FLASH_VENDOR_ATMEL_EEPROM:
  9637. tp->nvram_jedecnum = JEDEC_ATMEL;
  9638. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9639. tg3_flag_set(tp, NVRAM_BUFFERED);
  9640. break;
  9641. case FLASH_VENDOR_ST:
  9642. tp->nvram_jedecnum = JEDEC_ST;
  9643. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9644. tg3_flag_set(tp, NVRAM_BUFFERED);
  9645. break;
  9646. case FLASH_VENDOR_SAIFUN:
  9647. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9648. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9649. break;
  9650. case FLASH_VENDOR_SST_SMALL:
  9651. case FLASH_VENDOR_SST_LARGE:
  9652. tp->nvram_jedecnum = JEDEC_SST;
  9653. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9654. break;
  9655. }
  9656. } else {
  9657. tp->nvram_jedecnum = JEDEC_ATMEL;
  9658. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9659. tg3_flag_set(tp, NVRAM_BUFFERED);
  9660. }
  9661. }
  9662. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9663. {
  9664. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9665. case FLASH_5752PAGE_SIZE_256:
  9666. tp->nvram_pagesize = 256;
  9667. break;
  9668. case FLASH_5752PAGE_SIZE_512:
  9669. tp->nvram_pagesize = 512;
  9670. break;
  9671. case FLASH_5752PAGE_SIZE_1K:
  9672. tp->nvram_pagesize = 1024;
  9673. break;
  9674. case FLASH_5752PAGE_SIZE_2K:
  9675. tp->nvram_pagesize = 2048;
  9676. break;
  9677. case FLASH_5752PAGE_SIZE_4K:
  9678. tp->nvram_pagesize = 4096;
  9679. break;
  9680. case FLASH_5752PAGE_SIZE_264:
  9681. tp->nvram_pagesize = 264;
  9682. break;
  9683. case FLASH_5752PAGE_SIZE_528:
  9684. tp->nvram_pagesize = 528;
  9685. break;
  9686. }
  9687. }
  9688. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9689. {
  9690. u32 nvcfg1;
  9691. nvcfg1 = tr32(NVRAM_CFG1);
  9692. /* NVRAM protection for TPM */
  9693. if (nvcfg1 & (1 << 27))
  9694. tg3_flag_set(tp, PROTECTED_NVRAM);
  9695. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9696. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9697. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9698. tp->nvram_jedecnum = JEDEC_ATMEL;
  9699. tg3_flag_set(tp, NVRAM_BUFFERED);
  9700. break;
  9701. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9702. tp->nvram_jedecnum = JEDEC_ATMEL;
  9703. tg3_flag_set(tp, NVRAM_BUFFERED);
  9704. tg3_flag_set(tp, FLASH);
  9705. break;
  9706. case FLASH_5752VENDOR_ST_M45PE10:
  9707. case FLASH_5752VENDOR_ST_M45PE20:
  9708. case FLASH_5752VENDOR_ST_M45PE40:
  9709. tp->nvram_jedecnum = JEDEC_ST;
  9710. tg3_flag_set(tp, NVRAM_BUFFERED);
  9711. tg3_flag_set(tp, FLASH);
  9712. break;
  9713. }
  9714. if (tg3_flag(tp, FLASH)) {
  9715. tg3_nvram_get_pagesize(tp, nvcfg1);
  9716. } else {
  9717. /* For eeprom, set pagesize to maximum eeprom size */
  9718. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9719. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9720. tw32(NVRAM_CFG1, nvcfg1);
  9721. }
  9722. }
  9723. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9724. {
  9725. u32 nvcfg1, protect = 0;
  9726. nvcfg1 = tr32(NVRAM_CFG1);
  9727. /* NVRAM protection for TPM */
  9728. if (nvcfg1 & (1 << 27)) {
  9729. tg3_flag_set(tp, PROTECTED_NVRAM);
  9730. protect = 1;
  9731. }
  9732. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9733. switch (nvcfg1) {
  9734. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9735. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9736. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9737. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9738. tp->nvram_jedecnum = JEDEC_ATMEL;
  9739. tg3_flag_set(tp, NVRAM_BUFFERED);
  9740. tg3_flag_set(tp, FLASH);
  9741. tp->nvram_pagesize = 264;
  9742. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9743. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9744. tp->nvram_size = (protect ? 0x3e200 :
  9745. TG3_NVRAM_SIZE_512KB);
  9746. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9747. tp->nvram_size = (protect ? 0x1f200 :
  9748. TG3_NVRAM_SIZE_256KB);
  9749. else
  9750. tp->nvram_size = (protect ? 0x1f200 :
  9751. TG3_NVRAM_SIZE_128KB);
  9752. break;
  9753. case FLASH_5752VENDOR_ST_M45PE10:
  9754. case FLASH_5752VENDOR_ST_M45PE20:
  9755. case FLASH_5752VENDOR_ST_M45PE40:
  9756. tp->nvram_jedecnum = JEDEC_ST;
  9757. tg3_flag_set(tp, NVRAM_BUFFERED);
  9758. tg3_flag_set(tp, FLASH);
  9759. tp->nvram_pagesize = 256;
  9760. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9761. tp->nvram_size = (protect ?
  9762. TG3_NVRAM_SIZE_64KB :
  9763. TG3_NVRAM_SIZE_128KB);
  9764. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9765. tp->nvram_size = (protect ?
  9766. TG3_NVRAM_SIZE_64KB :
  9767. TG3_NVRAM_SIZE_256KB);
  9768. else
  9769. tp->nvram_size = (protect ?
  9770. TG3_NVRAM_SIZE_128KB :
  9771. TG3_NVRAM_SIZE_512KB);
  9772. break;
  9773. }
  9774. }
  9775. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9776. {
  9777. u32 nvcfg1;
  9778. nvcfg1 = tr32(NVRAM_CFG1);
  9779. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9780. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9781. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9782. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9783. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9784. tp->nvram_jedecnum = JEDEC_ATMEL;
  9785. tg3_flag_set(tp, NVRAM_BUFFERED);
  9786. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9787. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9788. tw32(NVRAM_CFG1, nvcfg1);
  9789. break;
  9790. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9791. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9792. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9793. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9794. tp->nvram_jedecnum = JEDEC_ATMEL;
  9795. tg3_flag_set(tp, NVRAM_BUFFERED);
  9796. tg3_flag_set(tp, FLASH);
  9797. tp->nvram_pagesize = 264;
  9798. break;
  9799. case FLASH_5752VENDOR_ST_M45PE10:
  9800. case FLASH_5752VENDOR_ST_M45PE20:
  9801. case FLASH_5752VENDOR_ST_M45PE40:
  9802. tp->nvram_jedecnum = JEDEC_ST;
  9803. tg3_flag_set(tp, NVRAM_BUFFERED);
  9804. tg3_flag_set(tp, FLASH);
  9805. tp->nvram_pagesize = 256;
  9806. break;
  9807. }
  9808. }
  9809. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9810. {
  9811. u32 nvcfg1, protect = 0;
  9812. nvcfg1 = tr32(NVRAM_CFG1);
  9813. /* NVRAM protection for TPM */
  9814. if (nvcfg1 & (1 << 27)) {
  9815. tg3_flag_set(tp, PROTECTED_NVRAM);
  9816. protect = 1;
  9817. }
  9818. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9819. switch (nvcfg1) {
  9820. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9821. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9822. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9823. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9824. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9825. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9826. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9827. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9828. tp->nvram_jedecnum = JEDEC_ATMEL;
  9829. tg3_flag_set(tp, NVRAM_BUFFERED);
  9830. tg3_flag_set(tp, FLASH);
  9831. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  9832. tp->nvram_pagesize = 256;
  9833. break;
  9834. case FLASH_5761VENDOR_ST_A_M45PE20:
  9835. case FLASH_5761VENDOR_ST_A_M45PE40:
  9836. case FLASH_5761VENDOR_ST_A_M45PE80:
  9837. case FLASH_5761VENDOR_ST_A_M45PE16:
  9838. case FLASH_5761VENDOR_ST_M_M45PE20:
  9839. case FLASH_5761VENDOR_ST_M_M45PE40:
  9840. case FLASH_5761VENDOR_ST_M_M45PE80:
  9841. case FLASH_5761VENDOR_ST_M_M45PE16:
  9842. tp->nvram_jedecnum = JEDEC_ST;
  9843. tg3_flag_set(tp, NVRAM_BUFFERED);
  9844. tg3_flag_set(tp, FLASH);
  9845. tp->nvram_pagesize = 256;
  9846. break;
  9847. }
  9848. if (protect) {
  9849. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9850. } else {
  9851. switch (nvcfg1) {
  9852. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9853. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9854. case FLASH_5761VENDOR_ST_A_M45PE16:
  9855. case FLASH_5761VENDOR_ST_M_M45PE16:
  9856. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9857. break;
  9858. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9859. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9860. case FLASH_5761VENDOR_ST_A_M45PE80:
  9861. case FLASH_5761VENDOR_ST_M_M45PE80:
  9862. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9863. break;
  9864. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9865. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9866. case FLASH_5761VENDOR_ST_A_M45PE40:
  9867. case FLASH_5761VENDOR_ST_M_M45PE40:
  9868. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9869. break;
  9870. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9871. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9872. case FLASH_5761VENDOR_ST_A_M45PE20:
  9873. case FLASH_5761VENDOR_ST_M_M45PE20:
  9874. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9875. break;
  9876. }
  9877. }
  9878. }
  9879. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9880. {
  9881. tp->nvram_jedecnum = JEDEC_ATMEL;
  9882. tg3_flag_set(tp, NVRAM_BUFFERED);
  9883. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9884. }
  9885. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9886. {
  9887. u32 nvcfg1;
  9888. nvcfg1 = tr32(NVRAM_CFG1);
  9889. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9890. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9891. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9892. tp->nvram_jedecnum = JEDEC_ATMEL;
  9893. tg3_flag_set(tp, NVRAM_BUFFERED);
  9894. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9895. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9896. tw32(NVRAM_CFG1, nvcfg1);
  9897. return;
  9898. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9899. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9900. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9901. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9902. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9903. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9904. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9905. tp->nvram_jedecnum = JEDEC_ATMEL;
  9906. tg3_flag_set(tp, NVRAM_BUFFERED);
  9907. tg3_flag_set(tp, FLASH);
  9908. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9909. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9910. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9911. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9912. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9913. break;
  9914. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9915. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9916. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9917. break;
  9918. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9919. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9920. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9921. break;
  9922. }
  9923. break;
  9924. case FLASH_5752VENDOR_ST_M45PE10:
  9925. case FLASH_5752VENDOR_ST_M45PE20:
  9926. case FLASH_5752VENDOR_ST_M45PE40:
  9927. tp->nvram_jedecnum = JEDEC_ST;
  9928. tg3_flag_set(tp, NVRAM_BUFFERED);
  9929. tg3_flag_set(tp, FLASH);
  9930. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9931. case FLASH_5752VENDOR_ST_M45PE10:
  9932. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9933. break;
  9934. case FLASH_5752VENDOR_ST_M45PE20:
  9935. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9936. break;
  9937. case FLASH_5752VENDOR_ST_M45PE40:
  9938. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9939. break;
  9940. }
  9941. break;
  9942. default:
  9943. tg3_flag_set(tp, NO_NVRAM);
  9944. return;
  9945. }
  9946. tg3_nvram_get_pagesize(tp, nvcfg1);
  9947. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9948. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  9949. }
  9950. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9951. {
  9952. u32 nvcfg1;
  9953. nvcfg1 = tr32(NVRAM_CFG1);
  9954. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9955. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9956. case FLASH_5717VENDOR_MICRO_EEPROM:
  9957. tp->nvram_jedecnum = JEDEC_ATMEL;
  9958. tg3_flag_set(tp, NVRAM_BUFFERED);
  9959. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9960. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9961. tw32(NVRAM_CFG1, nvcfg1);
  9962. return;
  9963. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9964. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9965. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9966. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9967. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9968. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9969. case FLASH_5717VENDOR_ATMEL_45USPT:
  9970. tp->nvram_jedecnum = JEDEC_ATMEL;
  9971. tg3_flag_set(tp, NVRAM_BUFFERED);
  9972. tg3_flag_set(tp, FLASH);
  9973. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9974. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9975. /* Detect size with tg3_nvram_get_size() */
  9976. break;
  9977. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9978. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9979. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9980. break;
  9981. default:
  9982. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9983. break;
  9984. }
  9985. break;
  9986. case FLASH_5717VENDOR_ST_M_M25PE10:
  9987. case FLASH_5717VENDOR_ST_A_M25PE10:
  9988. case FLASH_5717VENDOR_ST_M_M45PE10:
  9989. case FLASH_5717VENDOR_ST_A_M45PE10:
  9990. case FLASH_5717VENDOR_ST_M_M25PE20:
  9991. case FLASH_5717VENDOR_ST_A_M25PE20:
  9992. case FLASH_5717VENDOR_ST_M_M45PE20:
  9993. case FLASH_5717VENDOR_ST_A_M45PE20:
  9994. case FLASH_5717VENDOR_ST_25USPT:
  9995. case FLASH_5717VENDOR_ST_45USPT:
  9996. tp->nvram_jedecnum = JEDEC_ST;
  9997. tg3_flag_set(tp, NVRAM_BUFFERED);
  9998. tg3_flag_set(tp, FLASH);
  9999. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10000. case FLASH_5717VENDOR_ST_M_M25PE20:
  10001. case FLASH_5717VENDOR_ST_M_M45PE20:
  10002. /* Detect size with tg3_nvram_get_size() */
  10003. break;
  10004. case FLASH_5717VENDOR_ST_A_M25PE20:
  10005. case FLASH_5717VENDOR_ST_A_M45PE20:
  10006. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10007. break;
  10008. default:
  10009. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10010. break;
  10011. }
  10012. break;
  10013. default:
  10014. tg3_flag_set(tp, NO_NVRAM);
  10015. return;
  10016. }
  10017. tg3_nvram_get_pagesize(tp, nvcfg1);
  10018. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10019. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10020. }
  10021. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10022. {
  10023. u32 nvcfg1, nvmpinstrp;
  10024. nvcfg1 = tr32(NVRAM_CFG1);
  10025. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10026. switch (nvmpinstrp) {
  10027. case FLASH_5720_EEPROM_HD:
  10028. case FLASH_5720_EEPROM_LD:
  10029. tp->nvram_jedecnum = JEDEC_ATMEL;
  10030. tg3_flag_set(tp, NVRAM_BUFFERED);
  10031. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10032. tw32(NVRAM_CFG1, nvcfg1);
  10033. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10034. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10035. else
  10036. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10037. return;
  10038. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10039. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10040. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10041. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10042. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10043. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10044. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10045. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10046. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10047. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10048. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10049. case FLASH_5720VENDOR_ATMEL_45USPT:
  10050. tp->nvram_jedecnum = JEDEC_ATMEL;
  10051. tg3_flag_set(tp, NVRAM_BUFFERED);
  10052. tg3_flag_set(tp, FLASH);
  10053. switch (nvmpinstrp) {
  10054. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10055. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10056. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10057. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10058. break;
  10059. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10060. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10061. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10062. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10063. break;
  10064. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10065. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10066. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10067. break;
  10068. default:
  10069. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10070. break;
  10071. }
  10072. break;
  10073. case FLASH_5720VENDOR_M_ST_M25PE10:
  10074. case FLASH_5720VENDOR_M_ST_M45PE10:
  10075. case FLASH_5720VENDOR_A_ST_M25PE10:
  10076. case FLASH_5720VENDOR_A_ST_M45PE10:
  10077. case FLASH_5720VENDOR_M_ST_M25PE20:
  10078. case FLASH_5720VENDOR_M_ST_M45PE20:
  10079. case FLASH_5720VENDOR_A_ST_M25PE20:
  10080. case FLASH_5720VENDOR_A_ST_M45PE20:
  10081. case FLASH_5720VENDOR_M_ST_M25PE40:
  10082. case FLASH_5720VENDOR_M_ST_M45PE40:
  10083. case FLASH_5720VENDOR_A_ST_M25PE40:
  10084. case FLASH_5720VENDOR_A_ST_M45PE40:
  10085. case FLASH_5720VENDOR_M_ST_M25PE80:
  10086. case FLASH_5720VENDOR_M_ST_M45PE80:
  10087. case FLASH_5720VENDOR_A_ST_M25PE80:
  10088. case FLASH_5720VENDOR_A_ST_M45PE80:
  10089. case FLASH_5720VENDOR_ST_25USPT:
  10090. case FLASH_5720VENDOR_ST_45USPT:
  10091. tp->nvram_jedecnum = JEDEC_ST;
  10092. tg3_flag_set(tp, NVRAM_BUFFERED);
  10093. tg3_flag_set(tp, FLASH);
  10094. switch (nvmpinstrp) {
  10095. case FLASH_5720VENDOR_M_ST_M25PE20:
  10096. case FLASH_5720VENDOR_M_ST_M45PE20:
  10097. case FLASH_5720VENDOR_A_ST_M25PE20:
  10098. case FLASH_5720VENDOR_A_ST_M45PE20:
  10099. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10100. break;
  10101. case FLASH_5720VENDOR_M_ST_M25PE40:
  10102. case FLASH_5720VENDOR_M_ST_M45PE40:
  10103. case FLASH_5720VENDOR_A_ST_M25PE40:
  10104. case FLASH_5720VENDOR_A_ST_M45PE40:
  10105. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10106. break;
  10107. case FLASH_5720VENDOR_M_ST_M25PE80:
  10108. case FLASH_5720VENDOR_M_ST_M45PE80:
  10109. case FLASH_5720VENDOR_A_ST_M25PE80:
  10110. case FLASH_5720VENDOR_A_ST_M45PE80:
  10111. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10112. break;
  10113. default:
  10114. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10115. break;
  10116. }
  10117. break;
  10118. default:
  10119. tg3_flag_set(tp, NO_NVRAM);
  10120. return;
  10121. }
  10122. tg3_nvram_get_pagesize(tp, nvcfg1);
  10123. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10124. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10125. }
  10126. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10127. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10128. {
  10129. tw32_f(GRC_EEPROM_ADDR,
  10130. (EEPROM_ADDR_FSM_RESET |
  10131. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10132. EEPROM_ADDR_CLKPERD_SHIFT)));
  10133. msleep(1);
  10134. /* Enable seeprom accesses. */
  10135. tw32_f(GRC_LOCAL_CTRL,
  10136. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10137. udelay(100);
  10138. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10139. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10140. tg3_flag_set(tp, NVRAM);
  10141. if (tg3_nvram_lock(tp)) {
  10142. netdev_warn(tp->dev,
  10143. "Cannot get nvram lock, %s failed\n",
  10144. __func__);
  10145. return;
  10146. }
  10147. tg3_enable_nvram_access(tp);
  10148. tp->nvram_size = 0;
  10149. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10150. tg3_get_5752_nvram_info(tp);
  10151. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10152. tg3_get_5755_nvram_info(tp);
  10153. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10154. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10155. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10156. tg3_get_5787_nvram_info(tp);
  10157. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10158. tg3_get_5761_nvram_info(tp);
  10159. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10160. tg3_get_5906_nvram_info(tp);
  10161. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10162. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10163. tg3_get_57780_nvram_info(tp);
  10164. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10165. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10166. tg3_get_5717_nvram_info(tp);
  10167. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10168. tg3_get_5720_nvram_info(tp);
  10169. else
  10170. tg3_get_nvram_info(tp);
  10171. if (tp->nvram_size == 0)
  10172. tg3_get_nvram_size(tp);
  10173. tg3_disable_nvram_access(tp);
  10174. tg3_nvram_unlock(tp);
  10175. } else {
  10176. tg3_flag_clear(tp, NVRAM);
  10177. tg3_flag_clear(tp, NVRAM_BUFFERED);
  10178. tg3_get_eeprom_size(tp);
  10179. }
  10180. }
  10181. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  10182. u32 offset, u32 len, u8 *buf)
  10183. {
  10184. int i, j, rc = 0;
  10185. u32 val;
  10186. for (i = 0; i < len; i += 4) {
  10187. u32 addr;
  10188. __be32 data;
  10189. addr = offset + i;
  10190. memcpy(&data, buf + i, 4);
  10191. /*
  10192. * The SEEPROM interface expects the data to always be opposite
  10193. * the native endian format. We accomplish this by reversing
  10194. * all the operations that would have been performed on the
  10195. * data from a call to tg3_nvram_read_be32().
  10196. */
  10197. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  10198. val = tr32(GRC_EEPROM_ADDR);
  10199. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  10200. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  10201. EEPROM_ADDR_READ);
  10202. tw32(GRC_EEPROM_ADDR, val |
  10203. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  10204. (addr & EEPROM_ADDR_ADDR_MASK) |
  10205. EEPROM_ADDR_START |
  10206. EEPROM_ADDR_WRITE);
  10207. for (j = 0; j < 1000; j++) {
  10208. val = tr32(GRC_EEPROM_ADDR);
  10209. if (val & EEPROM_ADDR_COMPLETE)
  10210. break;
  10211. msleep(1);
  10212. }
  10213. if (!(val & EEPROM_ADDR_COMPLETE)) {
  10214. rc = -EBUSY;
  10215. break;
  10216. }
  10217. }
  10218. return rc;
  10219. }
  10220. /* offset and length are dword aligned */
  10221. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  10222. u8 *buf)
  10223. {
  10224. int ret = 0;
  10225. u32 pagesize = tp->nvram_pagesize;
  10226. u32 pagemask = pagesize - 1;
  10227. u32 nvram_cmd;
  10228. u8 *tmp;
  10229. tmp = kmalloc(pagesize, GFP_KERNEL);
  10230. if (tmp == NULL)
  10231. return -ENOMEM;
  10232. while (len) {
  10233. int j;
  10234. u32 phy_addr, page_off, size;
  10235. phy_addr = offset & ~pagemask;
  10236. for (j = 0; j < pagesize; j += 4) {
  10237. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  10238. (__be32 *) (tmp + j));
  10239. if (ret)
  10240. break;
  10241. }
  10242. if (ret)
  10243. break;
  10244. page_off = offset & pagemask;
  10245. size = pagesize;
  10246. if (len < size)
  10247. size = len;
  10248. len -= size;
  10249. memcpy(tmp + page_off, buf, size);
  10250. offset = offset + (pagesize - page_off);
  10251. tg3_enable_nvram_access(tp);
  10252. /*
  10253. * Before we can erase the flash page, we need
  10254. * to issue a special "write enable" command.
  10255. */
  10256. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10257. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10258. break;
  10259. /* Erase the target page */
  10260. tw32(NVRAM_ADDR, phy_addr);
  10261. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  10262. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  10263. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10264. break;
  10265. /* Issue another write enable to start the write. */
  10266. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10267. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10268. break;
  10269. for (j = 0; j < pagesize; j += 4) {
  10270. __be32 data;
  10271. data = *((__be32 *) (tmp + j));
  10272. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10273. tw32(NVRAM_ADDR, phy_addr + j);
  10274. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10275. NVRAM_CMD_WR;
  10276. if (j == 0)
  10277. nvram_cmd |= NVRAM_CMD_FIRST;
  10278. else if (j == (pagesize - 4))
  10279. nvram_cmd |= NVRAM_CMD_LAST;
  10280. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10281. break;
  10282. }
  10283. if (ret)
  10284. break;
  10285. }
  10286. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10287. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10288. kfree(tmp);
  10289. return ret;
  10290. }
  10291. /* offset and length are dword aligned */
  10292. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10293. u8 *buf)
  10294. {
  10295. int i, ret = 0;
  10296. for (i = 0; i < len; i += 4, offset += 4) {
  10297. u32 page_off, phy_addr, nvram_cmd;
  10298. __be32 data;
  10299. memcpy(&data, buf + i, 4);
  10300. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10301. page_off = offset % tp->nvram_pagesize;
  10302. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10303. tw32(NVRAM_ADDR, phy_addr);
  10304. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10305. if (page_off == 0 || i == 0)
  10306. nvram_cmd |= NVRAM_CMD_FIRST;
  10307. if (page_off == (tp->nvram_pagesize - 4))
  10308. nvram_cmd |= NVRAM_CMD_LAST;
  10309. if (i == (len - 4))
  10310. nvram_cmd |= NVRAM_CMD_LAST;
  10311. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10312. !tg3_flag(tp, 5755_PLUS) &&
  10313. (tp->nvram_jedecnum == JEDEC_ST) &&
  10314. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10315. if ((ret = tg3_nvram_exec_cmd(tp,
  10316. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10317. NVRAM_CMD_DONE)))
  10318. break;
  10319. }
  10320. if (!tg3_flag(tp, FLASH)) {
  10321. /* We always do complete word writes to eeprom. */
  10322. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10323. }
  10324. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10325. break;
  10326. }
  10327. return ret;
  10328. }
  10329. /* offset and length are dword aligned */
  10330. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10331. {
  10332. int ret;
  10333. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10334. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10335. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10336. udelay(40);
  10337. }
  10338. if (!tg3_flag(tp, NVRAM)) {
  10339. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10340. } else {
  10341. u32 grc_mode;
  10342. ret = tg3_nvram_lock(tp);
  10343. if (ret)
  10344. return ret;
  10345. tg3_enable_nvram_access(tp);
  10346. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  10347. tw32(NVRAM_WRITE1, 0x406);
  10348. grc_mode = tr32(GRC_MODE);
  10349. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10350. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  10351. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10352. buf);
  10353. } else {
  10354. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10355. buf);
  10356. }
  10357. grc_mode = tr32(GRC_MODE);
  10358. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10359. tg3_disable_nvram_access(tp);
  10360. tg3_nvram_unlock(tp);
  10361. }
  10362. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10363. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10364. udelay(40);
  10365. }
  10366. return ret;
  10367. }
  10368. struct subsys_tbl_ent {
  10369. u16 subsys_vendor, subsys_devid;
  10370. u32 phy_id;
  10371. };
  10372. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10373. /* Broadcom boards. */
  10374. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10375. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10376. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10377. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10378. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10379. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10380. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10381. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10382. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10383. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10384. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10385. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10386. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10387. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10388. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10389. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10390. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10391. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10392. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10393. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10394. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10395. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10396. /* 3com boards. */
  10397. { TG3PCI_SUBVENDOR_ID_3COM,
  10398. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10399. { TG3PCI_SUBVENDOR_ID_3COM,
  10400. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10401. { TG3PCI_SUBVENDOR_ID_3COM,
  10402. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10403. { TG3PCI_SUBVENDOR_ID_3COM,
  10404. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10405. { TG3PCI_SUBVENDOR_ID_3COM,
  10406. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10407. /* DELL boards. */
  10408. { TG3PCI_SUBVENDOR_ID_DELL,
  10409. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10410. { TG3PCI_SUBVENDOR_ID_DELL,
  10411. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10412. { TG3PCI_SUBVENDOR_ID_DELL,
  10413. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10414. { TG3PCI_SUBVENDOR_ID_DELL,
  10415. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10416. /* Compaq boards. */
  10417. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10418. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10419. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10420. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10421. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10422. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10423. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10424. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10425. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10426. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10427. /* IBM boards. */
  10428. { TG3PCI_SUBVENDOR_ID_IBM,
  10429. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10430. };
  10431. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10432. {
  10433. int i;
  10434. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10435. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10436. tp->pdev->subsystem_vendor) &&
  10437. (subsys_id_to_phy_id[i].subsys_devid ==
  10438. tp->pdev->subsystem_device))
  10439. return &subsys_id_to_phy_id[i];
  10440. }
  10441. return NULL;
  10442. }
  10443. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10444. {
  10445. u32 val;
  10446. u16 pmcsr;
  10447. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10448. * so need make sure we're in D0.
  10449. */
  10450. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10451. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10452. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10453. msleep(1);
  10454. /* Make sure register accesses (indirect or otherwise)
  10455. * will function correctly.
  10456. */
  10457. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10458. tp->misc_host_ctrl);
  10459. /* The memory arbiter has to be enabled in order for SRAM accesses
  10460. * to succeed. Normally on powerup the tg3 chip firmware will make
  10461. * sure it is enabled, but other entities such as system netboot
  10462. * code might disable it.
  10463. */
  10464. val = tr32(MEMARB_MODE);
  10465. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10466. tp->phy_id = TG3_PHY_ID_INVALID;
  10467. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10468. /* Assume an onboard device and WOL capable by default. */
  10469. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10470. tg3_flag_set(tp, WOL_CAP);
  10471. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10472. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10473. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10474. tg3_flag_set(tp, IS_NIC);
  10475. }
  10476. val = tr32(VCPU_CFGSHDW);
  10477. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10478. tg3_flag_set(tp, ASPM_WORKAROUND);
  10479. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10480. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  10481. tg3_flag_set(tp, WOL_ENABLE);
  10482. device_set_wakeup_enable(&tp->pdev->dev, true);
  10483. }
  10484. goto done;
  10485. }
  10486. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10487. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10488. u32 nic_cfg, led_cfg;
  10489. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10490. int eeprom_phy_serdes = 0;
  10491. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10492. tp->nic_sram_data_cfg = nic_cfg;
  10493. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10494. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10495. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10496. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10497. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10498. (ver > 0) && (ver < 0x100))
  10499. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10500. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10501. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10502. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10503. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10504. eeprom_phy_serdes = 1;
  10505. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10506. if (nic_phy_id != 0) {
  10507. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10508. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10509. eeprom_phy_id = (id1 >> 16) << 10;
  10510. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10511. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10512. } else
  10513. eeprom_phy_id = 0;
  10514. tp->phy_id = eeprom_phy_id;
  10515. if (eeprom_phy_serdes) {
  10516. if (!tg3_flag(tp, 5705_PLUS))
  10517. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10518. else
  10519. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10520. }
  10521. if (tg3_flag(tp, 5750_PLUS))
  10522. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10523. SHASTA_EXT_LED_MODE_MASK);
  10524. else
  10525. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10526. switch (led_cfg) {
  10527. default:
  10528. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10529. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10530. break;
  10531. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10532. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10533. break;
  10534. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10535. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10536. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10537. * read on some older 5700/5701 bootcode.
  10538. */
  10539. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10540. ASIC_REV_5700 ||
  10541. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10542. ASIC_REV_5701)
  10543. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10544. break;
  10545. case SHASTA_EXT_LED_SHARED:
  10546. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10547. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10548. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10549. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10550. LED_CTRL_MODE_PHY_2);
  10551. break;
  10552. case SHASTA_EXT_LED_MAC:
  10553. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10554. break;
  10555. case SHASTA_EXT_LED_COMBO:
  10556. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10557. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10558. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10559. LED_CTRL_MODE_PHY_2);
  10560. break;
  10561. }
  10562. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10563. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10564. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10565. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10566. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10567. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10568. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10569. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10570. if ((tp->pdev->subsystem_vendor ==
  10571. PCI_VENDOR_ID_ARIMA) &&
  10572. (tp->pdev->subsystem_device == 0x205a ||
  10573. tp->pdev->subsystem_device == 0x2063))
  10574. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10575. } else {
  10576. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10577. tg3_flag_set(tp, IS_NIC);
  10578. }
  10579. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10580. tg3_flag_set(tp, ENABLE_ASF);
  10581. if (tg3_flag(tp, 5750_PLUS))
  10582. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  10583. }
  10584. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10585. tg3_flag(tp, 5750_PLUS))
  10586. tg3_flag_set(tp, ENABLE_APE);
  10587. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10588. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10589. tg3_flag_clear(tp, WOL_CAP);
  10590. if (tg3_flag(tp, WOL_CAP) &&
  10591. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  10592. tg3_flag_set(tp, WOL_ENABLE);
  10593. device_set_wakeup_enable(&tp->pdev->dev, true);
  10594. }
  10595. if (cfg2 & (1 << 17))
  10596. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10597. /* serdes signal pre-emphasis in register 0x590 set by */
  10598. /* bootcode if bit 18 is set */
  10599. if (cfg2 & (1 << 18))
  10600. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10601. if ((tg3_flag(tp, 57765_PLUS) ||
  10602. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10603. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10604. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10605. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10606. if (tg3_flag(tp, PCI_EXPRESS) &&
  10607. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10608. !tg3_flag(tp, 57765_PLUS)) {
  10609. u32 cfg3;
  10610. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10611. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10612. tg3_flag_set(tp, ASPM_WORKAROUND);
  10613. }
  10614. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10615. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  10616. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10617. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  10618. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10619. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  10620. }
  10621. done:
  10622. if (tg3_flag(tp, WOL_CAP))
  10623. device_set_wakeup_enable(&tp->pdev->dev,
  10624. tg3_flag(tp, WOL_ENABLE));
  10625. else
  10626. device_set_wakeup_capable(&tp->pdev->dev, false);
  10627. }
  10628. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10629. {
  10630. int i;
  10631. u32 val;
  10632. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10633. tw32(OTP_CTRL, cmd);
  10634. /* Wait for up to 1 ms for command to execute. */
  10635. for (i = 0; i < 100; i++) {
  10636. val = tr32(OTP_STATUS);
  10637. if (val & OTP_STATUS_CMD_DONE)
  10638. break;
  10639. udelay(10);
  10640. }
  10641. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10642. }
  10643. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10644. * configuration is a 32-bit value that straddles the alignment boundary.
  10645. * We do two 32-bit reads and then shift and merge the results.
  10646. */
  10647. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10648. {
  10649. u32 bhalf_otp, thalf_otp;
  10650. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10651. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10652. return 0;
  10653. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10654. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10655. return 0;
  10656. thalf_otp = tr32(OTP_READ_DATA);
  10657. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10658. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10659. return 0;
  10660. bhalf_otp = tr32(OTP_READ_DATA);
  10661. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10662. }
  10663. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  10664. {
  10665. u32 adv = ADVERTISED_Autoneg |
  10666. ADVERTISED_Pause;
  10667. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10668. adv |= ADVERTISED_1000baseT_Half |
  10669. ADVERTISED_1000baseT_Full;
  10670. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10671. adv |= ADVERTISED_100baseT_Half |
  10672. ADVERTISED_100baseT_Full |
  10673. ADVERTISED_10baseT_Half |
  10674. ADVERTISED_10baseT_Full |
  10675. ADVERTISED_TP;
  10676. else
  10677. adv |= ADVERTISED_FIBRE;
  10678. tp->link_config.advertising = adv;
  10679. tp->link_config.speed = SPEED_INVALID;
  10680. tp->link_config.duplex = DUPLEX_INVALID;
  10681. tp->link_config.autoneg = AUTONEG_ENABLE;
  10682. tp->link_config.active_speed = SPEED_INVALID;
  10683. tp->link_config.active_duplex = DUPLEX_INVALID;
  10684. tp->link_config.orig_speed = SPEED_INVALID;
  10685. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10686. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10687. }
  10688. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10689. {
  10690. u32 hw_phy_id_1, hw_phy_id_2;
  10691. u32 hw_phy_id, hw_phy_id_masked;
  10692. int err;
  10693. /* flow control autonegotiation is default behavior */
  10694. tg3_flag_set(tp, PAUSE_AUTONEG);
  10695. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  10696. if (tg3_flag(tp, USE_PHYLIB))
  10697. return tg3_phy_init(tp);
  10698. /* Reading the PHY ID register can conflict with ASF
  10699. * firmware access to the PHY hardware.
  10700. */
  10701. err = 0;
  10702. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  10703. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10704. } else {
  10705. /* Now read the physical PHY_ID from the chip and verify
  10706. * that it is sane. If it doesn't look good, we fall back
  10707. * to either the hard-coded table based PHY_ID and failing
  10708. * that the value found in the eeprom area.
  10709. */
  10710. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10711. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10712. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10713. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10714. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10715. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10716. }
  10717. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10718. tp->phy_id = hw_phy_id;
  10719. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10720. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10721. else
  10722. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10723. } else {
  10724. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10725. /* Do nothing, phy ID already set up in
  10726. * tg3_get_eeprom_hw_cfg().
  10727. */
  10728. } else {
  10729. struct subsys_tbl_ent *p;
  10730. /* No eeprom signature? Try the hardcoded
  10731. * subsys device table.
  10732. */
  10733. p = tg3_lookup_by_subsys(tp);
  10734. if (!p)
  10735. return -ENODEV;
  10736. tp->phy_id = p->phy_id;
  10737. if (!tp->phy_id ||
  10738. tp->phy_id == TG3_PHY_ID_BCM8002)
  10739. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10740. }
  10741. }
  10742. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10743. ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  10744. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  10745. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10746. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  10747. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  10748. tg3_phy_init_link_config(tp);
  10749. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10750. !tg3_flag(tp, ENABLE_APE) &&
  10751. !tg3_flag(tp, ENABLE_ASF)) {
  10752. u32 bmsr, mask;
  10753. tg3_readphy(tp, MII_BMSR, &bmsr);
  10754. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10755. (bmsr & BMSR_LSTATUS))
  10756. goto skip_phy_reset;
  10757. err = tg3_phy_reset(tp);
  10758. if (err)
  10759. return err;
  10760. tg3_phy_set_wirespeed(tp);
  10761. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10762. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10763. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10764. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10765. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  10766. tp->link_config.flowctrl);
  10767. tg3_writephy(tp, MII_BMCR,
  10768. BMCR_ANENABLE | BMCR_ANRESTART);
  10769. }
  10770. }
  10771. skip_phy_reset:
  10772. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10773. err = tg3_init_5401phy_dsp(tp);
  10774. if (err)
  10775. return err;
  10776. err = tg3_init_5401phy_dsp(tp);
  10777. }
  10778. return err;
  10779. }
  10780. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10781. {
  10782. u8 *vpd_data;
  10783. unsigned int block_end, rosize, len;
  10784. int j, i = 0;
  10785. vpd_data = (u8 *)tg3_vpd_readblock(tp);
  10786. if (!vpd_data)
  10787. goto out_no_vpd;
  10788. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10789. PCI_VPD_LRDT_RO_DATA);
  10790. if (i < 0)
  10791. goto out_not_found;
  10792. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10793. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10794. i += PCI_VPD_LRDT_TAG_SIZE;
  10795. if (block_end > TG3_NVM_VPD_LEN)
  10796. goto out_not_found;
  10797. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10798. PCI_VPD_RO_KEYWORD_MFR_ID);
  10799. if (j > 0) {
  10800. len = pci_vpd_info_field_size(&vpd_data[j]);
  10801. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10802. if (j + len > block_end || len != 4 ||
  10803. memcmp(&vpd_data[j], "1028", 4))
  10804. goto partno;
  10805. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10806. PCI_VPD_RO_KEYWORD_VENDOR0);
  10807. if (j < 0)
  10808. goto partno;
  10809. len = pci_vpd_info_field_size(&vpd_data[j]);
  10810. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10811. if (j + len > block_end)
  10812. goto partno;
  10813. memcpy(tp->fw_ver, &vpd_data[j], len);
  10814. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10815. }
  10816. partno:
  10817. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10818. PCI_VPD_RO_KEYWORD_PARTNO);
  10819. if (i < 0)
  10820. goto out_not_found;
  10821. len = pci_vpd_info_field_size(&vpd_data[i]);
  10822. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10823. if (len > TG3_BPN_SIZE ||
  10824. (len + i) > TG3_NVM_VPD_LEN)
  10825. goto out_not_found;
  10826. memcpy(tp->board_part_number, &vpd_data[i], len);
  10827. out_not_found:
  10828. kfree(vpd_data);
  10829. if (tp->board_part_number[0])
  10830. return;
  10831. out_no_vpd:
  10832. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10833. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  10834. strcpy(tp->board_part_number, "BCM5717");
  10835. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  10836. strcpy(tp->board_part_number, "BCM5718");
  10837. else
  10838. goto nomatch;
  10839. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  10840. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10841. strcpy(tp->board_part_number, "BCM57780");
  10842. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10843. strcpy(tp->board_part_number, "BCM57760");
  10844. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10845. strcpy(tp->board_part_number, "BCM57790");
  10846. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10847. strcpy(tp->board_part_number, "BCM57788");
  10848. else
  10849. goto nomatch;
  10850. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10851. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10852. strcpy(tp->board_part_number, "BCM57761");
  10853. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10854. strcpy(tp->board_part_number, "BCM57765");
  10855. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10856. strcpy(tp->board_part_number, "BCM57781");
  10857. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10858. strcpy(tp->board_part_number, "BCM57785");
  10859. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10860. strcpy(tp->board_part_number, "BCM57791");
  10861. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10862. strcpy(tp->board_part_number, "BCM57795");
  10863. else
  10864. goto nomatch;
  10865. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10866. strcpy(tp->board_part_number, "BCM95906");
  10867. } else {
  10868. nomatch:
  10869. strcpy(tp->board_part_number, "none");
  10870. }
  10871. }
  10872. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10873. {
  10874. u32 val;
  10875. if (tg3_nvram_read(tp, offset, &val) ||
  10876. (val & 0xfc000000) != 0x0c000000 ||
  10877. tg3_nvram_read(tp, offset + 4, &val) ||
  10878. val != 0)
  10879. return 0;
  10880. return 1;
  10881. }
  10882. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10883. {
  10884. u32 val, offset, start, ver_offset;
  10885. int i, dst_off;
  10886. bool newver = false;
  10887. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10888. tg3_nvram_read(tp, 0x4, &start))
  10889. return;
  10890. offset = tg3_nvram_logical_addr(tp, offset);
  10891. if (tg3_nvram_read(tp, offset, &val))
  10892. return;
  10893. if ((val & 0xfc000000) == 0x0c000000) {
  10894. if (tg3_nvram_read(tp, offset + 4, &val))
  10895. return;
  10896. if (val == 0)
  10897. newver = true;
  10898. }
  10899. dst_off = strlen(tp->fw_ver);
  10900. if (newver) {
  10901. if (TG3_VER_SIZE - dst_off < 16 ||
  10902. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10903. return;
  10904. offset = offset + ver_offset - start;
  10905. for (i = 0; i < 16; i += 4) {
  10906. __be32 v;
  10907. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10908. return;
  10909. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10910. }
  10911. } else {
  10912. u32 major, minor;
  10913. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10914. return;
  10915. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10916. TG3_NVM_BCVER_MAJSFT;
  10917. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10918. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10919. "v%d.%02d", major, minor);
  10920. }
  10921. }
  10922. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10923. {
  10924. u32 val, major, minor;
  10925. /* Use native endian representation */
  10926. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10927. return;
  10928. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10929. TG3_NVM_HWSB_CFG1_MAJSFT;
  10930. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10931. TG3_NVM_HWSB_CFG1_MINSFT;
  10932. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10933. }
  10934. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10935. {
  10936. u32 offset, major, minor, build;
  10937. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10938. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10939. return;
  10940. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10941. case TG3_EEPROM_SB_REVISION_0:
  10942. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10943. break;
  10944. case TG3_EEPROM_SB_REVISION_2:
  10945. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10946. break;
  10947. case TG3_EEPROM_SB_REVISION_3:
  10948. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10949. break;
  10950. case TG3_EEPROM_SB_REVISION_4:
  10951. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10952. break;
  10953. case TG3_EEPROM_SB_REVISION_5:
  10954. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10955. break;
  10956. case TG3_EEPROM_SB_REVISION_6:
  10957. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  10958. break;
  10959. default:
  10960. return;
  10961. }
  10962. if (tg3_nvram_read(tp, offset, &val))
  10963. return;
  10964. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10965. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10966. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10967. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10968. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10969. if (minor > 99 || build > 26)
  10970. return;
  10971. offset = strlen(tp->fw_ver);
  10972. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10973. " v%d.%02d", major, minor);
  10974. if (build > 0) {
  10975. offset = strlen(tp->fw_ver);
  10976. if (offset < TG3_VER_SIZE - 1)
  10977. tp->fw_ver[offset] = 'a' + build - 1;
  10978. }
  10979. }
  10980. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10981. {
  10982. u32 val, offset, start;
  10983. int i, vlen;
  10984. for (offset = TG3_NVM_DIR_START;
  10985. offset < TG3_NVM_DIR_END;
  10986. offset += TG3_NVM_DIRENT_SIZE) {
  10987. if (tg3_nvram_read(tp, offset, &val))
  10988. return;
  10989. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10990. break;
  10991. }
  10992. if (offset == TG3_NVM_DIR_END)
  10993. return;
  10994. if (!tg3_flag(tp, 5705_PLUS))
  10995. start = 0x08000000;
  10996. else if (tg3_nvram_read(tp, offset - 4, &start))
  10997. return;
  10998. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10999. !tg3_fw_img_is_valid(tp, offset) ||
  11000. tg3_nvram_read(tp, offset + 8, &val))
  11001. return;
  11002. offset += val - start;
  11003. vlen = strlen(tp->fw_ver);
  11004. tp->fw_ver[vlen++] = ',';
  11005. tp->fw_ver[vlen++] = ' ';
  11006. for (i = 0; i < 4; i++) {
  11007. __be32 v;
  11008. if (tg3_nvram_read_be32(tp, offset, &v))
  11009. return;
  11010. offset += sizeof(v);
  11011. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11012. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11013. break;
  11014. }
  11015. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11016. vlen += sizeof(v);
  11017. }
  11018. }
  11019. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11020. {
  11021. int vlen;
  11022. u32 apedata;
  11023. char *fwtype;
  11024. if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
  11025. return;
  11026. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11027. if (apedata != APE_SEG_SIG_MAGIC)
  11028. return;
  11029. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11030. if (!(apedata & APE_FW_STATUS_READY))
  11031. return;
  11032. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11033. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11034. tg3_flag_set(tp, APE_HAS_NCSI);
  11035. fwtype = "NCSI";
  11036. } else {
  11037. fwtype = "DASH";
  11038. }
  11039. vlen = strlen(tp->fw_ver);
  11040. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11041. fwtype,
  11042. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11043. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11044. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11045. (apedata & APE_FW_VERSION_BLDMSK));
  11046. }
  11047. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11048. {
  11049. u32 val;
  11050. bool vpd_vers = false;
  11051. if (tp->fw_ver[0] != 0)
  11052. vpd_vers = true;
  11053. if (tg3_flag(tp, NO_NVRAM)) {
  11054. strcat(tp->fw_ver, "sb");
  11055. return;
  11056. }
  11057. if (tg3_nvram_read(tp, 0, &val))
  11058. return;
  11059. if (val == TG3_EEPROM_MAGIC)
  11060. tg3_read_bc_ver(tp);
  11061. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11062. tg3_read_sb_ver(tp, val);
  11063. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11064. tg3_read_hwsb_ver(tp);
  11065. else
  11066. return;
  11067. if (!tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || vpd_vers)
  11068. goto done;
  11069. tg3_read_mgmtfw_ver(tp);
  11070. done:
  11071. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11072. }
  11073. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  11074. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11075. {
  11076. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11077. return TG3_RX_RET_MAX_SIZE_5717;
  11078. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11079. return TG3_RX_RET_MAX_SIZE_5700;
  11080. else
  11081. return TG3_RX_RET_MAX_SIZE_5705;
  11082. }
  11083. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11084. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11085. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11086. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11087. { },
  11088. };
  11089. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11090. {
  11091. u32 misc_ctrl_reg;
  11092. u32 pci_state_reg, grc_misc_cfg;
  11093. u32 val;
  11094. u16 pci_cmd;
  11095. int err;
  11096. /* Force memory write invalidate off. If we leave it on,
  11097. * then on 5700_BX chips we have to enable a workaround.
  11098. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11099. * to match the cacheline size. The Broadcom driver have this
  11100. * workaround but turns MWI off all the times so never uses
  11101. * it. This seems to suggest that the workaround is insufficient.
  11102. */
  11103. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11104. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11105. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11106. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  11107. * has the register indirect write enable bit set before
  11108. * we try to access any of the MMIO registers. It is also
  11109. * critical that the PCI-X hw workaround situation is decided
  11110. * before that as well.
  11111. */
  11112. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11113. &misc_ctrl_reg);
  11114. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  11115. MISC_HOST_CTRL_CHIPREV_SHIFT);
  11116. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11117. u32 prod_id_asic_rev;
  11118. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11119. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11120. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11121. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11122. pci_read_config_dword(tp->pdev,
  11123. TG3PCI_GEN2_PRODID_ASICREV,
  11124. &prod_id_asic_rev);
  11125. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11126. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11127. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11128. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11129. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11130. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11131. pci_read_config_dword(tp->pdev,
  11132. TG3PCI_GEN15_PRODID_ASICREV,
  11133. &prod_id_asic_rev);
  11134. else
  11135. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  11136. &prod_id_asic_rev);
  11137. tp->pci_chip_rev_id = prod_id_asic_rev;
  11138. }
  11139. /* Wrong chip ID in 5752 A0. This code can be removed later
  11140. * as A0 is not in production.
  11141. */
  11142. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11143. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11144. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11145. * we need to disable memory and use config. cycles
  11146. * only to access all registers. The 5702/03 chips
  11147. * can mistakenly decode the special cycles from the
  11148. * ICH chipsets as memory write cycles, causing corruption
  11149. * of register and memory space. Only certain ICH bridges
  11150. * will drive special cycles with non-zero data during the
  11151. * address phase which can fall within the 5703's address
  11152. * range. This is not an ICH bug as the PCI spec allows
  11153. * non-zero address during special cycles. However, only
  11154. * these ICH bridges are known to drive non-zero addresses
  11155. * during special cycles.
  11156. *
  11157. * Since special cycles do not cross PCI bridges, we only
  11158. * enable this workaround if the 5703 is on the secondary
  11159. * bus of these ICH bridges.
  11160. */
  11161. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11162. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11163. static struct tg3_dev_id {
  11164. u32 vendor;
  11165. u32 device;
  11166. u32 rev;
  11167. } ich_chipsets[] = {
  11168. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11169. PCI_ANY_ID },
  11170. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11171. PCI_ANY_ID },
  11172. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11173. 0xa },
  11174. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11175. PCI_ANY_ID },
  11176. { },
  11177. };
  11178. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11179. struct pci_dev *bridge = NULL;
  11180. while (pci_id->vendor != 0) {
  11181. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11182. bridge);
  11183. if (!bridge) {
  11184. pci_id++;
  11185. continue;
  11186. }
  11187. if (pci_id->rev != PCI_ANY_ID) {
  11188. if (bridge->revision > pci_id->rev)
  11189. continue;
  11190. }
  11191. if (bridge->subordinate &&
  11192. (bridge->subordinate->number ==
  11193. tp->pdev->bus->number)) {
  11194. tg3_flag_set(tp, ICH_WORKAROUND);
  11195. pci_dev_put(bridge);
  11196. break;
  11197. }
  11198. }
  11199. }
  11200. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  11201. static struct tg3_dev_id {
  11202. u32 vendor;
  11203. u32 device;
  11204. } bridge_chipsets[] = {
  11205. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11206. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11207. { },
  11208. };
  11209. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11210. struct pci_dev *bridge = NULL;
  11211. while (pci_id->vendor != 0) {
  11212. bridge = pci_get_device(pci_id->vendor,
  11213. pci_id->device,
  11214. bridge);
  11215. if (!bridge) {
  11216. pci_id++;
  11217. continue;
  11218. }
  11219. if (bridge->subordinate &&
  11220. (bridge->subordinate->number <=
  11221. tp->pdev->bus->number) &&
  11222. (bridge->subordinate->subordinate >=
  11223. tp->pdev->bus->number)) {
  11224. tg3_flag_set(tp, 5701_DMA_BUG);
  11225. pci_dev_put(bridge);
  11226. break;
  11227. }
  11228. }
  11229. }
  11230. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11231. * DMA addresses > 40-bit. This bridge may have other additional
  11232. * 57xx devices behind it in some 4-port NIC designs for example.
  11233. * Any tg3 device found behind the bridge will also need the 40-bit
  11234. * DMA workaround.
  11235. */
  11236. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11237. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11238. tg3_flag_set(tp, 5780_CLASS);
  11239. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11240. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11241. } else {
  11242. struct pci_dev *bridge = NULL;
  11243. do {
  11244. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11245. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11246. bridge);
  11247. if (bridge && bridge->subordinate &&
  11248. (bridge->subordinate->number <=
  11249. tp->pdev->bus->number) &&
  11250. (bridge->subordinate->subordinate >=
  11251. tp->pdev->bus->number)) {
  11252. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11253. pci_dev_put(bridge);
  11254. break;
  11255. }
  11256. } while (bridge);
  11257. }
  11258. /* Initialize misc host control in PCI block. */
  11259. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11260. MISC_HOST_CTRL_CHIPREV);
  11261. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11262. tp->misc_host_ctrl);
  11263. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11264. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  11265. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11266. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11267. tp->pdev_peer = tg3_find_peer(tp);
  11268. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11269. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11270. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11271. tg3_flag_set(tp, 5717_PLUS);
  11272. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11273. tg3_flag(tp, 5717_PLUS))
  11274. tg3_flag_set(tp, 57765_PLUS);
  11275. /* Intentionally exclude ASIC_REV_5906 */
  11276. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11277. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11278. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11279. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11280. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11281. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11282. tg3_flag(tp, 57765_PLUS))
  11283. tg3_flag_set(tp, 5755_PLUS);
  11284. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11285. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11286. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11287. tg3_flag(tp, 5755_PLUS) ||
  11288. tg3_flag(tp, 5780_CLASS))
  11289. tg3_flag_set(tp, 5750_PLUS);
  11290. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  11291. tg3_flag(tp, 5750_PLUS))
  11292. tg3_flag_set(tp, 5705_PLUS);
  11293. /* 5700 B0 chips do not support checksumming correctly due
  11294. * to hardware bugs.
  11295. */
  11296. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  11297. u32 features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  11298. if (tg3_flag(tp, 5755_PLUS))
  11299. features |= NETIF_F_IPV6_CSUM;
  11300. tp->dev->features |= features;
  11301. tp->dev->hw_features |= features;
  11302. tp->dev->vlan_features |= features;
  11303. }
  11304. /* Determine TSO capabilities */
  11305. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11306. ; /* Do nothing. HW bug. */
  11307. else if (tg3_flag(tp, 57765_PLUS))
  11308. tg3_flag_set(tp, HW_TSO_3);
  11309. else if (tg3_flag(tp, 5755_PLUS) ||
  11310. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11311. tg3_flag_set(tp, HW_TSO_2);
  11312. else if (tg3_flag(tp, 5750_PLUS)) {
  11313. tg3_flag_set(tp, HW_TSO_1);
  11314. tg3_flag_set(tp, TSO_BUG);
  11315. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11316. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11317. tg3_flag_clear(tp, TSO_BUG);
  11318. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11319. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11320. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11321. tg3_flag_set(tp, TSO_BUG);
  11322. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11323. tp->fw_needed = FIRMWARE_TG3TSO5;
  11324. else
  11325. tp->fw_needed = FIRMWARE_TG3TSO;
  11326. }
  11327. /* Selectively allow TSO based on operating conditions */
  11328. if ((tg3_flag(tp, HW_TSO_1) ||
  11329. tg3_flag(tp, HW_TSO_2) ||
  11330. tg3_flag(tp, HW_TSO_3)) ||
  11331. (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
  11332. tg3_flag_set(tp, TSO_CAPABLE);
  11333. else {
  11334. tg3_flag_clear(tp, TSO_CAPABLE);
  11335. tg3_flag_clear(tp, TSO_BUG);
  11336. tp->fw_needed = NULL;
  11337. }
  11338. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11339. tp->fw_needed = FIRMWARE_TG3;
  11340. tp->irq_max = 1;
  11341. if (tg3_flag(tp, 5750_PLUS)) {
  11342. tg3_flag_set(tp, SUPPORT_MSI);
  11343. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11344. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11345. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11346. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11347. tp->pdev_peer == tp->pdev))
  11348. tg3_flag_clear(tp, SUPPORT_MSI);
  11349. if (tg3_flag(tp, 5755_PLUS) ||
  11350. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11351. tg3_flag_set(tp, 1SHOT_MSI);
  11352. }
  11353. if (tg3_flag(tp, 57765_PLUS)) {
  11354. tg3_flag_set(tp, SUPPORT_MSIX);
  11355. tp->irq_max = TG3_IRQ_MAX_VECS;
  11356. }
  11357. }
  11358. /* All chips can get confused if TX buffers
  11359. * straddle the 4GB address boundary.
  11360. */
  11361. tg3_flag_set(tp, 4G_DMA_BNDRY_BUG);
  11362. if (tg3_flag(tp, 5755_PLUS))
  11363. tg3_flag_set(tp, SHORT_DMA_BUG);
  11364. else
  11365. tg3_flag_set(tp, 40BIT_DMA_LIMIT_BUG);
  11366. if (tg3_flag(tp, 5717_PLUS))
  11367. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  11368. if (tg3_flag(tp, 57765_PLUS) &&
  11369. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  11370. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  11371. if (!tg3_flag(tp, 5705_PLUS) ||
  11372. tg3_flag(tp, 5780_CLASS) ||
  11373. tg3_flag(tp, USE_JUMBO_BDFLAG))
  11374. tg3_flag_set(tp, JUMBO_CAPABLE);
  11375. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11376. &pci_state_reg);
  11377. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  11378. if (tp->pcie_cap != 0) {
  11379. u16 lnkctl;
  11380. tg3_flag_set(tp, PCI_EXPRESS);
  11381. tp->pcie_readrq = 4096;
  11382. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11383. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11384. tp->pcie_readrq = 2048;
  11385. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11386. pci_read_config_word(tp->pdev,
  11387. tp->pcie_cap + PCI_EXP_LNKCTL,
  11388. &lnkctl);
  11389. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11390. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11391. tg3_flag_clear(tp, HW_TSO_2);
  11392. tg3_flag_clear(tp, TSO_CAPABLE);
  11393. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11394. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11395. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11396. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11397. tg3_flag_set(tp, CLKREQ_BUG);
  11398. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11399. tg3_flag_set(tp, L1PLLPD_EN);
  11400. }
  11401. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11402. tg3_flag_set(tp, PCI_EXPRESS);
  11403. } else if (!tg3_flag(tp, 5705_PLUS) ||
  11404. tg3_flag(tp, 5780_CLASS)) {
  11405. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11406. if (!tp->pcix_cap) {
  11407. dev_err(&tp->pdev->dev,
  11408. "Cannot find PCI-X capability, aborting\n");
  11409. return -EIO;
  11410. }
  11411. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11412. tg3_flag_set(tp, PCIX_MODE);
  11413. }
  11414. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11415. * reordering to the mailbox registers done by the host
  11416. * controller can cause major troubles. We read back from
  11417. * every mailbox register write to force the writes to be
  11418. * posted to the chip in order.
  11419. */
  11420. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11421. !tg3_flag(tp, PCI_EXPRESS))
  11422. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  11423. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11424. &tp->pci_cacheline_sz);
  11425. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11426. &tp->pci_lat_timer);
  11427. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11428. tp->pci_lat_timer < 64) {
  11429. tp->pci_lat_timer = 64;
  11430. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11431. tp->pci_lat_timer);
  11432. }
  11433. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11434. /* 5700 BX chips need to have their TX producer index
  11435. * mailboxes written twice to workaround a bug.
  11436. */
  11437. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  11438. /* If we are in PCI-X mode, enable register write workaround.
  11439. *
  11440. * The workaround is to use indirect register accesses
  11441. * for all chip writes not to mailbox registers.
  11442. */
  11443. if (tg3_flag(tp, PCIX_MODE)) {
  11444. u32 pm_reg;
  11445. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11446. /* The chip can have it's power management PCI config
  11447. * space registers clobbered due to this bug.
  11448. * So explicitly force the chip into D0 here.
  11449. */
  11450. pci_read_config_dword(tp->pdev,
  11451. tp->pm_cap + PCI_PM_CTRL,
  11452. &pm_reg);
  11453. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11454. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11455. pci_write_config_dword(tp->pdev,
  11456. tp->pm_cap + PCI_PM_CTRL,
  11457. pm_reg);
  11458. /* Also, force SERR#/PERR# in PCI command. */
  11459. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11460. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11461. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11462. }
  11463. }
  11464. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11465. tg3_flag_set(tp, PCI_HIGH_SPEED);
  11466. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11467. tg3_flag_set(tp, PCI_32BIT);
  11468. /* Chip-specific fixup from Broadcom driver */
  11469. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11470. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11471. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11472. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11473. }
  11474. /* Default fast path register access methods */
  11475. tp->read32 = tg3_read32;
  11476. tp->write32 = tg3_write32;
  11477. tp->read32_mbox = tg3_read32;
  11478. tp->write32_mbox = tg3_write32;
  11479. tp->write32_tx_mbox = tg3_write32;
  11480. tp->write32_rx_mbox = tg3_write32;
  11481. /* Various workaround register access methods */
  11482. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  11483. tp->write32 = tg3_write_indirect_reg32;
  11484. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11485. (tg3_flag(tp, PCI_EXPRESS) &&
  11486. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11487. /*
  11488. * Back to back register writes can cause problems on these
  11489. * chips, the workaround is to read back all reg writes
  11490. * except those to mailbox regs.
  11491. *
  11492. * See tg3_write_indirect_reg32().
  11493. */
  11494. tp->write32 = tg3_write_flush_reg32;
  11495. }
  11496. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  11497. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11498. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  11499. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11500. }
  11501. if (tg3_flag(tp, ICH_WORKAROUND)) {
  11502. tp->read32 = tg3_read_indirect_reg32;
  11503. tp->write32 = tg3_write_indirect_reg32;
  11504. tp->read32_mbox = tg3_read_indirect_mbox;
  11505. tp->write32_mbox = tg3_write_indirect_mbox;
  11506. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11507. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11508. iounmap(tp->regs);
  11509. tp->regs = NULL;
  11510. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11511. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11512. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11513. }
  11514. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11515. tp->read32_mbox = tg3_read32_mbox_5906;
  11516. tp->write32_mbox = tg3_write32_mbox_5906;
  11517. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11518. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11519. }
  11520. if (tp->write32 == tg3_write_indirect_reg32 ||
  11521. (tg3_flag(tp, PCIX_MODE) &&
  11522. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11523. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11524. tg3_flag_set(tp, SRAM_USE_CONFIG);
  11525. /* Get eeprom hw config before calling tg3_set_power_state().
  11526. * In particular, the TG3_FLAG_IS_NIC flag must be
  11527. * determined before calling tg3_set_power_state() so that
  11528. * we know whether or not to switch out of Vaux power.
  11529. * When the flag is set, it means that GPIO1 is used for eeprom
  11530. * write protect and also implies that it is a LOM where GPIOs
  11531. * are not used to switch power.
  11532. */
  11533. tg3_get_eeprom_hw_cfg(tp);
  11534. if (tg3_flag(tp, ENABLE_APE)) {
  11535. /* Allow reads and writes to the
  11536. * APE register and memory space.
  11537. */
  11538. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11539. PCISTATE_ALLOW_APE_SHMEM_WR |
  11540. PCISTATE_ALLOW_APE_PSPACE_WR;
  11541. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11542. pci_state_reg);
  11543. }
  11544. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11545. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11546. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11547. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11548. tg3_flag(tp, 57765_PLUS))
  11549. tg3_flag_set(tp, CPMU_PRESENT);
  11550. /* Set up tp->grc_local_ctrl before calling tg3_power_up().
  11551. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11552. * It is also used as eeprom write protect on LOMs.
  11553. */
  11554. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11555. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11556. tg3_flag(tp, EEPROM_WRITE_PROT))
  11557. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11558. GRC_LCLCTRL_GPIO_OUTPUT1);
  11559. /* Unused GPIO3 must be driven as output on 5752 because there
  11560. * are no pull-up resistors on unused GPIO pins.
  11561. */
  11562. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11563. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11564. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11565. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11566. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11567. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11568. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11569. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11570. /* Turn off the debug UART. */
  11571. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11572. if (tg3_flag(tp, IS_NIC))
  11573. /* Keep VMain power. */
  11574. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11575. GRC_LCLCTRL_GPIO_OUTPUT0;
  11576. }
  11577. /* Force the chip into D0. */
  11578. err = tg3_power_up(tp);
  11579. if (err) {
  11580. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11581. return err;
  11582. }
  11583. /* Derive initial jumbo mode from MTU assigned in
  11584. * ether_setup() via the alloc_etherdev() call
  11585. */
  11586. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  11587. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11588. /* Determine WakeOnLan speed to use. */
  11589. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11590. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11591. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11592. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11593. tg3_flag_clear(tp, WOL_SPEED_100MB);
  11594. } else {
  11595. tg3_flag_set(tp, WOL_SPEED_100MB);
  11596. }
  11597. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11598. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11599. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11600. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11601. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11602. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11603. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11604. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11605. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11606. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11607. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11608. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11609. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11610. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11611. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11612. if (tg3_flag(tp, 5705_PLUS) &&
  11613. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11614. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11615. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11616. !tg3_flag(tp, 57765_PLUS)) {
  11617. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11618. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11619. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11620. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11621. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11622. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11623. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11624. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11625. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11626. } else
  11627. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11628. }
  11629. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11630. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11631. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11632. if (tp->phy_otp == 0)
  11633. tp->phy_otp = TG3_OTP_DEFAULT;
  11634. }
  11635. if (tg3_flag(tp, CPMU_PRESENT))
  11636. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11637. else
  11638. tp->mi_mode = MAC_MI_MODE_BASE;
  11639. tp->coalesce_mode = 0;
  11640. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11641. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11642. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11643. /* Set these bits to enable statistics workaround. */
  11644. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11645. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  11646. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  11647. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  11648. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  11649. }
  11650. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11651. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11652. tg3_flag_set(tp, USE_PHYLIB);
  11653. err = tg3_mdio_init(tp);
  11654. if (err)
  11655. return err;
  11656. /* Initialize data/descriptor byte/word swapping. */
  11657. val = tr32(GRC_MODE);
  11658. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11659. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  11660. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  11661. GRC_MODE_B2HRX_ENABLE |
  11662. GRC_MODE_HTX2B_ENABLE |
  11663. GRC_MODE_HOST_STACKUP);
  11664. else
  11665. val &= GRC_MODE_HOST_STACKUP;
  11666. tw32(GRC_MODE, val | tp->grc_mode);
  11667. tg3_switch_clocks(tp);
  11668. /* Clear this out for sanity. */
  11669. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11670. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11671. &pci_state_reg);
  11672. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11673. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  11674. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11675. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11676. chiprevid == CHIPREV_ID_5701_B0 ||
  11677. chiprevid == CHIPREV_ID_5701_B2 ||
  11678. chiprevid == CHIPREV_ID_5701_B5) {
  11679. void __iomem *sram_base;
  11680. /* Write some dummy words into the SRAM status block
  11681. * area, see if it reads back correctly. If the return
  11682. * value is bad, force enable the PCIX workaround.
  11683. */
  11684. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11685. writel(0x00000000, sram_base);
  11686. writel(0x00000000, sram_base + 4);
  11687. writel(0xffffffff, sram_base + 4);
  11688. if (readl(sram_base) != 0x00000000)
  11689. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11690. }
  11691. }
  11692. udelay(50);
  11693. tg3_nvram_init(tp);
  11694. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11695. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11696. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11697. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11698. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11699. tg3_flag_set(tp, IS_5788);
  11700. if (!tg3_flag(tp, IS_5788) &&
  11701. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11702. tg3_flag_set(tp, TAGGED_STATUS);
  11703. if (tg3_flag(tp, TAGGED_STATUS)) {
  11704. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11705. HOSTCC_MODE_CLRTICK_TXBD);
  11706. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11707. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11708. tp->misc_host_ctrl);
  11709. }
  11710. /* Preserve the APE MAC_MODE bits */
  11711. if (tg3_flag(tp, ENABLE_APE))
  11712. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11713. else
  11714. tp->mac_mode = TG3_DEF_MAC_MODE;
  11715. /* these are limited to 10/100 only */
  11716. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11717. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11718. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11719. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11720. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11721. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11722. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11723. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11724. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11725. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11726. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11727. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11728. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11729. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11730. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11731. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11732. err = tg3_phy_probe(tp);
  11733. if (err) {
  11734. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11735. /* ... but do not return immediately ... */
  11736. tg3_mdio_fini(tp);
  11737. }
  11738. tg3_read_vpd(tp);
  11739. tg3_read_fw_ver(tp);
  11740. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11741. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11742. } else {
  11743. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11744. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11745. else
  11746. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11747. }
  11748. /* 5700 {AX,BX} chips have a broken status block link
  11749. * change bit implementation, so we must use the
  11750. * status register in those cases.
  11751. */
  11752. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11753. tg3_flag_set(tp, USE_LINKCHG_REG);
  11754. else
  11755. tg3_flag_clear(tp, USE_LINKCHG_REG);
  11756. /* The led_ctrl is set during tg3_phy_probe, here we might
  11757. * have to force the link status polling mechanism based
  11758. * upon subsystem IDs.
  11759. */
  11760. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11761. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11762. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11763. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11764. tg3_flag_set(tp, USE_LINKCHG_REG);
  11765. }
  11766. /* For all SERDES we poll the MAC status register. */
  11767. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11768. tg3_flag_set(tp, POLL_SERDES);
  11769. else
  11770. tg3_flag_clear(tp, POLL_SERDES);
  11771. tp->rx_offset = NET_IP_ALIGN;
  11772. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11773. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11774. tg3_flag(tp, PCIX_MODE)) {
  11775. tp->rx_offset = 0;
  11776. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11777. tp->rx_copy_thresh = ~(u16)0;
  11778. #endif
  11779. }
  11780. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  11781. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  11782. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  11783. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  11784. /* Increment the rx prod index on the rx std ring by at most
  11785. * 8 for these chips to workaround hw errata.
  11786. */
  11787. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11788. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11789. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11790. tp->rx_std_max_post = 8;
  11791. if (tg3_flag(tp, ASPM_WORKAROUND))
  11792. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11793. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11794. return err;
  11795. }
  11796. #ifdef CONFIG_SPARC
  11797. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11798. {
  11799. struct net_device *dev = tp->dev;
  11800. struct pci_dev *pdev = tp->pdev;
  11801. struct device_node *dp = pci_device_to_OF_node(pdev);
  11802. const unsigned char *addr;
  11803. int len;
  11804. addr = of_get_property(dp, "local-mac-address", &len);
  11805. if (addr && len == 6) {
  11806. memcpy(dev->dev_addr, addr, 6);
  11807. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11808. return 0;
  11809. }
  11810. return -ENODEV;
  11811. }
  11812. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11813. {
  11814. struct net_device *dev = tp->dev;
  11815. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11816. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11817. return 0;
  11818. }
  11819. #endif
  11820. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11821. {
  11822. struct net_device *dev = tp->dev;
  11823. u32 hi, lo, mac_offset;
  11824. int addr_ok = 0;
  11825. #ifdef CONFIG_SPARC
  11826. if (!tg3_get_macaddr_sparc(tp))
  11827. return 0;
  11828. #endif
  11829. mac_offset = 0x7c;
  11830. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11831. tg3_flag(tp, 5780_CLASS)) {
  11832. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11833. mac_offset = 0xcc;
  11834. if (tg3_nvram_lock(tp))
  11835. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11836. else
  11837. tg3_nvram_unlock(tp);
  11838. } else if (tg3_flag(tp, 5717_PLUS)) {
  11839. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11840. mac_offset = 0xcc;
  11841. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11842. mac_offset += 0x18c;
  11843. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11844. mac_offset = 0x10;
  11845. /* First try to get it from MAC address mailbox. */
  11846. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11847. if ((hi >> 16) == 0x484b) {
  11848. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11849. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11850. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11851. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11852. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11853. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11854. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11855. /* Some old bootcode may report a 0 MAC address in SRAM */
  11856. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11857. }
  11858. if (!addr_ok) {
  11859. /* Next, try NVRAM. */
  11860. if (!tg3_flag(tp, NO_NVRAM) &&
  11861. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11862. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11863. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11864. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11865. }
  11866. /* Finally just fetch it out of the MAC control regs. */
  11867. else {
  11868. hi = tr32(MAC_ADDR_0_HIGH);
  11869. lo = tr32(MAC_ADDR_0_LOW);
  11870. dev->dev_addr[5] = lo & 0xff;
  11871. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11872. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11873. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11874. dev->dev_addr[1] = hi & 0xff;
  11875. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11876. }
  11877. }
  11878. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11879. #ifdef CONFIG_SPARC
  11880. if (!tg3_get_default_macaddr_sparc(tp))
  11881. return 0;
  11882. #endif
  11883. return -EINVAL;
  11884. }
  11885. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11886. return 0;
  11887. }
  11888. #define BOUNDARY_SINGLE_CACHELINE 1
  11889. #define BOUNDARY_MULTI_CACHELINE 2
  11890. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11891. {
  11892. int cacheline_size;
  11893. u8 byte;
  11894. int goal;
  11895. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11896. if (byte == 0)
  11897. cacheline_size = 1024;
  11898. else
  11899. cacheline_size = (int) byte * 4;
  11900. /* On 5703 and later chips, the boundary bits have no
  11901. * effect.
  11902. */
  11903. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11904. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11905. !tg3_flag(tp, PCI_EXPRESS))
  11906. goto out;
  11907. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11908. goal = BOUNDARY_MULTI_CACHELINE;
  11909. #else
  11910. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11911. goal = BOUNDARY_SINGLE_CACHELINE;
  11912. #else
  11913. goal = 0;
  11914. #endif
  11915. #endif
  11916. if (tg3_flag(tp, 57765_PLUS)) {
  11917. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11918. goto out;
  11919. }
  11920. if (!goal)
  11921. goto out;
  11922. /* PCI controllers on most RISC systems tend to disconnect
  11923. * when a device tries to burst across a cache-line boundary.
  11924. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11925. *
  11926. * Unfortunately, for PCI-E there are only limited
  11927. * write-side controls for this, and thus for reads
  11928. * we will still get the disconnects. We'll also waste
  11929. * these PCI cycles for both read and write for chips
  11930. * other than 5700 and 5701 which do not implement the
  11931. * boundary bits.
  11932. */
  11933. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  11934. switch (cacheline_size) {
  11935. case 16:
  11936. case 32:
  11937. case 64:
  11938. case 128:
  11939. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11940. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11941. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11942. } else {
  11943. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11944. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11945. }
  11946. break;
  11947. case 256:
  11948. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11949. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11950. break;
  11951. default:
  11952. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11953. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11954. break;
  11955. }
  11956. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  11957. switch (cacheline_size) {
  11958. case 16:
  11959. case 32:
  11960. case 64:
  11961. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11962. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11963. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11964. break;
  11965. }
  11966. /* fallthrough */
  11967. case 128:
  11968. default:
  11969. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11970. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11971. break;
  11972. }
  11973. } else {
  11974. switch (cacheline_size) {
  11975. case 16:
  11976. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11977. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11978. DMA_RWCTRL_WRITE_BNDRY_16);
  11979. break;
  11980. }
  11981. /* fallthrough */
  11982. case 32:
  11983. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11984. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11985. DMA_RWCTRL_WRITE_BNDRY_32);
  11986. break;
  11987. }
  11988. /* fallthrough */
  11989. case 64:
  11990. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11991. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11992. DMA_RWCTRL_WRITE_BNDRY_64);
  11993. break;
  11994. }
  11995. /* fallthrough */
  11996. case 128:
  11997. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11998. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11999. DMA_RWCTRL_WRITE_BNDRY_128);
  12000. break;
  12001. }
  12002. /* fallthrough */
  12003. case 256:
  12004. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12005. DMA_RWCTRL_WRITE_BNDRY_256);
  12006. break;
  12007. case 512:
  12008. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12009. DMA_RWCTRL_WRITE_BNDRY_512);
  12010. break;
  12011. case 1024:
  12012. default:
  12013. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12014. DMA_RWCTRL_WRITE_BNDRY_1024);
  12015. break;
  12016. }
  12017. }
  12018. out:
  12019. return val;
  12020. }
  12021. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12022. {
  12023. struct tg3_internal_buffer_desc test_desc;
  12024. u32 sram_dma_descs;
  12025. int i, ret;
  12026. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12027. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12028. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12029. tw32(RDMAC_STATUS, 0);
  12030. tw32(WDMAC_STATUS, 0);
  12031. tw32(BUFMGR_MODE, 0);
  12032. tw32(FTQ_RESET, 0);
  12033. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12034. test_desc.addr_lo = buf_dma & 0xffffffff;
  12035. test_desc.nic_mbuf = 0x00002100;
  12036. test_desc.len = size;
  12037. /*
  12038. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12039. * the *second* time the tg3 driver was getting loaded after an
  12040. * initial scan.
  12041. *
  12042. * Broadcom tells me:
  12043. * ...the DMA engine is connected to the GRC block and a DMA
  12044. * reset may affect the GRC block in some unpredictable way...
  12045. * The behavior of resets to individual blocks has not been tested.
  12046. *
  12047. * Broadcom noted the GRC reset will also reset all sub-components.
  12048. */
  12049. if (to_device) {
  12050. test_desc.cqid_sqid = (13 << 8) | 2;
  12051. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12052. udelay(40);
  12053. } else {
  12054. test_desc.cqid_sqid = (16 << 8) | 7;
  12055. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12056. udelay(40);
  12057. }
  12058. test_desc.flags = 0x00000005;
  12059. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12060. u32 val;
  12061. val = *(((u32 *)&test_desc) + i);
  12062. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12063. sram_dma_descs + (i * sizeof(u32)));
  12064. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12065. }
  12066. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12067. if (to_device)
  12068. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12069. else
  12070. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12071. ret = -ENODEV;
  12072. for (i = 0; i < 40; i++) {
  12073. u32 val;
  12074. if (to_device)
  12075. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12076. else
  12077. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12078. if ((val & 0xffff) == sram_dma_descs) {
  12079. ret = 0;
  12080. break;
  12081. }
  12082. udelay(100);
  12083. }
  12084. return ret;
  12085. }
  12086. #define TEST_BUFFER_SIZE 0x2000
  12087. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12088. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12089. { },
  12090. };
  12091. static int __devinit tg3_test_dma(struct tg3 *tp)
  12092. {
  12093. dma_addr_t buf_dma;
  12094. u32 *buf, saved_dma_rwctrl;
  12095. int ret = 0;
  12096. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12097. &buf_dma, GFP_KERNEL);
  12098. if (!buf) {
  12099. ret = -ENOMEM;
  12100. goto out_nofree;
  12101. }
  12102. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12103. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12104. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12105. if (tg3_flag(tp, 57765_PLUS))
  12106. goto out;
  12107. if (tg3_flag(tp, PCI_EXPRESS)) {
  12108. /* DMA read watermark not used on PCIE */
  12109. tp->dma_rwctrl |= 0x00180000;
  12110. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12111. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12112. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12113. tp->dma_rwctrl |= 0x003f0000;
  12114. else
  12115. tp->dma_rwctrl |= 0x003f000f;
  12116. } else {
  12117. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12118. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12119. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12120. u32 read_water = 0x7;
  12121. /* If the 5704 is behind the EPB bridge, we can
  12122. * do the less restrictive ONE_DMA workaround for
  12123. * better performance.
  12124. */
  12125. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12126. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12127. tp->dma_rwctrl |= 0x8000;
  12128. else if (ccval == 0x6 || ccval == 0x7)
  12129. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12130. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12131. read_water = 4;
  12132. /* Set bit 23 to enable PCIX hw bug fix */
  12133. tp->dma_rwctrl |=
  12134. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12135. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12136. (1 << 23);
  12137. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12138. /* 5780 always in PCIX mode */
  12139. tp->dma_rwctrl |= 0x00144000;
  12140. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12141. /* 5714 always in PCIX mode */
  12142. tp->dma_rwctrl |= 0x00148000;
  12143. } else {
  12144. tp->dma_rwctrl |= 0x001b000f;
  12145. }
  12146. }
  12147. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12148. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12149. tp->dma_rwctrl &= 0xfffffff0;
  12150. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12151. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12152. /* Remove this if it causes problems for some boards. */
  12153. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12154. /* On 5700/5701 chips, we need to set this bit.
  12155. * Otherwise the chip will issue cacheline transactions
  12156. * to streamable DMA memory with not all the byte
  12157. * enables turned on. This is an error on several
  12158. * RISC PCI controllers, in particular sparc64.
  12159. *
  12160. * On 5703/5704 chips, this bit has been reassigned
  12161. * a different meaning. In particular, it is used
  12162. * on those chips to enable a PCI-X workaround.
  12163. */
  12164. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12165. }
  12166. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12167. #if 0
  12168. /* Unneeded, already done by tg3_get_invariants. */
  12169. tg3_switch_clocks(tp);
  12170. #endif
  12171. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12172. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12173. goto out;
  12174. /* It is best to perform DMA test with maximum write burst size
  12175. * to expose the 5700/5701 write DMA bug.
  12176. */
  12177. saved_dma_rwctrl = tp->dma_rwctrl;
  12178. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12179. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12180. while (1) {
  12181. u32 *p = buf, i;
  12182. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12183. p[i] = i;
  12184. /* Send the buffer to the chip. */
  12185. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12186. if (ret) {
  12187. dev_err(&tp->pdev->dev,
  12188. "%s: Buffer write failed. err = %d\n",
  12189. __func__, ret);
  12190. break;
  12191. }
  12192. #if 0
  12193. /* validate data reached card RAM correctly. */
  12194. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12195. u32 val;
  12196. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12197. if (le32_to_cpu(val) != p[i]) {
  12198. dev_err(&tp->pdev->dev,
  12199. "%s: Buffer corrupted on device! "
  12200. "(%d != %d)\n", __func__, val, i);
  12201. /* ret = -ENODEV here? */
  12202. }
  12203. p[i] = 0;
  12204. }
  12205. #endif
  12206. /* Now read it back. */
  12207. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12208. if (ret) {
  12209. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12210. "err = %d\n", __func__, ret);
  12211. break;
  12212. }
  12213. /* Verify it. */
  12214. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12215. if (p[i] == i)
  12216. continue;
  12217. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12218. DMA_RWCTRL_WRITE_BNDRY_16) {
  12219. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12220. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12221. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12222. break;
  12223. } else {
  12224. dev_err(&tp->pdev->dev,
  12225. "%s: Buffer corrupted on read back! "
  12226. "(%d != %d)\n", __func__, p[i], i);
  12227. ret = -ENODEV;
  12228. goto out;
  12229. }
  12230. }
  12231. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12232. /* Success. */
  12233. ret = 0;
  12234. break;
  12235. }
  12236. }
  12237. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12238. DMA_RWCTRL_WRITE_BNDRY_16) {
  12239. /* DMA test passed without adjusting DMA boundary,
  12240. * now look for chipsets that are known to expose the
  12241. * DMA bug without failing the test.
  12242. */
  12243. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12244. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12245. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12246. } else {
  12247. /* Safe to use the calculated DMA boundary. */
  12248. tp->dma_rwctrl = saved_dma_rwctrl;
  12249. }
  12250. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12251. }
  12252. out:
  12253. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12254. out_nofree:
  12255. return ret;
  12256. }
  12257. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12258. {
  12259. if (tg3_flag(tp, 57765_PLUS)) {
  12260. tp->bufmgr_config.mbuf_read_dma_low_water =
  12261. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12262. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12263. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12264. tp->bufmgr_config.mbuf_high_water =
  12265. DEFAULT_MB_HIGH_WATER_57765;
  12266. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12267. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12268. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12269. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12270. tp->bufmgr_config.mbuf_high_water_jumbo =
  12271. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12272. } else if (tg3_flag(tp, 5705_PLUS)) {
  12273. tp->bufmgr_config.mbuf_read_dma_low_water =
  12274. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12275. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12276. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12277. tp->bufmgr_config.mbuf_high_water =
  12278. DEFAULT_MB_HIGH_WATER_5705;
  12279. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12280. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12281. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12282. tp->bufmgr_config.mbuf_high_water =
  12283. DEFAULT_MB_HIGH_WATER_5906;
  12284. }
  12285. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12286. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12287. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12288. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12289. tp->bufmgr_config.mbuf_high_water_jumbo =
  12290. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12291. } else {
  12292. tp->bufmgr_config.mbuf_read_dma_low_water =
  12293. DEFAULT_MB_RDMA_LOW_WATER;
  12294. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12295. DEFAULT_MB_MACRX_LOW_WATER;
  12296. tp->bufmgr_config.mbuf_high_water =
  12297. DEFAULT_MB_HIGH_WATER;
  12298. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12299. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12300. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12301. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12302. tp->bufmgr_config.mbuf_high_water_jumbo =
  12303. DEFAULT_MB_HIGH_WATER_JUMBO;
  12304. }
  12305. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12306. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12307. }
  12308. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12309. {
  12310. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12311. case TG3_PHY_ID_BCM5400: return "5400";
  12312. case TG3_PHY_ID_BCM5401: return "5401";
  12313. case TG3_PHY_ID_BCM5411: return "5411";
  12314. case TG3_PHY_ID_BCM5701: return "5701";
  12315. case TG3_PHY_ID_BCM5703: return "5703";
  12316. case TG3_PHY_ID_BCM5704: return "5704";
  12317. case TG3_PHY_ID_BCM5705: return "5705";
  12318. case TG3_PHY_ID_BCM5750: return "5750";
  12319. case TG3_PHY_ID_BCM5752: return "5752";
  12320. case TG3_PHY_ID_BCM5714: return "5714";
  12321. case TG3_PHY_ID_BCM5780: return "5780";
  12322. case TG3_PHY_ID_BCM5755: return "5755";
  12323. case TG3_PHY_ID_BCM5787: return "5787";
  12324. case TG3_PHY_ID_BCM5784: return "5784";
  12325. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12326. case TG3_PHY_ID_BCM5906: return "5906";
  12327. case TG3_PHY_ID_BCM5761: return "5761";
  12328. case TG3_PHY_ID_BCM5718C: return "5718C";
  12329. case TG3_PHY_ID_BCM5718S: return "5718S";
  12330. case TG3_PHY_ID_BCM57765: return "57765";
  12331. case TG3_PHY_ID_BCM5719C: return "5719C";
  12332. case TG3_PHY_ID_BCM5720C: return "5720C";
  12333. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12334. case 0: return "serdes";
  12335. default: return "unknown";
  12336. }
  12337. }
  12338. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12339. {
  12340. if (tg3_flag(tp, PCI_EXPRESS)) {
  12341. strcpy(str, "PCI Express");
  12342. return str;
  12343. } else if (tg3_flag(tp, PCIX_MODE)) {
  12344. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12345. strcpy(str, "PCIX:");
  12346. if ((clock_ctrl == 7) ||
  12347. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12348. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12349. strcat(str, "133MHz");
  12350. else if (clock_ctrl == 0)
  12351. strcat(str, "33MHz");
  12352. else if (clock_ctrl == 2)
  12353. strcat(str, "50MHz");
  12354. else if (clock_ctrl == 4)
  12355. strcat(str, "66MHz");
  12356. else if (clock_ctrl == 6)
  12357. strcat(str, "100MHz");
  12358. } else {
  12359. strcpy(str, "PCI:");
  12360. if (tg3_flag(tp, PCI_HIGH_SPEED))
  12361. strcat(str, "66MHz");
  12362. else
  12363. strcat(str, "33MHz");
  12364. }
  12365. if (tg3_flag(tp, PCI_32BIT))
  12366. strcat(str, ":32-bit");
  12367. else
  12368. strcat(str, ":64-bit");
  12369. return str;
  12370. }
  12371. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12372. {
  12373. struct pci_dev *peer;
  12374. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12375. for (func = 0; func < 8; func++) {
  12376. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12377. if (peer && peer != tp->pdev)
  12378. break;
  12379. pci_dev_put(peer);
  12380. }
  12381. /* 5704 can be configured in single-port mode, set peer to
  12382. * tp->pdev in that case.
  12383. */
  12384. if (!peer) {
  12385. peer = tp->pdev;
  12386. return peer;
  12387. }
  12388. /*
  12389. * We don't need to keep the refcount elevated; there's no way
  12390. * to remove one half of this device without removing the other
  12391. */
  12392. pci_dev_put(peer);
  12393. return peer;
  12394. }
  12395. static void __devinit tg3_init_coal(struct tg3 *tp)
  12396. {
  12397. struct ethtool_coalesce *ec = &tp->coal;
  12398. memset(ec, 0, sizeof(*ec));
  12399. ec->cmd = ETHTOOL_GCOALESCE;
  12400. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12401. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12402. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12403. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12404. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12405. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12406. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12407. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12408. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12409. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12410. HOSTCC_MODE_CLRTICK_TXBD)) {
  12411. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12412. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12413. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12414. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12415. }
  12416. if (tg3_flag(tp, 5705_PLUS)) {
  12417. ec->rx_coalesce_usecs_irq = 0;
  12418. ec->tx_coalesce_usecs_irq = 0;
  12419. ec->stats_block_coalesce_usecs = 0;
  12420. }
  12421. }
  12422. static const struct net_device_ops tg3_netdev_ops = {
  12423. .ndo_open = tg3_open,
  12424. .ndo_stop = tg3_close,
  12425. .ndo_start_xmit = tg3_start_xmit,
  12426. .ndo_get_stats64 = tg3_get_stats64,
  12427. .ndo_validate_addr = eth_validate_addr,
  12428. .ndo_set_multicast_list = tg3_set_rx_mode,
  12429. .ndo_set_mac_address = tg3_set_mac_addr,
  12430. .ndo_do_ioctl = tg3_ioctl,
  12431. .ndo_tx_timeout = tg3_tx_timeout,
  12432. .ndo_change_mtu = tg3_change_mtu,
  12433. .ndo_fix_features = tg3_fix_features,
  12434. .ndo_set_features = tg3_set_features,
  12435. #ifdef CONFIG_NET_POLL_CONTROLLER
  12436. .ndo_poll_controller = tg3_poll_controller,
  12437. #endif
  12438. };
  12439. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12440. const struct pci_device_id *ent)
  12441. {
  12442. struct net_device *dev;
  12443. struct tg3 *tp;
  12444. int i, err, pm_cap;
  12445. u32 sndmbx, rcvmbx, intmbx;
  12446. char str[40];
  12447. u64 dma_mask, persist_dma_mask;
  12448. u32 hw_features = 0;
  12449. printk_once(KERN_INFO "%s\n", version);
  12450. err = pci_enable_device(pdev);
  12451. if (err) {
  12452. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12453. return err;
  12454. }
  12455. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12456. if (err) {
  12457. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12458. goto err_out_disable_pdev;
  12459. }
  12460. pci_set_master(pdev);
  12461. /* Find power-management capability. */
  12462. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12463. if (pm_cap == 0) {
  12464. dev_err(&pdev->dev,
  12465. "Cannot find Power Management capability, aborting\n");
  12466. err = -EIO;
  12467. goto err_out_free_res;
  12468. }
  12469. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12470. if (!dev) {
  12471. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12472. err = -ENOMEM;
  12473. goto err_out_free_res;
  12474. }
  12475. SET_NETDEV_DEV(dev, &pdev->dev);
  12476. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12477. tp = netdev_priv(dev);
  12478. tp->pdev = pdev;
  12479. tp->dev = dev;
  12480. tp->pm_cap = pm_cap;
  12481. tp->rx_mode = TG3_DEF_RX_MODE;
  12482. tp->tx_mode = TG3_DEF_TX_MODE;
  12483. if (tg3_debug > 0)
  12484. tp->msg_enable = tg3_debug;
  12485. else
  12486. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12487. /* The word/byte swap controls here control register access byte
  12488. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12489. * setting below.
  12490. */
  12491. tp->misc_host_ctrl =
  12492. MISC_HOST_CTRL_MASK_PCI_INT |
  12493. MISC_HOST_CTRL_WORD_SWAP |
  12494. MISC_HOST_CTRL_INDIR_ACCESS |
  12495. MISC_HOST_CTRL_PCISTATE_RW;
  12496. /* The NONFRM (non-frame) byte/word swap controls take effect
  12497. * on descriptor entries, anything which isn't packet data.
  12498. *
  12499. * The StrongARM chips on the board (one for tx, one for rx)
  12500. * are running in big-endian mode.
  12501. */
  12502. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12503. GRC_MODE_WSWAP_NONFRM_DATA);
  12504. #ifdef __BIG_ENDIAN
  12505. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12506. #endif
  12507. spin_lock_init(&tp->lock);
  12508. spin_lock_init(&tp->indirect_lock);
  12509. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12510. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12511. if (!tp->regs) {
  12512. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12513. err = -ENOMEM;
  12514. goto err_out_free_dev;
  12515. }
  12516. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12517. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12518. dev->ethtool_ops = &tg3_ethtool_ops;
  12519. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12520. dev->netdev_ops = &tg3_netdev_ops;
  12521. dev->irq = pdev->irq;
  12522. err = tg3_get_invariants(tp);
  12523. if (err) {
  12524. dev_err(&pdev->dev,
  12525. "Problem fetching invariants of chip, aborting\n");
  12526. goto err_out_iounmap;
  12527. }
  12528. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12529. * device behind the EPB cannot support DMA addresses > 40-bit.
  12530. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12531. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12532. * do DMA address check in tg3_start_xmit().
  12533. */
  12534. if (tg3_flag(tp, IS_5788))
  12535. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12536. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  12537. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12538. #ifdef CONFIG_HIGHMEM
  12539. dma_mask = DMA_BIT_MASK(64);
  12540. #endif
  12541. } else
  12542. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12543. /* Configure DMA attributes. */
  12544. if (dma_mask > DMA_BIT_MASK(32)) {
  12545. err = pci_set_dma_mask(pdev, dma_mask);
  12546. if (!err) {
  12547. dev->features |= NETIF_F_HIGHDMA;
  12548. err = pci_set_consistent_dma_mask(pdev,
  12549. persist_dma_mask);
  12550. if (err < 0) {
  12551. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12552. "DMA for consistent allocations\n");
  12553. goto err_out_iounmap;
  12554. }
  12555. }
  12556. }
  12557. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12558. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12559. if (err) {
  12560. dev_err(&pdev->dev,
  12561. "No usable DMA configuration, aborting\n");
  12562. goto err_out_iounmap;
  12563. }
  12564. }
  12565. tg3_init_bufmgr_config(tp);
  12566. /* TSO is on by default on chips that support hardware TSO.
  12567. * Firmware TSO on older chips gives lower performance, so it
  12568. * is off by default, but can be enabled using ethtool.
  12569. */
  12570. if ((tg3_flag(tp, HW_TSO_1) ||
  12571. tg3_flag(tp, HW_TSO_2) ||
  12572. tg3_flag(tp, HW_TSO_3)) &&
  12573. (dev->features & NETIF_F_IP_CSUM))
  12574. hw_features |= NETIF_F_TSO;
  12575. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  12576. if (dev->features & NETIF_F_IPV6_CSUM)
  12577. hw_features |= NETIF_F_TSO6;
  12578. if (tg3_flag(tp, HW_TSO_3) ||
  12579. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12580. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12581. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12582. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12583. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12584. hw_features |= NETIF_F_TSO_ECN;
  12585. }
  12586. dev->hw_features |= hw_features;
  12587. dev->features |= hw_features;
  12588. dev->vlan_features |= hw_features;
  12589. /*
  12590. * Add loopback capability only for a subset of devices that support
  12591. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  12592. * loopback for the remaining devices.
  12593. */
  12594. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  12595. !tg3_flag(tp, CPMU_PRESENT))
  12596. /* Add the loopback capability */
  12597. dev->hw_features |= NETIF_F_LOOPBACK;
  12598. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12599. !tg3_flag(tp, TSO_CAPABLE) &&
  12600. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12601. tg3_flag_set(tp, MAX_RXPEND_64);
  12602. tp->rx_pending = 63;
  12603. }
  12604. err = tg3_get_device_address(tp);
  12605. if (err) {
  12606. dev_err(&pdev->dev,
  12607. "Could not obtain valid ethernet address, aborting\n");
  12608. goto err_out_iounmap;
  12609. }
  12610. if (tg3_flag(tp, ENABLE_APE)) {
  12611. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12612. if (!tp->aperegs) {
  12613. dev_err(&pdev->dev,
  12614. "Cannot map APE registers, aborting\n");
  12615. err = -ENOMEM;
  12616. goto err_out_iounmap;
  12617. }
  12618. tg3_ape_lock_init(tp);
  12619. if (tg3_flag(tp, ENABLE_ASF))
  12620. tg3_read_dash_ver(tp);
  12621. }
  12622. /*
  12623. * Reset chip in case UNDI or EFI driver did not shutdown
  12624. * DMA self test will enable WDMAC and we'll see (spurious)
  12625. * pending DMA on the PCI bus at that point.
  12626. */
  12627. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12628. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12629. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12630. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12631. }
  12632. err = tg3_test_dma(tp);
  12633. if (err) {
  12634. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12635. goto err_out_apeunmap;
  12636. }
  12637. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12638. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12639. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12640. for (i = 0; i < tp->irq_max; i++) {
  12641. struct tg3_napi *tnapi = &tp->napi[i];
  12642. tnapi->tp = tp;
  12643. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12644. tnapi->int_mbox = intmbx;
  12645. if (i < 4)
  12646. intmbx += 0x8;
  12647. else
  12648. intmbx += 0x4;
  12649. tnapi->consmbox = rcvmbx;
  12650. tnapi->prodmbox = sndmbx;
  12651. if (i)
  12652. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12653. else
  12654. tnapi->coal_now = HOSTCC_MODE_NOW;
  12655. if (!tg3_flag(tp, SUPPORT_MSIX))
  12656. break;
  12657. /*
  12658. * If we support MSIX, we'll be using RSS. If we're using
  12659. * RSS, the first vector only handles link interrupts and the
  12660. * remaining vectors handle rx and tx interrupts. Reuse the
  12661. * mailbox values for the next iteration. The values we setup
  12662. * above are still useful for the single vectored mode.
  12663. */
  12664. if (!i)
  12665. continue;
  12666. rcvmbx += 0x8;
  12667. if (sndmbx & 0x4)
  12668. sndmbx -= 0x4;
  12669. else
  12670. sndmbx += 0xc;
  12671. }
  12672. tg3_init_coal(tp);
  12673. pci_set_drvdata(pdev, dev);
  12674. err = register_netdev(dev);
  12675. if (err) {
  12676. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12677. goto err_out_apeunmap;
  12678. }
  12679. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12680. tp->board_part_number,
  12681. tp->pci_chip_rev_id,
  12682. tg3_bus_string(tp, str),
  12683. dev->dev_addr);
  12684. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12685. struct phy_device *phydev;
  12686. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12687. netdev_info(dev,
  12688. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12689. phydev->drv->name, dev_name(&phydev->dev));
  12690. } else {
  12691. char *ethtype;
  12692. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12693. ethtype = "10/100Base-TX";
  12694. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12695. ethtype = "1000Base-SX";
  12696. else
  12697. ethtype = "10/100/1000Base-T";
  12698. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12699. "(WireSpeed[%d], EEE[%d])\n",
  12700. tg3_phy_string(tp), ethtype,
  12701. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  12702. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  12703. }
  12704. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12705. (dev->features & NETIF_F_RXCSUM) != 0,
  12706. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  12707. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12708. tg3_flag(tp, ENABLE_ASF) != 0,
  12709. tg3_flag(tp, TSO_CAPABLE) != 0);
  12710. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12711. tp->dma_rwctrl,
  12712. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12713. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12714. pci_save_state(pdev);
  12715. return 0;
  12716. err_out_apeunmap:
  12717. if (tp->aperegs) {
  12718. iounmap(tp->aperegs);
  12719. tp->aperegs = NULL;
  12720. }
  12721. err_out_iounmap:
  12722. if (tp->regs) {
  12723. iounmap(tp->regs);
  12724. tp->regs = NULL;
  12725. }
  12726. err_out_free_dev:
  12727. free_netdev(dev);
  12728. err_out_free_res:
  12729. pci_release_regions(pdev);
  12730. err_out_disable_pdev:
  12731. pci_disable_device(pdev);
  12732. pci_set_drvdata(pdev, NULL);
  12733. return err;
  12734. }
  12735. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12736. {
  12737. struct net_device *dev = pci_get_drvdata(pdev);
  12738. if (dev) {
  12739. struct tg3 *tp = netdev_priv(dev);
  12740. if (tp->fw)
  12741. release_firmware(tp->fw);
  12742. cancel_work_sync(&tp->reset_task);
  12743. if (!tg3_flag(tp, USE_PHYLIB)) {
  12744. tg3_phy_fini(tp);
  12745. tg3_mdio_fini(tp);
  12746. }
  12747. unregister_netdev(dev);
  12748. if (tp->aperegs) {
  12749. iounmap(tp->aperegs);
  12750. tp->aperegs = NULL;
  12751. }
  12752. if (tp->regs) {
  12753. iounmap(tp->regs);
  12754. tp->regs = NULL;
  12755. }
  12756. free_netdev(dev);
  12757. pci_release_regions(pdev);
  12758. pci_disable_device(pdev);
  12759. pci_set_drvdata(pdev, NULL);
  12760. }
  12761. }
  12762. #ifdef CONFIG_PM_SLEEP
  12763. static int tg3_suspend(struct device *device)
  12764. {
  12765. struct pci_dev *pdev = to_pci_dev(device);
  12766. struct net_device *dev = pci_get_drvdata(pdev);
  12767. struct tg3 *tp = netdev_priv(dev);
  12768. int err;
  12769. if (!netif_running(dev))
  12770. return 0;
  12771. flush_work_sync(&tp->reset_task);
  12772. tg3_phy_stop(tp);
  12773. tg3_netif_stop(tp);
  12774. del_timer_sync(&tp->timer);
  12775. tg3_full_lock(tp, 1);
  12776. tg3_disable_ints(tp);
  12777. tg3_full_unlock(tp);
  12778. netif_device_detach(dev);
  12779. tg3_full_lock(tp, 0);
  12780. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12781. tg3_flag_clear(tp, INIT_COMPLETE);
  12782. tg3_full_unlock(tp);
  12783. err = tg3_power_down_prepare(tp);
  12784. if (err) {
  12785. int err2;
  12786. tg3_full_lock(tp, 0);
  12787. tg3_flag_set(tp, INIT_COMPLETE);
  12788. err2 = tg3_restart_hw(tp, 1);
  12789. if (err2)
  12790. goto out;
  12791. tp->timer.expires = jiffies + tp->timer_offset;
  12792. add_timer(&tp->timer);
  12793. netif_device_attach(dev);
  12794. tg3_netif_start(tp);
  12795. out:
  12796. tg3_full_unlock(tp);
  12797. if (!err2)
  12798. tg3_phy_start(tp);
  12799. }
  12800. return err;
  12801. }
  12802. static int tg3_resume(struct device *device)
  12803. {
  12804. struct pci_dev *pdev = to_pci_dev(device);
  12805. struct net_device *dev = pci_get_drvdata(pdev);
  12806. struct tg3 *tp = netdev_priv(dev);
  12807. int err;
  12808. if (!netif_running(dev))
  12809. return 0;
  12810. netif_device_attach(dev);
  12811. tg3_full_lock(tp, 0);
  12812. tg3_flag_set(tp, INIT_COMPLETE);
  12813. err = tg3_restart_hw(tp, 1);
  12814. if (err)
  12815. goto out;
  12816. tp->timer.expires = jiffies + tp->timer_offset;
  12817. add_timer(&tp->timer);
  12818. tg3_netif_start(tp);
  12819. out:
  12820. tg3_full_unlock(tp);
  12821. if (!err)
  12822. tg3_phy_start(tp);
  12823. return err;
  12824. }
  12825. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  12826. #define TG3_PM_OPS (&tg3_pm_ops)
  12827. #else
  12828. #define TG3_PM_OPS NULL
  12829. #endif /* CONFIG_PM_SLEEP */
  12830. /**
  12831. * tg3_io_error_detected - called when PCI error is detected
  12832. * @pdev: Pointer to PCI device
  12833. * @state: The current pci connection state
  12834. *
  12835. * This function is called after a PCI bus error affecting
  12836. * this device has been detected.
  12837. */
  12838. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  12839. pci_channel_state_t state)
  12840. {
  12841. struct net_device *netdev = pci_get_drvdata(pdev);
  12842. struct tg3 *tp = netdev_priv(netdev);
  12843. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  12844. netdev_info(netdev, "PCI I/O error detected\n");
  12845. rtnl_lock();
  12846. if (!netif_running(netdev))
  12847. goto done;
  12848. tg3_phy_stop(tp);
  12849. tg3_netif_stop(tp);
  12850. del_timer_sync(&tp->timer);
  12851. tg3_flag_clear(tp, RESTART_TIMER);
  12852. /* Want to make sure that the reset task doesn't run */
  12853. cancel_work_sync(&tp->reset_task);
  12854. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  12855. tg3_flag_clear(tp, RESTART_TIMER);
  12856. netif_device_detach(netdev);
  12857. /* Clean up software state, even if MMIO is blocked */
  12858. tg3_full_lock(tp, 0);
  12859. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  12860. tg3_full_unlock(tp);
  12861. done:
  12862. if (state == pci_channel_io_perm_failure)
  12863. err = PCI_ERS_RESULT_DISCONNECT;
  12864. else
  12865. pci_disable_device(pdev);
  12866. rtnl_unlock();
  12867. return err;
  12868. }
  12869. /**
  12870. * tg3_io_slot_reset - called after the pci bus has been reset.
  12871. * @pdev: Pointer to PCI device
  12872. *
  12873. * Restart the card from scratch, as if from a cold-boot.
  12874. * At this point, the card has exprienced a hard reset,
  12875. * followed by fixups by BIOS, and has its config space
  12876. * set up identically to what it was at cold boot.
  12877. */
  12878. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  12879. {
  12880. struct net_device *netdev = pci_get_drvdata(pdev);
  12881. struct tg3 *tp = netdev_priv(netdev);
  12882. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  12883. int err;
  12884. rtnl_lock();
  12885. if (pci_enable_device(pdev)) {
  12886. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  12887. goto done;
  12888. }
  12889. pci_set_master(pdev);
  12890. pci_restore_state(pdev);
  12891. pci_save_state(pdev);
  12892. if (!netif_running(netdev)) {
  12893. rc = PCI_ERS_RESULT_RECOVERED;
  12894. goto done;
  12895. }
  12896. err = tg3_power_up(tp);
  12897. if (err) {
  12898. netdev_err(netdev, "Failed to restore register access.\n");
  12899. goto done;
  12900. }
  12901. rc = PCI_ERS_RESULT_RECOVERED;
  12902. done:
  12903. rtnl_unlock();
  12904. return rc;
  12905. }
  12906. /**
  12907. * tg3_io_resume - called when traffic can start flowing again.
  12908. * @pdev: Pointer to PCI device
  12909. *
  12910. * This callback is called when the error recovery driver tells
  12911. * us that its OK to resume normal operation.
  12912. */
  12913. static void tg3_io_resume(struct pci_dev *pdev)
  12914. {
  12915. struct net_device *netdev = pci_get_drvdata(pdev);
  12916. struct tg3 *tp = netdev_priv(netdev);
  12917. int err;
  12918. rtnl_lock();
  12919. if (!netif_running(netdev))
  12920. goto done;
  12921. tg3_full_lock(tp, 0);
  12922. tg3_flag_set(tp, INIT_COMPLETE);
  12923. err = tg3_restart_hw(tp, 1);
  12924. tg3_full_unlock(tp);
  12925. if (err) {
  12926. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  12927. goto done;
  12928. }
  12929. netif_device_attach(netdev);
  12930. tp->timer.expires = jiffies + tp->timer_offset;
  12931. add_timer(&tp->timer);
  12932. tg3_netif_start(tp);
  12933. tg3_phy_start(tp);
  12934. done:
  12935. rtnl_unlock();
  12936. }
  12937. static struct pci_error_handlers tg3_err_handler = {
  12938. .error_detected = tg3_io_error_detected,
  12939. .slot_reset = tg3_io_slot_reset,
  12940. .resume = tg3_io_resume
  12941. };
  12942. static struct pci_driver tg3_driver = {
  12943. .name = DRV_MODULE_NAME,
  12944. .id_table = tg3_pci_tbl,
  12945. .probe = tg3_init_one,
  12946. .remove = __devexit_p(tg3_remove_one),
  12947. .err_handler = &tg3_err_handler,
  12948. .driver.pm = TG3_PM_OPS,
  12949. };
  12950. static int __init tg3_init(void)
  12951. {
  12952. return pci_register_driver(&tg3_driver);
  12953. }
  12954. static void __exit tg3_cleanup(void)
  12955. {
  12956. pci_unregister_driver(&tg3_driver);
  12957. }
  12958. module_init(tg3_init);
  12959. module_exit(tg3_cleanup);