setup-r8a7778.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. /*
  2. * r8a7778 processor support
  3. *
  4. * Copyright (C) 2013 Renesas Solutions Corp.
  5. * Copyright (C) 2013 Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
  6. * Copyright (C) 2013 Cogent Embedded, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; version 2 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/io.h>
  23. #include <linux/irqchip/arm-gic.h>
  24. #include <linux/of.h>
  25. #include <linux/of_platform.h>
  26. #include <linux/platform_data/irq-renesas-intc-irqpin.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/irqchip.h>
  29. #include <linux/serial_sci.h>
  30. #include <linux/sh_timer.h>
  31. #include <mach/irqs.h>
  32. #include <mach/r8a7778.h>
  33. #include <mach/common.h>
  34. #include <asm/mach/arch.h>
  35. #include <asm/hardware/cache-l2x0.h>
  36. /* SCIF */
  37. #define SCIF_INFO(baseaddr, irq) \
  38. { \
  39. .mapbase = baseaddr, \
  40. .flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP, \
  41. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_CKE1, \
  42. .scbrr_algo_id = SCBRR_ALGO_2, \
  43. .type = PORT_SCIF, \
  44. .irqs = SCIx_IRQ_MUXED(irq), \
  45. }
  46. static struct plat_sci_port scif_platform_data[] = {
  47. SCIF_INFO(0xffe40000, gic_iid(0x66)),
  48. SCIF_INFO(0xffe41000, gic_iid(0x67)),
  49. SCIF_INFO(0xffe42000, gic_iid(0x68)),
  50. SCIF_INFO(0xffe43000, gic_iid(0x69)),
  51. SCIF_INFO(0xffe44000, gic_iid(0x6a)),
  52. SCIF_INFO(0xffe45000, gic_iid(0x6b)),
  53. };
  54. /* TMU */
  55. static struct resource sh_tmu0_resources[] = {
  56. DEFINE_RES_MEM(0xffd80008, 12),
  57. DEFINE_RES_IRQ(gic_iid(0x40)),
  58. };
  59. static struct sh_timer_config sh_tmu0_platform_data = {
  60. .name = "TMU00",
  61. .channel_offset = 0x4,
  62. .timer_bit = 0,
  63. .clockevent_rating = 200,
  64. };
  65. static struct resource sh_tmu1_resources[] = {
  66. DEFINE_RES_MEM(0xffd80014, 12),
  67. DEFINE_RES_IRQ(gic_iid(0x41)),
  68. };
  69. static struct sh_timer_config sh_tmu1_platform_data = {
  70. .name = "TMU01",
  71. .channel_offset = 0x10,
  72. .timer_bit = 1,
  73. .clocksource_rating = 200,
  74. };
  75. #define r8a7778_register_tmu(idx) \
  76. platform_device_register_resndata( \
  77. &platform_bus, "sh_tmu", idx, \
  78. sh_tmu##idx##_resources, \
  79. ARRAY_SIZE(sh_tmu##idx##_resources), \
  80. &sh_tmu##idx##_platform_data, \
  81. sizeof(sh_tmu##idx##_platform_data))
  82. /* Ether */
  83. static struct resource ether_resources[] = {
  84. DEFINE_RES_MEM(0xfde00000, 0x400),
  85. DEFINE_RES_IRQ(gic_iid(0x89)),
  86. };
  87. void __init r8a7778_add_ether_device(struct sh_eth_plat_data *pdata)
  88. {
  89. platform_device_register_resndata(&platform_bus, "sh_eth", -1,
  90. ether_resources,
  91. ARRAY_SIZE(ether_resources),
  92. pdata, sizeof(*pdata));
  93. }
  94. /* SDHI */
  95. static struct resource sdhi_resources[] = {
  96. /* SDHI0 */
  97. DEFINE_RES_MEM(0xFFE4C000, 0x100),
  98. DEFINE_RES_IRQ(gic_iid(0x77)),
  99. /* SDHI1 */
  100. DEFINE_RES_MEM(0xFFE4D000, 0x100),
  101. DEFINE_RES_IRQ(gic_iid(0x78)),
  102. /* SDHI2 */
  103. DEFINE_RES_MEM(0xFFE4F000, 0x100),
  104. DEFINE_RES_IRQ(gic_iid(0x76)),
  105. };
  106. void __init r8a7778_sdhi_init(int id,
  107. struct sh_mobile_sdhi_info *info)
  108. {
  109. BUG_ON(id < 0 || id > 2);
  110. platform_device_register_resndata(
  111. &platform_bus, "sh_mobile_sdhi", id,
  112. sdhi_resources + (2 * id), 2,
  113. info, sizeof(*info));
  114. }
  115. void __init r8a7778_add_standard_devices(void)
  116. {
  117. int i;
  118. #ifdef CONFIG_CACHE_L2X0
  119. void __iomem *base = ioremap_nocache(0xf0100000, 0x1000);
  120. if (base) {
  121. /*
  122. * Early BRESP enable, Shared attribute override enable, 64K*16way
  123. * don't call iounmap(base)
  124. */
  125. l2x0_init(base, 0x40470000, 0x82000fff);
  126. }
  127. #endif
  128. for (i = 0; i < ARRAY_SIZE(scif_platform_data); i++)
  129. platform_device_register_data(&platform_bus, "sh-sci", i,
  130. &scif_platform_data[i],
  131. sizeof(struct plat_sci_port));
  132. r8a7778_register_tmu(0);
  133. r8a7778_register_tmu(1);
  134. }
  135. static struct renesas_intc_irqpin_config irqpin_platform_data = {
  136. .irq_base = irq_pin(0), /* IRQ0 -> IRQ3 */
  137. .sense_bitfield_width = 2,
  138. };
  139. static struct resource irqpin_resources[] = {
  140. DEFINE_RES_MEM(0xfe78001c, 4), /* ICR1 */
  141. DEFINE_RES_MEM(0xfe780010, 4), /* INTPRI */
  142. DEFINE_RES_MEM(0xfe780024, 4), /* INTREQ */
  143. DEFINE_RES_MEM(0xfe780044, 4), /* INTMSK0 */
  144. DEFINE_RES_MEM(0xfe780064, 4), /* INTMSKCLR0 */
  145. DEFINE_RES_IRQ(gic_iid(0x3b)), /* IRQ0 */
  146. DEFINE_RES_IRQ(gic_iid(0x3c)), /* IRQ1 */
  147. DEFINE_RES_IRQ(gic_iid(0x3d)), /* IRQ2 */
  148. DEFINE_RES_IRQ(gic_iid(0x3e)), /* IRQ3 */
  149. };
  150. void __init r8a7778_init_irq_extpin(int irlm)
  151. {
  152. void __iomem *icr0 = ioremap_nocache(0xfe780000, PAGE_SIZE);
  153. unsigned long tmp;
  154. if (!icr0) {
  155. pr_warn("r8a7778: unable to setup external irq pin mode\n");
  156. return;
  157. }
  158. tmp = ioread32(icr0);
  159. if (irlm)
  160. tmp |= 1 << 23; /* IRQ0 -> IRQ3 as individual pins */
  161. else
  162. tmp &= ~(1 << 23); /* IRL mode - not supported */
  163. tmp |= (1 << 21); /* LVLMODE = 1 */
  164. iowrite32(tmp, icr0);
  165. iounmap(icr0);
  166. if (irlm)
  167. platform_device_register_resndata(
  168. &platform_bus, "renesas_intc_irqpin", -1,
  169. irqpin_resources, ARRAY_SIZE(irqpin_resources),
  170. &irqpin_platform_data, sizeof(irqpin_platform_data));
  171. }
  172. #define INT2SMSKCR0 0x82288 /* 0xfe782288 */
  173. #define INT2SMSKCR1 0x8228c /* 0xfe78228c */
  174. #define INT2NTSR0 0x00018 /* 0xfe700018 */
  175. #define INT2NTSR1 0x0002c /* 0xfe70002c */
  176. static void __init r8a7778_init_irq_common(void)
  177. {
  178. void __iomem *base = ioremap_nocache(0xfe700000, 0x00100000);
  179. BUG_ON(!base);
  180. /* route all interrupts to ARM */
  181. __raw_writel(0x73ffffff, base + INT2NTSR0);
  182. __raw_writel(0xffffffff, base + INT2NTSR1);
  183. /* unmask all known interrupts in INTCS2 */
  184. __raw_writel(0x08330773, base + INT2SMSKCR0);
  185. __raw_writel(0x00311110, base + INT2SMSKCR1);
  186. iounmap(base);
  187. }
  188. void __init r8a7778_init_irq(void)
  189. {
  190. void __iomem *gic_dist_base;
  191. void __iomem *gic_cpu_base;
  192. gic_dist_base = ioremap_nocache(0xfe438000, PAGE_SIZE);
  193. gic_cpu_base = ioremap_nocache(0xfe430000, PAGE_SIZE);
  194. BUG_ON(!gic_dist_base || !gic_cpu_base);
  195. /* use GIC to handle interrupts */
  196. gic_init(0, 29, gic_dist_base, gic_cpu_base);
  197. r8a7778_init_irq_common();
  198. }
  199. void __init r8a7778_init_delay(void)
  200. {
  201. shmobile_setup_delay(800, 1, 3); /* Cortex-A9 @ 800MHz */
  202. }
  203. #ifdef CONFIG_USE_OF
  204. void __init r8a7778_init_irq_dt(void)
  205. {
  206. irqchip_init();
  207. r8a7778_init_irq_common();
  208. }
  209. static const struct of_dev_auxdata r8a7778_auxdata_lookup[] __initconst = {
  210. {},
  211. };
  212. void __init r8a7778_add_standard_devices_dt(void)
  213. {
  214. of_platform_populate(NULL, of_default_bus_match_table,
  215. r8a7778_auxdata_lookup, NULL);
  216. }
  217. static const char *r8a7778_compat_dt[] __initdata = {
  218. "renesas,r8a7778",
  219. NULL,
  220. };
  221. DT_MACHINE_START(R8A7778_DT, "Generic R8A7778 (Flattened Device Tree)")
  222. .init_early = r8a7778_init_delay,
  223. .init_irq = r8a7778_init_irq_dt,
  224. .init_machine = r8a7778_add_standard_devices_dt,
  225. .init_time = shmobile_timer_init,
  226. .dt_compat = r8a7778_compat_dt,
  227. MACHINE_END
  228. #endif /* CONFIG_USE_OF */