qla_dbg.c 80 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2011 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. /*
  8. * Table for showing the current message id in use for particular level
  9. * Change this table for addition of log/debug messages.
  10. * ----------------------------------------------------------------------
  11. * | Level | Last Value Used | Holes |
  12. * ----------------------------------------------------------------------
  13. * | Module Init and Probe | 0x0120 | 0x4b,0xba,0xfa |
  14. * | Mailbox commands | 0x113e | 0x111a-0x111b |
  15. * | | | 0x112c-0x112e |
  16. * | | | 0x113a |
  17. * | Device Discovery | 0x2086 | 0x2020-0x2022 |
  18. * | Queue Command and IO tracing | 0x3030 | 0x3006,0x3008 |
  19. * | | | 0x302d-0x302e |
  20. * | DPC Thread | 0x401c | 0x4002,0x4013 |
  21. * | Async Events | 0x505f | 0x502b-0x502f |
  22. * | | | 0x5047,0x5052 |
  23. * | Timer Routines | 0x6011 | |
  24. * | User Space Interactions | 0x709f | 0x7018,0x702e, |
  25. * | | | 0x7039,0x7045, |
  26. * | | | 0x7073-0x7075, |
  27. * | | | 0x708c |
  28. * | Task Management | 0x803c | 0x8025-0x8026 |
  29. * | | | 0x800b,0x8039 |
  30. * | AER/EEH | 0x9011 | |
  31. * | Virtual Port | 0xa007 | |
  32. * | ISP82XX Specific | 0xb054 | 0xb024 |
  33. * | MultiQ | 0xc00c | |
  34. * | Misc | 0xd010 | |
  35. * ----------------------------------------------------------------------
  36. */
  37. #include "qla_def.h"
  38. #include <linux/delay.h>
  39. static uint32_t ql_dbg_offset = 0x800;
  40. static inline void
  41. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  42. {
  43. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  44. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  45. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  46. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  47. fw_dump->vendor = htonl(ha->pdev->vendor);
  48. fw_dump->device = htonl(ha->pdev->device);
  49. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  50. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  51. }
  52. static inline void *
  53. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  54. {
  55. struct req_que *req = ha->req_q_map[0];
  56. struct rsp_que *rsp = ha->rsp_q_map[0];
  57. /* Request queue. */
  58. memcpy(ptr, req->ring, req->length *
  59. sizeof(request_t));
  60. /* Response queue. */
  61. ptr += req->length * sizeof(request_t);
  62. memcpy(ptr, rsp->ring, rsp->length *
  63. sizeof(response_t));
  64. return ptr + (rsp->length * sizeof(response_t));
  65. }
  66. static int
  67. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  68. uint32_t ram_dwords, void **nxt)
  69. {
  70. int rval;
  71. uint32_t cnt, stat, timer, dwords, idx;
  72. uint16_t mb0;
  73. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  74. dma_addr_t dump_dma = ha->gid_list_dma;
  75. uint32_t *dump = (uint32_t *)ha->gid_list;
  76. rval = QLA_SUCCESS;
  77. mb0 = 0;
  78. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  79. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  80. dwords = qla2x00_gid_list_size(ha) / 4;
  81. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  82. cnt += dwords, addr += dwords) {
  83. if (cnt + dwords > ram_dwords)
  84. dwords = ram_dwords - cnt;
  85. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  86. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  87. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  88. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  89. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  90. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  91. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  92. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  93. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  94. for (timer = 6000000; timer; timer--) {
  95. /* Check for pending interrupts. */
  96. stat = RD_REG_DWORD(&reg->host_status);
  97. if (stat & HSRX_RISC_INT) {
  98. stat &= 0xff;
  99. if (stat == 0x1 || stat == 0x2 ||
  100. stat == 0x10 || stat == 0x11) {
  101. set_bit(MBX_INTERRUPT,
  102. &ha->mbx_cmd_flags);
  103. mb0 = RD_REG_WORD(&reg->mailbox0);
  104. WRT_REG_DWORD(&reg->hccr,
  105. HCCRX_CLR_RISC_INT);
  106. RD_REG_DWORD(&reg->hccr);
  107. break;
  108. }
  109. /* Clear this intr; it wasn't a mailbox intr */
  110. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  111. RD_REG_DWORD(&reg->hccr);
  112. }
  113. udelay(5);
  114. }
  115. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  116. rval = mb0 & MBS_MASK;
  117. for (idx = 0; idx < dwords; idx++)
  118. ram[cnt + idx] = swab32(dump[idx]);
  119. } else {
  120. rval = QLA_FUNCTION_FAILED;
  121. }
  122. }
  123. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  124. return rval;
  125. }
  126. static int
  127. qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
  128. uint32_t cram_size, void **nxt)
  129. {
  130. int rval;
  131. /* Code RAM. */
  132. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  133. if (rval != QLA_SUCCESS)
  134. return rval;
  135. /* External Memory. */
  136. return qla24xx_dump_ram(ha, 0x100000, *nxt,
  137. ha->fw_memory_size - 0x100000 + 1, nxt);
  138. }
  139. static uint32_t *
  140. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  141. uint32_t count, uint32_t *buf)
  142. {
  143. uint32_t __iomem *dmp_reg;
  144. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  145. dmp_reg = &reg->iobase_window;
  146. while (count--)
  147. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  148. return buf;
  149. }
  150. static inline int
  151. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  152. {
  153. int rval = QLA_SUCCESS;
  154. uint32_t cnt;
  155. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  156. for (cnt = 30000;
  157. ((RD_REG_DWORD(&reg->host_status) & HSRX_RISC_PAUSED) == 0) &&
  158. rval == QLA_SUCCESS; cnt--) {
  159. if (cnt)
  160. udelay(100);
  161. else
  162. rval = QLA_FUNCTION_TIMEOUT;
  163. }
  164. return rval;
  165. }
  166. static int
  167. qla24xx_soft_reset(struct qla_hw_data *ha)
  168. {
  169. int rval = QLA_SUCCESS;
  170. uint32_t cnt;
  171. uint16_t mb0, wd;
  172. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  173. /* Reset RISC. */
  174. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  175. for (cnt = 0; cnt < 30000; cnt++) {
  176. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  177. break;
  178. udelay(10);
  179. }
  180. WRT_REG_DWORD(&reg->ctrl_status,
  181. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  182. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  183. udelay(100);
  184. /* Wait for firmware to complete NVRAM accesses. */
  185. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  186. for (cnt = 10000 ; cnt && mb0; cnt--) {
  187. udelay(5);
  188. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  189. barrier();
  190. }
  191. /* Wait for soft-reset to complete. */
  192. for (cnt = 0; cnt < 30000; cnt++) {
  193. if ((RD_REG_DWORD(&reg->ctrl_status) &
  194. CSRX_ISP_SOFT_RESET) == 0)
  195. break;
  196. udelay(10);
  197. }
  198. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  199. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  200. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  201. rval == QLA_SUCCESS; cnt--) {
  202. if (cnt)
  203. udelay(100);
  204. else
  205. rval = QLA_FUNCTION_TIMEOUT;
  206. }
  207. return rval;
  208. }
  209. static int
  210. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
  211. uint32_t ram_words, void **nxt)
  212. {
  213. int rval;
  214. uint32_t cnt, stat, timer, words, idx;
  215. uint16_t mb0;
  216. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  217. dma_addr_t dump_dma = ha->gid_list_dma;
  218. uint16_t *dump = (uint16_t *)ha->gid_list;
  219. rval = QLA_SUCCESS;
  220. mb0 = 0;
  221. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  222. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  223. words = qla2x00_gid_list_size(ha) / 2;
  224. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  225. cnt += words, addr += words) {
  226. if (cnt + words > ram_words)
  227. words = ram_words - cnt;
  228. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  229. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  230. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  231. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  232. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  233. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  234. WRT_MAILBOX_REG(ha, reg, 4, words);
  235. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  236. for (timer = 6000000; timer; timer--) {
  237. /* Check for pending interrupts. */
  238. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  239. if (stat & HSR_RISC_INT) {
  240. stat &= 0xff;
  241. if (stat == 0x1 || stat == 0x2) {
  242. set_bit(MBX_INTERRUPT,
  243. &ha->mbx_cmd_flags);
  244. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  245. /* Release mailbox registers. */
  246. WRT_REG_WORD(&reg->semaphore, 0);
  247. WRT_REG_WORD(&reg->hccr,
  248. HCCR_CLR_RISC_INT);
  249. RD_REG_WORD(&reg->hccr);
  250. break;
  251. } else if (stat == 0x10 || stat == 0x11) {
  252. set_bit(MBX_INTERRUPT,
  253. &ha->mbx_cmd_flags);
  254. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  255. WRT_REG_WORD(&reg->hccr,
  256. HCCR_CLR_RISC_INT);
  257. RD_REG_WORD(&reg->hccr);
  258. break;
  259. }
  260. /* clear this intr; it wasn't a mailbox intr */
  261. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  262. RD_REG_WORD(&reg->hccr);
  263. }
  264. udelay(5);
  265. }
  266. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  267. rval = mb0 & MBS_MASK;
  268. for (idx = 0; idx < words; idx++)
  269. ram[cnt + idx] = swab16(dump[idx]);
  270. } else {
  271. rval = QLA_FUNCTION_FAILED;
  272. }
  273. }
  274. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  275. return rval;
  276. }
  277. static inline void
  278. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  279. uint16_t *buf)
  280. {
  281. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  282. while (count--)
  283. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  284. }
  285. static inline void *
  286. qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
  287. {
  288. if (!ha->eft)
  289. return ptr;
  290. memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
  291. return ptr + ntohl(ha->fw_dump->eft_size);
  292. }
  293. static inline void *
  294. qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  295. {
  296. uint32_t cnt;
  297. uint32_t *iter_reg;
  298. struct qla2xxx_fce_chain *fcec = ptr;
  299. if (!ha->fce)
  300. return ptr;
  301. *last_chain = &fcec->type;
  302. fcec->type = __constant_htonl(DUMP_CHAIN_FCE);
  303. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  304. fce_calc_size(ha->fce_bufs));
  305. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  306. fcec->addr_l = htonl(LSD(ha->fce_dma));
  307. fcec->addr_h = htonl(MSD(ha->fce_dma));
  308. iter_reg = fcec->eregs;
  309. for (cnt = 0; cnt < 8; cnt++)
  310. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  311. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  312. return (char *)iter_reg + ntohl(fcec->size);
  313. }
  314. static inline void *
  315. qla25xx_copy_mqueues(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  316. {
  317. struct qla2xxx_mqueue_chain *q;
  318. struct qla2xxx_mqueue_header *qh;
  319. struct req_que *req;
  320. struct rsp_que *rsp;
  321. int que;
  322. if (!ha->mqenable)
  323. return ptr;
  324. /* Request queues */
  325. for (que = 1; que < ha->max_req_queues; que++) {
  326. req = ha->req_q_map[que];
  327. if (!req)
  328. break;
  329. /* Add chain. */
  330. q = ptr;
  331. *last_chain = &q->type;
  332. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  333. q->chain_size = htonl(
  334. sizeof(struct qla2xxx_mqueue_chain) +
  335. sizeof(struct qla2xxx_mqueue_header) +
  336. (req->length * sizeof(request_t)));
  337. ptr += sizeof(struct qla2xxx_mqueue_chain);
  338. /* Add header. */
  339. qh = ptr;
  340. qh->queue = __constant_htonl(TYPE_REQUEST_QUEUE);
  341. qh->number = htonl(que);
  342. qh->size = htonl(req->length * sizeof(request_t));
  343. ptr += sizeof(struct qla2xxx_mqueue_header);
  344. /* Add data. */
  345. memcpy(ptr, req->ring, req->length * sizeof(request_t));
  346. ptr += req->length * sizeof(request_t);
  347. }
  348. /* Response queues */
  349. for (que = 1; que < ha->max_rsp_queues; que++) {
  350. rsp = ha->rsp_q_map[que];
  351. if (!rsp)
  352. break;
  353. /* Add chain. */
  354. q = ptr;
  355. *last_chain = &q->type;
  356. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  357. q->chain_size = htonl(
  358. sizeof(struct qla2xxx_mqueue_chain) +
  359. sizeof(struct qla2xxx_mqueue_header) +
  360. (rsp->length * sizeof(response_t)));
  361. ptr += sizeof(struct qla2xxx_mqueue_chain);
  362. /* Add header. */
  363. qh = ptr;
  364. qh->queue = __constant_htonl(TYPE_RESPONSE_QUEUE);
  365. qh->number = htonl(que);
  366. qh->size = htonl(rsp->length * sizeof(response_t));
  367. ptr += sizeof(struct qla2xxx_mqueue_header);
  368. /* Add data. */
  369. memcpy(ptr, rsp->ring, rsp->length * sizeof(response_t));
  370. ptr += rsp->length * sizeof(response_t);
  371. }
  372. return ptr;
  373. }
  374. static inline void *
  375. qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  376. {
  377. uint32_t cnt, que_idx;
  378. uint8_t que_cnt;
  379. struct qla2xxx_mq_chain *mq = ptr;
  380. struct device_reg_25xxmq __iomem *reg;
  381. if (!ha->mqenable || IS_QLA83XX(ha))
  382. return ptr;
  383. mq = ptr;
  384. *last_chain = &mq->type;
  385. mq->type = __constant_htonl(DUMP_CHAIN_MQ);
  386. mq->chain_size = __constant_htonl(sizeof(struct qla2xxx_mq_chain));
  387. que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
  388. ha->max_req_queues : ha->max_rsp_queues;
  389. mq->count = htonl(que_cnt);
  390. for (cnt = 0; cnt < que_cnt; cnt++) {
  391. reg = (struct device_reg_25xxmq *) ((void *)
  392. ha->mqiobase + cnt * QLA_QUE_PAGE);
  393. que_idx = cnt * 4;
  394. mq->qregs[que_idx] = htonl(RD_REG_DWORD(&reg->req_q_in));
  395. mq->qregs[que_idx+1] = htonl(RD_REG_DWORD(&reg->req_q_out));
  396. mq->qregs[que_idx+2] = htonl(RD_REG_DWORD(&reg->rsp_q_in));
  397. mq->qregs[que_idx+3] = htonl(RD_REG_DWORD(&reg->rsp_q_out));
  398. }
  399. return ptr + sizeof(struct qla2xxx_mq_chain);
  400. }
  401. void
  402. qla2xxx_dump_post_process(scsi_qla_host_t *vha, int rval)
  403. {
  404. struct qla_hw_data *ha = vha->hw;
  405. if (rval != QLA_SUCCESS) {
  406. ql_log(ql_log_warn, vha, 0xd000,
  407. "Failed to dump firmware (%x).\n", rval);
  408. ha->fw_dumped = 0;
  409. } else {
  410. ql_log(ql_log_info, vha, 0xd001,
  411. "Firmware dump saved to temp buffer (%ld/%p).\n",
  412. vha->host_no, ha->fw_dump);
  413. ha->fw_dumped = 1;
  414. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  415. }
  416. }
  417. /**
  418. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  419. * @ha: HA context
  420. * @hardware_locked: Called with the hardware_lock
  421. */
  422. void
  423. qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  424. {
  425. int rval;
  426. uint32_t cnt;
  427. struct qla_hw_data *ha = vha->hw;
  428. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  429. uint16_t __iomem *dmp_reg;
  430. unsigned long flags;
  431. struct qla2300_fw_dump *fw;
  432. void *nxt;
  433. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  434. flags = 0;
  435. if (!hardware_locked)
  436. spin_lock_irqsave(&ha->hardware_lock, flags);
  437. if (!ha->fw_dump) {
  438. ql_log(ql_log_warn, vha, 0xd002,
  439. "No buffer available for dump.\n");
  440. goto qla2300_fw_dump_failed;
  441. }
  442. if (ha->fw_dumped) {
  443. ql_log(ql_log_warn, vha, 0xd003,
  444. "Firmware has been previously dumped (%p) "
  445. "-- ignoring request.\n",
  446. ha->fw_dump);
  447. goto qla2300_fw_dump_failed;
  448. }
  449. fw = &ha->fw_dump->isp.isp23;
  450. qla2xxx_prep_dump(ha, ha->fw_dump);
  451. rval = QLA_SUCCESS;
  452. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  453. /* Pause RISC. */
  454. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  455. if (IS_QLA2300(ha)) {
  456. for (cnt = 30000;
  457. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  458. rval == QLA_SUCCESS; cnt--) {
  459. if (cnt)
  460. udelay(100);
  461. else
  462. rval = QLA_FUNCTION_TIMEOUT;
  463. }
  464. } else {
  465. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  466. udelay(10);
  467. }
  468. if (rval == QLA_SUCCESS) {
  469. dmp_reg = &reg->flash_address;
  470. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  471. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  472. dmp_reg = &reg->u.isp2300.req_q_in;
  473. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  474. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  475. dmp_reg = &reg->u.isp2300.mailbox0;
  476. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  477. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  478. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  479. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  480. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  481. qla2xxx_read_window(reg, 48, fw->dma_reg);
  482. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  483. dmp_reg = &reg->risc_hw;
  484. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  485. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  486. WRT_REG_WORD(&reg->pcr, 0x2000);
  487. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  488. WRT_REG_WORD(&reg->pcr, 0x2200);
  489. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  490. WRT_REG_WORD(&reg->pcr, 0x2400);
  491. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  492. WRT_REG_WORD(&reg->pcr, 0x2600);
  493. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  494. WRT_REG_WORD(&reg->pcr, 0x2800);
  495. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  496. WRT_REG_WORD(&reg->pcr, 0x2A00);
  497. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  498. WRT_REG_WORD(&reg->pcr, 0x2C00);
  499. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  500. WRT_REG_WORD(&reg->pcr, 0x2E00);
  501. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  502. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  503. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  504. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  505. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  506. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  507. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  508. /* Reset RISC. */
  509. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  510. for (cnt = 0; cnt < 30000; cnt++) {
  511. if ((RD_REG_WORD(&reg->ctrl_status) &
  512. CSR_ISP_SOFT_RESET) == 0)
  513. break;
  514. udelay(10);
  515. }
  516. }
  517. if (!IS_QLA2300(ha)) {
  518. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  519. rval == QLA_SUCCESS; cnt--) {
  520. if (cnt)
  521. udelay(100);
  522. else
  523. rval = QLA_FUNCTION_TIMEOUT;
  524. }
  525. }
  526. /* Get RISC SRAM. */
  527. if (rval == QLA_SUCCESS)
  528. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  529. sizeof(fw->risc_ram) / 2, &nxt);
  530. /* Get stack SRAM. */
  531. if (rval == QLA_SUCCESS)
  532. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  533. sizeof(fw->stack_ram) / 2, &nxt);
  534. /* Get data SRAM. */
  535. if (rval == QLA_SUCCESS)
  536. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  537. ha->fw_memory_size - 0x11000 + 1, &nxt);
  538. if (rval == QLA_SUCCESS)
  539. qla2xxx_copy_queues(ha, nxt);
  540. qla2xxx_dump_post_process(base_vha, rval);
  541. qla2300_fw_dump_failed:
  542. if (!hardware_locked)
  543. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  544. }
  545. /**
  546. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  547. * @ha: HA context
  548. * @hardware_locked: Called with the hardware_lock
  549. */
  550. void
  551. qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  552. {
  553. int rval;
  554. uint32_t cnt, timer;
  555. uint16_t risc_address;
  556. uint16_t mb0, mb2;
  557. struct qla_hw_data *ha = vha->hw;
  558. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  559. uint16_t __iomem *dmp_reg;
  560. unsigned long flags;
  561. struct qla2100_fw_dump *fw;
  562. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  563. risc_address = 0;
  564. mb0 = mb2 = 0;
  565. flags = 0;
  566. if (!hardware_locked)
  567. spin_lock_irqsave(&ha->hardware_lock, flags);
  568. if (!ha->fw_dump) {
  569. ql_log(ql_log_warn, vha, 0xd004,
  570. "No buffer available for dump.\n");
  571. goto qla2100_fw_dump_failed;
  572. }
  573. if (ha->fw_dumped) {
  574. ql_log(ql_log_warn, vha, 0xd005,
  575. "Firmware has been previously dumped (%p) "
  576. "-- ignoring request.\n",
  577. ha->fw_dump);
  578. goto qla2100_fw_dump_failed;
  579. }
  580. fw = &ha->fw_dump->isp.isp21;
  581. qla2xxx_prep_dump(ha, ha->fw_dump);
  582. rval = QLA_SUCCESS;
  583. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  584. /* Pause RISC. */
  585. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  586. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  587. rval == QLA_SUCCESS; cnt--) {
  588. if (cnt)
  589. udelay(100);
  590. else
  591. rval = QLA_FUNCTION_TIMEOUT;
  592. }
  593. if (rval == QLA_SUCCESS) {
  594. dmp_reg = &reg->flash_address;
  595. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  596. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  597. dmp_reg = &reg->u.isp2100.mailbox0;
  598. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  599. if (cnt == 8)
  600. dmp_reg = &reg->u_end.isp2200.mailbox8;
  601. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  602. }
  603. dmp_reg = &reg->u.isp2100.unused_2[0];
  604. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  605. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  606. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  607. dmp_reg = &reg->risc_hw;
  608. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  609. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  610. WRT_REG_WORD(&reg->pcr, 0x2000);
  611. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  612. WRT_REG_WORD(&reg->pcr, 0x2100);
  613. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  614. WRT_REG_WORD(&reg->pcr, 0x2200);
  615. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  616. WRT_REG_WORD(&reg->pcr, 0x2300);
  617. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  618. WRT_REG_WORD(&reg->pcr, 0x2400);
  619. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  620. WRT_REG_WORD(&reg->pcr, 0x2500);
  621. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  622. WRT_REG_WORD(&reg->pcr, 0x2600);
  623. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  624. WRT_REG_WORD(&reg->pcr, 0x2700);
  625. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  626. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  627. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  628. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  629. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  630. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  631. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  632. /* Reset the ISP. */
  633. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  634. }
  635. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  636. rval == QLA_SUCCESS; cnt--) {
  637. if (cnt)
  638. udelay(100);
  639. else
  640. rval = QLA_FUNCTION_TIMEOUT;
  641. }
  642. /* Pause RISC. */
  643. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  644. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  645. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  646. for (cnt = 30000;
  647. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  648. rval == QLA_SUCCESS; cnt--) {
  649. if (cnt)
  650. udelay(100);
  651. else
  652. rval = QLA_FUNCTION_TIMEOUT;
  653. }
  654. if (rval == QLA_SUCCESS) {
  655. /* Set memory configuration and timing. */
  656. if (IS_QLA2100(ha))
  657. WRT_REG_WORD(&reg->mctr, 0xf1);
  658. else
  659. WRT_REG_WORD(&reg->mctr, 0xf2);
  660. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  661. /* Release RISC. */
  662. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  663. }
  664. }
  665. if (rval == QLA_SUCCESS) {
  666. /* Get RISC SRAM. */
  667. risc_address = 0x1000;
  668. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  669. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  670. }
  671. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  672. cnt++, risc_address++) {
  673. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  674. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  675. for (timer = 6000000; timer != 0; timer--) {
  676. /* Check for pending interrupts. */
  677. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  678. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  679. set_bit(MBX_INTERRUPT,
  680. &ha->mbx_cmd_flags);
  681. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  682. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  683. WRT_REG_WORD(&reg->semaphore, 0);
  684. WRT_REG_WORD(&reg->hccr,
  685. HCCR_CLR_RISC_INT);
  686. RD_REG_WORD(&reg->hccr);
  687. break;
  688. }
  689. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  690. RD_REG_WORD(&reg->hccr);
  691. }
  692. udelay(5);
  693. }
  694. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  695. rval = mb0 & MBS_MASK;
  696. fw->risc_ram[cnt] = htons(mb2);
  697. } else {
  698. rval = QLA_FUNCTION_FAILED;
  699. }
  700. }
  701. if (rval == QLA_SUCCESS)
  702. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  703. qla2xxx_dump_post_process(base_vha, rval);
  704. qla2100_fw_dump_failed:
  705. if (!hardware_locked)
  706. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  707. }
  708. void
  709. qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  710. {
  711. int rval;
  712. uint32_t cnt;
  713. uint32_t risc_address;
  714. struct qla_hw_data *ha = vha->hw;
  715. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  716. uint32_t __iomem *dmp_reg;
  717. uint32_t *iter_reg;
  718. uint16_t __iomem *mbx_reg;
  719. unsigned long flags;
  720. struct qla24xx_fw_dump *fw;
  721. uint32_t ext_mem_cnt;
  722. void *nxt;
  723. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  724. if (IS_QLA82XX(ha))
  725. return;
  726. risc_address = ext_mem_cnt = 0;
  727. flags = 0;
  728. if (!hardware_locked)
  729. spin_lock_irqsave(&ha->hardware_lock, flags);
  730. if (!ha->fw_dump) {
  731. ql_log(ql_log_warn, vha, 0xd006,
  732. "No buffer available for dump.\n");
  733. goto qla24xx_fw_dump_failed;
  734. }
  735. if (ha->fw_dumped) {
  736. ql_log(ql_log_warn, vha, 0xd007,
  737. "Firmware has been previously dumped (%p) "
  738. "-- ignoring request.\n",
  739. ha->fw_dump);
  740. goto qla24xx_fw_dump_failed;
  741. }
  742. fw = &ha->fw_dump->isp.isp24;
  743. qla2xxx_prep_dump(ha, ha->fw_dump);
  744. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  745. /* Pause RISC. */
  746. rval = qla24xx_pause_risc(reg);
  747. if (rval != QLA_SUCCESS)
  748. goto qla24xx_fw_dump_failed_0;
  749. /* Host interface registers. */
  750. dmp_reg = &reg->flash_addr;
  751. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  752. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  753. /* Disable interrupts. */
  754. WRT_REG_DWORD(&reg->ictrl, 0);
  755. RD_REG_DWORD(&reg->ictrl);
  756. /* Shadow registers. */
  757. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  758. RD_REG_DWORD(&reg->iobase_addr);
  759. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  760. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  761. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  762. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  763. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  764. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  765. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  766. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  767. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  768. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  769. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  770. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  771. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  772. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  773. /* Mailbox registers. */
  774. mbx_reg = &reg->mailbox0;
  775. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  776. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  777. /* Transfer sequence registers. */
  778. iter_reg = fw->xseq_gp_reg;
  779. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  780. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  781. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  782. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  783. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  784. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  785. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  786. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  787. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  788. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  789. /* Receive sequence registers. */
  790. iter_reg = fw->rseq_gp_reg;
  791. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  792. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  793. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  794. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  795. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  796. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  797. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  798. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  799. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  800. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  801. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  802. /* Command DMA registers. */
  803. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  804. /* Queues. */
  805. iter_reg = fw->req0_dma_reg;
  806. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  807. dmp_reg = &reg->iobase_q;
  808. for (cnt = 0; cnt < 7; cnt++)
  809. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  810. iter_reg = fw->resp0_dma_reg;
  811. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  812. dmp_reg = &reg->iobase_q;
  813. for (cnt = 0; cnt < 7; cnt++)
  814. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  815. iter_reg = fw->req1_dma_reg;
  816. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  817. dmp_reg = &reg->iobase_q;
  818. for (cnt = 0; cnt < 7; cnt++)
  819. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  820. /* Transmit DMA registers. */
  821. iter_reg = fw->xmt0_dma_reg;
  822. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  823. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  824. iter_reg = fw->xmt1_dma_reg;
  825. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  826. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  827. iter_reg = fw->xmt2_dma_reg;
  828. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  829. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  830. iter_reg = fw->xmt3_dma_reg;
  831. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  832. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  833. iter_reg = fw->xmt4_dma_reg;
  834. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  835. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  836. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  837. /* Receive DMA registers. */
  838. iter_reg = fw->rcvt0_data_dma_reg;
  839. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  840. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  841. iter_reg = fw->rcvt1_data_dma_reg;
  842. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  843. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  844. /* RISC registers. */
  845. iter_reg = fw->risc_gp_reg;
  846. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  847. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  848. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  849. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  850. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  851. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  852. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  853. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  854. /* Local memory controller registers. */
  855. iter_reg = fw->lmc_reg;
  856. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  857. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  858. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  859. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  860. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  861. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  862. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  863. /* Fibre Protocol Module registers. */
  864. iter_reg = fw->fpm_hdw_reg;
  865. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  866. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  867. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  868. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  869. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  870. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  871. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  872. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  873. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  874. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  875. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  876. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  877. /* Frame Buffer registers. */
  878. iter_reg = fw->fb_hdw_reg;
  879. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  880. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  881. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  882. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  883. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  884. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  885. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  886. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  887. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  888. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  889. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  890. rval = qla24xx_soft_reset(ha);
  891. if (rval != QLA_SUCCESS)
  892. goto qla24xx_fw_dump_failed_0;
  893. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  894. &nxt);
  895. if (rval != QLA_SUCCESS)
  896. goto qla24xx_fw_dump_failed_0;
  897. nxt = qla2xxx_copy_queues(ha, nxt);
  898. qla24xx_copy_eft(ha, nxt);
  899. qla24xx_fw_dump_failed_0:
  900. qla2xxx_dump_post_process(base_vha, rval);
  901. qla24xx_fw_dump_failed:
  902. if (!hardware_locked)
  903. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  904. }
  905. void
  906. qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  907. {
  908. int rval;
  909. uint32_t cnt;
  910. uint32_t risc_address;
  911. struct qla_hw_data *ha = vha->hw;
  912. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  913. uint32_t __iomem *dmp_reg;
  914. uint32_t *iter_reg;
  915. uint16_t __iomem *mbx_reg;
  916. unsigned long flags;
  917. struct qla25xx_fw_dump *fw;
  918. uint32_t ext_mem_cnt;
  919. void *nxt, *nxt_chain;
  920. uint32_t *last_chain = NULL;
  921. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  922. risc_address = ext_mem_cnt = 0;
  923. flags = 0;
  924. if (!hardware_locked)
  925. spin_lock_irqsave(&ha->hardware_lock, flags);
  926. if (!ha->fw_dump) {
  927. ql_log(ql_log_warn, vha, 0xd008,
  928. "No buffer available for dump.\n");
  929. goto qla25xx_fw_dump_failed;
  930. }
  931. if (ha->fw_dumped) {
  932. ql_log(ql_log_warn, vha, 0xd009,
  933. "Firmware has been previously dumped (%p) "
  934. "-- ignoring request.\n",
  935. ha->fw_dump);
  936. goto qla25xx_fw_dump_failed;
  937. }
  938. fw = &ha->fw_dump->isp.isp25;
  939. qla2xxx_prep_dump(ha, ha->fw_dump);
  940. ha->fw_dump->version = __constant_htonl(2);
  941. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  942. /* Pause RISC. */
  943. rval = qla24xx_pause_risc(reg);
  944. if (rval != QLA_SUCCESS)
  945. goto qla25xx_fw_dump_failed_0;
  946. /* Host/Risc registers. */
  947. iter_reg = fw->host_risc_reg;
  948. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  949. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  950. /* PCIe registers. */
  951. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  952. RD_REG_DWORD(&reg->iobase_addr);
  953. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  954. dmp_reg = &reg->iobase_c4;
  955. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  956. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  957. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  958. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  959. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  960. RD_REG_DWORD(&reg->iobase_window);
  961. /* Host interface registers. */
  962. dmp_reg = &reg->flash_addr;
  963. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  964. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  965. /* Disable interrupts. */
  966. WRT_REG_DWORD(&reg->ictrl, 0);
  967. RD_REG_DWORD(&reg->ictrl);
  968. /* Shadow registers. */
  969. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  970. RD_REG_DWORD(&reg->iobase_addr);
  971. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  972. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  973. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  974. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  975. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  976. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  977. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  978. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  979. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  980. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  981. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  982. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  983. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  984. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  985. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  986. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  987. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  988. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  989. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  990. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  991. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  992. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  993. /* RISC I/O register. */
  994. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  995. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  996. /* Mailbox registers. */
  997. mbx_reg = &reg->mailbox0;
  998. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  999. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1000. /* Transfer sequence registers. */
  1001. iter_reg = fw->xseq_gp_reg;
  1002. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1003. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1004. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1005. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1006. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1007. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1008. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1009. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1010. iter_reg = fw->xseq_0_reg;
  1011. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1012. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1013. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1014. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1015. /* Receive sequence registers. */
  1016. iter_reg = fw->rseq_gp_reg;
  1017. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1018. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1019. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1020. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1021. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1022. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1023. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1024. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1025. iter_reg = fw->rseq_0_reg;
  1026. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1027. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1028. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1029. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1030. /* Auxiliary sequence registers. */
  1031. iter_reg = fw->aseq_gp_reg;
  1032. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1033. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1034. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1035. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1036. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1037. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1038. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1039. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1040. iter_reg = fw->aseq_0_reg;
  1041. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1042. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1043. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1044. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1045. /* Command DMA registers. */
  1046. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1047. /* Queues. */
  1048. iter_reg = fw->req0_dma_reg;
  1049. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1050. dmp_reg = &reg->iobase_q;
  1051. for (cnt = 0; cnt < 7; cnt++)
  1052. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1053. iter_reg = fw->resp0_dma_reg;
  1054. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1055. dmp_reg = &reg->iobase_q;
  1056. for (cnt = 0; cnt < 7; cnt++)
  1057. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1058. iter_reg = fw->req1_dma_reg;
  1059. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1060. dmp_reg = &reg->iobase_q;
  1061. for (cnt = 0; cnt < 7; cnt++)
  1062. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1063. /* Transmit DMA registers. */
  1064. iter_reg = fw->xmt0_dma_reg;
  1065. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1066. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1067. iter_reg = fw->xmt1_dma_reg;
  1068. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1069. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1070. iter_reg = fw->xmt2_dma_reg;
  1071. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1072. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1073. iter_reg = fw->xmt3_dma_reg;
  1074. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1075. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1076. iter_reg = fw->xmt4_dma_reg;
  1077. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1078. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1079. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1080. /* Receive DMA registers. */
  1081. iter_reg = fw->rcvt0_data_dma_reg;
  1082. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1083. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1084. iter_reg = fw->rcvt1_data_dma_reg;
  1085. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1086. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1087. /* RISC registers. */
  1088. iter_reg = fw->risc_gp_reg;
  1089. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1090. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1091. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1092. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1093. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1094. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1095. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1096. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1097. /* Local memory controller registers. */
  1098. iter_reg = fw->lmc_reg;
  1099. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1100. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1101. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1102. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1103. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1104. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1105. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1106. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1107. /* Fibre Protocol Module registers. */
  1108. iter_reg = fw->fpm_hdw_reg;
  1109. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1110. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1111. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1112. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1113. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1114. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1115. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1116. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1117. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1118. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1119. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1120. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1121. /* Frame Buffer registers. */
  1122. iter_reg = fw->fb_hdw_reg;
  1123. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1124. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1125. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1126. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1127. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1128. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1129. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1130. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1131. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1132. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1133. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1134. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1135. /* Multi queue registers */
  1136. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1137. &last_chain);
  1138. rval = qla24xx_soft_reset(ha);
  1139. if (rval != QLA_SUCCESS)
  1140. goto qla25xx_fw_dump_failed_0;
  1141. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1142. &nxt);
  1143. if (rval != QLA_SUCCESS)
  1144. goto qla25xx_fw_dump_failed_0;
  1145. nxt = qla2xxx_copy_queues(ha, nxt);
  1146. nxt = qla24xx_copy_eft(ha, nxt);
  1147. /* Chain entries -- started with MQ. */
  1148. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1149. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1150. if (last_chain) {
  1151. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1152. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1153. }
  1154. /* Adjust valid length. */
  1155. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1156. qla25xx_fw_dump_failed_0:
  1157. qla2xxx_dump_post_process(base_vha, rval);
  1158. qla25xx_fw_dump_failed:
  1159. if (!hardware_locked)
  1160. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1161. }
  1162. void
  1163. qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1164. {
  1165. int rval;
  1166. uint32_t cnt;
  1167. uint32_t risc_address;
  1168. struct qla_hw_data *ha = vha->hw;
  1169. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1170. uint32_t __iomem *dmp_reg;
  1171. uint32_t *iter_reg;
  1172. uint16_t __iomem *mbx_reg;
  1173. unsigned long flags;
  1174. struct qla81xx_fw_dump *fw;
  1175. uint32_t ext_mem_cnt;
  1176. void *nxt, *nxt_chain;
  1177. uint32_t *last_chain = NULL;
  1178. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1179. risc_address = ext_mem_cnt = 0;
  1180. flags = 0;
  1181. if (!hardware_locked)
  1182. spin_lock_irqsave(&ha->hardware_lock, flags);
  1183. if (!ha->fw_dump) {
  1184. ql_log(ql_log_warn, vha, 0xd00a,
  1185. "No buffer available for dump.\n");
  1186. goto qla81xx_fw_dump_failed;
  1187. }
  1188. if (ha->fw_dumped) {
  1189. ql_log(ql_log_warn, vha, 0xd00b,
  1190. "Firmware has been previously dumped (%p) "
  1191. "-- ignoring request.\n",
  1192. ha->fw_dump);
  1193. goto qla81xx_fw_dump_failed;
  1194. }
  1195. fw = &ha->fw_dump->isp.isp81;
  1196. qla2xxx_prep_dump(ha, ha->fw_dump);
  1197. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1198. /* Pause RISC. */
  1199. rval = qla24xx_pause_risc(reg);
  1200. if (rval != QLA_SUCCESS)
  1201. goto qla81xx_fw_dump_failed_0;
  1202. /* Host/Risc registers. */
  1203. iter_reg = fw->host_risc_reg;
  1204. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1205. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1206. /* PCIe registers. */
  1207. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1208. RD_REG_DWORD(&reg->iobase_addr);
  1209. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1210. dmp_reg = &reg->iobase_c4;
  1211. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1212. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1213. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1214. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1215. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1216. RD_REG_DWORD(&reg->iobase_window);
  1217. /* Host interface registers. */
  1218. dmp_reg = &reg->flash_addr;
  1219. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1220. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1221. /* Disable interrupts. */
  1222. WRT_REG_DWORD(&reg->ictrl, 0);
  1223. RD_REG_DWORD(&reg->ictrl);
  1224. /* Shadow registers. */
  1225. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1226. RD_REG_DWORD(&reg->iobase_addr);
  1227. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1228. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1229. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1230. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1231. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1232. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1233. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1234. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1235. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1236. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1237. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1238. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1239. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1240. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1241. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1242. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1243. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1244. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1245. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1246. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1247. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1248. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1249. /* RISC I/O register. */
  1250. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1251. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1252. /* Mailbox registers. */
  1253. mbx_reg = &reg->mailbox0;
  1254. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1255. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1256. /* Transfer sequence registers. */
  1257. iter_reg = fw->xseq_gp_reg;
  1258. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1259. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1260. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1261. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1262. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1263. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1264. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1265. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1266. iter_reg = fw->xseq_0_reg;
  1267. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1268. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1269. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1270. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1271. /* Receive sequence registers. */
  1272. iter_reg = fw->rseq_gp_reg;
  1273. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1274. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1275. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1276. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1277. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1278. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1279. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1280. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1281. iter_reg = fw->rseq_0_reg;
  1282. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1283. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1284. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1285. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1286. /* Auxiliary sequence registers. */
  1287. iter_reg = fw->aseq_gp_reg;
  1288. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1289. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1290. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1291. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1292. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1293. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1294. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1295. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1296. iter_reg = fw->aseq_0_reg;
  1297. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1298. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1299. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1300. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1301. /* Command DMA registers. */
  1302. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1303. /* Queues. */
  1304. iter_reg = fw->req0_dma_reg;
  1305. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1306. dmp_reg = &reg->iobase_q;
  1307. for (cnt = 0; cnt < 7; cnt++)
  1308. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1309. iter_reg = fw->resp0_dma_reg;
  1310. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1311. dmp_reg = &reg->iobase_q;
  1312. for (cnt = 0; cnt < 7; cnt++)
  1313. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1314. iter_reg = fw->req1_dma_reg;
  1315. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1316. dmp_reg = &reg->iobase_q;
  1317. for (cnt = 0; cnt < 7; cnt++)
  1318. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1319. /* Transmit DMA registers. */
  1320. iter_reg = fw->xmt0_dma_reg;
  1321. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1322. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1323. iter_reg = fw->xmt1_dma_reg;
  1324. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1325. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1326. iter_reg = fw->xmt2_dma_reg;
  1327. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1328. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1329. iter_reg = fw->xmt3_dma_reg;
  1330. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1331. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1332. iter_reg = fw->xmt4_dma_reg;
  1333. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1334. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1335. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1336. /* Receive DMA registers. */
  1337. iter_reg = fw->rcvt0_data_dma_reg;
  1338. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1339. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1340. iter_reg = fw->rcvt1_data_dma_reg;
  1341. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1342. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1343. /* RISC registers. */
  1344. iter_reg = fw->risc_gp_reg;
  1345. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1346. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1347. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1348. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1349. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1350. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1351. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1352. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1353. /* Local memory controller registers. */
  1354. iter_reg = fw->lmc_reg;
  1355. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1356. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1357. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1358. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1359. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1360. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1361. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1362. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1363. /* Fibre Protocol Module registers. */
  1364. iter_reg = fw->fpm_hdw_reg;
  1365. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1366. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1367. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1368. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1369. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1370. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1371. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1372. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1373. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1374. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1375. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1376. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1377. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1378. qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1379. /* Frame Buffer registers. */
  1380. iter_reg = fw->fb_hdw_reg;
  1381. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1382. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1383. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1384. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1385. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1386. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1387. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1388. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1389. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1390. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1391. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1392. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1393. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1394. /* Multi queue registers */
  1395. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1396. &last_chain);
  1397. rval = qla24xx_soft_reset(ha);
  1398. if (rval != QLA_SUCCESS)
  1399. goto qla81xx_fw_dump_failed_0;
  1400. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1401. &nxt);
  1402. if (rval != QLA_SUCCESS)
  1403. goto qla81xx_fw_dump_failed_0;
  1404. nxt = qla2xxx_copy_queues(ha, nxt);
  1405. nxt = qla24xx_copy_eft(ha, nxt);
  1406. /* Chain entries -- started with MQ. */
  1407. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1408. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1409. if (last_chain) {
  1410. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1411. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1412. }
  1413. /* Adjust valid length. */
  1414. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1415. qla81xx_fw_dump_failed_0:
  1416. qla2xxx_dump_post_process(base_vha, rval);
  1417. qla81xx_fw_dump_failed:
  1418. if (!hardware_locked)
  1419. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1420. }
  1421. void
  1422. qla83xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1423. {
  1424. int rval;
  1425. uint32_t cnt, reg_data;
  1426. uint32_t risc_address;
  1427. struct qla_hw_data *ha = vha->hw;
  1428. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1429. uint32_t __iomem *dmp_reg;
  1430. uint32_t *iter_reg;
  1431. uint16_t __iomem *mbx_reg;
  1432. unsigned long flags;
  1433. struct qla83xx_fw_dump *fw;
  1434. uint32_t ext_mem_cnt;
  1435. void *nxt, *nxt_chain;
  1436. uint32_t *last_chain = NULL;
  1437. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1438. risc_address = ext_mem_cnt = 0;
  1439. flags = 0;
  1440. if (!hardware_locked)
  1441. spin_lock_irqsave(&ha->hardware_lock, flags);
  1442. if (!ha->fw_dump) {
  1443. ql_log(ql_log_warn, vha, 0xd00c,
  1444. "No buffer available for dump!!!\n");
  1445. goto qla83xx_fw_dump_failed;
  1446. }
  1447. if (ha->fw_dumped) {
  1448. ql_log(ql_log_warn, vha, 0xd00d,
  1449. "Firmware has been previously dumped (%p) -- ignoring "
  1450. "request...\n", ha->fw_dump);
  1451. goto qla83xx_fw_dump_failed;
  1452. }
  1453. fw = &ha->fw_dump->isp.isp83;
  1454. qla2xxx_prep_dump(ha, ha->fw_dump);
  1455. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1456. /* Pause RISC. */
  1457. rval = qla24xx_pause_risc(reg);
  1458. if (rval != QLA_SUCCESS)
  1459. goto qla83xx_fw_dump_failed_0;
  1460. WRT_REG_DWORD(&reg->iobase_addr, 0x6000);
  1461. dmp_reg = &reg->iobase_window;
  1462. reg_data = RD_REG_DWORD(dmp_reg);
  1463. WRT_REG_DWORD(dmp_reg, 0);
  1464. dmp_reg = &reg->unused_4_1[0];
  1465. reg_data = RD_REG_DWORD(dmp_reg);
  1466. WRT_REG_DWORD(dmp_reg, 0);
  1467. WRT_REG_DWORD(&reg->iobase_addr, 0x6010);
  1468. dmp_reg = &reg->unused_4_1[2];
  1469. reg_data = RD_REG_DWORD(dmp_reg);
  1470. WRT_REG_DWORD(dmp_reg, 0);
  1471. /* select PCR and disable ecc checking and correction */
  1472. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1473. RD_REG_DWORD(&reg->iobase_addr);
  1474. WRT_REG_DWORD(&reg->iobase_select, 0x60000000); /* write to F0h = PCR */
  1475. /* Host/Risc registers. */
  1476. iter_reg = fw->host_risc_reg;
  1477. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1478. iter_reg = qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1479. qla24xx_read_window(reg, 0x7040, 16, iter_reg);
  1480. /* PCIe registers. */
  1481. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1482. RD_REG_DWORD(&reg->iobase_addr);
  1483. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1484. dmp_reg = &reg->iobase_c4;
  1485. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1486. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1487. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1488. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1489. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1490. RD_REG_DWORD(&reg->iobase_window);
  1491. /* Host interface registers. */
  1492. dmp_reg = &reg->flash_addr;
  1493. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1494. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1495. /* Disable interrupts. */
  1496. WRT_REG_DWORD(&reg->ictrl, 0);
  1497. RD_REG_DWORD(&reg->ictrl);
  1498. /* Shadow registers. */
  1499. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1500. RD_REG_DWORD(&reg->iobase_addr);
  1501. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1502. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1503. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1504. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1505. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1506. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1507. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1508. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1509. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1510. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1511. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1512. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1513. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1514. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1515. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1516. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1517. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1518. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1519. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1520. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1521. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1522. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1523. /* RISC I/O register. */
  1524. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1525. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1526. /* Mailbox registers. */
  1527. mbx_reg = &reg->mailbox0;
  1528. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1529. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1530. /* Transfer sequence registers. */
  1531. iter_reg = fw->xseq_gp_reg;
  1532. iter_reg = qla24xx_read_window(reg, 0xBE00, 16, iter_reg);
  1533. iter_reg = qla24xx_read_window(reg, 0xBE10, 16, iter_reg);
  1534. iter_reg = qla24xx_read_window(reg, 0xBE20, 16, iter_reg);
  1535. iter_reg = qla24xx_read_window(reg, 0xBE30, 16, iter_reg);
  1536. iter_reg = qla24xx_read_window(reg, 0xBE40, 16, iter_reg);
  1537. iter_reg = qla24xx_read_window(reg, 0xBE50, 16, iter_reg);
  1538. iter_reg = qla24xx_read_window(reg, 0xBE60, 16, iter_reg);
  1539. iter_reg = qla24xx_read_window(reg, 0xBE70, 16, iter_reg);
  1540. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1541. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1542. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1543. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1544. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1545. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1546. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1547. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1548. iter_reg = fw->xseq_0_reg;
  1549. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1550. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1551. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1552. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1553. qla24xx_read_window(reg, 0xBEF0, 16, fw->xseq_2_reg);
  1554. /* Receive sequence registers. */
  1555. iter_reg = fw->rseq_gp_reg;
  1556. iter_reg = qla24xx_read_window(reg, 0xFE00, 16, iter_reg);
  1557. iter_reg = qla24xx_read_window(reg, 0xFE10, 16, iter_reg);
  1558. iter_reg = qla24xx_read_window(reg, 0xFE20, 16, iter_reg);
  1559. iter_reg = qla24xx_read_window(reg, 0xFE30, 16, iter_reg);
  1560. iter_reg = qla24xx_read_window(reg, 0xFE40, 16, iter_reg);
  1561. iter_reg = qla24xx_read_window(reg, 0xFE50, 16, iter_reg);
  1562. iter_reg = qla24xx_read_window(reg, 0xFE60, 16, iter_reg);
  1563. iter_reg = qla24xx_read_window(reg, 0xFE70, 16, iter_reg);
  1564. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1565. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1566. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1567. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1568. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1569. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1570. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1571. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1572. iter_reg = fw->rseq_0_reg;
  1573. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1574. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1575. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1576. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1577. qla24xx_read_window(reg, 0xFEF0, 16, fw->rseq_3_reg);
  1578. /* Auxiliary sequence registers. */
  1579. iter_reg = fw->aseq_gp_reg;
  1580. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1581. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1582. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1583. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1584. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1585. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1586. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1587. iter_reg = qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1588. iter_reg = qla24xx_read_window(reg, 0xB100, 16, iter_reg);
  1589. iter_reg = qla24xx_read_window(reg, 0xB110, 16, iter_reg);
  1590. iter_reg = qla24xx_read_window(reg, 0xB120, 16, iter_reg);
  1591. iter_reg = qla24xx_read_window(reg, 0xB130, 16, iter_reg);
  1592. iter_reg = qla24xx_read_window(reg, 0xB140, 16, iter_reg);
  1593. iter_reg = qla24xx_read_window(reg, 0xB150, 16, iter_reg);
  1594. iter_reg = qla24xx_read_window(reg, 0xB160, 16, iter_reg);
  1595. qla24xx_read_window(reg, 0xB170, 16, iter_reg);
  1596. iter_reg = fw->aseq_0_reg;
  1597. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1598. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1599. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1600. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1601. qla24xx_read_window(reg, 0xB1F0, 16, fw->aseq_3_reg);
  1602. /* Command DMA registers. */
  1603. iter_reg = fw->cmd_dma_reg;
  1604. iter_reg = qla24xx_read_window(reg, 0x7100, 16, iter_reg);
  1605. iter_reg = qla24xx_read_window(reg, 0x7120, 16, iter_reg);
  1606. iter_reg = qla24xx_read_window(reg, 0x7130, 16, iter_reg);
  1607. qla24xx_read_window(reg, 0x71F0, 16, iter_reg);
  1608. /* Queues. */
  1609. iter_reg = fw->req0_dma_reg;
  1610. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1611. dmp_reg = &reg->iobase_q;
  1612. for (cnt = 0; cnt < 7; cnt++)
  1613. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1614. iter_reg = fw->resp0_dma_reg;
  1615. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1616. dmp_reg = &reg->iobase_q;
  1617. for (cnt = 0; cnt < 7; cnt++)
  1618. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1619. iter_reg = fw->req1_dma_reg;
  1620. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1621. dmp_reg = &reg->iobase_q;
  1622. for (cnt = 0; cnt < 7; cnt++)
  1623. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1624. /* Transmit DMA registers. */
  1625. iter_reg = fw->xmt0_dma_reg;
  1626. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1627. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1628. iter_reg = fw->xmt1_dma_reg;
  1629. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1630. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1631. iter_reg = fw->xmt2_dma_reg;
  1632. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1633. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1634. iter_reg = fw->xmt3_dma_reg;
  1635. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1636. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1637. iter_reg = fw->xmt4_dma_reg;
  1638. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1639. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1640. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1641. /* Receive DMA registers. */
  1642. iter_reg = fw->rcvt0_data_dma_reg;
  1643. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1644. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1645. iter_reg = fw->rcvt1_data_dma_reg;
  1646. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1647. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1648. /* RISC registers. */
  1649. iter_reg = fw->risc_gp_reg;
  1650. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1651. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1652. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1653. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1654. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1655. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1656. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1657. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1658. /* Local memory controller registers. */
  1659. iter_reg = fw->lmc_reg;
  1660. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1661. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1662. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1663. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1664. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1665. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1666. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1667. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1668. /* Fibre Protocol Module registers. */
  1669. iter_reg = fw->fpm_hdw_reg;
  1670. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1671. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1672. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1673. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1674. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1675. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1676. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1677. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1678. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1679. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1680. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1681. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1682. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1683. iter_reg = qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1684. iter_reg = qla24xx_read_window(reg, 0x40E0, 16, iter_reg);
  1685. qla24xx_read_window(reg, 0x40F0, 16, iter_reg);
  1686. /* RQ0 Array registers. */
  1687. iter_reg = fw->rq0_array_reg;
  1688. iter_reg = qla24xx_read_window(reg, 0x5C00, 16, iter_reg);
  1689. iter_reg = qla24xx_read_window(reg, 0x5C10, 16, iter_reg);
  1690. iter_reg = qla24xx_read_window(reg, 0x5C20, 16, iter_reg);
  1691. iter_reg = qla24xx_read_window(reg, 0x5C30, 16, iter_reg);
  1692. iter_reg = qla24xx_read_window(reg, 0x5C40, 16, iter_reg);
  1693. iter_reg = qla24xx_read_window(reg, 0x5C50, 16, iter_reg);
  1694. iter_reg = qla24xx_read_window(reg, 0x5C60, 16, iter_reg);
  1695. iter_reg = qla24xx_read_window(reg, 0x5C70, 16, iter_reg);
  1696. iter_reg = qla24xx_read_window(reg, 0x5C80, 16, iter_reg);
  1697. iter_reg = qla24xx_read_window(reg, 0x5C90, 16, iter_reg);
  1698. iter_reg = qla24xx_read_window(reg, 0x5CA0, 16, iter_reg);
  1699. iter_reg = qla24xx_read_window(reg, 0x5CB0, 16, iter_reg);
  1700. iter_reg = qla24xx_read_window(reg, 0x5CC0, 16, iter_reg);
  1701. iter_reg = qla24xx_read_window(reg, 0x5CD0, 16, iter_reg);
  1702. iter_reg = qla24xx_read_window(reg, 0x5CE0, 16, iter_reg);
  1703. qla24xx_read_window(reg, 0x5CF0, 16, iter_reg);
  1704. /* RQ1 Array registers. */
  1705. iter_reg = fw->rq1_array_reg;
  1706. iter_reg = qla24xx_read_window(reg, 0x5D00, 16, iter_reg);
  1707. iter_reg = qla24xx_read_window(reg, 0x5D10, 16, iter_reg);
  1708. iter_reg = qla24xx_read_window(reg, 0x5D20, 16, iter_reg);
  1709. iter_reg = qla24xx_read_window(reg, 0x5D30, 16, iter_reg);
  1710. iter_reg = qla24xx_read_window(reg, 0x5D40, 16, iter_reg);
  1711. iter_reg = qla24xx_read_window(reg, 0x5D50, 16, iter_reg);
  1712. iter_reg = qla24xx_read_window(reg, 0x5D60, 16, iter_reg);
  1713. iter_reg = qla24xx_read_window(reg, 0x5D70, 16, iter_reg);
  1714. iter_reg = qla24xx_read_window(reg, 0x5D80, 16, iter_reg);
  1715. iter_reg = qla24xx_read_window(reg, 0x5D90, 16, iter_reg);
  1716. iter_reg = qla24xx_read_window(reg, 0x5DA0, 16, iter_reg);
  1717. iter_reg = qla24xx_read_window(reg, 0x5DB0, 16, iter_reg);
  1718. iter_reg = qla24xx_read_window(reg, 0x5DC0, 16, iter_reg);
  1719. iter_reg = qla24xx_read_window(reg, 0x5DD0, 16, iter_reg);
  1720. iter_reg = qla24xx_read_window(reg, 0x5DE0, 16, iter_reg);
  1721. qla24xx_read_window(reg, 0x5DF0, 16, iter_reg);
  1722. /* RP0 Array registers. */
  1723. iter_reg = fw->rp0_array_reg;
  1724. iter_reg = qla24xx_read_window(reg, 0x5E00, 16, iter_reg);
  1725. iter_reg = qla24xx_read_window(reg, 0x5E10, 16, iter_reg);
  1726. iter_reg = qla24xx_read_window(reg, 0x5E20, 16, iter_reg);
  1727. iter_reg = qla24xx_read_window(reg, 0x5E30, 16, iter_reg);
  1728. iter_reg = qla24xx_read_window(reg, 0x5E40, 16, iter_reg);
  1729. iter_reg = qla24xx_read_window(reg, 0x5E50, 16, iter_reg);
  1730. iter_reg = qla24xx_read_window(reg, 0x5E60, 16, iter_reg);
  1731. iter_reg = qla24xx_read_window(reg, 0x5E70, 16, iter_reg);
  1732. iter_reg = qla24xx_read_window(reg, 0x5E80, 16, iter_reg);
  1733. iter_reg = qla24xx_read_window(reg, 0x5E90, 16, iter_reg);
  1734. iter_reg = qla24xx_read_window(reg, 0x5EA0, 16, iter_reg);
  1735. iter_reg = qla24xx_read_window(reg, 0x5EB0, 16, iter_reg);
  1736. iter_reg = qla24xx_read_window(reg, 0x5EC0, 16, iter_reg);
  1737. iter_reg = qla24xx_read_window(reg, 0x5ED0, 16, iter_reg);
  1738. iter_reg = qla24xx_read_window(reg, 0x5EE0, 16, iter_reg);
  1739. qla24xx_read_window(reg, 0x5EF0, 16, iter_reg);
  1740. /* RP1 Array registers. */
  1741. iter_reg = fw->rp1_array_reg;
  1742. iter_reg = qla24xx_read_window(reg, 0x5F00, 16, iter_reg);
  1743. iter_reg = qla24xx_read_window(reg, 0x5F10, 16, iter_reg);
  1744. iter_reg = qla24xx_read_window(reg, 0x5F20, 16, iter_reg);
  1745. iter_reg = qla24xx_read_window(reg, 0x5F30, 16, iter_reg);
  1746. iter_reg = qla24xx_read_window(reg, 0x5F40, 16, iter_reg);
  1747. iter_reg = qla24xx_read_window(reg, 0x5F50, 16, iter_reg);
  1748. iter_reg = qla24xx_read_window(reg, 0x5F60, 16, iter_reg);
  1749. iter_reg = qla24xx_read_window(reg, 0x5F70, 16, iter_reg);
  1750. iter_reg = qla24xx_read_window(reg, 0x5F80, 16, iter_reg);
  1751. iter_reg = qla24xx_read_window(reg, 0x5F90, 16, iter_reg);
  1752. iter_reg = qla24xx_read_window(reg, 0x5FA0, 16, iter_reg);
  1753. iter_reg = qla24xx_read_window(reg, 0x5FB0, 16, iter_reg);
  1754. iter_reg = qla24xx_read_window(reg, 0x5FC0, 16, iter_reg);
  1755. iter_reg = qla24xx_read_window(reg, 0x5FD0, 16, iter_reg);
  1756. iter_reg = qla24xx_read_window(reg, 0x5FE0, 16, iter_reg);
  1757. qla24xx_read_window(reg, 0x5FF0, 16, iter_reg);
  1758. iter_reg = fw->at0_array_reg;
  1759. iter_reg = qla24xx_read_window(reg, 0x7080, 16, iter_reg);
  1760. iter_reg = qla24xx_read_window(reg, 0x7090, 16, iter_reg);
  1761. iter_reg = qla24xx_read_window(reg, 0x70A0, 16, iter_reg);
  1762. iter_reg = qla24xx_read_window(reg, 0x70B0, 16, iter_reg);
  1763. iter_reg = qla24xx_read_window(reg, 0x70C0, 16, iter_reg);
  1764. iter_reg = qla24xx_read_window(reg, 0x70D0, 16, iter_reg);
  1765. iter_reg = qla24xx_read_window(reg, 0x70E0, 16, iter_reg);
  1766. qla24xx_read_window(reg, 0x70F0, 16, iter_reg);
  1767. /* I/O Queue Control registers. */
  1768. qla24xx_read_window(reg, 0x7800, 16, fw->queue_control_reg);
  1769. /* Frame Buffer registers. */
  1770. iter_reg = fw->fb_hdw_reg;
  1771. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1772. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1773. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1774. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1775. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1776. iter_reg = qla24xx_read_window(reg, 0x6060, 16, iter_reg);
  1777. iter_reg = qla24xx_read_window(reg, 0x6070, 16, iter_reg);
  1778. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1779. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1780. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1781. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1782. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1783. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1784. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1785. iter_reg = qla24xx_read_window(reg, 0x6530, 16, iter_reg);
  1786. iter_reg = qla24xx_read_window(reg, 0x6540, 16, iter_reg);
  1787. iter_reg = qla24xx_read_window(reg, 0x6550, 16, iter_reg);
  1788. iter_reg = qla24xx_read_window(reg, 0x6560, 16, iter_reg);
  1789. iter_reg = qla24xx_read_window(reg, 0x6570, 16, iter_reg);
  1790. iter_reg = qla24xx_read_window(reg, 0x6580, 16, iter_reg);
  1791. iter_reg = qla24xx_read_window(reg, 0x6590, 16, iter_reg);
  1792. iter_reg = qla24xx_read_window(reg, 0x65A0, 16, iter_reg);
  1793. iter_reg = qla24xx_read_window(reg, 0x65B0, 16, iter_reg);
  1794. iter_reg = qla24xx_read_window(reg, 0x65C0, 16, iter_reg);
  1795. iter_reg = qla24xx_read_window(reg, 0x65D0, 16, iter_reg);
  1796. iter_reg = qla24xx_read_window(reg, 0x65E0, 16, iter_reg);
  1797. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1798. /* Multi queue registers */
  1799. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1800. &last_chain);
  1801. rval = qla24xx_soft_reset(ha);
  1802. if (rval != QLA_SUCCESS) {
  1803. ql_log(ql_log_warn, vha, 0xd00e,
  1804. "SOFT RESET FAILED, forcing continuation of dump!!!\n");
  1805. rval = QLA_SUCCESS;
  1806. ql_log(ql_log_warn, vha, 0xd00f, "try a bigger hammer!!!\n");
  1807. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_RESET);
  1808. RD_REG_DWORD(&reg->hccr);
  1809. WRT_REG_DWORD(&reg->hccr, HCCRX_REL_RISC_PAUSE);
  1810. RD_REG_DWORD(&reg->hccr);
  1811. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  1812. RD_REG_DWORD(&reg->hccr);
  1813. for (cnt = 30000; cnt && (RD_REG_WORD(&reg->mailbox0)); cnt--)
  1814. udelay(5);
  1815. if (!cnt) {
  1816. nxt = fw->code_ram;
  1817. nxt += sizeof(fw->code_ram),
  1818. nxt += (ha->fw_memory_size - 0x100000 + 1);
  1819. goto copy_queue;
  1820. } else
  1821. ql_log(ql_log_warn, vha, 0xd010,
  1822. "bigger hammer success?\n");
  1823. }
  1824. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1825. &nxt);
  1826. if (rval != QLA_SUCCESS)
  1827. goto qla83xx_fw_dump_failed_0;
  1828. copy_queue:
  1829. nxt = qla2xxx_copy_queues(ha, nxt);
  1830. nxt = qla24xx_copy_eft(ha, nxt);
  1831. /* Chain entries -- started with MQ. */
  1832. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1833. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1834. if (last_chain) {
  1835. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1836. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1837. }
  1838. /* Adjust valid length. */
  1839. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1840. qla83xx_fw_dump_failed_0:
  1841. qla2xxx_dump_post_process(base_vha, rval);
  1842. qla83xx_fw_dump_failed:
  1843. if (!hardware_locked)
  1844. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1845. }
  1846. /****************************************************************************/
  1847. /* Driver Debug Functions. */
  1848. /****************************************************************************/
  1849. static inline int
  1850. ql_mask_match(uint32_t level)
  1851. {
  1852. if (ql2xextended_error_logging == 1)
  1853. ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
  1854. return (level & ql2xextended_error_logging) == level;
  1855. }
  1856. /*
  1857. * This function is for formatting and logging debug information.
  1858. * It is to be used when vha is available. It formats the message
  1859. * and logs it to the messages file.
  1860. * parameters:
  1861. * level: The level of the debug messages to be printed.
  1862. * If ql2xextended_error_logging value is correctly set,
  1863. * this message will appear in the messages file.
  1864. * vha: Pointer to the scsi_qla_host_t.
  1865. * id: This is a unique identifier for the level. It identifies the
  1866. * part of the code from where the message originated.
  1867. * msg: The message to be displayed.
  1868. */
  1869. void
  1870. ql_dbg(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1871. {
  1872. va_list va;
  1873. struct va_format vaf;
  1874. if (!ql_mask_match(level))
  1875. return;
  1876. va_start(va, fmt);
  1877. vaf.fmt = fmt;
  1878. vaf.va = &va;
  1879. if (vha != NULL) {
  1880. const struct pci_dev *pdev = vha->hw->pdev;
  1881. /* <module-name> <pci-name> <msg-id>:<host> Message */
  1882. pr_warn("%s [%s]-%04x:%ld: %pV",
  1883. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset,
  1884. vha->host_no, &vaf);
  1885. } else {
  1886. pr_warn("%s [%s]-%04x: : %pV",
  1887. QL_MSGHDR, "0000:00:00.0", id + ql_dbg_offset, &vaf);
  1888. }
  1889. va_end(va);
  1890. }
  1891. /*
  1892. * This function is for formatting and logging debug information.
  1893. * It is to be used when vha is not available and pci is availble,
  1894. * i.e., before host allocation. It formats the message and logs it
  1895. * to the messages file.
  1896. * parameters:
  1897. * level: The level of the debug messages to be printed.
  1898. * If ql2xextended_error_logging value is correctly set,
  1899. * this message will appear in the messages file.
  1900. * pdev: Pointer to the struct pci_dev.
  1901. * id: This is a unique id for the level. It identifies the part
  1902. * of the code from where the message originated.
  1903. * msg: The message to be displayed.
  1904. */
  1905. void
  1906. ql_dbg_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  1907. const char *fmt, ...)
  1908. {
  1909. va_list va;
  1910. struct va_format vaf;
  1911. if (pdev == NULL)
  1912. return;
  1913. if (!ql_mask_match(level))
  1914. return;
  1915. va_start(va, fmt);
  1916. vaf.fmt = fmt;
  1917. vaf.va = &va;
  1918. /* <module-name> <dev-name>:<msg-id> Message */
  1919. pr_warn("%s [%s]-%04x: : %pV",
  1920. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset, &vaf);
  1921. va_end(va);
  1922. }
  1923. /*
  1924. * This function is for formatting and logging log messages.
  1925. * It is to be used when vha is available. It formats the message
  1926. * and logs it to the messages file. All the messages will be logged
  1927. * irrespective of value of ql2xextended_error_logging.
  1928. * parameters:
  1929. * level: The level of the log messages to be printed in the
  1930. * messages file.
  1931. * vha: Pointer to the scsi_qla_host_t
  1932. * id: This is a unique id for the level. It identifies the
  1933. * part of the code from where the message originated.
  1934. * msg: The message to be displayed.
  1935. */
  1936. void
  1937. ql_log(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1938. {
  1939. va_list va;
  1940. struct va_format vaf;
  1941. char pbuf[128];
  1942. if (level > ql_errlev)
  1943. return;
  1944. if (vha != NULL) {
  1945. const struct pci_dev *pdev = vha->hw->pdev;
  1946. /* <module-name> <msg-id>:<host> Message */
  1947. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x:%ld: ",
  1948. QL_MSGHDR, dev_name(&(pdev->dev)), id, vha->host_no);
  1949. } else {
  1950. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  1951. QL_MSGHDR, "0000:00:00.0", id);
  1952. }
  1953. pbuf[sizeof(pbuf) - 1] = 0;
  1954. va_start(va, fmt);
  1955. vaf.fmt = fmt;
  1956. vaf.va = &va;
  1957. switch (level) {
  1958. case ql_log_fatal: /* FATAL LOG */
  1959. pr_crit("%s%pV", pbuf, &vaf);
  1960. break;
  1961. case ql_log_warn:
  1962. pr_err("%s%pV", pbuf, &vaf);
  1963. break;
  1964. case ql_log_info:
  1965. pr_warn("%s%pV", pbuf, &vaf);
  1966. break;
  1967. default:
  1968. pr_info("%s%pV", pbuf, &vaf);
  1969. break;
  1970. }
  1971. va_end(va);
  1972. }
  1973. /*
  1974. * This function is for formatting and logging log messages.
  1975. * It is to be used when vha is not available and pci is availble,
  1976. * i.e., before host allocation. It formats the message and logs
  1977. * it to the messages file. All the messages are logged irrespective
  1978. * of the value of ql2xextended_error_logging.
  1979. * parameters:
  1980. * level: The level of the log messages to be printed in the
  1981. * messages file.
  1982. * pdev: Pointer to the struct pci_dev.
  1983. * id: This is a unique id for the level. It identifies the
  1984. * part of the code from where the message originated.
  1985. * msg: The message to be displayed.
  1986. */
  1987. void
  1988. ql_log_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  1989. const char *fmt, ...)
  1990. {
  1991. va_list va;
  1992. struct va_format vaf;
  1993. char pbuf[128];
  1994. if (pdev == NULL)
  1995. return;
  1996. if (level > ql_errlev)
  1997. return;
  1998. /* <module-name> <dev-name>:<msg-id> Message */
  1999. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2000. QL_MSGHDR, dev_name(&(pdev->dev)), id);
  2001. pbuf[sizeof(pbuf) - 1] = 0;
  2002. va_start(va, fmt);
  2003. vaf.fmt = fmt;
  2004. vaf.va = &va;
  2005. switch (level) {
  2006. case ql_log_fatal: /* FATAL LOG */
  2007. pr_crit("%s%pV", pbuf, &vaf);
  2008. break;
  2009. case ql_log_warn:
  2010. pr_err("%s%pV", pbuf, &vaf);
  2011. break;
  2012. case ql_log_info:
  2013. pr_warn("%s%pV", pbuf, &vaf);
  2014. break;
  2015. default:
  2016. pr_info("%s%pV", pbuf, &vaf);
  2017. break;
  2018. }
  2019. va_end(va);
  2020. }
  2021. void
  2022. ql_dump_regs(uint32_t level, scsi_qla_host_t *vha, int32_t id)
  2023. {
  2024. int i;
  2025. struct qla_hw_data *ha = vha->hw;
  2026. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  2027. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  2028. struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
  2029. uint16_t __iomem *mbx_reg;
  2030. if (!ql_mask_match(level))
  2031. return;
  2032. if (IS_QLA82XX(ha))
  2033. mbx_reg = &reg82->mailbox_in[0];
  2034. else if (IS_FWI2_CAPABLE(ha))
  2035. mbx_reg = &reg24->mailbox0;
  2036. else
  2037. mbx_reg = MAILBOX_REG(ha, reg, 0);
  2038. ql_dbg(level, vha, id, "Mailbox registers:\n");
  2039. for (i = 0; i < 6; i++)
  2040. ql_dbg(level, vha, id,
  2041. "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg++));
  2042. }
  2043. void
  2044. ql_dump_buffer(uint32_t level, scsi_qla_host_t *vha, int32_t id,
  2045. uint8_t *b, uint32_t size)
  2046. {
  2047. uint32_t cnt;
  2048. uint8_t c;
  2049. if (!ql_mask_match(level))
  2050. return;
  2051. ql_dbg(level, vha, id, " 0 1 2 3 4 5 6 7 8 "
  2052. "9 Ah Bh Ch Dh Eh Fh\n");
  2053. ql_dbg(level, vha, id, "----------------------------------"
  2054. "----------------------------\n");
  2055. ql_dbg(level, vha, id, " ");
  2056. for (cnt = 0; cnt < size;) {
  2057. c = *b++;
  2058. printk("%02x", (uint32_t) c);
  2059. cnt++;
  2060. if (!(cnt % 16))
  2061. printk("\n");
  2062. else
  2063. printk(" ");
  2064. }
  2065. if (cnt % 16)
  2066. ql_dbg(level, vha, id, "\n");
  2067. }