au1550_ac97.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119
  1. /*
  2. * au1550_ac97.c -- Sound driver for Alchemy Au1550 MIPS Internet Edge
  3. * Processor.
  4. *
  5. * Copyright 2004 Embedded Edge, LLC
  6. * dan@embeddededge.com
  7. *
  8. * Mostly copied from the au1000.c driver and some from the
  9. * PowerMac dbdma driver.
  10. * We assume the processor can do memory coherent DMA.
  11. *
  12. * Ported to 2.6 by Matt Porter <mporter@kernel.crashing.org>
  13. *
  14. * This program is free software; you can redistribute it and/or modify it
  15. * under the terms of the GNU General Public License as published by the
  16. * Free Software Foundation; either version 2 of the License, or (at your
  17. * option) any later version.
  18. *
  19. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  20. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  21. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  22. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  23. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  24. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  25. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  26. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  27. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  28. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  29. *
  30. * You should have received a copy of the GNU General Public License along
  31. * with this program; if not, write to the Free Software Foundation, Inc.,
  32. * 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. */
  35. #undef DEBUG
  36. #include <linux/version.h>
  37. #include <linux/module.h>
  38. #include <linux/string.h>
  39. #include <linux/ioport.h>
  40. #include <linux/sched.h>
  41. #include <linux/delay.h>
  42. #include <linux/sound.h>
  43. #include <linux/slab.h>
  44. #include <linux/soundcard.h>
  45. #include <linux/init.h>
  46. #include <linux/interrupt.h>
  47. #include <linux/kernel.h>
  48. #include <linux/poll.h>
  49. #include <linux/pci.h>
  50. #include <linux/bitops.h>
  51. #include <linux/spinlock.h>
  52. #include <linux/smp_lock.h>
  53. #include <linux/ac97_codec.h>
  54. #include <asm/io.h>
  55. #include <asm/uaccess.h>
  56. #include <asm/hardirq.h>
  57. #include <asm/mach-au1x00/au1000.h>
  58. #include <asm/mach-au1x00/au1xxx_psc.h>
  59. #include <asm/mach-au1x00/au1xxx_dbdma.h>
  60. #undef OSS_DOCUMENTED_MIXER_SEMANTICS
  61. /* misc stuff */
  62. #define POLL_COUNT 0x50000
  63. #define AC97_EXT_DACS (AC97_EXTID_SDAC | AC97_EXTID_CDAC | AC97_EXTID_LDAC)
  64. /* The number of DBDMA ring descriptors to allocate. No sense making
  65. * this too large....if you can't keep up with a few you aren't likely
  66. * to be able to with lots of them, either.
  67. */
  68. #define NUM_DBDMA_DESCRIPTORS 4
  69. #define err(format, arg...) printk(KERN_ERR format "\n" , ## arg)
  70. /* Boot options
  71. * 0 = no VRA, 1 = use VRA if codec supports it
  72. */
  73. static int vra = 1;
  74. MODULE_PARM(vra, "i");
  75. MODULE_PARM_DESC(vra, "if 1 use VRA if codec supports it");
  76. static struct au1550_state {
  77. /* soundcore stuff */
  78. int dev_audio;
  79. struct ac97_codec *codec;
  80. unsigned codec_base_caps; /* AC'97 reg 00h, "Reset Register" */
  81. unsigned codec_ext_caps; /* AC'97 reg 28h, "Extended Audio ID" */
  82. int no_vra; /* do not use VRA */
  83. spinlock_t lock;
  84. struct semaphore open_sem;
  85. struct semaphore sem;
  86. mode_t open_mode;
  87. wait_queue_head_t open_wait;
  88. struct dmabuf {
  89. u32 dmanr;
  90. unsigned sample_rate;
  91. unsigned src_factor;
  92. unsigned sample_size;
  93. int num_channels;
  94. int dma_bytes_per_sample;
  95. int user_bytes_per_sample;
  96. int cnt_factor;
  97. void *rawbuf;
  98. unsigned buforder;
  99. unsigned numfrag;
  100. unsigned fragshift;
  101. void *nextIn;
  102. void *nextOut;
  103. int count;
  104. unsigned total_bytes;
  105. unsigned error;
  106. wait_queue_head_t wait;
  107. /* redundant, but makes calculations easier */
  108. unsigned fragsize;
  109. unsigned dma_fragsize;
  110. unsigned dmasize;
  111. unsigned dma_qcount;
  112. /* OSS stuff */
  113. unsigned mapped:1;
  114. unsigned ready:1;
  115. unsigned stopped:1;
  116. unsigned ossfragshift;
  117. int ossmaxfrags;
  118. unsigned subdivision;
  119. } dma_dac, dma_adc;
  120. } au1550_state;
  121. static unsigned
  122. ld2(unsigned int x)
  123. {
  124. unsigned r = 0;
  125. if (x >= 0x10000) {
  126. x >>= 16;
  127. r += 16;
  128. }
  129. if (x >= 0x100) {
  130. x >>= 8;
  131. r += 8;
  132. }
  133. if (x >= 0x10) {
  134. x >>= 4;
  135. r += 4;
  136. }
  137. if (x >= 4) {
  138. x >>= 2;
  139. r += 2;
  140. }
  141. if (x >= 2)
  142. r++;
  143. return r;
  144. }
  145. static void
  146. au1550_delay(int msec)
  147. {
  148. unsigned long tmo;
  149. signed long tmo2;
  150. if (in_interrupt())
  151. return;
  152. tmo = jiffies + (msec * HZ) / 1000;
  153. for (;;) {
  154. tmo2 = tmo - jiffies;
  155. if (tmo2 <= 0)
  156. break;
  157. schedule_timeout(tmo2);
  158. }
  159. }
  160. static u16
  161. rdcodec(struct ac97_codec *codec, u8 addr)
  162. {
  163. struct au1550_state *s = (struct au1550_state *)codec->private_data;
  164. unsigned long flags;
  165. u32 cmd, val;
  166. u16 data;
  167. int i;
  168. spin_lock_irqsave(&s->lock, flags);
  169. for (i = 0; i < POLL_COUNT; i++) {
  170. val = au_readl(PSC_AC97STAT);
  171. au_sync();
  172. if (!(val & PSC_AC97STAT_CP))
  173. break;
  174. }
  175. if (i == POLL_COUNT)
  176. err("rdcodec: codec cmd pending expired!");
  177. cmd = (u32)PSC_AC97CDC_INDX(addr);
  178. cmd |= PSC_AC97CDC_RD; /* read command */
  179. au_writel(cmd, PSC_AC97CDC);
  180. au_sync();
  181. /* now wait for the data
  182. */
  183. for (i = 0; i < POLL_COUNT; i++) {
  184. val = au_readl(PSC_AC97STAT);
  185. au_sync();
  186. if (!(val & PSC_AC97STAT_CP))
  187. break;
  188. }
  189. if (i == POLL_COUNT) {
  190. err("rdcodec: read poll expired!");
  191. return 0;
  192. }
  193. /* wait for command done?
  194. */
  195. for (i = 0; i < POLL_COUNT; i++) {
  196. val = au_readl(PSC_AC97EVNT);
  197. au_sync();
  198. if (val & PSC_AC97EVNT_CD)
  199. break;
  200. }
  201. if (i == POLL_COUNT) {
  202. err("rdcodec: read cmdwait expired!");
  203. return 0;
  204. }
  205. data = au_readl(PSC_AC97CDC) & 0xffff;
  206. au_sync();
  207. /* Clear command done event.
  208. */
  209. au_writel(PSC_AC97EVNT_CD, PSC_AC97EVNT);
  210. au_sync();
  211. spin_unlock_irqrestore(&s->lock, flags);
  212. return data;
  213. }
  214. static void
  215. wrcodec(struct ac97_codec *codec, u8 addr, u16 data)
  216. {
  217. struct au1550_state *s = (struct au1550_state *)codec->private_data;
  218. unsigned long flags;
  219. u32 cmd, val;
  220. int i;
  221. spin_lock_irqsave(&s->lock, flags);
  222. for (i = 0; i < POLL_COUNT; i++) {
  223. val = au_readl(PSC_AC97STAT);
  224. au_sync();
  225. if (!(val & PSC_AC97STAT_CP))
  226. break;
  227. }
  228. if (i == POLL_COUNT)
  229. err("wrcodec: codec cmd pending expired!");
  230. cmd = (u32)PSC_AC97CDC_INDX(addr);
  231. cmd |= (u32)data;
  232. au_writel(cmd, PSC_AC97CDC);
  233. au_sync();
  234. for (i = 0; i < POLL_COUNT; i++) {
  235. val = au_readl(PSC_AC97STAT);
  236. au_sync();
  237. if (!(val & PSC_AC97STAT_CP))
  238. break;
  239. }
  240. if (i == POLL_COUNT)
  241. err("wrcodec: codec cmd pending expired!");
  242. for (i = 0; i < POLL_COUNT; i++) {
  243. val = au_readl(PSC_AC97EVNT);
  244. au_sync();
  245. if (val & PSC_AC97EVNT_CD)
  246. break;
  247. }
  248. if (i == POLL_COUNT)
  249. err("wrcodec: read cmdwait expired!");
  250. /* Clear command done event.
  251. */
  252. au_writel(PSC_AC97EVNT_CD, PSC_AC97EVNT);
  253. au_sync();
  254. spin_unlock_irqrestore(&s->lock, flags);
  255. }
  256. static void
  257. waitcodec(struct ac97_codec *codec)
  258. {
  259. u16 temp;
  260. u32 val;
  261. int i;
  262. /* codec_wait is used to wait for a ready state after
  263. * an AC97C_RESET.
  264. */
  265. au1550_delay(10);
  266. /* first poll the CODEC_READY tag bit
  267. */
  268. for (i = 0; i < POLL_COUNT; i++) {
  269. val = au_readl(PSC_AC97STAT);
  270. au_sync();
  271. if (val & PSC_AC97STAT_CR)
  272. break;
  273. }
  274. if (i == POLL_COUNT) {
  275. err("waitcodec: CODEC_READY poll expired!");
  276. return;
  277. }
  278. /* get AC'97 powerdown control/status register
  279. */
  280. temp = rdcodec(codec, AC97_POWER_CONTROL);
  281. /* If anything is powered down, power'em up
  282. */
  283. if (temp & 0x7f00) {
  284. /* Power on
  285. */
  286. wrcodec(codec, AC97_POWER_CONTROL, 0);
  287. au1550_delay(100);
  288. /* Reread
  289. */
  290. temp = rdcodec(codec, AC97_POWER_CONTROL);
  291. }
  292. /* Check if Codec REF,ANL,DAC,ADC ready
  293. */
  294. if ((temp & 0x7f0f) != 0x000f)
  295. err("codec reg 26 status (0x%x) not ready!!", temp);
  296. }
  297. /* stop the ADC before calling */
  298. static void
  299. set_adc_rate(struct au1550_state *s, unsigned rate)
  300. {
  301. struct dmabuf *adc = &s->dma_adc;
  302. struct dmabuf *dac = &s->dma_dac;
  303. unsigned adc_rate, dac_rate;
  304. u16 ac97_extstat;
  305. if (s->no_vra) {
  306. /* calc SRC factor
  307. */
  308. adc->src_factor = ((96000 / rate) + 1) >> 1;
  309. adc->sample_rate = 48000 / adc->src_factor;
  310. return;
  311. }
  312. adc->src_factor = 1;
  313. ac97_extstat = rdcodec(s->codec, AC97_EXTENDED_STATUS);
  314. rate = rate > 48000 ? 48000 : rate;
  315. /* enable VRA
  316. */
  317. wrcodec(s->codec, AC97_EXTENDED_STATUS,
  318. ac97_extstat | AC97_EXTSTAT_VRA);
  319. /* now write the sample rate
  320. */
  321. wrcodec(s->codec, AC97_PCM_LR_ADC_RATE, (u16) rate);
  322. /* read it back for actual supported rate
  323. */
  324. adc_rate = rdcodec(s->codec, AC97_PCM_LR_ADC_RATE);
  325. pr_debug("set_adc_rate: set to %d Hz\n", adc_rate);
  326. /* some codec's don't allow unequal DAC and ADC rates, in which case
  327. * writing one rate reg actually changes both.
  328. */
  329. dac_rate = rdcodec(s->codec, AC97_PCM_FRONT_DAC_RATE);
  330. if (dac->num_channels > 2)
  331. wrcodec(s->codec, AC97_PCM_SURR_DAC_RATE, dac_rate);
  332. if (dac->num_channels > 4)
  333. wrcodec(s->codec, AC97_PCM_LFE_DAC_RATE, dac_rate);
  334. adc->sample_rate = adc_rate;
  335. dac->sample_rate = dac_rate;
  336. }
  337. /* stop the DAC before calling */
  338. static void
  339. set_dac_rate(struct au1550_state *s, unsigned rate)
  340. {
  341. struct dmabuf *dac = &s->dma_dac;
  342. struct dmabuf *adc = &s->dma_adc;
  343. unsigned adc_rate, dac_rate;
  344. u16 ac97_extstat;
  345. if (s->no_vra) {
  346. /* calc SRC factor
  347. */
  348. dac->src_factor = ((96000 / rate) + 1) >> 1;
  349. dac->sample_rate = 48000 / dac->src_factor;
  350. return;
  351. }
  352. dac->src_factor = 1;
  353. ac97_extstat = rdcodec(s->codec, AC97_EXTENDED_STATUS);
  354. rate = rate > 48000 ? 48000 : rate;
  355. /* enable VRA
  356. */
  357. wrcodec(s->codec, AC97_EXTENDED_STATUS,
  358. ac97_extstat | AC97_EXTSTAT_VRA);
  359. /* now write the sample rate
  360. */
  361. wrcodec(s->codec, AC97_PCM_FRONT_DAC_RATE, (u16) rate);
  362. /* I don't support different sample rates for multichannel,
  363. * so make these channels the same.
  364. */
  365. if (dac->num_channels > 2)
  366. wrcodec(s->codec, AC97_PCM_SURR_DAC_RATE, (u16) rate);
  367. if (dac->num_channels > 4)
  368. wrcodec(s->codec, AC97_PCM_LFE_DAC_RATE, (u16) rate);
  369. /* read it back for actual supported rate
  370. */
  371. dac_rate = rdcodec(s->codec, AC97_PCM_FRONT_DAC_RATE);
  372. pr_debug("set_dac_rate: set to %d Hz\n", dac_rate);
  373. /* some codec's don't allow unequal DAC and ADC rates, in which case
  374. * writing one rate reg actually changes both.
  375. */
  376. adc_rate = rdcodec(s->codec, AC97_PCM_LR_ADC_RATE);
  377. dac->sample_rate = dac_rate;
  378. adc->sample_rate = adc_rate;
  379. }
  380. static void
  381. stop_dac(struct au1550_state *s)
  382. {
  383. struct dmabuf *db = &s->dma_dac;
  384. u32 stat;
  385. unsigned long flags;
  386. if (db->stopped)
  387. return;
  388. spin_lock_irqsave(&s->lock, flags);
  389. au_writel(PSC_AC97PCR_TP, PSC_AC97PCR);
  390. au_sync();
  391. /* Wait for Transmit Busy to show disabled.
  392. */
  393. do {
  394. stat = readl((void *)PSC_AC97STAT);
  395. au_sync();
  396. } while ((stat & PSC_AC97STAT_TB) != 0);
  397. au1xxx_dbdma_reset(db->dmanr);
  398. db->stopped = 1;
  399. spin_unlock_irqrestore(&s->lock, flags);
  400. }
  401. static void
  402. stop_adc(struct au1550_state *s)
  403. {
  404. struct dmabuf *db = &s->dma_adc;
  405. unsigned long flags;
  406. u32 stat;
  407. if (db->stopped)
  408. return;
  409. spin_lock_irqsave(&s->lock, flags);
  410. au_writel(PSC_AC97PCR_RP, PSC_AC97PCR);
  411. au_sync();
  412. /* Wait for Receive Busy to show disabled.
  413. */
  414. do {
  415. stat = readl((void *)PSC_AC97STAT);
  416. au_sync();
  417. } while ((stat & PSC_AC97STAT_RB) != 0);
  418. au1xxx_dbdma_reset(db->dmanr);
  419. db->stopped = 1;
  420. spin_unlock_irqrestore(&s->lock, flags);
  421. }
  422. static void
  423. set_xmit_slots(int num_channels)
  424. {
  425. u32 ac97_config, stat;
  426. ac97_config = au_readl(PSC_AC97CFG);
  427. au_sync();
  428. ac97_config &= ~(PSC_AC97CFG_TXSLOT_MASK | PSC_AC97CFG_DE_ENABLE);
  429. au_writel(ac97_config, PSC_AC97CFG);
  430. au_sync();
  431. switch (num_channels) {
  432. case 6: /* stereo with surround and center/LFE,
  433. * slots 3,4,6,7,8,9
  434. */
  435. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(6);
  436. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(9);
  437. case 4: /* stereo with surround, slots 3,4,7,8 */
  438. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(7);
  439. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(8);
  440. case 2: /* stereo, slots 3,4 */
  441. case 1: /* mono */
  442. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(3);
  443. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(4);
  444. }
  445. au_writel(ac97_config, PSC_AC97CFG);
  446. au_sync();
  447. ac97_config |= PSC_AC97CFG_DE_ENABLE;
  448. au_writel(ac97_config, PSC_AC97CFG);
  449. au_sync();
  450. /* Wait for Device ready.
  451. */
  452. do {
  453. stat = readl((void *)PSC_AC97STAT);
  454. au_sync();
  455. } while ((stat & PSC_AC97STAT_DR) == 0);
  456. }
  457. static void
  458. set_recv_slots(int num_channels)
  459. {
  460. u32 ac97_config, stat;
  461. ac97_config = au_readl(PSC_AC97CFG);
  462. au_sync();
  463. ac97_config &= ~(PSC_AC97CFG_RXSLOT_MASK | PSC_AC97CFG_DE_ENABLE);
  464. au_writel(ac97_config, PSC_AC97CFG);
  465. au_sync();
  466. /* Always enable slots 3 and 4 (stereo). Slot 6 is
  467. * optional Mic ADC, which we don't support yet.
  468. */
  469. ac97_config |= PSC_AC97CFG_RXSLOT_ENA(3);
  470. ac97_config |= PSC_AC97CFG_RXSLOT_ENA(4);
  471. au_writel(ac97_config, PSC_AC97CFG);
  472. au_sync();
  473. ac97_config |= PSC_AC97CFG_DE_ENABLE;
  474. au_writel(ac97_config, PSC_AC97CFG);
  475. au_sync();
  476. /* Wait for Device ready.
  477. */
  478. do {
  479. stat = readl((void *)PSC_AC97STAT);
  480. au_sync();
  481. } while ((stat & PSC_AC97STAT_DR) == 0);
  482. }
  483. static void
  484. start_dac(struct au1550_state *s)
  485. {
  486. struct dmabuf *db = &s->dma_dac;
  487. unsigned long flags;
  488. if (!db->stopped)
  489. return;
  490. spin_lock_irqsave(&s->lock, flags);
  491. set_xmit_slots(db->num_channels);
  492. au_writel(PSC_AC97PCR_TC, PSC_AC97PCR);
  493. au_sync();
  494. au_writel(PSC_AC97PCR_TS, PSC_AC97PCR);
  495. au_sync();
  496. au1xxx_dbdma_start(db->dmanr);
  497. db->stopped = 0;
  498. spin_unlock_irqrestore(&s->lock, flags);
  499. }
  500. static void
  501. start_adc(struct au1550_state *s)
  502. {
  503. struct dmabuf *db = &s->dma_adc;
  504. int i;
  505. if (!db->stopped)
  506. return;
  507. /* Put two buffers on the ring to get things started.
  508. */
  509. for (i=0; i<2; i++) {
  510. au1xxx_dbdma_put_dest(db->dmanr, db->nextIn, db->dma_fragsize);
  511. db->nextIn += db->dma_fragsize;
  512. if (db->nextIn >= db->rawbuf + db->dmasize)
  513. db->nextIn -= db->dmasize;
  514. }
  515. set_recv_slots(db->num_channels);
  516. au1xxx_dbdma_start(db->dmanr);
  517. au_writel(PSC_AC97PCR_RC, PSC_AC97PCR);
  518. au_sync();
  519. au_writel(PSC_AC97PCR_RS, PSC_AC97PCR);
  520. au_sync();
  521. db->stopped = 0;
  522. }
  523. static int
  524. prog_dmabuf(struct au1550_state *s, struct dmabuf *db)
  525. {
  526. unsigned user_bytes_per_sec;
  527. unsigned bufs;
  528. unsigned rate = db->sample_rate;
  529. if (!db->rawbuf) {
  530. db->ready = db->mapped = 0;
  531. db->buforder = 5; /* 32 * PAGE_SIZE */
  532. db->rawbuf = kmalloc((PAGE_SIZE << db->buforder), GFP_KERNEL);
  533. if (!db->rawbuf)
  534. return -ENOMEM;
  535. }
  536. db->cnt_factor = 1;
  537. if (db->sample_size == 8)
  538. db->cnt_factor *= 2;
  539. if (db->num_channels == 1)
  540. db->cnt_factor *= 2;
  541. db->cnt_factor *= db->src_factor;
  542. db->count = 0;
  543. db->dma_qcount = 0;
  544. db->nextIn = db->nextOut = db->rawbuf;
  545. db->user_bytes_per_sample = (db->sample_size>>3) * db->num_channels;
  546. db->dma_bytes_per_sample = 2 * ((db->num_channels == 1) ?
  547. 2 : db->num_channels);
  548. user_bytes_per_sec = rate * db->user_bytes_per_sample;
  549. bufs = PAGE_SIZE << db->buforder;
  550. if (db->ossfragshift) {
  551. if ((1000 << db->ossfragshift) < user_bytes_per_sec)
  552. db->fragshift = ld2(user_bytes_per_sec/1000);
  553. else
  554. db->fragshift = db->ossfragshift;
  555. } else {
  556. db->fragshift = ld2(user_bytes_per_sec / 100 /
  557. (db->subdivision ? db->subdivision : 1));
  558. if (db->fragshift < 3)
  559. db->fragshift = 3;
  560. }
  561. db->fragsize = 1 << db->fragshift;
  562. db->dma_fragsize = db->fragsize * db->cnt_factor;
  563. db->numfrag = bufs / db->dma_fragsize;
  564. while (db->numfrag < 4 && db->fragshift > 3) {
  565. db->fragshift--;
  566. db->fragsize = 1 << db->fragshift;
  567. db->dma_fragsize = db->fragsize * db->cnt_factor;
  568. db->numfrag = bufs / db->dma_fragsize;
  569. }
  570. if (db->ossmaxfrags >= 4 && db->ossmaxfrags < db->numfrag)
  571. db->numfrag = db->ossmaxfrags;
  572. db->dmasize = db->dma_fragsize * db->numfrag;
  573. memset(db->rawbuf, 0, bufs);
  574. pr_debug("prog_dmabuf: rate=%d, samplesize=%d, channels=%d\n",
  575. rate, db->sample_size, db->num_channels);
  576. pr_debug("prog_dmabuf: fragsize=%d, cnt_factor=%d, dma_fragsize=%d\n",
  577. db->fragsize, db->cnt_factor, db->dma_fragsize);
  578. pr_debug("prog_dmabuf: numfrag=%d, dmasize=%d\n", db->numfrag, db->dmasize);
  579. db->ready = 1;
  580. return 0;
  581. }
  582. static int
  583. prog_dmabuf_adc(struct au1550_state *s)
  584. {
  585. stop_adc(s);
  586. return prog_dmabuf(s, &s->dma_adc);
  587. }
  588. static int
  589. prog_dmabuf_dac(struct au1550_state *s)
  590. {
  591. stop_dac(s);
  592. return prog_dmabuf(s, &s->dma_dac);
  593. }
  594. /* hold spinlock for the following */
  595. static void
  596. dac_dma_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  597. {
  598. struct au1550_state *s = (struct au1550_state *) dev_id;
  599. struct dmabuf *db = &s->dma_dac;
  600. u32 ac97c_stat;
  601. ac97c_stat = au_readl(PSC_AC97STAT);
  602. if (ac97c_stat & (AC97C_XU | AC97C_XO | AC97C_TE))
  603. pr_debug("AC97C status = 0x%08x\n", ac97c_stat);
  604. db->dma_qcount--;
  605. if (db->count >= db->fragsize) {
  606. if (au1xxx_dbdma_put_source(db->dmanr, db->nextOut,
  607. db->fragsize) == 0) {
  608. err("qcount < 2 and no ring room!");
  609. }
  610. db->nextOut += db->fragsize;
  611. if (db->nextOut >= db->rawbuf + db->dmasize)
  612. db->nextOut -= db->dmasize;
  613. db->count -= db->fragsize;
  614. db->total_bytes += db->dma_fragsize;
  615. db->dma_qcount++;
  616. }
  617. /* wake up anybody listening */
  618. if (waitqueue_active(&db->wait))
  619. wake_up(&db->wait);
  620. }
  621. static void
  622. adc_dma_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  623. {
  624. struct au1550_state *s = (struct au1550_state *)dev_id;
  625. struct dmabuf *dp = &s->dma_adc;
  626. u32 obytes;
  627. char *obuf;
  628. /* Pull the buffer from the dma queue.
  629. */
  630. au1xxx_dbdma_get_dest(dp->dmanr, (void *)(&obuf), &obytes);
  631. if ((dp->count + obytes) > dp->dmasize) {
  632. /* Overrun. Stop ADC and log the error
  633. */
  634. stop_adc(s);
  635. dp->error++;
  636. err("adc overrun");
  637. return;
  638. }
  639. /* Put a new empty buffer on the destination DMA.
  640. */
  641. au1xxx_dbdma_put_dest(dp->dmanr, dp->nextIn, dp->dma_fragsize);
  642. dp->nextIn += dp->dma_fragsize;
  643. if (dp->nextIn >= dp->rawbuf + dp->dmasize)
  644. dp->nextIn -= dp->dmasize;
  645. dp->count += obytes;
  646. dp->total_bytes += obytes;
  647. /* wake up anybody listening
  648. */
  649. if (waitqueue_active(&dp->wait))
  650. wake_up(&dp->wait);
  651. }
  652. static loff_t
  653. au1550_llseek(struct file *file, loff_t offset, int origin)
  654. {
  655. return -ESPIPE;
  656. }
  657. static int
  658. au1550_open_mixdev(struct inode *inode, struct file *file)
  659. {
  660. file->private_data = &au1550_state;
  661. return 0;
  662. }
  663. static int
  664. au1550_release_mixdev(struct inode *inode, struct file *file)
  665. {
  666. return 0;
  667. }
  668. static int
  669. mixdev_ioctl(struct ac97_codec *codec, unsigned int cmd,
  670. unsigned long arg)
  671. {
  672. return codec->mixer_ioctl(codec, cmd, arg);
  673. }
  674. static int
  675. au1550_ioctl_mixdev(struct inode *inode, struct file *file,
  676. unsigned int cmd, unsigned long arg)
  677. {
  678. struct au1550_state *s = (struct au1550_state *)file->private_data;
  679. struct ac97_codec *codec = s->codec;
  680. return mixdev_ioctl(codec, cmd, arg);
  681. }
  682. static /*const */ struct file_operations au1550_mixer_fops = {
  683. owner:THIS_MODULE,
  684. llseek:au1550_llseek,
  685. ioctl:au1550_ioctl_mixdev,
  686. open:au1550_open_mixdev,
  687. release:au1550_release_mixdev,
  688. };
  689. static int
  690. drain_dac(struct au1550_state *s, int nonblock)
  691. {
  692. unsigned long flags;
  693. int count, tmo;
  694. if (s->dma_dac.mapped || !s->dma_dac.ready || s->dma_dac.stopped)
  695. return 0;
  696. for (;;) {
  697. spin_lock_irqsave(&s->lock, flags);
  698. count = s->dma_dac.count;
  699. spin_unlock_irqrestore(&s->lock, flags);
  700. if (count <= s->dma_dac.fragsize)
  701. break;
  702. if (signal_pending(current))
  703. break;
  704. if (nonblock)
  705. return -EBUSY;
  706. tmo = 1000 * count / (s->no_vra ?
  707. 48000 : s->dma_dac.sample_rate);
  708. tmo /= s->dma_dac.dma_bytes_per_sample;
  709. au1550_delay(tmo);
  710. }
  711. if (signal_pending(current))
  712. return -ERESTARTSYS;
  713. return 0;
  714. }
  715. static inline u8 S16_TO_U8(s16 ch)
  716. {
  717. return (u8) (ch >> 8) + 0x80;
  718. }
  719. static inline s16 U8_TO_S16(u8 ch)
  720. {
  721. return (s16) (ch - 0x80) << 8;
  722. }
  723. /*
  724. * Translates user samples to dma buffer suitable for AC'97 DAC data:
  725. * If mono, copy left channel to right channel in dma buffer.
  726. * If 8 bit samples, cvt to 16-bit before writing to dma buffer.
  727. * If interpolating (no VRA), duplicate every audio frame src_factor times.
  728. */
  729. static int
  730. translate_from_user(struct dmabuf *db, char* dmabuf, char* userbuf,
  731. int dmacount)
  732. {
  733. int sample, i;
  734. int interp_bytes_per_sample;
  735. int num_samples;
  736. int mono = (db->num_channels == 1);
  737. char usersample[12];
  738. s16 ch, dmasample[6];
  739. if (db->sample_size == 16 && !mono && db->src_factor == 1) {
  740. /* no translation necessary, just copy
  741. */
  742. if (copy_from_user(dmabuf, userbuf, dmacount))
  743. return -EFAULT;
  744. return dmacount;
  745. }
  746. interp_bytes_per_sample = db->dma_bytes_per_sample * db->src_factor;
  747. num_samples = dmacount / interp_bytes_per_sample;
  748. for (sample = 0; sample < num_samples; sample++) {
  749. if (copy_from_user(usersample, userbuf,
  750. db->user_bytes_per_sample)) {
  751. return -EFAULT;
  752. }
  753. for (i = 0; i < db->num_channels; i++) {
  754. if (db->sample_size == 8)
  755. ch = U8_TO_S16(usersample[i]);
  756. else
  757. ch = *((s16 *) (&usersample[i * 2]));
  758. dmasample[i] = ch;
  759. if (mono)
  760. dmasample[i + 1] = ch; /* right channel */
  761. }
  762. /* duplicate every audio frame src_factor times
  763. */
  764. for (i = 0; i < db->src_factor; i++)
  765. memcpy(dmabuf, dmasample, db->dma_bytes_per_sample);
  766. userbuf += db->user_bytes_per_sample;
  767. dmabuf += interp_bytes_per_sample;
  768. }
  769. return num_samples * interp_bytes_per_sample;
  770. }
  771. /*
  772. * Translates AC'97 ADC samples to user buffer:
  773. * If mono, send only left channel to user buffer.
  774. * If 8 bit samples, cvt from 16 to 8 bit before writing to user buffer.
  775. * If decimating (no VRA), skip over src_factor audio frames.
  776. */
  777. static int
  778. translate_to_user(struct dmabuf *db, char* userbuf, char* dmabuf,
  779. int dmacount)
  780. {
  781. int sample, i;
  782. int interp_bytes_per_sample;
  783. int num_samples;
  784. int mono = (db->num_channels == 1);
  785. char usersample[12];
  786. if (db->sample_size == 16 && !mono && db->src_factor == 1) {
  787. /* no translation necessary, just copy
  788. */
  789. if (copy_to_user(userbuf, dmabuf, dmacount))
  790. return -EFAULT;
  791. return dmacount;
  792. }
  793. interp_bytes_per_sample = db->dma_bytes_per_sample * db->src_factor;
  794. num_samples = dmacount / interp_bytes_per_sample;
  795. for (sample = 0; sample < num_samples; sample++) {
  796. for (i = 0; i < db->num_channels; i++) {
  797. if (db->sample_size == 8)
  798. usersample[i] =
  799. S16_TO_U8(*((s16 *) (&dmabuf[i * 2])));
  800. else
  801. *((s16 *) (&usersample[i * 2])) =
  802. *((s16 *) (&dmabuf[i * 2]));
  803. }
  804. if (copy_to_user(userbuf, usersample,
  805. db->user_bytes_per_sample)) {
  806. return -EFAULT;
  807. }
  808. userbuf += db->user_bytes_per_sample;
  809. dmabuf += interp_bytes_per_sample;
  810. }
  811. return num_samples * interp_bytes_per_sample;
  812. }
  813. /*
  814. * Copy audio data to/from user buffer from/to dma buffer, taking care
  815. * that we wrap when reading/writing the dma buffer. Returns actual byte
  816. * count written to or read from the dma buffer.
  817. */
  818. static int
  819. copy_dmabuf_user(struct dmabuf *db, char* userbuf, int count, int to_user)
  820. {
  821. char *bufptr = to_user ? db->nextOut : db->nextIn;
  822. char *bufend = db->rawbuf + db->dmasize;
  823. int cnt, ret;
  824. if (bufptr + count > bufend) {
  825. int partial = (int) (bufend - bufptr);
  826. if (to_user) {
  827. if ((cnt = translate_to_user(db, userbuf,
  828. bufptr, partial)) < 0)
  829. return cnt;
  830. ret = cnt;
  831. if ((cnt = translate_to_user(db, userbuf + partial,
  832. db->rawbuf,
  833. count - partial)) < 0)
  834. return cnt;
  835. ret += cnt;
  836. } else {
  837. if ((cnt = translate_from_user(db, bufptr, userbuf,
  838. partial)) < 0)
  839. return cnt;
  840. ret = cnt;
  841. if ((cnt = translate_from_user(db, db->rawbuf,
  842. userbuf + partial,
  843. count - partial)) < 0)
  844. return cnt;
  845. ret += cnt;
  846. }
  847. } else {
  848. if (to_user)
  849. ret = translate_to_user(db, userbuf, bufptr, count);
  850. else
  851. ret = translate_from_user(db, bufptr, userbuf, count);
  852. }
  853. return ret;
  854. }
  855. static ssize_t
  856. au1550_read(struct file *file, char *buffer, size_t count, loff_t *ppos)
  857. {
  858. struct au1550_state *s = (struct au1550_state *)file->private_data;
  859. struct dmabuf *db = &s->dma_adc;
  860. DECLARE_WAITQUEUE(wait, current);
  861. ssize_t ret;
  862. unsigned long flags;
  863. int cnt, usercnt, avail;
  864. if (db->mapped)
  865. return -ENXIO;
  866. if (!access_ok(VERIFY_WRITE, buffer, count))
  867. return -EFAULT;
  868. ret = 0;
  869. count *= db->cnt_factor;
  870. down(&s->sem);
  871. add_wait_queue(&db->wait, &wait);
  872. while (count > 0) {
  873. /* wait for samples in ADC dma buffer
  874. */
  875. do {
  876. if (db->stopped)
  877. start_adc(s);
  878. spin_lock_irqsave(&s->lock, flags);
  879. avail = db->count;
  880. if (avail <= 0)
  881. __set_current_state(TASK_INTERRUPTIBLE);
  882. spin_unlock_irqrestore(&s->lock, flags);
  883. if (avail <= 0) {
  884. if (file->f_flags & O_NONBLOCK) {
  885. if (!ret)
  886. ret = -EAGAIN;
  887. goto out;
  888. }
  889. up(&s->sem);
  890. schedule();
  891. if (signal_pending(current)) {
  892. if (!ret)
  893. ret = -ERESTARTSYS;
  894. goto out2;
  895. }
  896. down(&s->sem);
  897. }
  898. } while (avail <= 0);
  899. /* copy from nextOut to user
  900. */
  901. if ((cnt = copy_dmabuf_user(db, buffer,
  902. count > avail ?
  903. avail : count, 1)) < 0) {
  904. if (!ret)
  905. ret = -EFAULT;
  906. goto out;
  907. }
  908. spin_lock_irqsave(&s->lock, flags);
  909. db->count -= cnt;
  910. db->nextOut += cnt;
  911. if (db->nextOut >= db->rawbuf + db->dmasize)
  912. db->nextOut -= db->dmasize;
  913. spin_unlock_irqrestore(&s->lock, flags);
  914. count -= cnt;
  915. usercnt = cnt / db->cnt_factor;
  916. buffer += usercnt;
  917. ret += usercnt;
  918. } /* while (count > 0) */
  919. out:
  920. up(&s->sem);
  921. out2:
  922. remove_wait_queue(&db->wait, &wait);
  923. set_current_state(TASK_RUNNING);
  924. return ret;
  925. }
  926. static ssize_t
  927. au1550_write(struct file *file, const char *buffer, size_t count, loff_t * ppos)
  928. {
  929. struct au1550_state *s = (struct au1550_state *)file->private_data;
  930. struct dmabuf *db = &s->dma_dac;
  931. DECLARE_WAITQUEUE(wait, current);
  932. ssize_t ret = 0;
  933. unsigned long flags;
  934. int cnt, usercnt, avail;
  935. pr_debug("write: count=%d\n", count);
  936. if (db->mapped)
  937. return -ENXIO;
  938. if (!access_ok(VERIFY_READ, buffer, count))
  939. return -EFAULT;
  940. count *= db->cnt_factor;
  941. down(&s->sem);
  942. add_wait_queue(&db->wait, &wait);
  943. while (count > 0) {
  944. /* wait for space in playback buffer
  945. */
  946. do {
  947. spin_lock_irqsave(&s->lock, flags);
  948. avail = (int) db->dmasize - db->count;
  949. if (avail <= 0)
  950. __set_current_state(TASK_INTERRUPTIBLE);
  951. spin_unlock_irqrestore(&s->lock, flags);
  952. if (avail <= 0) {
  953. if (file->f_flags & O_NONBLOCK) {
  954. if (!ret)
  955. ret = -EAGAIN;
  956. goto out;
  957. }
  958. up(&s->sem);
  959. schedule();
  960. if (signal_pending(current)) {
  961. if (!ret)
  962. ret = -ERESTARTSYS;
  963. goto out2;
  964. }
  965. down(&s->sem);
  966. }
  967. } while (avail <= 0);
  968. /* copy from user to nextIn
  969. */
  970. if ((cnt = copy_dmabuf_user(db, (char *) buffer,
  971. count > avail ?
  972. avail : count, 0)) < 0) {
  973. if (!ret)
  974. ret = -EFAULT;
  975. goto out;
  976. }
  977. spin_lock_irqsave(&s->lock, flags);
  978. db->count += cnt;
  979. db->nextIn += cnt;
  980. if (db->nextIn >= db->rawbuf + db->dmasize)
  981. db->nextIn -= db->dmasize;
  982. /* If the data is available, we want to keep two buffers
  983. * on the dma queue. If the queue count reaches zero,
  984. * we know the dma has stopped.
  985. */
  986. while ((db->dma_qcount < 2) && (db->count >= db->fragsize)) {
  987. if (au1xxx_dbdma_put_source(db->dmanr, db->nextOut,
  988. db->fragsize) == 0) {
  989. err("qcount < 2 and no ring room!");
  990. }
  991. db->nextOut += db->fragsize;
  992. if (db->nextOut >= db->rawbuf + db->dmasize)
  993. db->nextOut -= db->dmasize;
  994. db->total_bytes += db->dma_fragsize;
  995. if (db->dma_qcount == 0)
  996. start_dac(s);
  997. db->dma_qcount++;
  998. }
  999. spin_unlock_irqrestore(&s->lock, flags);
  1000. count -= cnt;
  1001. usercnt = cnt / db->cnt_factor;
  1002. buffer += usercnt;
  1003. ret += usercnt;
  1004. } /* while (count > 0) */
  1005. out:
  1006. up(&s->sem);
  1007. out2:
  1008. remove_wait_queue(&db->wait, &wait);
  1009. set_current_state(TASK_RUNNING);
  1010. return ret;
  1011. }
  1012. /* No kernel lock - we have our own spinlock */
  1013. static unsigned int
  1014. au1550_poll(struct file *file, struct poll_table_struct *wait)
  1015. {
  1016. struct au1550_state *s = (struct au1550_state *)file->private_data;
  1017. unsigned long flags;
  1018. unsigned int mask = 0;
  1019. if (file->f_mode & FMODE_WRITE) {
  1020. if (!s->dma_dac.ready)
  1021. return 0;
  1022. poll_wait(file, &s->dma_dac.wait, wait);
  1023. }
  1024. if (file->f_mode & FMODE_READ) {
  1025. if (!s->dma_adc.ready)
  1026. return 0;
  1027. poll_wait(file, &s->dma_adc.wait, wait);
  1028. }
  1029. spin_lock_irqsave(&s->lock, flags);
  1030. if (file->f_mode & FMODE_READ) {
  1031. if (s->dma_adc.count >= (signed)s->dma_adc.dma_fragsize)
  1032. mask |= POLLIN | POLLRDNORM;
  1033. }
  1034. if (file->f_mode & FMODE_WRITE) {
  1035. if (s->dma_dac.mapped) {
  1036. if (s->dma_dac.count >=
  1037. (signed)s->dma_dac.dma_fragsize)
  1038. mask |= POLLOUT | POLLWRNORM;
  1039. } else {
  1040. if ((signed) s->dma_dac.dmasize >=
  1041. s->dma_dac.count + (signed)s->dma_dac.dma_fragsize)
  1042. mask |= POLLOUT | POLLWRNORM;
  1043. }
  1044. }
  1045. spin_unlock_irqrestore(&s->lock, flags);
  1046. return mask;
  1047. }
  1048. static int
  1049. au1550_mmap(struct file *file, struct vm_area_struct *vma)
  1050. {
  1051. struct au1550_state *s = (struct au1550_state *)file->private_data;
  1052. struct dmabuf *db;
  1053. unsigned long size;
  1054. int ret = 0;
  1055. lock_kernel();
  1056. down(&s->sem);
  1057. if (vma->vm_flags & VM_WRITE)
  1058. db = &s->dma_dac;
  1059. else if (vma->vm_flags & VM_READ)
  1060. db = &s->dma_adc;
  1061. else {
  1062. ret = -EINVAL;
  1063. goto out;
  1064. }
  1065. if (vma->vm_pgoff != 0) {
  1066. ret = -EINVAL;
  1067. goto out;
  1068. }
  1069. size = vma->vm_end - vma->vm_start;
  1070. if (size > (PAGE_SIZE << db->buforder)) {
  1071. ret = -EINVAL;
  1072. goto out;
  1073. }
  1074. if (remap_pfn_range(vma, vma->vm_start, page_to_pfn(virt_to_page(db->rawbuf)),
  1075. size, vma->vm_page_prot)) {
  1076. ret = -EAGAIN;
  1077. goto out;
  1078. }
  1079. vma->vm_flags &= ~VM_IO;
  1080. db->mapped = 1;
  1081. out:
  1082. up(&s->sem);
  1083. unlock_kernel();
  1084. return ret;
  1085. }
  1086. #ifdef DEBUG
  1087. static struct ioctl_str_t {
  1088. unsigned int cmd;
  1089. const char *str;
  1090. } ioctl_str[] = {
  1091. {SNDCTL_DSP_RESET, "SNDCTL_DSP_RESET"},
  1092. {SNDCTL_DSP_SYNC, "SNDCTL_DSP_SYNC"},
  1093. {SNDCTL_DSP_SPEED, "SNDCTL_DSP_SPEED"},
  1094. {SNDCTL_DSP_STEREO, "SNDCTL_DSP_STEREO"},
  1095. {SNDCTL_DSP_GETBLKSIZE, "SNDCTL_DSP_GETBLKSIZE"},
  1096. {SNDCTL_DSP_SAMPLESIZE, "SNDCTL_DSP_SAMPLESIZE"},
  1097. {SNDCTL_DSP_CHANNELS, "SNDCTL_DSP_CHANNELS"},
  1098. {SOUND_PCM_WRITE_CHANNELS, "SOUND_PCM_WRITE_CHANNELS"},
  1099. {SOUND_PCM_WRITE_FILTER, "SOUND_PCM_WRITE_FILTER"},
  1100. {SNDCTL_DSP_POST, "SNDCTL_DSP_POST"},
  1101. {SNDCTL_DSP_SUBDIVIDE, "SNDCTL_DSP_SUBDIVIDE"},
  1102. {SNDCTL_DSP_SETFRAGMENT, "SNDCTL_DSP_SETFRAGMENT"},
  1103. {SNDCTL_DSP_GETFMTS, "SNDCTL_DSP_GETFMTS"},
  1104. {SNDCTL_DSP_SETFMT, "SNDCTL_DSP_SETFMT"},
  1105. {SNDCTL_DSP_GETOSPACE, "SNDCTL_DSP_GETOSPACE"},
  1106. {SNDCTL_DSP_GETISPACE, "SNDCTL_DSP_GETISPACE"},
  1107. {SNDCTL_DSP_NONBLOCK, "SNDCTL_DSP_NONBLOCK"},
  1108. {SNDCTL_DSP_GETCAPS, "SNDCTL_DSP_GETCAPS"},
  1109. {SNDCTL_DSP_GETTRIGGER, "SNDCTL_DSP_GETTRIGGER"},
  1110. {SNDCTL_DSP_SETTRIGGER, "SNDCTL_DSP_SETTRIGGER"},
  1111. {SNDCTL_DSP_GETIPTR, "SNDCTL_DSP_GETIPTR"},
  1112. {SNDCTL_DSP_GETOPTR, "SNDCTL_DSP_GETOPTR"},
  1113. {SNDCTL_DSP_MAPINBUF, "SNDCTL_DSP_MAPINBUF"},
  1114. {SNDCTL_DSP_MAPOUTBUF, "SNDCTL_DSP_MAPOUTBUF"},
  1115. {SNDCTL_DSP_SETSYNCRO, "SNDCTL_DSP_SETSYNCRO"},
  1116. {SNDCTL_DSP_SETDUPLEX, "SNDCTL_DSP_SETDUPLEX"},
  1117. {SNDCTL_DSP_GETODELAY, "SNDCTL_DSP_GETODELAY"},
  1118. {SNDCTL_DSP_GETCHANNELMASK, "SNDCTL_DSP_GETCHANNELMASK"},
  1119. {SNDCTL_DSP_BIND_CHANNEL, "SNDCTL_DSP_BIND_CHANNEL"},
  1120. {OSS_GETVERSION, "OSS_GETVERSION"},
  1121. {SOUND_PCM_READ_RATE, "SOUND_PCM_READ_RATE"},
  1122. {SOUND_PCM_READ_CHANNELS, "SOUND_PCM_READ_CHANNELS"},
  1123. {SOUND_PCM_READ_BITS, "SOUND_PCM_READ_BITS"},
  1124. {SOUND_PCM_READ_FILTER, "SOUND_PCM_READ_FILTER"}
  1125. };
  1126. #endif
  1127. static int
  1128. dma_count_done(struct dmabuf *db)
  1129. {
  1130. if (db->stopped)
  1131. return 0;
  1132. return db->dma_fragsize - au1xxx_get_dma_residue(db->dmanr);
  1133. }
  1134. static int
  1135. au1550_ioctl(struct inode *inode, struct file *file, unsigned int cmd,
  1136. unsigned long arg)
  1137. {
  1138. struct au1550_state *s = (struct au1550_state *)file->private_data;
  1139. unsigned long flags;
  1140. audio_buf_info abinfo;
  1141. count_info cinfo;
  1142. int count;
  1143. int val, mapped, ret, diff;
  1144. mapped = ((file->f_mode & FMODE_WRITE) && s->dma_dac.mapped) ||
  1145. ((file->f_mode & FMODE_READ) && s->dma_adc.mapped);
  1146. #ifdef DEBUG
  1147. for (count=0; count<sizeof(ioctl_str)/sizeof(ioctl_str[0]); count++) {
  1148. if (ioctl_str[count].cmd == cmd)
  1149. break;
  1150. }
  1151. if (count < sizeof(ioctl_str) / sizeof(ioctl_str[0]))
  1152. pr_debug("ioctl %s, arg=0x%lxn", ioctl_str[count].str, arg);
  1153. else
  1154. pr_debug("ioctl 0x%x unknown, arg=0x%lx\n", cmd, arg);
  1155. #endif
  1156. switch (cmd) {
  1157. case OSS_GETVERSION:
  1158. return put_user(SOUND_VERSION, (int *) arg);
  1159. case SNDCTL_DSP_SYNC:
  1160. if (file->f_mode & FMODE_WRITE)
  1161. return drain_dac(s, file->f_flags & O_NONBLOCK);
  1162. return 0;
  1163. case SNDCTL_DSP_SETDUPLEX:
  1164. return 0;
  1165. case SNDCTL_DSP_GETCAPS:
  1166. return put_user(DSP_CAP_DUPLEX | DSP_CAP_REALTIME |
  1167. DSP_CAP_TRIGGER | DSP_CAP_MMAP, (int *)arg);
  1168. case SNDCTL_DSP_RESET:
  1169. if (file->f_mode & FMODE_WRITE) {
  1170. stop_dac(s);
  1171. synchronize_irq();
  1172. s->dma_dac.count = s->dma_dac.total_bytes = 0;
  1173. s->dma_dac.nextIn = s->dma_dac.nextOut =
  1174. s->dma_dac.rawbuf;
  1175. }
  1176. if (file->f_mode & FMODE_READ) {
  1177. stop_adc(s);
  1178. synchronize_irq();
  1179. s->dma_adc.count = s->dma_adc.total_bytes = 0;
  1180. s->dma_adc.nextIn = s->dma_adc.nextOut =
  1181. s->dma_adc.rawbuf;
  1182. }
  1183. return 0;
  1184. case SNDCTL_DSP_SPEED:
  1185. if (get_user(val, (int *) arg))
  1186. return -EFAULT;
  1187. if (val >= 0) {
  1188. if (file->f_mode & FMODE_READ) {
  1189. stop_adc(s);
  1190. set_adc_rate(s, val);
  1191. }
  1192. if (file->f_mode & FMODE_WRITE) {
  1193. stop_dac(s);
  1194. set_dac_rate(s, val);
  1195. }
  1196. if (s->open_mode & FMODE_READ)
  1197. if ((ret = prog_dmabuf_adc(s)))
  1198. return ret;
  1199. if (s->open_mode & FMODE_WRITE)
  1200. if ((ret = prog_dmabuf_dac(s)))
  1201. return ret;
  1202. }
  1203. return put_user((file->f_mode & FMODE_READ) ?
  1204. s->dma_adc.sample_rate :
  1205. s->dma_dac.sample_rate,
  1206. (int *)arg);
  1207. case SNDCTL_DSP_STEREO:
  1208. if (get_user(val, (int *) arg))
  1209. return -EFAULT;
  1210. if (file->f_mode & FMODE_READ) {
  1211. stop_adc(s);
  1212. s->dma_adc.num_channels = val ? 2 : 1;
  1213. if ((ret = prog_dmabuf_adc(s)))
  1214. return ret;
  1215. }
  1216. if (file->f_mode & FMODE_WRITE) {
  1217. stop_dac(s);
  1218. s->dma_dac.num_channels = val ? 2 : 1;
  1219. if (s->codec_ext_caps & AC97_EXT_DACS) {
  1220. /* disable surround and center/lfe in AC'97
  1221. */
  1222. u16 ext_stat = rdcodec(s->codec,
  1223. AC97_EXTENDED_STATUS);
  1224. wrcodec(s->codec, AC97_EXTENDED_STATUS,
  1225. ext_stat | (AC97_EXTSTAT_PRI |
  1226. AC97_EXTSTAT_PRJ |
  1227. AC97_EXTSTAT_PRK));
  1228. }
  1229. if ((ret = prog_dmabuf_dac(s)))
  1230. return ret;
  1231. }
  1232. return 0;
  1233. case SNDCTL_DSP_CHANNELS:
  1234. if (get_user(val, (int *) arg))
  1235. return -EFAULT;
  1236. if (val != 0) {
  1237. if (file->f_mode & FMODE_READ) {
  1238. if (val < 0 || val > 2)
  1239. return -EINVAL;
  1240. stop_adc(s);
  1241. s->dma_adc.num_channels = val;
  1242. if ((ret = prog_dmabuf_adc(s)))
  1243. return ret;
  1244. }
  1245. if (file->f_mode & FMODE_WRITE) {
  1246. switch (val) {
  1247. case 1:
  1248. case 2:
  1249. break;
  1250. case 3:
  1251. case 5:
  1252. return -EINVAL;
  1253. case 4:
  1254. if (!(s->codec_ext_caps &
  1255. AC97_EXTID_SDAC))
  1256. return -EINVAL;
  1257. break;
  1258. case 6:
  1259. if ((s->codec_ext_caps &
  1260. AC97_EXT_DACS) != AC97_EXT_DACS)
  1261. return -EINVAL;
  1262. break;
  1263. default:
  1264. return -EINVAL;
  1265. }
  1266. stop_dac(s);
  1267. if (val <= 2 &&
  1268. (s->codec_ext_caps & AC97_EXT_DACS)) {
  1269. /* disable surround and center/lfe
  1270. * channels in AC'97
  1271. */
  1272. u16 ext_stat =
  1273. rdcodec(s->codec,
  1274. AC97_EXTENDED_STATUS);
  1275. wrcodec(s->codec,
  1276. AC97_EXTENDED_STATUS,
  1277. ext_stat | (AC97_EXTSTAT_PRI |
  1278. AC97_EXTSTAT_PRJ |
  1279. AC97_EXTSTAT_PRK));
  1280. } else if (val >= 4) {
  1281. /* enable surround, center/lfe
  1282. * channels in AC'97
  1283. */
  1284. u16 ext_stat =
  1285. rdcodec(s->codec,
  1286. AC97_EXTENDED_STATUS);
  1287. ext_stat &= ~AC97_EXTSTAT_PRJ;
  1288. if (val == 6)
  1289. ext_stat &=
  1290. ~(AC97_EXTSTAT_PRI |
  1291. AC97_EXTSTAT_PRK);
  1292. wrcodec(s->codec,
  1293. AC97_EXTENDED_STATUS,
  1294. ext_stat);
  1295. }
  1296. s->dma_dac.num_channels = val;
  1297. if ((ret = prog_dmabuf_dac(s)))
  1298. return ret;
  1299. }
  1300. }
  1301. return put_user(val, (int *) arg);
  1302. case SNDCTL_DSP_GETFMTS: /* Returns a mask */
  1303. return put_user(AFMT_S16_LE | AFMT_U8, (int *) arg);
  1304. case SNDCTL_DSP_SETFMT: /* Selects ONE fmt */
  1305. if (get_user(val, (int *) arg))
  1306. return -EFAULT;
  1307. if (val != AFMT_QUERY) {
  1308. if (file->f_mode & FMODE_READ) {
  1309. stop_adc(s);
  1310. if (val == AFMT_S16_LE)
  1311. s->dma_adc.sample_size = 16;
  1312. else {
  1313. val = AFMT_U8;
  1314. s->dma_adc.sample_size = 8;
  1315. }
  1316. if ((ret = prog_dmabuf_adc(s)))
  1317. return ret;
  1318. }
  1319. if (file->f_mode & FMODE_WRITE) {
  1320. stop_dac(s);
  1321. if (val == AFMT_S16_LE)
  1322. s->dma_dac.sample_size = 16;
  1323. else {
  1324. val = AFMT_U8;
  1325. s->dma_dac.sample_size = 8;
  1326. }
  1327. if ((ret = prog_dmabuf_dac(s)))
  1328. return ret;
  1329. }
  1330. } else {
  1331. if (file->f_mode & FMODE_READ)
  1332. val = (s->dma_adc.sample_size == 16) ?
  1333. AFMT_S16_LE : AFMT_U8;
  1334. else
  1335. val = (s->dma_dac.sample_size == 16) ?
  1336. AFMT_S16_LE : AFMT_U8;
  1337. }
  1338. return put_user(val, (int *) arg);
  1339. case SNDCTL_DSP_POST:
  1340. return 0;
  1341. case SNDCTL_DSP_GETTRIGGER:
  1342. val = 0;
  1343. spin_lock_irqsave(&s->lock, flags);
  1344. if (file->f_mode & FMODE_READ && !s->dma_adc.stopped)
  1345. val |= PCM_ENABLE_INPUT;
  1346. if (file->f_mode & FMODE_WRITE && !s->dma_dac.stopped)
  1347. val |= PCM_ENABLE_OUTPUT;
  1348. spin_unlock_irqrestore(&s->lock, flags);
  1349. return put_user(val, (int *) arg);
  1350. case SNDCTL_DSP_SETTRIGGER:
  1351. if (get_user(val, (int *) arg))
  1352. return -EFAULT;
  1353. if (file->f_mode & FMODE_READ) {
  1354. if (val & PCM_ENABLE_INPUT)
  1355. start_adc(s);
  1356. else
  1357. stop_adc(s);
  1358. }
  1359. if (file->f_mode & FMODE_WRITE) {
  1360. if (val & PCM_ENABLE_OUTPUT)
  1361. start_dac(s);
  1362. else
  1363. stop_dac(s);
  1364. }
  1365. return 0;
  1366. case SNDCTL_DSP_GETOSPACE:
  1367. if (!(file->f_mode & FMODE_WRITE))
  1368. return -EINVAL;
  1369. abinfo.fragsize = s->dma_dac.fragsize;
  1370. spin_lock_irqsave(&s->lock, flags);
  1371. count = s->dma_dac.count;
  1372. count -= dma_count_done(&s->dma_dac);
  1373. spin_unlock_irqrestore(&s->lock, flags);
  1374. if (count < 0)
  1375. count = 0;
  1376. abinfo.bytes = (s->dma_dac.dmasize - count) /
  1377. s->dma_dac.cnt_factor;
  1378. abinfo.fragstotal = s->dma_dac.numfrag;
  1379. abinfo.fragments = abinfo.bytes >> s->dma_dac.fragshift;
  1380. pr_debug("ioctl SNDCTL_DSP_GETOSPACE: bytes=%d, fragments=%d\n", abinfo.bytes, abinfo.fragments);
  1381. return copy_to_user((void *) arg, &abinfo,
  1382. sizeof(abinfo)) ? -EFAULT : 0;
  1383. case SNDCTL_DSP_GETISPACE:
  1384. if (!(file->f_mode & FMODE_READ))
  1385. return -EINVAL;
  1386. abinfo.fragsize = s->dma_adc.fragsize;
  1387. spin_lock_irqsave(&s->lock, flags);
  1388. count = s->dma_adc.count;
  1389. count += dma_count_done(&s->dma_adc);
  1390. spin_unlock_irqrestore(&s->lock, flags);
  1391. if (count < 0)
  1392. count = 0;
  1393. abinfo.bytes = count / s->dma_adc.cnt_factor;
  1394. abinfo.fragstotal = s->dma_adc.numfrag;
  1395. abinfo.fragments = abinfo.bytes >> s->dma_adc.fragshift;
  1396. return copy_to_user((void *) arg, &abinfo,
  1397. sizeof(abinfo)) ? -EFAULT : 0;
  1398. case SNDCTL_DSP_NONBLOCK:
  1399. file->f_flags |= O_NONBLOCK;
  1400. return 0;
  1401. case SNDCTL_DSP_GETODELAY:
  1402. if (!(file->f_mode & FMODE_WRITE))
  1403. return -EINVAL;
  1404. spin_lock_irqsave(&s->lock, flags);
  1405. count = s->dma_dac.count;
  1406. count -= dma_count_done(&s->dma_dac);
  1407. spin_unlock_irqrestore(&s->lock, flags);
  1408. if (count < 0)
  1409. count = 0;
  1410. count /= s->dma_dac.cnt_factor;
  1411. return put_user(count, (int *) arg);
  1412. case SNDCTL_DSP_GETIPTR:
  1413. if (!(file->f_mode & FMODE_READ))
  1414. return -EINVAL;
  1415. spin_lock_irqsave(&s->lock, flags);
  1416. cinfo.bytes = s->dma_adc.total_bytes;
  1417. count = s->dma_adc.count;
  1418. if (!s->dma_adc.stopped) {
  1419. diff = dma_count_done(&s->dma_adc);
  1420. count += diff;
  1421. cinfo.bytes += diff;
  1422. cinfo.ptr = virt_to_phys(s->dma_adc.nextIn) + diff -
  1423. virt_to_phys(s->dma_adc.rawbuf);
  1424. } else
  1425. cinfo.ptr = virt_to_phys(s->dma_adc.nextIn) -
  1426. virt_to_phys(s->dma_adc.rawbuf);
  1427. if (s->dma_adc.mapped)
  1428. s->dma_adc.count &= (s->dma_adc.dma_fragsize-1);
  1429. spin_unlock_irqrestore(&s->lock, flags);
  1430. if (count < 0)
  1431. count = 0;
  1432. cinfo.blocks = count >> s->dma_adc.fragshift;
  1433. return copy_to_user((void *) arg, &cinfo, sizeof(cinfo));
  1434. case SNDCTL_DSP_GETOPTR:
  1435. if (!(file->f_mode & FMODE_READ))
  1436. return -EINVAL;
  1437. spin_lock_irqsave(&s->lock, flags);
  1438. cinfo.bytes = s->dma_dac.total_bytes;
  1439. count = s->dma_dac.count;
  1440. if (!s->dma_dac.stopped) {
  1441. diff = dma_count_done(&s->dma_dac);
  1442. count -= diff;
  1443. cinfo.bytes += diff;
  1444. cinfo.ptr = virt_to_phys(s->dma_dac.nextOut) + diff -
  1445. virt_to_phys(s->dma_dac.rawbuf);
  1446. } else
  1447. cinfo.ptr = virt_to_phys(s->dma_dac.nextOut) -
  1448. virt_to_phys(s->dma_dac.rawbuf);
  1449. if (s->dma_dac.mapped)
  1450. s->dma_dac.count &= (s->dma_dac.dma_fragsize-1);
  1451. spin_unlock_irqrestore(&s->lock, flags);
  1452. if (count < 0)
  1453. count = 0;
  1454. cinfo.blocks = count >> s->dma_dac.fragshift;
  1455. return copy_to_user((void *) arg, &cinfo, sizeof(cinfo));
  1456. case SNDCTL_DSP_GETBLKSIZE:
  1457. if (file->f_mode & FMODE_WRITE)
  1458. return put_user(s->dma_dac.fragsize, (int *) arg);
  1459. else
  1460. return put_user(s->dma_adc.fragsize, (int *) arg);
  1461. case SNDCTL_DSP_SETFRAGMENT:
  1462. if (get_user(val, (int *) arg))
  1463. return -EFAULT;
  1464. if (file->f_mode & FMODE_READ) {
  1465. stop_adc(s);
  1466. s->dma_adc.ossfragshift = val & 0xffff;
  1467. s->dma_adc.ossmaxfrags = (val >> 16) & 0xffff;
  1468. if (s->dma_adc.ossfragshift < 4)
  1469. s->dma_adc.ossfragshift = 4;
  1470. if (s->dma_adc.ossfragshift > 15)
  1471. s->dma_adc.ossfragshift = 15;
  1472. if (s->dma_adc.ossmaxfrags < 4)
  1473. s->dma_adc.ossmaxfrags = 4;
  1474. if ((ret = prog_dmabuf_adc(s)))
  1475. return ret;
  1476. }
  1477. if (file->f_mode & FMODE_WRITE) {
  1478. stop_dac(s);
  1479. s->dma_dac.ossfragshift = val & 0xffff;
  1480. s->dma_dac.ossmaxfrags = (val >> 16) & 0xffff;
  1481. if (s->dma_dac.ossfragshift < 4)
  1482. s->dma_dac.ossfragshift = 4;
  1483. if (s->dma_dac.ossfragshift > 15)
  1484. s->dma_dac.ossfragshift = 15;
  1485. if (s->dma_dac.ossmaxfrags < 4)
  1486. s->dma_dac.ossmaxfrags = 4;
  1487. if ((ret = prog_dmabuf_dac(s)))
  1488. return ret;
  1489. }
  1490. return 0;
  1491. case SNDCTL_DSP_SUBDIVIDE:
  1492. if ((file->f_mode & FMODE_READ && s->dma_adc.subdivision) ||
  1493. (file->f_mode & FMODE_WRITE && s->dma_dac.subdivision))
  1494. return -EINVAL;
  1495. if (get_user(val, (int *) arg))
  1496. return -EFAULT;
  1497. if (val != 1 && val != 2 && val != 4)
  1498. return -EINVAL;
  1499. if (file->f_mode & FMODE_READ) {
  1500. stop_adc(s);
  1501. s->dma_adc.subdivision = val;
  1502. if ((ret = prog_dmabuf_adc(s)))
  1503. return ret;
  1504. }
  1505. if (file->f_mode & FMODE_WRITE) {
  1506. stop_dac(s);
  1507. s->dma_dac.subdivision = val;
  1508. if ((ret = prog_dmabuf_dac(s)))
  1509. return ret;
  1510. }
  1511. return 0;
  1512. case SOUND_PCM_READ_RATE:
  1513. return put_user((file->f_mode & FMODE_READ) ?
  1514. s->dma_adc.sample_rate :
  1515. s->dma_dac.sample_rate,
  1516. (int *)arg);
  1517. case SOUND_PCM_READ_CHANNELS:
  1518. if (file->f_mode & FMODE_READ)
  1519. return put_user(s->dma_adc.num_channels, (int *)arg);
  1520. else
  1521. return put_user(s->dma_dac.num_channels, (int *)arg);
  1522. case SOUND_PCM_READ_BITS:
  1523. if (file->f_mode & FMODE_READ)
  1524. return put_user(s->dma_adc.sample_size, (int *)arg);
  1525. else
  1526. return put_user(s->dma_dac.sample_size, (int *)arg);
  1527. case SOUND_PCM_WRITE_FILTER:
  1528. case SNDCTL_DSP_SETSYNCRO:
  1529. case SOUND_PCM_READ_FILTER:
  1530. return -EINVAL;
  1531. }
  1532. return mixdev_ioctl(s->codec, cmd, arg);
  1533. }
  1534. static int
  1535. au1550_open(struct inode *inode, struct file *file)
  1536. {
  1537. int minor = MINOR(inode->i_rdev);
  1538. DECLARE_WAITQUEUE(wait, current);
  1539. struct au1550_state *s = &au1550_state;
  1540. int ret;
  1541. #ifdef DEBUG
  1542. if (file->f_flags & O_NONBLOCK)
  1543. pr_debug("open: non-blocking\n");
  1544. else
  1545. pr_debug("open: blocking\n");
  1546. #endif
  1547. file->private_data = s;
  1548. /* wait for device to become free */
  1549. down(&s->open_sem);
  1550. while (s->open_mode & file->f_mode) {
  1551. if (file->f_flags & O_NONBLOCK) {
  1552. up(&s->open_sem);
  1553. return -EBUSY;
  1554. }
  1555. add_wait_queue(&s->open_wait, &wait);
  1556. __set_current_state(TASK_INTERRUPTIBLE);
  1557. up(&s->open_sem);
  1558. schedule();
  1559. remove_wait_queue(&s->open_wait, &wait);
  1560. set_current_state(TASK_RUNNING);
  1561. if (signal_pending(current))
  1562. return -ERESTARTSYS;
  1563. down(&s->open_sem);
  1564. }
  1565. stop_dac(s);
  1566. stop_adc(s);
  1567. if (file->f_mode & FMODE_READ) {
  1568. s->dma_adc.ossfragshift = s->dma_adc.ossmaxfrags =
  1569. s->dma_adc.subdivision = s->dma_adc.total_bytes = 0;
  1570. s->dma_adc.num_channels = 1;
  1571. s->dma_adc.sample_size = 8;
  1572. set_adc_rate(s, 8000);
  1573. if ((minor & 0xf) == SND_DEV_DSP16)
  1574. s->dma_adc.sample_size = 16;
  1575. }
  1576. if (file->f_mode & FMODE_WRITE) {
  1577. s->dma_dac.ossfragshift = s->dma_dac.ossmaxfrags =
  1578. s->dma_dac.subdivision = s->dma_dac.total_bytes = 0;
  1579. s->dma_dac.num_channels = 1;
  1580. s->dma_dac.sample_size = 8;
  1581. set_dac_rate(s, 8000);
  1582. if ((minor & 0xf) == SND_DEV_DSP16)
  1583. s->dma_dac.sample_size = 16;
  1584. }
  1585. if (file->f_mode & FMODE_READ) {
  1586. if ((ret = prog_dmabuf_adc(s)))
  1587. return ret;
  1588. }
  1589. if (file->f_mode & FMODE_WRITE) {
  1590. if ((ret = prog_dmabuf_dac(s)))
  1591. return ret;
  1592. }
  1593. s->open_mode |= file->f_mode & (FMODE_READ | FMODE_WRITE);
  1594. up(&s->open_sem);
  1595. init_MUTEX(&s->sem);
  1596. return 0;
  1597. }
  1598. static int
  1599. au1550_release(struct inode *inode, struct file *file)
  1600. {
  1601. struct au1550_state *s = (struct au1550_state *)file->private_data;
  1602. lock_kernel();
  1603. if (file->f_mode & FMODE_WRITE) {
  1604. unlock_kernel();
  1605. drain_dac(s, file->f_flags & O_NONBLOCK);
  1606. lock_kernel();
  1607. }
  1608. down(&s->open_sem);
  1609. if (file->f_mode & FMODE_WRITE) {
  1610. stop_dac(s);
  1611. kfree(s->dma_dac.rawbuf);
  1612. s->dma_dac.rawbuf = NULL;
  1613. }
  1614. if (file->f_mode & FMODE_READ) {
  1615. stop_adc(s);
  1616. kfree(s->dma_adc.rawbuf);
  1617. s->dma_adc.rawbuf = NULL;
  1618. }
  1619. s->open_mode &= ((~file->f_mode) & (FMODE_READ|FMODE_WRITE));
  1620. up(&s->open_sem);
  1621. wake_up(&s->open_wait);
  1622. unlock_kernel();
  1623. return 0;
  1624. }
  1625. static /*const */ struct file_operations au1550_audio_fops = {
  1626. owner: THIS_MODULE,
  1627. llseek: au1550_llseek,
  1628. read: au1550_read,
  1629. write: au1550_write,
  1630. poll: au1550_poll,
  1631. ioctl: au1550_ioctl,
  1632. mmap: au1550_mmap,
  1633. open: au1550_open,
  1634. release: au1550_release,
  1635. };
  1636. MODULE_AUTHOR("Advanced Micro Devices (AMD), dan@embeddededge.com");
  1637. MODULE_DESCRIPTION("Au1550 AC97 Audio Driver");
  1638. static int __devinit
  1639. au1550_probe(void)
  1640. {
  1641. struct au1550_state *s = &au1550_state;
  1642. int val;
  1643. memset(s, 0, sizeof(struct au1550_state));
  1644. init_waitqueue_head(&s->dma_adc.wait);
  1645. init_waitqueue_head(&s->dma_dac.wait);
  1646. init_waitqueue_head(&s->open_wait);
  1647. init_MUTEX(&s->open_sem);
  1648. spin_lock_init(&s->lock);
  1649. s->codec = ac97_alloc_codec();
  1650. if(s->codec == NULL) {
  1651. err("Out of memory");
  1652. return -1;
  1653. }
  1654. s->codec->private_data = s;
  1655. s->codec->id = 0;
  1656. s->codec->codec_read = rdcodec;
  1657. s->codec->codec_write = wrcodec;
  1658. s->codec->codec_wait = waitcodec;
  1659. if (!request_mem_region(CPHYSADDR(AC97_PSC_SEL),
  1660. 0x30, "Au1550 AC97")) {
  1661. err("AC'97 ports in use");
  1662. }
  1663. /* Allocate the DMA Channels
  1664. */
  1665. if ((s->dma_dac.dmanr = au1xxx_dbdma_chan_alloc(DBDMA_MEM_CHAN,
  1666. DBDMA_AC97_TX_CHAN, dac_dma_interrupt, (void *)s)) == 0) {
  1667. err("Can't get DAC DMA");
  1668. goto err_dma1;
  1669. }
  1670. au1xxx_dbdma_set_devwidth(s->dma_dac.dmanr, 16);
  1671. if (au1xxx_dbdma_ring_alloc(s->dma_dac.dmanr,
  1672. NUM_DBDMA_DESCRIPTORS) == 0) {
  1673. err("Can't get DAC DMA descriptors");
  1674. goto err_dma1;
  1675. }
  1676. if ((s->dma_adc.dmanr = au1xxx_dbdma_chan_alloc(DBDMA_AC97_RX_CHAN,
  1677. DBDMA_MEM_CHAN, adc_dma_interrupt, (void *)s)) == 0) {
  1678. err("Can't get ADC DMA");
  1679. goto err_dma2;
  1680. }
  1681. au1xxx_dbdma_set_devwidth(s->dma_adc.dmanr, 16);
  1682. if (au1xxx_dbdma_ring_alloc(s->dma_adc.dmanr,
  1683. NUM_DBDMA_DESCRIPTORS) == 0) {
  1684. err("Can't get ADC DMA descriptors");
  1685. goto err_dma2;
  1686. }
  1687. pr_info("DAC: DMA%d, ADC: DMA%d", DBDMA_AC97_TX_CHAN, DBDMA_AC97_RX_CHAN);
  1688. /* register devices */
  1689. if ((s->dev_audio = register_sound_dsp(&au1550_audio_fops, -1)) < 0)
  1690. goto err_dev1;
  1691. if ((s->codec->dev_mixer =
  1692. register_sound_mixer(&au1550_mixer_fops, -1)) < 0)
  1693. goto err_dev2;
  1694. /* The GPIO for the appropriate PSC was configured by the
  1695. * board specific start up.
  1696. *
  1697. * configure PSC for AC'97
  1698. */
  1699. au_writel(0, AC97_PSC_CTRL); /* Disable PSC */
  1700. au_sync();
  1701. au_writel((PSC_SEL_CLK_SERCLK | PSC_SEL_PS_AC97MODE), AC97_PSC_SEL);
  1702. au_sync();
  1703. /* cold reset the AC'97
  1704. */
  1705. au_writel(PSC_AC97RST_RST, PSC_AC97RST);
  1706. au_sync();
  1707. au1550_delay(10);
  1708. au_writel(0, PSC_AC97RST);
  1709. au_sync();
  1710. /* need to delay around 500msec(bleech) to give
  1711. some CODECs enough time to wakeup */
  1712. au1550_delay(500);
  1713. /* warm reset the AC'97 to start the bitclk
  1714. */
  1715. au_writel(PSC_AC97RST_SNC, PSC_AC97RST);
  1716. au_sync();
  1717. udelay(100);
  1718. au_writel(0, PSC_AC97RST);
  1719. au_sync();
  1720. /* Enable PSC
  1721. */
  1722. au_writel(PSC_CTRL_ENABLE, AC97_PSC_CTRL);
  1723. au_sync();
  1724. /* Wait for PSC ready.
  1725. */
  1726. do {
  1727. val = readl((void *)PSC_AC97STAT);
  1728. au_sync();
  1729. } while ((val & PSC_AC97STAT_SR) == 0);
  1730. /* Configure AC97 controller.
  1731. * Deep FIFO, 16-bit sample, DMA, make sure DMA matches fifo size.
  1732. */
  1733. val = PSC_AC97CFG_SET_LEN(16);
  1734. val |= PSC_AC97CFG_RT_FIFO8 | PSC_AC97CFG_TT_FIFO8;
  1735. /* Enable device so we can at least
  1736. * talk over the AC-link.
  1737. */
  1738. au_writel(val, PSC_AC97CFG);
  1739. au_writel(PSC_AC97MSK_ALLMASK, PSC_AC97MSK);
  1740. au_sync();
  1741. val |= PSC_AC97CFG_DE_ENABLE;
  1742. au_writel(val, PSC_AC97CFG);
  1743. au_sync();
  1744. /* Wait for Device ready.
  1745. */
  1746. do {
  1747. val = readl((void *)PSC_AC97STAT);
  1748. au_sync();
  1749. } while ((val & PSC_AC97STAT_DR) == 0);
  1750. /* codec init */
  1751. if (!ac97_probe_codec(s->codec))
  1752. goto err_dev3;
  1753. s->codec_base_caps = rdcodec(s->codec, AC97_RESET);
  1754. s->codec_ext_caps = rdcodec(s->codec, AC97_EXTENDED_ID);
  1755. pr_info("AC'97 Base/Extended ID = %04x/%04x",
  1756. s->codec_base_caps, s->codec_ext_caps);
  1757. if (!(s->codec_ext_caps & AC97_EXTID_VRA)) {
  1758. /* codec does not support VRA
  1759. */
  1760. s->no_vra = 1;
  1761. } else if (!vra) {
  1762. /* Boot option says disable VRA
  1763. */
  1764. u16 ac97_extstat = rdcodec(s->codec, AC97_EXTENDED_STATUS);
  1765. wrcodec(s->codec, AC97_EXTENDED_STATUS,
  1766. ac97_extstat & ~AC97_EXTSTAT_VRA);
  1767. s->no_vra = 1;
  1768. }
  1769. if (s->no_vra)
  1770. pr_info("no VRA, interpolating and decimating");
  1771. /* set mic to be the recording source */
  1772. val = SOUND_MASK_MIC;
  1773. mixdev_ioctl(s->codec, SOUND_MIXER_WRITE_RECSRC,
  1774. (unsigned long) &val);
  1775. return 0;
  1776. err_dev3:
  1777. unregister_sound_mixer(s->codec->dev_mixer);
  1778. err_dev2:
  1779. unregister_sound_dsp(s->dev_audio);
  1780. err_dev1:
  1781. au1xxx_dbdma_chan_free(s->dma_adc.dmanr);
  1782. err_dma2:
  1783. au1xxx_dbdma_chan_free(s->dma_dac.dmanr);
  1784. err_dma1:
  1785. release_mem_region(CPHYSADDR(AC97_PSC_SEL), 0x30);
  1786. ac97_release_codec(s->codec);
  1787. return -1;
  1788. }
  1789. static void __devinit
  1790. au1550_remove(void)
  1791. {
  1792. struct au1550_state *s = &au1550_state;
  1793. if (!s)
  1794. return;
  1795. synchronize_irq();
  1796. au1xxx_dbdma_chan_free(s->dma_adc.dmanr);
  1797. au1xxx_dbdma_chan_free(s->dma_dac.dmanr);
  1798. release_mem_region(CPHYSADDR(AC97_PSC_SEL), 0x30);
  1799. unregister_sound_dsp(s->dev_audio);
  1800. unregister_sound_mixer(s->codec->dev_mixer);
  1801. ac97_release_codec(s->codec);
  1802. }
  1803. static int __init
  1804. init_au1550(void)
  1805. {
  1806. return au1550_probe();
  1807. }
  1808. static void __exit
  1809. cleanup_au1550(void)
  1810. {
  1811. au1550_remove();
  1812. }
  1813. module_init(init_au1550);
  1814. module_exit(cleanup_au1550);
  1815. #ifndef MODULE
  1816. static int __init
  1817. au1550_setup(char *options)
  1818. {
  1819. char *this_opt;
  1820. if (!options || !*options)
  1821. return 0;
  1822. while ((this_opt = strsep(&options, ","))) {
  1823. if (!*this_opt)
  1824. continue;
  1825. if (!strncmp(this_opt, "vra", 3)) {
  1826. vra = 1;
  1827. }
  1828. }
  1829. return 1;
  1830. }
  1831. __setup("au1550_audio=", au1550_setup);
  1832. #endif /* MODULE */