msr.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383
  1. #ifndef X86_64_MSR_H
  2. #define X86_64_MSR_H 1
  3. #ifndef __ASSEMBLY__
  4. /*
  5. * Access to machine-specific registers (available on 586 and better only)
  6. * Note: the rd* operations modify the parameters directly (without using
  7. * pointer indirection), this allows gcc to optimize better
  8. */
  9. #define rdmsr(msr,val1,val2) \
  10. __asm__ __volatile__("rdmsr" \
  11. : "=a" (val1), "=d" (val2) \
  12. : "c" (msr))
  13. #define rdmsrl(msr,val) do { unsigned long a__,b__; \
  14. __asm__ __volatile__("rdmsr" \
  15. : "=a" (a__), "=d" (b__) \
  16. : "c" (msr)); \
  17. val = a__ | (b__<<32); \
  18. } while(0);
  19. #define wrmsr(msr,val1,val2) \
  20. __asm__ __volatile__("wrmsr" \
  21. : /* no outputs */ \
  22. : "c" (msr), "a" (val1), "d" (val2))
  23. #define wrmsrl(msr,val) wrmsr(msr,(__u32)((__u64)(val)),((__u64)(val))>>32)
  24. /* wrmsr with exception handling */
  25. #define wrmsr_safe(msr,a,b) ({ int ret__; \
  26. asm volatile("2: wrmsr ; xorl %0,%0\n" \
  27. "1:\n\t" \
  28. ".section .fixup,\"ax\"\n\t" \
  29. "3: movl %4,%0 ; jmp 1b\n\t" \
  30. ".previous\n\t" \
  31. ".section __ex_table,\"a\"\n" \
  32. " .align 8\n\t" \
  33. " .quad 2b,3b\n\t" \
  34. ".previous" \
  35. : "=a" (ret__) \
  36. : "c" (msr), "0" (a), "d" (b), "i" (-EFAULT));\
  37. ret__; })
  38. #define checking_wrmsrl(msr,val) wrmsr_safe(msr,(u32)(val),(u32)((val)>>32))
  39. #define rdtsc(low,high) \
  40. __asm__ __volatile__("rdtsc" : "=a" (low), "=d" (high))
  41. #define rdtscl(low) \
  42. __asm__ __volatile__ ("rdtsc" : "=a" (low) : : "edx")
  43. #define rdtscll(val) do { \
  44. unsigned int __a,__d; \
  45. asm volatile("rdtsc" : "=a" (__a), "=d" (__d)); \
  46. (val) = ((unsigned long)__a) | (((unsigned long)__d)<<32); \
  47. } while(0)
  48. #define write_tsc(val1,val2) wrmsr(0x10, val1, val2)
  49. #define rdpmc(counter,low,high) \
  50. __asm__ __volatile__("rdpmc" \
  51. : "=a" (low), "=d" (high) \
  52. : "c" (counter))
  53. extern inline void cpuid(int op, unsigned int *eax, unsigned int *ebx,
  54. unsigned int *ecx, unsigned int *edx)
  55. {
  56. __asm__("cpuid"
  57. : "=a" (*eax),
  58. "=b" (*ebx),
  59. "=c" (*ecx),
  60. "=d" (*edx)
  61. : "0" (op));
  62. }
  63. /* Some CPUID calls want 'count' to be placed in ecx */
  64. static inline void cpuid_count(int op, int count, int *eax, int *ebx, int *ecx,
  65. int *edx)
  66. {
  67. __asm__("cpuid"
  68. : "=a" (*eax),
  69. "=b" (*ebx),
  70. "=c" (*ecx),
  71. "=d" (*edx)
  72. : "0" (op), "c" (count));
  73. }
  74. /*
  75. * CPUID functions returning a single datum
  76. */
  77. extern inline unsigned int cpuid_eax(unsigned int op)
  78. {
  79. unsigned int eax;
  80. __asm__("cpuid"
  81. : "=a" (eax)
  82. : "0" (op)
  83. : "bx", "cx", "dx");
  84. return eax;
  85. }
  86. extern inline unsigned int cpuid_ebx(unsigned int op)
  87. {
  88. unsigned int eax, ebx;
  89. __asm__("cpuid"
  90. : "=a" (eax), "=b" (ebx)
  91. : "0" (op)
  92. : "cx", "dx" );
  93. return ebx;
  94. }
  95. extern inline unsigned int cpuid_ecx(unsigned int op)
  96. {
  97. unsigned int eax, ecx;
  98. __asm__("cpuid"
  99. : "=a" (eax), "=c" (ecx)
  100. : "0" (op)
  101. : "bx", "dx" );
  102. return ecx;
  103. }
  104. extern inline unsigned int cpuid_edx(unsigned int op)
  105. {
  106. unsigned int eax, edx;
  107. __asm__("cpuid"
  108. : "=a" (eax), "=d" (edx)
  109. : "0" (op)
  110. : "bx", "cx");
  111. return edx;
  112. }
  113. #define MSR_IA32_UCODE_WRITE 0x79
  114. #define MSR_IA32_UCODE_REV 0x8b
  115. #endif
  116. /* AMD/K8 specific MSRs */
  117. #define MSR_EFER 0xc0000080 /* extended feature register */
  118. #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
  119. #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
  120. #define MSR_CSTAR 0xc0000083 /* compatibility mode SYSCALL target */
  121. #define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
  122. #define MSR_FS_BASE 0xc0000100 /* 64bit GS base */
  123. #define MSR_GS_BASE 0xc0000101 /* 64bit FS base */
  124. #define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow (or USER_GS from kernel) */
  125. /* EFER bits: */
  126. #define _EFER_SCE 0 /* SYSCALL/SYSRET */
  127. #define _EFER_LME 8 /* Long mode enable */
  128. #define _EFER_LMA 10 /* Long mode active (read-only) */
  129. #define _EFER_NX 11 /* No execute enable */
  130. #define EFER_SCE (1<<_EFER_SCE)
  131. #define EFER_LME (1<<_EFER_LME)
  132. #define EFER_LMA (1<<_EFER_LMA)
  133. #define EFER_NX (1<<_EFER_NX)
  134. /* Intel MSRs. Some also available on other CPUs */
  135. #define MSR_IA32_TSC 0x10
  136. #define MSR_IA32_PLATFORM_ID 0x17
  137. #define MSR_IA32_PERFCTR0 0xc1
  138. #define MSR_IA32_PERFCTR1 0xc2
  139. #define MSR_MTRRcap 0x0fe
  140. #define MSR_IA32_BBL_CR_CTL 0x119
  141. #define MSR_IA32_SYSENTER_CS 0x174
  142. #define MSR_IA32_SYSENTER_ESP 0x175
  143. #define MSR_IA32_SYSENTER_EIP 0x176
  144. #define MSR_IA32_MCG_CAP 0x179
  145. #define MSR_IA32_MCG_STATUS 0x17a
  146. #define MSR_IA32_MCG_CTL 0x17b
  147. #define MSR_IA32_EVNTSEL0 0x186
  148. #define MSR_IA32_EVNTSEL1 0x187
  149. #define MSR_IA32_DEBUGCTLMSR 0x1d9
  150. #define MSR_IA32_LASTBRANCHFROMIP 0x1db
  151. #define MSR_IA32_LASTBRANCHTOIP 0x1dc
  152. #define MSR_IA32_LASTINTFROMIP 0x1dd
  153. #define MSR_IA32_LASTINTTOIP 0x1de
  154. #define MSR_MTRRfix64K_00000 0x250
  155. #define MSR_MTRRfix16K_80000 0x258
  156. #define MSR_MTRRfix16K_A0000 0x259
  157. #define MSR_MTRRfix4K_C0000 0x268
  158. #define MSR_MTRRfix4K_C8000 0x269
  159. #define MSR_MTRRfix4K_D0000 0x26a
  160. #define MSR_MTRRfix4K_D8000 0x26b
  161. #define MSR_MTRRfix4K_E0000 0x26c
  162. #define MSR_MTRRfix4K_E8000 0x26d
  163. #define MSR_MTRRfix4K_F0000 0x26e
  164. #define MSR_MTRRfix4K_F8000 0x26f
  165. #define MSR_MTRRdefType 0x2ff
  166. #define MSR_IA32_MC0_CTL 0x400
  167. #define MSR_IA32_MC0_STATUS 0x401
  168. #define MSR_IA32_MC0_ADDR 0x402
  169. #define MSR_IA32_MC0_MISC 0x403
  170. #define MSR_P6_PERFCTR0 0xc1
  171. #define MSR_P6_PERFCTR1 0xc2
  172. #define MSR_P6_EVNTSEL0 0x186
  173. #define MSR_P6_EVNTSEL1 0x187
  174. /* K7/K8 MSRs. Not complete. See the architecture manual for a more complete list. */
  175. #define MSR_K7_EVNTSEL0 0xC0010000
  176. #define MSR_K7_PERFCTR0 0xC0010004
  177. #define MSR_K7_EVNTSEL1 0xC0010001
  178. #define MSR_K7_PERFCTR1 0xC0010005
  179. #define MSR_K7_EVNTSEL2 0xC0010002
  180. #define MSR_K7_PERFCTR2 0xC0010006
  181. #define MSR_K7_EVNTSEL3 0xC0010003
  182. #define MSR_K7_PERFCTR3 0xC0010007
  183. #define MSR_K8_TOP_MEM1 0xC001001A
  184. #define MSR_K8_TOP_MEM2 0xC001001D
  185. #define MSR_K8_SYSCFG 0xC0010010
  186. /* K6 MSRs */
  187. #define MSR_K6_EFER 0xC0000080
  188. #define MSR_K6_STAR 0xC0000081
  189. #define MSR_K6_WHCR 0xC0000082
  190. #define MSR_K6_UWCCR 0xC0000085
  191. #define MSR_K6_PSOR 0xC0000087
  192. #define MSR_K6_PFIR 0xC0000088
  193. /* Centaur-Hauls/IDT defined MSRs. */
  194. #define MSR_IDT_FCR1 0x107
  195. #define MSR_IDT_FCR2 0x108
  196. #define MSR_IDT_FCR3 0x109
  197. #define MSR_IDT_FCR4 0x10a
  198. #define MSR_IDT_MCR0 0x110
  199. #define MSR_IDT_MCR1 0x111
  200. #define MSR_IDT_MCR2 0x112
  201. #define MSR_IDT_MCR3 0x113
  202. #define MSR_IDT_MCR4 0x114
  203. #define MSR_IDT_MCR5 0x115
  204. #define MSR_IDT_MCR6 0x116
  205. #define MSR_IDT_MCR7 0x117
  206. #define MSR_IDT_MCR_CTRL 0x120
  207. /* VIA Cyrix defined MSRs*/
  208. #define MSR_VIA_FCR 0x1107
  209. #define MSR_VIA_LONGHAUL 0x110a
  210. #define MSR_VIA_RNG 0x110b
  211. #define MSR_VIA_BCR2 0x1147
  212. /* Intel defined MSRs. */
  213. #define MSR_IA32_P5_MC_ADDR 0
  214. #define MSR_IA32_P5_MC_TYPE 1
  215. #define MSR_IA32_PLATFORM_ID 0x17
  216. #define MSR_IA32_EBL_CR_POWERON 0x2a
  217. #define MSR_IA32_APICBASE 0x1b
  218. #define MSR_IA32_APICBASE_BSP (1<<8)
  219. #define MSR_IA32_APICBASE_ENABLE (1<<11)
  220. #define MSR_IA32_APICBASE_BASE (0xfffff<<12)
  221. /* P4/Xeon+ specific */
  222. #define MSR_IA32_MCG_EAX 0x180
  223. #define MSR_IA32_MCG_EBX 0x181
  224. #define MSR_IA32_MCG_ECX 0x182
  225. #define MSR_IA32_MCG_EDX 0x183
  226. #define MSR_IA32_MCG_ESI 0x184
  227. #define MSR_IA32_MCG_EDI 0x185
  228. #define MSR_IA32_MCG_EBP 0x186
  229. #define MSR_IA32_MCG_ESP 0x187
  230. #define MSR_IA32_MCG_EFLAGS 0x188
  231. #define MSR_IA32_MCG_EIP 0x189
  232. #define MSR_IA32_MCG_RESERVED 0x18A
  233. #define MSR_P6_EVNTSEL0 0x186
  234. #define MSR_P6_EVNTSEL1 0x187
  235. #define MSR_IA32_PERF_STATUS 0x198
  236. #define MSR_IA32_PERF_CTL 0x199
  237. #define MSR_IA32_THERM_CONTROL 0x19a
  238. #define MSR_IA32_THERM_INTERRUPT 0x19b
  239. #define MSR_IA32_THERM_STATUS 0x19c
  240. #define MSR_IA32_MISC_ENABLE 0x1a0
  241. #define MSR_IA32_DEBUGCTLMSR 0x1d9
  242. #define MSR_IA32_LASTBRANCHFROMIP 0x1db
  243. #define MSR_IA32_LASTBRANCHTOIP 0x1dc
  244. #define MSR_IA32_LASTINTFROMIP 0x1dd
  245. #define MSR_IA32_LASTINTTOIP 0x1de
  246. #define MSR_IA32_MC0_CTL 0x400
  247. #define MSR_IA32_MC0_STATUS 0x401
  248. #define MSR_IA32_MC0_ADDR 0x402
  249. #define MSR_IA32_MC0_MISC 0x403
  250. /* Pentium IV performance counter MSRs */
  251. #define MSR_P4_BPU_PERFCTR0 0x300
  252. #define MSR_P4_BPU_PERFCTR1 0x301
  253. #define MSR_P4_BPU_PERFCTR2 0x302
  254. #define MSR_P4_BPU_PERFCTR3 0x303
  255. #define MSR_P4_MS_PERFCTR0 0x304
  256. #define MSR_P4_MS_PERFCTR1 0x305
  257. #define MSR_P4_MS_PERFCTR2 0x306
  258. #define MSR_P4_MS_PERFCTR3 0x307
  259. #define MSR_P4_FLAME_PERFCTR0 0x308
  260. #define MSR_P4_FLAME_PERFCTR1 0x309
  261. #define MSR_P4_FLAME_PERFCTR2 0x30a
  262. #define MSR_P4_FLAME_PERFCTR3 0x30b
  263. #define MSR_P4_IQ_PERFCTR0 0x30c
  264. #define MSR_P4_IQ_PERFCTR1 0x30d
  265. #define MSR_P4_IQ_PERFCTR2 0x30e
  266. #define MSR_P4_IQ_PERFCTR3 0x30f
  267. #define MSR_P4_IQ_PERFCTR4 0x310
  268. #define MSR_P4_IQ_PERFCTR5 0x311
  269. #define MSR_P4_BPU_CCCR0 0x360
  270. #define MSR_P4_BPU_CCCR1 0x361
  271. #define MSR_P4_BPU_CCCR2 0x362
  272. #define MSR_P4_BPU_CCCR3 0x363
  273. #define MSR_P4_MS_CCCR0 0x364
  274. #define MSR_P4_MS_CCCR1 0x365
  275. #define MSR_P4_MS_CCCR2 0x366
  276. #define MSR_P4_MS_CCCR3 0x367
  277. #define MSR_P4_FLAME_CCCR0 0x368
  278. #define MSR_P4_FLAME_CCCR1 0x369
  279. #define MSR_P4_FLAME_CCCR2 0x36a
  280. #define MSR_P4_FLAME_CCCR3 0x36b
  281. #define MSR_P4_IQ_CCCR0 0x36c
  282. #define MSR_P4_IQ_CCCR1 0x36d
  283. #define MSR_P4_IQ_CCCR2 0x36e
  284. #define MSR_P4_IQ_CCCR3 0x36f
  285. #define MSR_P4_IQ_CCCR4 0x370
  286. #define MSR_P4_IQ_CCCR5 0x371
  287. #define MSR_P4_ALF_ESCR0 0x3ca
  288. #define MSR_P4_ALF_ESCR1 0x3cb
  289. #define MSR_P4_BPU_ESCR0 0x3b2
  290. #define MSR_P4_BPU_ESCR1 0x3b3
  291. #define MSR_P4_BSU_ESCR0 0x3a0
  292. #define MSR_P4_BSU_ESCR1 0x3a1
  293. #define MSR_P4_CRU_ESCR0 0x3b8
  294. #define MSR_P4_CRU_ESCR1 0x3b9
  295. #define MSR_P4_CRU_ESCR2 0x3cc
  296. #define MSR_P4_CRU_ESCR3 0x3cd
  297. #define MSR_P4_CRU_ESCR4 0x3e0
  298. #define MSR_P4_CRU_ESCR5 0x3e1
  299. #define MSR_P4_DAC_ESCR0 0x3a8
  300. #define MSR_P4_DAC_ESCR1 0x3a9
  301. #define MSR_P4_FIRM_ESCR0 0x3a4
  302. #define MSR_P4_FIRM_ESCR1 0x3a5
  303. #define MSR_P4_FLAME_ESCR0 0x3a6
  304. #define MSR_P4_FLAME_ESCR1 0x3a7
  305. #define MSR_P4_FSB_ESCR0 0x3a2
  306. #define MSR_P4_FSB_ESCR1 0x3a3
  307. #define MSR_P4_IQ_ESCR0 0x3ba
  308. #define MSR_P4_IQ_ESCR1 0x3bb
  309. #define MSR_P4_IS_ESCR0 0x3b4
  310. #define MSR_P4_IS_ESCR1 0x3b5
  311. #define MSR_P4_ITLB_ESCR0 0x3b6
  312. #define MSR_P4_ITLB_ESCR1 0x3b7
  313. #define MSR_P4_IX_ESCR0 0x3c8
  314. #define MSR_P4_IX_ESCR1 0x3c9
  315. #define MSR_P4_MOB_ESCR0 0x3aa
  316. #define MSR_P4_MOB_ESCR1 0x3ab
  317. #define MSR_P4_MS_ESCR0 0x3c0
  318. #define MSR_P4_MS_ESCR1 0x3c1
  319. #define MSR_P4_PMH_ESCR0 0x3ac
  320. #define MSR_P4_PMH_ESCR1 0x3ad
  321. #define MSR_P4_RAT_ESCR0 0x3bc
  322. #define MSR_P4_RAT_ESCR1 0x3bd
  323. #define MSR_P4_SAAT_ESCR0 0x3ae
  324. #define MSR_P4_SAAT_ESCR1 0x3af
  325. #define MSR_P4_SSU_ESCR0 0x3be
  326. #define MSR_P4_SSU_ESCR1 0x3bf /* guess: not defined in manual */
  327. #define MSR_P4_TBPU_ESCR0 0x3c2
  328. #define MSR_P4_TBPU_ESCR1 0x3c3
  329. #define MSR_P4_TC_ESCR0 0x3c4
  330. #define MSR_P4_TC_ESCR1 0x3c5
  331. #define MSR_P4_U2L_ESCR0 0x3b0
  332. #define MSR_P4_U2L_ESCR1 0x3b1
  333. #endif