ppc_asm.h 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242
  1. /*
  2. * arch/ppc64/kernel/ppc_asm.h
  3. *
  4. * Definitions used by various bits of low-level assembly code on PowerPC.
  5. *
  6. * Copyright (C) 1995-1999 Gary Thomas, Paul Mackerras, Cort Dougan.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version
  11. * 2 of the License, or (at your option) any later version.
  12. */
  13. #ifndef _PPC64_PPC_ASM_H
  14. #define _PPC64_PPC_ASM_H
  15. /*
  16. * Macros for storing registers into and loading registers from
  17. * exception frames.
  18. */
  19. #define SAVE_GPR(n, base) std n,GPR0+8*(n)(base)
  20. #define SAVE_2GPRS(n, base) SAVE_GPR(n, base); SAVE_GPR(n+1, base)
  21. #define SAVE_4GPRS(n, base) SAVE_2GPRS(n, base); SAVE_2GPRS(n+2, base)
  22. #define SAVE_8GPRS(n, base) SAVE_4GPRS(n, base); SAVE_4GPRS(n+4, base)
  23. #define SAVE_10GPRS(n, base) SAVE_8GPRS(n, base); SAVE_2GPRS(n+8, base)
  24. #define REST_GPR(n, base) ld n,GPR0+8*(n)(base)
  25. #define REST_2GPRS(n, base) REST_GPR(n, base); REST_GPR(n+1, base)
  26. #define REST_4GPRS(n, base) REST_2GPRS(n, base); REST_2GPRS(n+2, base)
  27. #define REST_8GPRS(n, base) REST_4GPRS(n, base); REST_4GPRS(n+4, base)
  28. #define REST_10GPRS(n, base) REST_8GPRS(n, base); REST_2GPRS(n+8, base)
  29. #define SAVE_NVGPRS(base) SAVE_8GPRS(14, base); SAVE_10GPRS(22, base)
  30. #define REST_NVGPRS(base) REST_8GPRS(14, base); REST_10GPRS(22, base)
  31. #define SAVE_FPR(n, base) stfd n,THREAD_FPR0+8*(n)(base)
  32. #define SAVE_2FPRS(n, base) SAVE_FPR(n, base); SAVE_FPR(n+1, base)
  33. #define SAVE_4FPRS(n, base) SAVE_2FPRS(n, base); SAVE_2FPRS(n+2, base)
  34. #define SAVE_8FPRS(n, base) SAVE_4FPRS(n, base); SAVE_4FPRS(n+4, base)
  35. #define SAVE_16FPRS(n, base) SAVE_8FPRS(n, base); SAVE_8FPRS(n+8, base)
  36. #define SAVE_32FPRS(n, base) SAVE_16FPRS(n, base); SAVE_16FPRS(n+16, base)
  37. #define REST_FPR(n, base) lfd n,THREAD_FPR0+8*(n)(base)
  38. #define REST_2FPRS(n, base) REST_FPR(n, base); REST_FPR(n+1, base)
  39. #define REST_4FPRS(n, base) REST_2FPRS(n, base); REST_2FPRS(n+2, base)
  40. #define REST_8FPRS(n, base) REST_4FPRS(n, base); REST_4FPRS(n+4, base)
  41. #define REST_16FPRS(n, base) REST_8FPRS(n, base); REST_8FPRS(n+8, base)
  42. #define REST_32FPRS(n, base) REST_16FPRS(n, base); REST_16FPRS(n+16, base)
  43. #define SAVE_VR(n,b,base) li b,THREAD_VR0+(16*(n)); stvx n,b,base
  44. #define SAVE_2VRS(n,b,base) SAVE_VR(n,b,base); SAVE_VR(n+1,b,base)
  45. #define SAVE_4VRS(n,b,base) SAVE_2VRS(n,b,base); SAVE_2VRS(n+2,b,base)
  46. #define SAVE_8VRS(n,b,base) SAVE_4VRS(n,b,base); SAVE_4VRS(n+4,b,base)
  47. #define SAVE_16VRS(n,b,base) SAVE_8VRS(n,b,base); SAVE_8VRS(n+8,b,base)
  48. #define SAVE_32VRS(n,b,base) SAVE_16VRS(n,b,base); SAVE_16VRS(n+16,b,base)
  49. #define REST_VR(n,b,base) li b,THREAD_VR0+(16*(n)); lvx n,b,base
  50. #define REST_2VRS(n,b,base) REST_VR(n,b,base); REST_VR(n+1,b,base)
  51. #define REST_4VRS(n,b,base) REST_2VRS(n,b,base); REST_2VRS(n+2,b,base)
  52. #define REST_8VRS(n,b,base) REST_4VRS(n,b,base); REST_4VRS(n+4,b,base)
  53. #define REST_16VRS(n,b,base) REST_8VRS(n,b,base); REST_8VRS(n+8,b,base)
  54. #define REST_32VRS(n,b,base) REST_16VRS(n,b,base); REST_16VRS(n+16,b,base)
  55. /* Macros to adjust thread priority for Iseries hardware multithreading */
  56. #define HMT_LOW or 1,1,1
  57. #define HMT_MEDIUM or 2,2,2
  58. #define HMT_HIGH or 3,3,3
  59. /* Insert the high 32 bits of the MSR into what will be the new
  60. MSR (via SRR1 and rfid) This preserves the MSR.SF and MSR.ISF
  61. bits. */
  62. #define FIX_SRR1(ra, rb) \
  63. mr rb,ra; \
  64. mfmsr ra; \
  65. rldimi ra,rb,0,32
  66. #define CLR_TOP32(r) rlwinm (r),(r),0,0,31 /* clear top 32 bits */
  67. /*
  68. * LOADADDR( rn, name )
  69. * loads the address of 'name' into 'rn'
  70. *
  71. * LOADBASE( rn, name )
  72. * loads the address (less the low 16 bits) of 'name' into 'rn'
  73. * suitable for base+disp addressing
  74. */
  75. #define LOADADDR(rn,name) \
  76. lis rn,name##@highest; \
  77. ori rn,rn,name##@higher; \
  78. rldicr rn,rn,32,31; \
  79. oris rn,rn,name##@h; \
  80. ori rn,rn,name##@l
  81. #define LOADBASE(rn,name) \
  82. lis rn,name@highest; \
  83. ori rn,rn,name@higher; \
  84. rldicr rn,rn,32,31; \
  85. oris rn,rn,name@ha
  86. #define SET_REG_TO_CONST(reg, value) \
  87. lis reg,(((value)>>48)&0xFFFF); \
  88. ori reg,reg,(((value)>>32)&0xFFFF); \
  89. rldicr reg,reg,32,31; \
  90. oris reg,reg,(((value)>>16)&0xFFFF); \
  91. ori reg,reg,((value)&0xFFFF);
  92. #define SET_REG_TO_LABEL(reg, label) \
  93. lis reg,(label)@highest; \
  94. ori reg,reg,(label)@higher; \
  95. rldicr reg,reg,32,31; \
  96. oris reg,reg,(label)@h; \
  97. ori reg,reg,(label)@l;
  98. /* PPPBBB - DRENG If KERNELBASE is always 0xC0...,
  99. * Then we can easily do this with one asm insn. -Peter
  100. */
  101. #define tophys(rd,rs) \
  102. lis rd,((KERNELBASE>>48)&0xFFFF); \
  103. rldicr rd,rd,32,31; \
  104. sub rd,rs,rd
  105. #define tovirt(rd,rs) \
  106. lis rd,((KERNELBASE>>48)&0xFFFF); \
  107. rldicr rd,rd,32,31; \
  108. add rd,rs,rd
  109. /* Condition Register Bit Fields */
  110. #define cr0 0
  111. #define cr1 1
  112. #define cr2 2
  113. #define cr3 3
  114. #define cr4 4
  115. #define cr5 5
  116. #define cr6 6
  117. #define cr7 7
  118. /* General Purpose Registers (GPRs) */
  119. #define r0 0
  120. #define r1 1
  121. #define r2 2
  122. #define r3 3
  123. #define r4 4
  124. #define r5 5
  125. #define r6 6
  126. #define r7 7
  127. #define r8 8
  128. #define r9 9
  129. #define r10 10
  130. #define r11 11
  131. #define r12 12
  132. #define r13 13
  133. #define r14 14
  134. #define r15 15
  135. #define r16 16
  136. #define r17 17
  137. #define r18 18
  138. #define r19 19
  139. #define r20 20
  140. #define r21 21
  141. #define r22 22
  142. #define r23 23
  143. #define r24 24
  144. #define r25 25
  145. #define r26 26
  146. #define r27 27
  147. #define r28 28
  148. #define r29 29
  149. #define r30 30
  150. #define r31 31
  151. /* Floating Point Registers (FPRs) */
  152. #define fr0 0
  153. #define fr1 1
  154. #define fr2 2
  155. #define fr3 3
  156. #define fr4 4
  157. #define fr5 5
  158. #define fr6 6
  159. #define fr7 7
  160. #define fr8 8
  161. #define fr9 9
  162. #define fr10 10
  163. #define fr11 11
  164. #define fr12 12
  165. #define fr13 13
  166. #define fr14 14
  167. #define fr15 15
  168. #define fr16 16
  169. #define fr17 17
  170. #define fr18 18
  171. #define fr19 19
  172. #define fr20 20
  173. #define fr21 21
  174. #define fr22 22
  175. #define fr23 23
  176. #define fr24 24
  177. #define fr25 25
  178. #define fr26 26
  179. #define fr27 27
  180. #define fr28 28
  181. #define fr29 29
  182. #define fr30 30
  183. #define fr31 31
  184. #define vr0 0
  185. #define vr1 1
  186. #define vr2 2
  187. #define vr3 3
  188. #define vr4 4
  189. #define vr5 5
  190. #define vr6 6
  191. #define vr7 7
  192. #define vr8 8
  193. #define vr9 9
  194. #define vr10 10
  195. #define vr11 11
  196. #define vr12 12
  197. #define vr13 13
  198. #define vr14 14
  199. #define vr15 15
  200. #define vr16 16
  201. #define vr17 17
  202. #define vr18 18
  203. #define vr19 19
  204. #define vr20 20
  205. #define vr21 21
  206. #define vr22 22
  207. #define vr23 23
  208. #define vr24 24
  209. #define vr25 25
  210. #define vr26 26
  211. #define vr27 27
  212. #define vr28 28
  213. #define vr29 29
  214. #define vr30 30
  215. #define vr31 31
  216. #endif /* _PPC64_PPC_ASM_H */