pci.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185
  1. #ifndef __PPC64_PCI_H
  2. #define __PPC64_PCI_H
  3. #ifdef __KERNEL__
  4. /*
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version
  8. * 2 of the License, or (at your option) any later version.
  9. */
  10. #include <linux/types.h>
  11. #include <linux/slab.h>
  12. #include <linux/string.h>
  13. #include <linux/dma-mapping.h>
  14. #include <asm/machdep.h>
  15. #include <asm/scatterlist.h>
  16. #include <asm/io.h>
  17. #include <asm/prom.h>
  18. #include <asm-generic/pci-dma-compat.h>
  19. #define PCIBIOS_MIN_IO 0x1000
  20. #define PCIBIOS_MIN_MEM 0x10000000
  21. struct pci_dev;
  22. #ifdef CONFIG_PPC_ISERIES
  23. #define pcibios_scan_all_fns(a, b) 0
  24. #else
  25. extern int pcibios_scan_all_fns(struct pci_bus *bus, int devfn);
  26. #endif
  27. static inline void pcibios_set_master(struct pci_dev *dev)
  28. {
  29. /* No special bus mastering setup handling */
  30. }
  31. static inline void pcibios_penalize_isa_irq(int irq, int active)
  32. {
  33. /* We don't do dynamic PCI IRQ allocation */
  34. }
  35. #define HAVE_ARCH_PCI_GET_LEGACY_IDE_IRQ
  36. static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
  37. {
  38. if (ppc_md.pci_get_legacy_ide_irq)
  39. return ppc_md.pci_get_legacy_ide_irq(dev, channel);
  40. return channel ? 15 : 14;
  41. }
  42. #define HAVE_ARCH_PCI_MWI 1
  43. static inline int pcibios_prep_mwi(struct pci_dev *dev)
  44. {
  45. /*
  46. * We would like to avoid touching the cacheline size or MWI bit
  47. * but we cant do that with the current pcibios_prep_mwi
  48. * interface. pSeries firmware sets the cacheline size (which is not
  49. * the cpu cacheline size in all cases) and hardware treats MWI
  50. * the same as memory write. So we dont touch the cacheline size
  51. * here and allow the generic code to set the MWI bit.
  52. */
  53. return 0;
  54. }
  55. extern unsigned int pcibios_assign_all_busses(void);
  56. extern struct dma_mapping_ops pci_dma_ops;
  57. /* For DAC DMA, we currently don't support it by default, but
  58. * we let the platform override this
  59. */
  60. static inline int pci_dac_dma_supported(struct pci_dev *hwdev,u64 mask)
  61. {
  62. if (pci_dma_ops.dac_dma_supported)
  63. return pci_dma_ops.dac_dma_supported(&hwdev->dev, mask);
  64. return 0;
  65. }
  66. #ifdef CONFIG_PCI
  67. static inline void pci_dma_burst_advice(struct pci_dev *pdev,
  68. enum pci_dma_burst_strategy *strat,
  69. unsigned long *strategy_parameter)
  70. {
  71. unsigned long cacheline_size;
  72. u8 byte;
  73. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
  74. if (byte == 0)
  75. cacheline_size = 1024;
  76. else
  77. cacheline_size = (int) byte * 4;
  78. *strat = PCI_DMA_BURST_MULTIPLE;
  79. *strategy_parameter = cacheline_size;
  80. }
  81. #endif
  82. extern int pci_domain_nr(struct pci_bus *bus);
  83. /* Decide whether to display the domain number in /proc */
  84. extern int pci_proc_domain(struct pci_bus *bus);
  85. struct vm_area_struct;
  86. /* Map a range of PCI memory or I/O space for a device into user space */
  87. int pci_mmap_page_range(struct pci_dev *pdev, struct vm_area_struct *vma,
  88. enum pci_mmap_state mmap_state, int write_combine);
  89. /* Tell drivers/pci/proc.c that we have pci_mmap_page_range() */
  90. #define HAVE_PCI_MMAP 1
  91. /* pci_unmap_{single,page} is not a nop, thus... */
  92. #define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME) \
  93. dma_addr_t ADDR_NAME;
  94. #define DECLARE_PCI_UNMAP_LEN(LEN_NAME) \
  95. __u32 LEN_NAME;
  96. #define pci_unmap_addr(PTR, ADDR_NAME) \
  97. ((PTR)->ADDR_NAME)
  98. #define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) \
  99. (((PTR)->ADDR_NAME) = (VAL))
  100. #define pci_unmap_len(PTR, LEN_NAME) \
  101. ((PTR)->LEN_NAME)
  102. #define pci_unmap_len_set(PTR, LEN_NAME, VAL) \
  103. (((PTR)->LEN_NAME) = (VAL))
  104. /* The PCI address space does equal the physical memory
  105. * address space. The networking and block device layers use
  106. * this boolean for bounce buffer decisions.
  107. */
  108. #define PCI_DMA_BUS_IS_PHYS (0)
  109. extern void
  110. pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  111. struct resource *res);
  112. extern void
  113. pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  114. struct pci_bus_region *region);
  115. static inline struct resource *
  116. pcibios_select_root(struct pci_dev *pdev, struct resource *res)
  117. {
  118. struct resource *root = NULL;
  119. if (res->flags & IORESOURCE_IO)
  120. root = &ioport_resource;
  121. if (res->flags & IORESOURCE_MEM)
  122. root = &iomem_resource;
  123. return root;
  124. }
  125. extern int
  126. unmap_bus_range(struct pci_bus *bus);
  127. extern int
  128. remap_bus_range(struct pci_bus *bus);
  129. extern void
  130. pcibios_fixup_device_resources(struct pci_dev *dev, struct pci_bus *bus);
  131. extern struct pci_controller *init_phb_dynamic(struct device_node *dn);
  132. extern int pci_read_irq_line(struct pci_dev *dev);
  133. extern void pcibios_add_platform_entries(struct pci_dev *dev);
  134. struct file;
  135. extern pgprot_t pci_phys_mem_access_prot(struct file *file,
  136. unsigned long offset,
  137. unsigned long size,
  138. pgprot_t prot);
  139. #ifdef CONFIG_PPC_MULTIPLATFORM
  140. #define HAVE_ARCH_PCI_RESOURCE_TO_USER
  141. extern void pci_resource_to_user(const struct pci_dev *dev, int bar,
  142. const struct resource *rsrc,
  143. u64 *start, u64 *end);
  144. #endif /* CONFIG_PPC_MULTIPLATFORM */
  145. #endif /* __KERNEL__ */
  146. #endif /* __PPC64_PCI_H */