sb1250_mc.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548
  1. /* *********************************************************************
  2. * SB1250 Board Support Package
  3. *
  4. * Memory Controller constants File: sb1250_mc.h
  5. *
  6. * This module contains constants and macros useful for
  7. * programming the memory controller.
  8. *
  9. * SB1250 specification level: User's manual 1/02/02
  10. *
  11. * Author: Mitch Lichtenberg
  12. *
  13. *********************************************************************
  14. *
  15. * Copyright 2000,2001,2002,2003
  16. * Broadcom Corporation. All rights reserved.
  17. *
  18. * This program is free software; you can redistribute it and/or
  19. * modify it under the terms of the GNU General Public License as
  20. * published by the Free Software Foundation; either version 2 of
  21. * the License, or (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  31. * MA 02111-1307 USA
  32. ********************************************************************* */
  33. #ifndef _SB1250_MC_H
  34. #define _SB1250_MC_H
  35. #include "sb1250_defs.h"
  36. /*
  37. * Memory Channel Config Register (table 6-14)
  38. */
  39. #define S_MC_RESERVED0 0
  40. #define M_MC_RESERVED0 _SB_MAKEMASK(8,S_MC_RESERVED0)
  41. #define S_MC_CHANNEL_SEL 8
  42. #define M_MC_CHANNEL_SEL _SB_MAKEMASK(8,S_MC_CHANNEL_SEL)
  43. #define V_MC_CHANNEL_SEL(x) _SB_MAKEVALUE(x,S_MC_CHANNEL_SEL)
  44. #define G_MC_CHANNEL_SEL(x) _SB_GETVALUE(x,S_MC_CHANNEL_SEL,M_MC_CHANNEL_SEL)
  45. #define S_MC_BANK0_MAP 16
  46. #define M_MC_BANK0_MAP _SB_MAKEMASK(4,S_MC_BANK0_MAP)
  47. #define V_MC_BANK0_MAP(x) _SB_MAKEVALUE(x,S_MC_BANK0_MAP)
  48. #define G_MC_BANK0_MAP(x) _SB_GETVALUE(x,S_MC_BANK0_MAP,M_MC_BANK0_MAP)
  49. #define K_MC_BANK0_MAP_DEFAULT 0x00
  50. #define V_MC_BANK0_MAP_DEFAULT V_MC_BANK0_MAP(K_MC_BANK0_MAP_DEFAULT)
  51. #define S_MC_BANK1_MAP 20
  52. #define M_MC_BANK1_MAP _SB_MAKEMASK(4,S_MC_BANK1_MAP)
  53. #define V_MC_BANK1_MAP(x) _SB_MAKEVALUE(x,S_MC_BANK1_MAP)
  54. #define G_MC_BANK1_MAP(x) _SB_GETVALUE(x,S_MC_BANK1_MAP,M_MC_BANK1_MAP)
  55. #define K_MC_BANK1_MAP_DEFAULT 0x08
  56. #define V_MC_BANK1_MAP_DEFAULT V_MC_BANK1_MAP(K_MC_BANK1_MAP_DEFAULT)
  57. #define S_MC_BANK2_MAP 24
  58. #define M_MC_BANK2_MAP _SB_MAKEMASK(4,S_MC_BANK2_MAP)
  59. #define V_MC_BANK2_MAP(x) _SB_MAKEVALUE(x,S_MC_BANK2_MAP)
  60. #define G_MC_BANK2_MAP(x) _SB_GETVALUE(x,S_MC_BANK2_MAP,M_MC_BANK2_MAP)
  61. #define K_MC_BANK2_MAP_DEFAULT 0x09
  62. #define V_MC_BANK2_MAP_DEFAULT V_MC_BANK2_MAP(K_MC_BANK2_MAP_DEFAULT)
  63. #define S_MC_BANK3_MAP 28
  64. #define M_MC_BANK3_MAP _SB_MAKEMASK(4,S_MC_BANK3_MAP)
  65. #define V_MC_BANK3_MAP(x) _SB_MAKEVALUE(x,S_MC_BANK3_MAP)
  66. #define G_MC_BANK3_MAP(x) _SB_GETVALUE(x,S_MC_BANK3_MAP,M_MC_BANK3_MAP)
  67. #define K_MC_BANK3_MAP_DEFAULT 0x0C
  68. #define V_MC_BANK3_MAP_DEFAULT V_MC_BANK3_MAP(K_MC_BANK3_MAP_DEFAULT)
  69. #define M_MC_RESERVED1 _SB_MAKEMASK(8,32)
  70. #define S_MC_QUEUE_SIZE 40
  71. #define M_MC_QUEUE_SIZE _SB_MAKEMASK(4,S_MC_QUEUE_SIZE)
  72. #define V_MC_QUEUE_SIZE(x) _SB_MAKEVALUE(x,S_MC_QUEUE_SIZE)
  73. #define G_MC_QUEUE_SIZE(x) _SB_GETVALUE(x,S_MC_QUEUE_SIZE,M_MC_QUEUE_SIZE)
  74. #define V_MC_QUEUE_SIZE_DEFAULT V_MC_QUEUE_SIZE(0x0A)
  75. #define S_MC_AGE_LIMIT 44
  76. #define M_MC_AGE_LIMIT _SB_MAKEMASK(4,S_MC_AGE_LIMIT)
  77. #define V_MC_AGE_LIMIT(x) _SB_MAKEVALUE(x,S_MC_AGE_LIMIT)
  78. #define G_MC_AGE_LIMIT(x) _SB_GETVALUE(x,S_MC_AGE_LIMIT,M_MC_AGE_LIMIT)
  79. #define V_MC_AGE_LIMIT_DEFAULT V_MC_AGE_LIMIT(8)
  80. #define S_MC_WR_LIMIT 48
  81. #define M_MC_WR_LIMIT _SB_MAKEMASK(4,S_MC_WR_LIMIT)
  82. #define V_MC_WR_LIMIT(x) _SB_MAKEVALUE(x,S_MC_WR_LIMIT)
  83. #define G_MC_WR_LIMIT(x) _SB_GETVALUE(x,S_MC_WR_LIMIT,M_MC_WR_LIMIT)
  84. #define V_MC_WR_LIMIT_DEFAULT V_MC_WR_LIMIT(5)
  85. #define M_MC_IOB1HIGHPRIORITY _SB_MAKEMASK1(52)
  86. #define M_MC_RESERVED2 _SB_MAKEMASK(3,53)
  87. #define S_MC_CS_MODE 56
  88. #define M_MC_CS_MODE _SB_MAKEMASK(4,S_MC_CS_MODE)
  89. #define V_MC_CS_MODE(x) _SB_MAKEVALUE(x,S_MC_CS_MODE)
  90. #define G_MC_CS_MODE(x) _SB_GETVALUE(x,S_MC_CS_MODE,M_MC_CS_MODE)
  91. #define K_MC_CS_MODE_MSB_CS 0
  92. #define K_MC_CS_MODE_INTLV_CS 15
  93. #define K_MC_CS_MODE_MIXED_CS_10 12
  94. #define K_MC_CS_MODE_MIXED_CS_30 6
  95. #define K_MC_CS_MODE_MIXED_CS_32 3
  96. #define V_MC_CS_MODE_MSB_CS V_MC_CS_MODE(K_MC_CS_MODE_MSB_CS)
  97. #define V_MC_CS_MODE_INTLV_CS V_MC_CS_MODE(K_MC_CS_MODE_INTLV_CS)
  98. #define V_MC_CS_MODE_MIXED_CS_10 V_MC_CS_MODE(K_MC_CS_MODE_MIXED_CS_10)
  99. #define V_MC_CS_MODE_MIXED_CS_30 V_MC_CS_MODE(K_MC_CS_MODE_MIXED_CS_30)
  100. #define V_MC_CS_MODE_MIXED_CS_32 V_MC_CS_MODE(K_MC_CS_MODE_MIXED_CS_32)
  101. #define M_MC_ECC_DISABLE _SB_MAKEMASK1(60)
  102. #define M_MC_BERR_DISABLE _SB_MAKEMASK1(61)
  103. #define M_MC_FORCE_SEQ _SB_MAKEMASK1(62)
  104. #define M_MC_DEBUG _SB_MAKEMASK1(63)
  105. #define V_MC_CONFIG_DEFAULT V_MC_WR_LIMIT_DEFAULT | V_MC_AGE_LIMIT_DEFAULT | \
  106. V_MC_BANK0_MAP_DEFAULT | V_MC_BANK1_MAP_DEFAULT | \
  107. V_MC_BANK2_MAP_DEFAULT | V_MC_BANK3_MAP_DEFAULT | V_MC_CHANNEL_SEL(0) | \
  108. M_MC_IOB1HIGHPRIORITY | V_MC_QUEUE_SIZE_DEFAULT
  109. /*
  110. * Memory clock config register (Table 6-15)
  111. *
  112. * Note: this field has been updated to be consistent with the errata to 0.2
  113. */
  114. #define S_MC_CLK_RATIO 0
  115. #define M_MC_CLK_RATIO _SB_MAKEMASK(4,S_MC_CLK_RATIO)
  116. #define V_MC_CLK_RATIO(x) _SB_MAKEVALUE(x,S_MC_CLK_RATIO)
  117. #define G_MC_CLK_RATIO(x) _SB_GETVALUE(x,S_MC_CLK_RATIO,M_MC_CLK_RATIO)
  118. #define K_MC_CLK_RATIO_2X 4
  119. #define K_MC_CLK_RATIO_25X 5
  120. #define K_MC_CLK_RATIO_3X 6
  121. #define K_MC_CLK_RATIO_35X 7
  122. #define K_MC_CLK_RATIO_4X 8
  123. #define K_MC_CLK_RATIO_45X 9
  124. #define V_MC_CLK_RATIO_2X V_MC_CLK_RATIO(K_MC_CLK_RATIO_2X)
  125. #define V_MC_CLK_RATIO_25X V_MC_CLK_RATIO(K_MC_CLK_RATIO_25X)
  126. #define V_MC_CLK_RATIO_3X V_MC_CLK_RATIO(K_MC_CLK_RATIO_3X)
  127. #define V_MC_CLK_RATIO_35X V_MC_CLK_RATIO(K_MC_CLK_RATIO_35X)
  128. #define V_MC_CLK_RATIO_4X V_MC_CLK_RATIO(K_MC_CLK_RATIO_4X)
  129. #define V_MC_CLK_RATIO_45X V_MC_CLK_RATIO(K_MC_CLK_RATIO_45X)
  130. #define V_MC_CLK_RATIO_DEFAULT V_MC_CLK_RATIO_25X
  131. #define S_MC_REF_RATE 8
  132. #define M_MC_REF_RATE _SB_MAKEMASK(8,S_MC_REF_RATE)
  133. #define V_MC_REF_RATE(x) _SB_MAKEVALUE(x,S_MC_REF_RATE)
  134. #define G_MC_REF_RATE(x) _SB_GETVALUE(x,S_MC_REF_RATE,M_MC_REF_RATE)
  135. #define K_MC_REF_RATE_100MHz 0x62
  136. #define K_MC_REF_RATE_133MHz 0x81
  137. #define K_MC_REF_RATE_200MHz 0xC4
  138. #define V_MC_REF_RATE_100MHz V_MC_REF_RATE(K_MC_REF_RATE_100MHz)
  139. #define V_MC_REF_RATE_133MHz V_MC_REF_RATE(K_MC_REF_RATE_133MHz)
  140. #define V_MC_REF_RATE_200MHz V_MC_REF_RATE(K_MC_REF_RATE_200MHz)
  141. #define V_MC_REF_RATE_DEFAULT V_MC_REF_RATE_100MHz
  142. #define S_MC_CLOCK_DRIVE 16
  143. #define M_MC_CLOCK_DRIVE _SB_MAKEMASK(4,S_MC_CLOCK_DRIVE)
  144. #define V_MC_CLOCK_DRIVE(x) _SB_MAKEVALUE(x,S_MC_CLOCK_DRIVE)
  145. #define G_MC_CLOCK_DRIVE(x) _SB_GETVALUE(x,S_MC_CLOCK_DRIVE,M_MC_CLOCK_DRIVE)
  146. #define V_MC_CLOCK_DRIVE_DEFAULT V_MC_CLOCK_DRIVE(0xF)
  147. #define S_MC_DATA_DRIVE 20
  148. #define M_MC_DATA_DRIVE _SB_MAKEMASK(4,S_MC_DATA_DRIVE)
  149. #define V_MC_DATA_DRIVE(x) _SB_MAKEVALUE(x,S_MC_DATA_DRIVE)
  150. #define G_MC_DATA_DRIVE(x) _SB_GETVALUE(x,S_MC_DATA_DRIVE,M_MC_DATA_DRIVE)
  151. #define V_MC_DATA_DRIVE_DEFAULT V_MC_DATA_DRIVE(0x0)
  152. #define S_MC_ADDR_DRIVE 24
  153. #define M_MC_ADDR_DRIVE _SB_MAKEMASK(4,S_MC_ADDR_DRIVE)
  154. #define V_MC_ADDR_DRIVE(x) _SB_MAKEVALUE(x,S_MC_ADDR_DRIVE)
  155. #define G_MC_ADDR_DRIVE(x) _SB_GETVALUE(x,S_MC_ADDR_DRIVE,M_MC_ADDR_DRIVE)
  156. #define V_MC_ADDR_DRIVE_DEFAULT V_MC_ADDR_DRIVE(0x0)
  157. #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1)
  158. #define M_MC_REF_DISABLE _SB_MAKEMASK1(30)
  159. #endif /* 1250 PASS3 || 112x PASS1 */
  160. #define M_MC_DLL_BYPASS _SB_MAKEMASK1(31)
  161. #define S_MC_DQI_SKEW 32
  162. #define M_MC_DQI_SKEW _SB_MAKEMASK(8,S_MC_DQI_SKEW)
  163. #define V_MC_DQI_SKEW(x) _SB_MAKEVALUE(x,S_MC_DQI_SKEW)
  164. #define G_MC_DQI_SKEW(x) _SB_GETVALUE(x,S_MC_DQI_SKEW,M_MC_DQI_SKEW)
  165. #define V_MC_DQI_SKEW_DEFAULT V_MC_DQI_SKEW(0)
  166. #define S_MC_DQO_SKEW 40
  167. #define M_MC_DQO_SKEW _SB_MAKEMASK(8,S_MC_DQO_SKEW)
  168. #define V_MC_DQO_SKEW(x) _SB_MAKEVALUE(x,S_MC_DQO_SKEW)
  169. #define G_MC_DQO_SKEW(x) _SB_GETVALUE(x,S_MC_DQO_SKEW,M_MC_DQO_SKEW)
  170. #define V_MC_DQO_SKEW_DEFAULT V_MC_DQO_SKEW(0)
  171. #define S_MC_ADDR_SKEW 48
  172. #define M_MC_ADDR_SKEW _SB_MAKEMASK(8,S_MC_ADDR_SKEW)
  173. #define V_MC_ADDR_SKEW(x) _SB_MAKEVALUE(x,S_MC_ADDR_SKEW)
  174. #define G_MC_ADDR_SKEW(x) _SB_GETVALUE(x,S_MC_ADDR_SKEW,M_MC_ADDR_SKEW)
  175. #define V_MC_ADDR_SKEW_DEFAULT V_MC_ADDR_SKEW(0x0F)
  176. #define S_MC_DLL_DEFAULT 56
  177. #define M_MC_DLL_DEFAULT _SB_MAKEMASK(8,S_MC_DLL_DEFAULT)
  178. #define V_MC_DLL_DEFAULT(x) _SB_MAKEVALUE(x,S_MC_DLL_DEFAULT)
  179. #define G_MC_DLL_DEFAULT(x) _SB_GETVALUE(x,S_MC_DLL_DEFAULT,M_MC_DLL_DEFAULT)
  180. #define V_MC_DLL_DEFAULT_DEFAULT V_MC_DLL_DEFAULT(0x10)
  181. #define V_MC_CLKCONFIG_DEFAULT V_MC_DLL_DEFAULT_DEFAULT | \
  182. V_MC_ADDR_SKEW_DEFAULT | \
  183. V_MC_DQO_SKEW_DEFAULT | \
  184. V_MC_DQI_SKEW_DEFAULT | \
  185. V_MC_ADDR_DRIVE_DEFAULT | \
  186. V_MC_DATA_DRIVE_DEFAULT | \
  187. V_MC_CLOCK_DRIVE_DEFAULT | \
  188. V_MC_REF_RATE_DEFAULT
  189. /*
  190. * DRAM Command Register (Table 6-13)
  191. */
  192. #define S_MC_COMMAND 0
  193. #define M_MC_COMMAND _SB_MAKEMASK(4,S_MC_COMMAND)
  194. #define V_MC_COMMAND(x) _SB_MAKEVALUE(x,S_MC_COMMAND)
  195. #define G_MC_COMMAND(x) _SB_GETVALUE(x,S_MC_COMMAND,M_MC_COMMAND)
  196. #define K_MC_COMMAND_EMRS 0
  197. #define K_MC_COMMAND_MRS 1
  198. #define K_MC_COMMAND_PRE 2
  199. #define K_MC_COMMAND_AR 3
  200. #define K_MC_COMMAND_SETRFSH 4
  201. #define K_MC_COMMAND_CLRRFSH 5
  202. #define K_MC_COMMAND_SETPWRDN 6
  203. #define K_MC_COMMAND_CLRPWRDN 7
  204. #define V_MC_COMMAND_EMRS V_MC_COMMAND(K_MC_COMMAND_EMRS)
  205. #define V_MC_COMMAND_MRS V_MC_COMMAND(K_MC_COMMAND_MRS)
  206. #define V_MC_COMMAND_PRE V_MC_COMMAND(K_MC_COMMAND_PRE)
  207. #define V_MC_COMMAND_AR V_MC_COMMAND(K_MC_COMMAND_AR)
  208. #define V_MC_COMMAND_SETRFSH V_MC_COMMAND(K_MC_COMMAND_SETRFSH)
  209. #define V_MC_COMMAND_CLRRFSH V_MC_COMMAND(K_MC_COMMAND_CLRRFSH)
  210. #define V_MC_COMMAND_SETPWRDN V_MC_COMMAND(K_MC_COMMAND_SETPWRDN)
  211. #define V_MC_COMMAND_CLRPWRDN V_MC_COMMAND(K_MC_COMMAND_CLRPWRDN)
  212. #define M_MC_CS0 _SB_MAKEMASK1(4)
  213. #define M_MC_CS1 _SB_MAKEMASK1(5)
  214. #define M_MC_CS2 _SB_MAKEMASK1(6)
  215. #define M_MC_CS3 _SB_MAKEMASK1(7)
  216. /*
  217. * DRAM Mode Register (Table 6-14)
  218. */
  219. #define S_MC_EMODE 0
  220. #define M_MC_EMODE _SB_MAKEMASK(15,S_MC_EMODE)
  221. #define V_MC_EMODE(x) _SB_MAKEVALUE(x,S_MC_EMODE)
  222. #define G_MC_EMODE(x) _SB_GETVALUE(x,S_MC_EMODE,M_MC_EMODE)
  223. #define V_MC_EMODE_DEFAULT V_MC_EMODE(0)
  224. #define S_MC_MODE 16
  225. #define M_MC_MODE _SB_MAKEMASK(15,S_MC_MODE)
  226. #define V_MC_MODE(x) _SB_MAKEVALUE(x,S_MC_MODE)
  227. #define G_MC_MODE(x) _SB_GETVALUE(x,S_MC_MODE,M_MC_MODE)
  228. #define V_MC_MODE_DEFAULT V_MC_MODE(0x22)
  229. #define S_MC_DRAM_TYPE 32
  230. #define M_MC_DRAM_TYPE _SB_MAKEMASK(3,S_MC_DRAM_TYPE)
  231. #define V_MC_DRAM_TYPE(x) _SB_MAKEVALUE(x,S_MC_DRAM_TYPE)
  232. #define G_MC_DRAM_TYPE(x) _SB_GETVALUE(x,S_MC_DRAM_TYPE,M_MC_DRAM_TYPE)
  233. #define K_MC_DRAM_TYPE_JEDEC 0
  234. #define K_MC_DRAM_TYPE_FCRAM 1
  235. #define K_MC_DRAM_TYPE_SGRAM 2
  236. #define V_MC_DRAM_TYPE_JEDEC V_MC_DRAM_TYPE(K_MC_DRAM_TYPE_JEDEC)
  237. #define V_MC_DRAM_TYPE_FCRAM V_MC_DRAM_TYPE(K_MC_DRAM_TYPE_FCRAM)
  238. #define V_MC_DRAM_TYPE_SGRAM V_MC_DRAM_TYPE(K_MC_DRAM_TYPE_SGRAM)
  239. #define M_MC_EXTERNALDECODE _SB_MAKEMASK1(35)
  240. #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1)
  241. #define M_MC_PRE_ON_A8 _SB_MAKEMASK1(36)
  242. #define M_MC_RAM_WITH_A13 _SB_MAKEMASK1(38)
  243. #endif /* 1250 PASS3 || 112x PASS1 */
  244. /*
  245. * SDRAM Timing Register (Table 6-15)
  246. */
  247. #define M_MC_w2rIDLE_TWOCYCLES _SB_MAKEMASK1(60)
  248. #define M_MC_r2wIDLE_TWOCYCLES _SB_MAKEMASK1(61)
  249. #define M_MC_r2rIDLE_TWOCYCLES _SB_MAKEMASK1(62)
  250. #define S_MC_tFIFO 56
  251. #define M_MC_tFIFO _SB_MAKEMASK(4,S_MC_tFIFO)
  252. #define V_MC_tFIFO(x) _SB_MAKEVALUE(x,S_MC_tFIFO)
  253. #define G_MC_tFIFO(x) _SB_GETVALUE(x,S_MC_tFIFO,M_MC_tFIFO)
  254. #define K_MC_tFIFO_DEFAULT 1
  255. #define V_MC_tFIFO_DEFAULT V_MC_tFIFO(K_MC_tFIFO_DEFAULT)
  256. #define S_MC_tRFC 52
  257. #define M_MC_tRFC _SB_MAKEMASK(4,S_MC_tRFC)
  258. #define V_MC_tRFC(x) _SB_MAKEVALUE(x,S_MC_tRFC)
  259. #define G_MC_tRFC(x) _SB_GETVALUE(x,S_MC_tRFC,M_MC_tRFC)
  260. #define K_MC_tRFC_DEFAULT 12
  261. #define V_MC_tRFC_DEFAULT V_MC_tRFC(K_MC_tRFC_DEFAULT)
  262. #define S_MC_tCwCr 40
  263. #define M_MC_tCwCr _SB_MAKEMASK(4,S_MC_tCwCr)
  264. #define V_MC_tCwCr(x) _SB_MAKEVALUE(x,S_MC_tCwCr)
  265. #define G_MC_tCwCr(x) _SB_GETVALUE(x,S_MC_tCwCr,M_MC_tCwCr)
  266. #define K_MC_tCwCr_DEFAULT 4
  267. #define V_MC_tCwCr_DEFAULT V_MC_tCwCr(K_MC_tCwCr_DEFAULT)
  268. #define S_MC_tRCr 28
  269. #define M_MC_tRCr _SB_MAKEMASK(4,S_MC_tRCr)
  270. #define V_MC_tRCr(x) _SB_MAKEVALUE(x,S_MC_tRCr)
  271. #define G_MC_tRCr(x) _SB_GETVALUE(x,S_MC_tRCr,M_MC_tRCr)
  272. #define K_MC_tRCr_DEFAULT 9
  273. #define V_MC_tRCr_DEFAULT V_MC_tRCr(K_MC_tRCr_DEFAULT)
  274. #define S_MC_tRCw 24
  275. #define M_MC_tRCw _SB_MAKEMASK(4,S_MC_tRCw)
  276. #define V_MC_tRCw(x) _SB_MAKEVALUE(x,S_MC_tRCw)
  277. #define G_MC_tRCw(x) _SB_GETVALUE(x,S_MC_tRCw,M_MC_tRCw)
  278. #define K_MC_tRCw_DEFAULT 10
  279. #define V_MC_tRCw_DEFAULT V_MC_tRCw(K_MC_tRCw_DEFAULT)
  280. #define S_MC_tRRD 20
  281. #define M_MC_tRRD _SB_MAKEMASK(4,S_MC_tRRD)
  282. #define V_MC_tRRD(x) _SB_MAKEVALUE(x,S_MC_tRRD)
  283. #define G_MC_tRRD(x) _SB_GETVALUE(x,S_MC_tRRD,M_MC_tRRD)
  284. #define K_MC_tRRD_DEFAULT 2
  285. #define V_MC_tRRD_DEFAULT V_MC_tRRD(K_MC_tRRD_DEFAULT)
  286. #define S_MC_tRP 16
  287. #define M_MC_tRP _SB_MAKEMASK(4,S_MC_tRP)
  288. #define V_MC_tRP(x) _SB_MAKEVALUE(x,S_MC_tRP)
  289. #define G_MC_tRP(x) _SB_GETVALUE(x,S_MC_tRP,M_MC_tRP)
  290. #define K_MC_tRP_DEFAULT 4
  291. #define V_MC_tRP_DEFAULT V_MC_tRP(K_MC_tRP_DEFAULT)
  292. #define S_MC_tCwD 8
  293. #define M_MC_tCwD _SB_MAKEMASK(4,S_MC_tCwD)
  294. #define V_MC_tCwD(x) _SB_MAKEVALUE(x,S_MC_tCwD)
  295. #define G_MC_tCwD(x) _SB_GETVALUE(x,S_MC_tCwD,M_MC_tCwD)
  296. #define K_MC_tCwD_DEFAULT 1
  297. #define V_MC_tCwD_DEFAULT V_MC_tCwD(K_MC_tCwD_DEFAULT)
  298. #define M_tCrDh _SB_MAKEMASK1(7)
  299. #define M_MC_tCrDh M_tCrDh
  300. #define S_MC_tCrD 4
  301. #define M_MC_tCrD _SB_MAKEMASK(3,S_MC_tCrD)
  302. #define V_MC_tCrD(x) _SB_MAKEVALUE(x,S_MC_tCrD)
  303. #define G_MC_tCrD(x) _SB_GETVALUE(x,S_MC_tCrD,M_MC_tCrD)
  304. #define K_MC_tCrD_DEFAULT 2
  305. #define V_MC_tCrD_DEFAULT V_MC_tCrD(K_MC_tCrD_DEFAULT)
  306. #define S_MC_tRCD 0
  307. #define M_MC_tRCD _SB_MAKEMASK(4,S_MC_tRCD)
  308. #define V_MC_tRCD(x) _SB_MAKEVALUE(x,S_MC_tRCD)
  309. #define G_MC_tRCD(x) _SB_GETVALUE(x,S_MC_tRCD,M_MC_tRCD)
  310. #define K_MC_tRCD_DEFAULT 3
  311. #define V_MC_tRCD_DEFAULT V_MC_tRCD(K_MC_tRCD_DEFAULT)
  312. #define V_MC_TIMING_DEFAULT V_MC_tFIFO(K_MC_tFIFO_DEFAULT) | \
  313. V_MC_tRFC(K_MC_tRFC_DEFAULT) | \
  314. V_MC_tCwCr(K_MC_tCwCr_DEFAULT) | \
  315. V_MC_tRCr(K_MC_tRCr_DEFAULT) | \
  316. V_MC_tRCw(K_MC_tRCw_DEFAULT) | \
  317. V_MC_tRRD(K_MC_tRRD_DEFAULT) | \
  318. V_MC_tRP(K_MC_tRP_DEFAULT) | \
  319. V_MC_tCwD(K_MC_tCwD_DEFAULT) | \
  320. V_MC_tCrD(K_MC_tCrD_DEFAULT) | \
  321. V_MC_tRCD(K_MC_tRCD_DEFAULT) | \
  322. M_MC_r2rIDLE_TWOCYCLES
  323. /*
  324. * Errata says these are not the default
  325. * M_MC_w2rIDLE_TWOCYCLES | \
  326. * M_MC_r2wIDLE_TWOCYCLES | \
  327. */
  328. /*
  329. * Chip Select Start Address Register (Table 6-17)
  330. */
  331. #define S_MC_CS0_START 0
  332. #define M_MC_CS0_START _SB_MAKEMASK(16,S_MC_CS0_START)
  333. #define V_MC_CS0_START(x) _SB_MAKEVALUE(x,S_MC_CS0_START)
  334. #define G_MC_CS0_START(x) _SB_GETVALUE(x,S_MC_CS0_START,M_MC_CS0_START)
  335. #define S_MC_CS1_START 16
  336. #define M_MC_CS1_START _SB_MAKEMASK(16,S_MC_CS1_START)
  337. #define V_MC_CS1_START(x) _SB_MAKEVALUE(x,S_MC_CS1_START)
  338. #define G_MC_CS1_START(x) _SB_GETVALUE(x,S_MC_CS1_START,M_MC_CS1_START)
  339. #define S_MC_CS2_START 32
  340. #define M_MC_CS2_START _SB_MAKEMASK(16,S_MC_CS2_START)
  341. #define V_MC_CS2_START(x) _SB_MAKEVALUE(x,S_MC_CS2_START)
  342. #define G_MC_CS2_START(x) _SB_GETVALUE(x,S_MC_CS2_START,M_MC_CS2_START)
  343. #define S_MC_CS3_START 48
  344. #define M_MC_CS3_START _SB_MAKEMASK(16,S_MC_CS3_START)
  345. #define V_MC_CS3_START(x) _SB_MAKEVALUE(x,S_MC_CS3_START)
  346. #define G_MC_CS3_START(x) _SB_GETVALUE(x,S_MC_CS3_START,M_MC_CS3_START)
  347. /*
  348. * Chip Select End Address Register (Table 6-18)
  349. */
  350. #define S_MC_CS0_END 0
  351. #define M_MC_CS0_END _SB_MAKEMASK(16,S_MC_CS0_END)
  352. #define V_MC_CS0_END(x) _SB_MAKEVALUE(x,S_MC_CS0_END)
  353. #define G_MC_CS0_END(x) _SB_GETVALUE(x,S_MC_CS0_END,M_MC_CS0_END)
  354. #define S_MC_CS1_END 16
  355. #define M_MC_CS1_END _SB_MAKEMASK(16,S_MC_CS1_END)
  356. #define V_MC_CS1_END(x) _SB_MAKEVALUE(x,S_MC_CS1_END)
  357. #define G_MC_CS1_END(x) _SB_GETVALUE(x,S_MC_CS1_END,M_MC_CS1_END)
  358. #define S_MC_CS2_END 32
  359. #define M_MC_CS2_END _SB_MAKEMASK(16,S_MC_CS2_END)
  360. #define V_MC_CS2_END(x) _SB_MAKEVALUE(x,S_MC_CS2_END)
  361. #define G_MC_CS2_END(x) _SB_GETVALUE(x,S_MC_CS2_END,M_MC_CS2_END)
  362. #define S_MC_CS3_END 48
  363. #define M_MC_CS3_END _SB_MAKEMASK(16,S_MC_CS3_END)
  364. #define V_MC_CS3_END(x) _SB_MAKEVALUE(x,S_MC_CS3_END)
  365. #define G_MC_CS3_END(x) _SB_GETVALUE(x,S_MC_CS3_END,M_MC_CS3_END)
  366. /*
  367. * Chip Select Interleave Register (Table 6-19)
  368. */
  369. #define S_MC_INTLV_RESERVED 0
  370. #define M_MC_INTLV_RESERVED _SB_MAKEMASK(5,S_MC_INTLV_RESERVED)
  371. #define S_MC_INTERLEAVE 7
  372. #define M_MC_INTERLEAVE _SB_MAKEMASK(18,S_MC_INTERLEAVE)
  373. #define V_MC_INTERLEAVE(x) _SB_MAKEVALUE(x,S_MC_INTERLEAVE)
  374. #define S_MC_INTLV_MBZ 25
  375. #define M_MC_INTLV_MBZ _SB_MAKEMASK(39,S_MC_INTLV_MBZ)
  376. /*
  377. * Row Address Bits Register (Table 6-20)
  378. */
  379. #define S_MC_RAS_RESERVED 0
  380. #define M_MC_RAS_RESERVED _SB_MAKEMASK(5,S_MC_RAS_RESERVED)
  381. #define S_MC_RAS_SELECT 12
  382. #define M_MC_RAS_SELECT _SB_MAKEMASK(25,S_MC_RAS_SELECT)
  383. #define V_MC_RAS_SELECT(x) _SB_MAKEVALUE(x,S_MC_RAS_SELECT)
  384. #define S_MC_RAS_MBZ 37
  385. #define M_MC_RAS_MBZ _SB_MAKEMASK(27,S_MC_RAS_MBZ)
  386. /*
  387. * Column Address Bits Register (Table 6-21)
  388. */
  389. #define S_MC_CAS_RESERVED 0
  390. #define M_MC_CAS_RESERVED _SB_MAKEMASK(5,S_MC_CAS_RESERVED)
  391. #define S_MC_CAS_SELECT 5
  392. #define M_MC_CAS_SELECT _SB_MAKEMASK(18,S_MC_CAS_SELECT)
  393. #define V_MC_CAS_SELECT(x) _SB_MAKEVALUE(x,S_MC_CAS_SELECT)
  394. #define S_MC_CAS_MBZ 23
  395. #define M_MC_CAS_MBZ _SB_MAKEMASK(41,S_MC_CAS_MBZ)
  396. /*
  397. * Bank Address Address Bits Register (Table 6-22)
  398. */
  399. #define S_MC_BA_RESERVED 0
  400. #define M_MC_BA_RESERVED _SB_MAKEMASK(5,S_MC_BA_RESERVED)
  401. #define S_MC_BA_SELECT 5
  402. #define M_MC_BA_SELECT _SB_MAKEMASK(20,S_MC_BA_SELECT)
  403. #define V_MC_BA_SELECT(x) _SB_MAKEVALUE(x,S_MC_BA_SELECT)
  404. #define S_MC_BA_MBZ 25
  405. #define M_MC_BA_MBZ _SB_MAKEMASK(39,S_MC_BA_MBZ)
  406. /*
  407. * Chip Select Attribute Register (Table 6-23)
  408. */
  409. #define K_MC_CS_ATTR_CLOSED 0
  410. #define K_MC_CS_ATTR_CASCHECK 1
  411. #define K_MC_CS_ATTR_HINT 2
  412. #define K_MC_CS_ATTR_OPEN 3
  413. #define S_MC_CS0_PAGE 0
  414. #define M_MC_CS0_PAGE _SB_MAKEMASK(2,S_MC_CS0_PAGE)
  415. #define V_MC_CS0_PAGE(x) _SB_MAKEVALUE(x,S_MC_CS0_PAGE)
  416. #define G_MC_CS0_PAGE(x) _SB_GETVALUE(x,S_MC_CS0_PAGE,M_MC_CS0_PAGE)
  417. #define S_MC_CS1_PAGE 16
  418. #define M_MC_CS1_PAGE _SB_MAKEMASK(2,S_MC_CS1_PAGE)
  419. #define V_MC_CS1_PAGE(x) _SB_MAKEVALUE(x,S_MC_CS1_PAGE)
  420. #define G_MC_CS1_PAGE(x) _SB_GETVALUE(x,S_MC_CS1_PAGE,M_MC_CS1_PAGE)
  421. #define S_MC_CS2_PAGE 32
  422. #define M_MC_CS2_PAGE _SB_MAKEMASK(2,S_MC_CS2_PAGE)
  423. #define V_MC_CS2_PAGE(x) _SB_MAKEVALUE(x,S_MC_CS2_PAGE)
  424. #define G_MC_CS2_PAGE(x) _SB_GETVALUE(x,S_MC_CS2_PAGE,M_MC_CS2_PAGE)
  425. #define S_MC_CS3_PAGE 48
  426. #define M_MC_CS3_PAGE _SB_MAKEMASK(2,S_MC_CS3_PAGE)
  427. #define V_MC_CS3_PAGE(x) _SB_MAKEVALUE(x,S_MC_CS3_PAGE)
  428. #define G_MC_CS3_PAGE(x) _SB_GETVALUE(x,S_MC_CS3_PAGE,M_MC_CS3_PAGE)
  429. /*
  430. * ECC Test ECC Register (Table 6-25)
  431. */
  432. #define S_MC_ECC_INVERT 0
  433. #define M_MC_ECC_INVERT _SB_MAKEMASK(8,S_MC_ECC_INVERT)
  434. #endif