sb1250_genbus.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276
  1. /* *********************************************************************
  2. * SB1250 Board Support Package
  3. *
  4. * Generic Bus Constants File: sb1250_genbus.h
  5. *
  6. * This module contains constants and macros useful for
  7. * manipulating the SB1250's Generic Bus interface
  8. *
  9. * SB1250 specification level: User's manual 1/02/02
  10. *
  11. * Author: Mitch Lichtenberg
  12. *
  13. *********************************************************************
  14. *
  15. * Copyright 2000,2001,2002,2003
  16. * Broadcom Corporation. All rights reserved.
  17. *
  18. * This program is free software; you can redistribute it and/or
  19. * modify it under the terms of the GNU General Public License as
  20. * published by the Free Software Foundation; either version 2 of
  21. * the License, or (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  31. * MA 02111-1307 USA
  32. ********************************************************************* */
  33. #ifndef _SB1250_GENBUS_H
  34. #define _SB1250_GENBUS_H
  35. #include "sb1250_defs.h"
  36. /*
  37. * Generic Bus Region Configuration Registers (Table 11-4)
  38. */
  39. #define S_IO_RDY_ACTIVE 0
  40. #define M_IO_RDY_ACTIVE _SB_MAKEMASK1(S_IO_RDY_ACTIVE)
  41. #define S_IO_ENA_RDY 1
  42. #define M_IO_ENA_RDY _SB_MAKEMASK1(S_IO_ENA_RDY)
  43. #define S_IO_WIDTH_SEL 2
  44. #define M_IO_WIDTH_SEL _SB_MAKEMASK(2,S_IO_WIDTH_SEL)
  45. #define K_IO_WIDTH_SEL_1 0
  46. #define K_IO_WIDTH_SEL_2 1
  47. #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
  48. #define K_IO_WIDTH_SEL_1L 2
  49. #endif /* 1250 PASS2 || 112x PASS1 */
  50. #define K_IO_WIDTH_SEL_4 3
  51. #define V_IO_WIDTH_SEL(x) _SB_MAKEVALUE(x,S_IO_WIDTH_SEL)
  52. #define G_IO_WIDTH_SEL(x) _SB_GETVALUE(x,S_IO_WIDTH_SEL,M_IO_WIDTH_SEL)
  53. #define S_IO_PARITY_ENA 4
  54. #define M_IO_PARITY_ENA _SB_MAKEMASK1(S_IO_PARITY_ENA)
  55. #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
  56. #define S_IO_BURST_EN 5
  57. #define M_IO_BURST_EN _SB_MAKEMASK1(S_IO_BURST_EN)
  58. #endif /* 1250 PASS2 || 112x PASS1 */
  59. #define S_IO_PARITY_ODD 6
  60. #define M_IO_PARITY_ODD _SB_MAKEMASK1(S_IO_PARITY_ODD)
  61. #define S_IO_NONMUX 7
  62. #define M_IO_NONMUX _SB_MAKEMASK1(S_IO_NONMUX)
  63. #define S_IO_TIMEOUT 8
  64. #define M_IO_TIMEOUT _SB_MAKEMASK(8,S_IO_TIMEOUT)
  65. #define V_IO_TIMEOUT(x) _SB_MAKEVALUE(x,S_IO_TIMEOUT)
  66. #define G_IO_TIMEOUT(x) _SB_GETVALUE(x,S_IO_TIMEOUT,M_IO_TIMEOUT)
  67. /*
  68. * Generic Bus Region Size register (Table 11-5)
  69. */
  70. #define S_IO_MULT_SIZE 0
  71. #define M_IO_MULT_SIZE _SB_MAKEMASK(12,S_IO_MULT_SIZE)
  72. #define V_IO_MULT_SIZE(x) _SB_MAKEVALUE(x,S_IO_MULT_SIZE)
  73. #define G_IO_MULT_SIZE(x) _SB_GETVALUE(x,S_IO_MULT_SIZE,M_IO_MULT_SIZE)
  74. #define S_IO_REGSIZE 16 /* # bits to shift size for this reg */
  75. /*
  76. * Generic Bus Region Address (Table 11-6)
  77. */
  78. #define S_IO_START_ADDR 0
  79. #define M_IO_START_ADDR _SB_MAKEMASK(14,S_IO_START_ADDR)
  80. #define V_IO_START_ADDR(x) _SB_MAKEVALUE(x,S_IO_START_ADDR)
  81. #define G_IO_START_ADDR(x) _SB_GETVALUE(x,S_IO_START_ADDR,M_IO_START_ADDR)
  82. #define S_IO_ADDRBASE 16 /* # bits to shift addr for this reg */
  83. /*
  84. * Generic Bus Region 0 Timing Registers (Table 11-7)
  85. */
  86. #define S_IO_ALE_WIDTH 0
  87. #define M_IO_ALE_WIDTH _SB_MAKEMASK(3,S_IO_ALE_WIDTH)
  88. #define V_IO_ALE_WIDTH(x) _SB_MAKEVALUE(x,S_IO_ALE_WIDTH)
  89. #define G_IO_ALE_WIDTH(x) _SB_GETVALUE(x,S_IO_ALE_WIDTH,M_IO_ALE_WIDTH)
  90. #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
  91. #define M_IO_EARLY_CS _SB_MAKEMASK1(3)
  92. #endif /* 1250 PASS2 || 112x PASS1 */
  93. #define S_IO_ALE_TO_CS 4
  94. #define M_IO_ALE_TO_CS _SB_MAKEMASK(2,S_IO_ALE_TO_CS)
  95. #define V_IO_ALE_TO_CS(x) _SB_MAKEVALUE(x,S_IO_ALE_TO_CS)
  96. #define G_IO_ALE_TO_CS(x) _SB_GETVALUE(x,S_IO_ALE_TO_CS,M_IO_ALE_TO_CS)
  97. #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
  98. #define S_IO_BURST_WIDTH _SB_MAKE64(6)
  99. #define M_IO_BURST_WIDTH _SB_MAKEMASK(2,S_IO_BURST_WIDTH)
  100. #define V_IO_BURST_WIDTH(x) _SB_MAKEVALUE(x,S_IO_BURST_WIDTH)
  101. #define G_IO_BURST_WIDTH(x) _SB_GETVALUE(x,S_IO_BURST_WIDTH,M_IO_BURST_WIDTH)
  102. #endif /* 1250 PASS2 || 112x PASS1 */
  103. #define S_IO_CS_WIDTH 8
  104. #define M_IO_CS_WIDTH _SB_MAKEMASK(5,S_IO_CS_WIDTH)
  105. #define V_IO_CS_WIDTH(x) _SB_MAKEVALUE(x,S_IO_CS_WIDTH)
  106. #define G_IO_CS_WIDTH(x) _SB_GETVALUE(x,S_IO_CS_WIDTH,M_IO_CS_WIDTH)
  107. #define S_IO_RDY_SMPLE 13
  108. #define M_IO_RDY_SMPLE _SB_MAKEMASK(3,S_IO_RDY_SMPLE)
  109. #define V_IO_RDY_SMPLE(x) _SB_MAKEVALUE(x,S_IO_RDY_SMPLE)
  110. #define G_IO_RDY_SMPLE(x) _SB_GETVALUE(x,S_IO_RDY_SMPLE,M_IO_RDY_SMPLE)
  111. /*
  112. * Generic Bus Timing 1 Registers (Table 11-8)
  113. */
  114. #define S_IO_ALE_TO_WRITE 0
  115. #define M_IO_ALE_TO_WRITE _SB_MAKEMASK(3,S_IO_ALE_TO_WRITE)
  116. #define V_IO_ALE_TO_WRITE(x) _SB_MAKEVALUE(x,S_IO_ALE_TO_WRITE)
  117. #define G_IO_ALE_TO_WRITE(x) _SB_GETVALUE(x,S_IO_ALE_TO_WRITE,M_IO_ALE_TO_WRITE)
  118. #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
  119. #define M_IO_RDY_SYNC _SB_MAKEMASK1(3)
  120. #endif /* 1250 PASS2 || 112x PASS1 */
  121. #define S_IO_WRITE_WIDTH 4
  122. #define M_IO_WRITE_WIDTH _SB_MAKEMASK(4,S_IO_WRITE_WIDTH)
  123. #define V_IO_WRITE_WIDTH(x) _SB_MAKEVALUE(x,S_IO_WRITE_WIDTH)
  124. #define G_IO_WRITE_WIDTH(x) _SB_GETVALUE(x,S_IO_WRITE_WIDTH,M_IO_WRITE_WIDTH)
  125. #define S_IO_IDLE_CYCLE 8
  126. #define M_IO_IDLE_CYCLE _SB_MAKEMASK(4,S_IO_IDLE_CYCLE)
  127. #define V_IO_IDLE_CYCLE(x) _SB_MAKEVALUE(x,S_IO_IDLE_CYCLE)
  128. #define G_IO_IDLE_CYCLE(x) _SB_GETVALUE(x,S_IO_IDLE_CYCLE,M_IO_IDLE_CYCLE)
  129. #define S_IO_OE_TO_CS 12
  130. #define M_IO_OE_TO_CS _SB_MAKEMASK(2,S_IO_OE_TO_CS)
  131. #define V_IO_OE_TO_CS(x) _SB_MAKEVALUE(x,S_IO_OE_TO_CS)
  132. #define G_IO_OE_TO_CS(x) _SB_GETVALUE(x,S_IO_OE_TO_CS,M_IO_OE_TO_CS)
  133. #define S_IO_CS_TO_OE 14
  134. #define M_IO_CS_TO_OE _SB_MAKEMASK(2,S_IO_CS_TO_OE)
  135. #define V_IO_CS_TO_OE(x) _SB_MAKEVALUE(x,S_IO_CS_TO_OE)
  136. #define G_IO_CS_TO_OE(x) _SB_GETVALUE(x,S_IO_CS_TO_OE,M_IO_CS_TO_OE)
  137. /*
  138. * Generic Bus Interrupt Status Register (Table 11-9)
  139. */
  140. #define M_IO_CS_ERR_INT _SB_MAKEMASK(0,8)
  141. #define M_IO_CS0_ERR_INT _SB_MAKEMASK1(0)
  142. #define M_IO_CS1_ERR_INT _SB_MAKEMASK1(1)
  143. #define M_IO_CS2_ERR_INT _SB_MAKEMASK1(2)
  144. #define M_IO_CS3_ERR_INT _SB_MAKEMASK1(3)
  145. #define M_IO_CS4_ERR_INT _SB_MAKEMASK1(4)
  146. #define M_IO_CS5_ERR_INT _SB_MAKEMASK1(5)
  147. #define M_IO_CS6_ERR_INT _SB_MAKEMASK1(6)
  148. #define M_IO_CS7_ERR_INT _SB_MAKEMASK1(7)
  149. #define M_IO_RD_PAR_INT _SB_MAKEMASK1(9)
  150. #define M_IO_TIMEOUT_INT _SB_MAKEMASK1(10)
  151. #define M_IO_ILL_ADDR_INT _SB_MAKEMASK1(11)
  152. #define M_IO_MULT_CS_INT _SB_MAKEMASK1(12)
  153. #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
  154. #define M_IO_COH_ERR _SB_MAKEMASK1(14)
  155. #endif /* 1250 PASS2 || 112x PASS1 */
  156. /*
  157. * PCMCIA configuration register (Table 12-6)
  158. */
  159. #define M_PCMCIA_CFG_ATTRMEM _SB_MAKEMASK1(0)
  160. #define M_PCMCIA_CFG_3VEN _SB_MAKEMASK1(1)
  161. #define M_PCMCIA_CFG_5VEN _SB_MAKEMASK1(2)
  162. #define M_PCMCIA_CFG_VPPEN _SB_MAKEMASK1(3)
  163. #define M_PCMCIA_CFG_RESET _SB_MAKEMASK1(4)
  164. #define M_PCMCIA_CFG_APWRONEN _SB_MAKEMASK1(5)
  165. #define M_PCMCIA_CFG_CDMASK _SB_MAKEMASK1(6)
  166. #define M_PCMCIA_CFG_WPMASK _SB_MAKEMASK1(7)
  167. #define M_PCMCIA_CFG_RDYMASK _SB_MAKEMASK1(8)
  168. #define M_PCMCIA_CFG_PWRCTL _SB_MAKEMASK1(9)
  169. /*
  170. * PCMCIA status register (Table 12-7)
  171. */
  172. #define M_PCMCIA_STATUS_CD1 _SB_MAKEMASK1(0)
  173. #define M_PCMCIA_STATUS_CD2 _SB_MAKEMASK1(1)
  174. #define M_PCMCIA_STATUS_VS1 _SB_MAKEMASK1(2)
  175. #define M_PCMCIA_STATUS_VS2 _SB_MAKEMASK1(3)
  176. #define M_PCMCIA_STATUS_WP _SB_MAKEMASK1(4)
  177. #define M_PCMCIA_STATUS_RDY _SB_MAKEMASK1(5)
  178. #define M_PCMCIA_STATUS_3VEN _SB_MAKEMASK1(6)
  179. #define M_PCMCIA_STATUS_5VEN _SB_MAKEMASK1(7)
  180. #define M_PCMCIA_STATUS_CDCHG _SB_MAKEMASK1(8)
  181. #define M_PCMCIA_STATUS_WPCHG _SB_MAKEMASK1(9)
  182. #define M_PCMCIA_STATUS_RDYCHG _SB_MAKEMASK1(10)
  183. /*
  184. * GPIO Interrupt Type Register (table 13-3)
  185. */
  186. #define K_GPIO_INTR_DISABLE 0
  187. #define K_GPIO_INTR_EDGE 1
  188. #define K_GPIO_INTR_LEVEL 2
  189. #define K_GPIO_INTR_SPLIT 3
  190. #define S_GPIO_INTR_TYPEX(n) (((n)/2)*2)
  191. #define M_GPIO_INTR_TYPEX(n) _SB_MAKEMASK(2,S_GPIO_INTR_TYPEX(n))
  192. #define V_GPIO_INTR_TYPEX(n,x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPEX(n))
  193. #define G_GPIO_INTR_TYPEX(n,x) _SB_GETVALUE(x,S_GPIO_INTR_TYPEX(n),M_GPIO_INTR_TYPEX(n))
  194. #define S_GPIO_INTR_TYPE0 0
  195. #define M_GPIO_INTR_TYPE0 _SB_MAKEMASK(2,S_GPIO_INTR_TYPE0)
  196. #define V_GPIO_INTR_TYPE0(x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPE0)
  197. #define G_GPIO_INTR_TYPE0(x) _SB_GETVALUE(x,S_GPIO_INTR_TYPE0,M_GPIO_INTR_TYPE0)
  198. #define S_GPIO_INTR_TYPE2 2
  199. #define M_GPIO_INTR_TYPE2 _SB_MAKEMASK(2,S_GPIO_INTR_TYPE2)
  200. #define V_GPIO_INTR_TYPE2(x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPE2)
  201. #define G_GPIO_INTR_TYPE2(x) _SB_GETVALUE(x,S_GPIO_INTR_TYPE2,M_GPIO_INTR_TYPE2)
  202. #define S_GPIO_INTR_TYPE4 4
  203. #define M_GPIO_INTR_TYPE4 _SB_MAKEMASK(2,S_GPIO_INTR_TYPE4)
  204. #define V_GPIO_INTR_TYPE4(x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPE4)
  205. #define G_GPIO_INTR_TYPE4(x) _SB_GETVALUE(x,S_GPIO_INTR_TYPE4,M_GPIO_INTR_TYPE4)
  206. #define S_GPIO_INTR_TYPE6 6
  207. #define M_GPIO_INTR_TYPE6 _SB_MAKEMASK(2,S_GPIO_INTR_TYPE6)
  208. #define V_GPIO_INTR_TYPE6(x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPE6)
  209. #define G_GPIO_INTR_TYPE6(x) _SB_GETVALUE(x,S_GPIO_INTR_TYPE6,M_GPIO_INTR_TYPE6)
  210. #define S_GPIO_INTR_TYPE8 8
  211. #define M_GPIO_INTR_TYPE8 _SB_MAKEMASK(2,S_GPIO_INTR_TYPE8)
  212. #define V_GPIO_INTR_TYPE8(x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPE8)
  213. #define G_GPIO_INTR_TYPE8(x) _SB_GETVALUE(x,S_GPIO_INTR_TYPE8,M_GPIO_INTR_TYPE8)
  214. #define S_GPIO_INTR_TYPE10 10
  215. #define M_GPIO_INTR_TYPE10 _SB_MAKEMASK(2,S_GPIO_INTR_TYPE10)
  216. #define V_GPIO_INTR_TYPE10(x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPE10)
  217. #define G_GPIO_INTR_TYPE10(x) _SB_GETVALUE(x,S_GPIO_INTR_TYPE10,M_GPIO_INTR_TYPE10)
  218. #define S_GPIO_INTR_TYPE12 12
  219. #define M_GPIO_INTR_TYPE12 _SB_MAKEMASK(2,S_GPIO_INTR_TYPE12)
  220. #define V_GPIO_INTR_TYPE12(x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPE12)
  221. #define G_GPIO_INTR_TYPE12(x) _SB_GETVALUE(x,S_GPIO_INTR_TYPE12,M_GPIO_INTR_TYPE12)
  222. #define S_GPIO_INTR_TYPE14 14
  223. #define M_GPIO_INTR_TYPE14 _SB_MAKEMASK(2,S_GPIO_INTR_TYPE14)
  224. #define V_GPIO_INTR_TYPE14(x) _SB_MAKEVALUE(x,S_GPIO_INTR_TYPE14)
  225. #define G_GPIO_INTR_TYPE14(x) _SB_GETVALUE(x,S_GPIO_INTR_TYPE14,M_GPIO_INTR_TYPE14)
  226. #endif