au1xxx_dbdma.h 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299
  1. /*
  2. *
  3. * BRIEF MODULE DESCRIPTION
  4. * Include file for Alchemy Semiconductor's Au1550 Descriptor
  5. * Based DMA Controller.
  6. *
  7. * Copyright 2004 Embedded Edge, LLC
  8. * dan@embeddededge.com
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. *
  15. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  16. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  17. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  18. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  19. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  20. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  21. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  22. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  23. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  24. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  25. *
  26. * You should have received a copy of the GNU General Public License along
  27. * with this program; if not, write to the Free Software Foundation, Inc.,
  28. * 675 Mass Ave, Cambridge, MA 02139, USA.
  29. */
  30. /* Specifics for the Au1xxx Descriptor-Based DMA Controllers, first
  31. * seen in the AU1550 part.
  32. */
  33. #ifndef _AU1000_DBDMA_H_
  34. #define _AU1000_DBDMA_H_
  35. #include <linux/config.h>
  36. #ifndef _LANGUAGE_ASSEMBLY
  37. /* The DMA base addresses.
  38. * The Channels are every 256 bytes (0x0100) from the channel 0 base.
  39. * Interrupt status/enable is bits 15:0 for channels 15 to zero.
  40. */
  41. #define DDMA_GLOBAL_BASE 0xb4003000
  42. #define DDMA_CHANNEL_BASE 0xb4002000
  43. typedef struct dbdma_global {
  44. u32 ddma_config;
  45. u32 ddma_intstat;
  46. u32 ddma_throttle;
  47. u32 ddma_inten;
  48. } dbdma_global_t;
  49. /* General Configuration.
  50. */
  51. #define DDMA_CONFIG_AF (1 << 2)
  52. #define DDMA_CONFIG_AH (1 << 1)
  53. #define DDMA_CONFIG_AL (1 << 0)
  54. #define DDMA_THROTTLE_EN (1 << 31)
  55. /* The structure of a DMA Channel.
  56. */
  57. typedef struct au1xxx_dma_channel {
  58. u32 ddma_cfg; /* See below */
  59. u32 ddma_desptr; /* 32-byte aligned pointer to descriptor */
  60. u32 ddma_statptr; /* word aligned pointer to status word */
  61. u32 ddma_dbell; /* A write activates channel operation */
  62. u32 ddma_irq; /* If bit 0 set, interrupt pending */
  63. u32 ddma_stat; /* See below */
  64. u32 ddma_bytecnt; /* Byte count, valid only when chan idle */
  65. /* Remainder, up to the 256 byte boundary, is reserved.
  66. */
  67. } au1x_dma_chan_t;
  68. #define DDMA_CFG_SED (1 << 9) /* source DMA level/edge detect */
  69. #define DDMA_CFG_SP (1 << 8) /* source DMA polarity */
  70. #define DDMA_CFG_DED (1 << 7) /* destination DMA level/edge detect */
  71. #define DDMA_CFG_DP (1 << 6) /* destination DMA polarity */
  72. #define DDMA_CFG_SYNC (1 << 5) /* Sync static bus controller */
  73. #define DDMA_CFG_PPR (1 << 4) /* PCI posted read/write control */
  74. #define DDMA_CFG_DFN (1 << 3) /* Descriptor fetch non-coherent */
  75. #define DDMA_CFG_SBE (1 << 2) /* Source big endian */
  76. #define DDMA_CFG_DBE (1 << 1) /* Destination big endian */
  77. #define DDMA_CFG_EN (1 << 0) /* Channel enable */
  78. /* Always set when descriptor processing done, regardless of
  79. * interrupt enable state. Reflected in global intstat, don't
  80. * clear this until global intstat is read/used.
  81. */
  82. #define DDMA_IRQ_IN (1 << 0)
  83. #define DDMA_STAT_DB (1 << 2) /* Doorbell pushed */
  84. #define DDMA_STAT_V (1 << 1) /* Descriptor valid */
  85. #define DDMA_STAT_H (1 << 0) /* Channel Halted */
  86. /* "Standard" DDMA Descriptor.
  87. * Must be 32-byte aligned.
  88. */
  89. typedef struct au1xxx_ddma_desc {
  90. u32 dscr_cmd0; /* See below */
  91. u32 dscr_cmd1; /* See below */
  92. u32 dscr_source0; /* source phys address */
  93. u32 dscr_source1; /* See below */
  94. u32 dscr_dest0; /* Destination address */
  95. u32 dscr_dest1; /* See below */
  96. u32 dscr_stat; /* completion status */
  97. u32 dscr_nxtptr; /* Next descriptor pointer (mostly) */
  98. } au1x_ddma_desc_t;
  99. #define DSCR_CMD0_V (1 << 31) /* Descriptor valid */
  100. #define DSCR_CMD0_MEM (1 << 30) /* mem-mem transfer */
  101. #define DSCR_CMD0_SID_MASK (0x1f << 25) /* Source ID */
  102. #define DSCR_CMD0_DID_MASK (0x1f << 20) /* Destination ID */
  103. #define DSCR_CMD0_SW_MASK (0x3 << 18) /* Source Width */
  104. #define DSCR_CMD0_DW_MASK (0x3 << 16) /* Destination Width */
  105. #define DSCR_CMD0_ARB (0x1 << 15) /* Set for Hi Pri */
  106. #define DSCR_CMD0_DT_MASK (0x3 << 13) /* Descriptor Type */
  107. #define DSCR_CMD0_SN (0x1 << 12) /* Source non-coherent */
  108. #define DSCR_CMD0_DN (0x1 << 11) /* Destination non-coherent */
  109. #define DSCR_CMD0_SM (0x1 << 10) /* Stride mode */
  110. #define DSCR_CMD0_IE (0x1 << 8) /* Interrupt Enable */
  111. #define DSCR_CMD0_SP (0x1 << 4) /* Status pointer select */
  112. #define DSCR_CMD0_CV (0x1 << 2) /* Clear Valid when done */
  113. #define DSCR_CMD0_ST_MASK (0x3 << 0) /* Status instruction */
  114. /* Command 0 device IDs.
  115. */
  116. #define DSCR_CMD0_UART0_TX 0
  117. #define DSCR_CMD0_UART0_RX 1
  118. #define DSCR_CMD0_UART3_TX 2
  119. #define DSCR_CMD0_UART3_RX 3
  120. #define DSCR_CMD0_DMA_REQ0 4
  121. #define DSCR_CMD0_DMA_REQ1 5
  122. #define DSCR_CMD0_DMA_REQ2 6
  123. #define DSCR_CMD0_DMA_REQ3 7
  124. #define DSCR_CMD0_USBDEV_RX0 8
  125. #define DSCR_CMD0_USBDEV_TX0 9
  126. #define DSCR_CMD0_USBDEV_TX1 10
  127. #define DSCR_CMD0_USBDEV_TX2 11
  128. #define DSCR_CMD0_USBDEV_RX3 12
  129. #define DSCR_CMD0_USBDEV_RX4 13
  130. #define DSCR_CMD0_PSC0_TX 14
  131. #define DSCR_CMD0_PSC0_RX 15
  132. #define DSCR_CMD0_PSC1_TX 16
  133. #define DSCR_CMD0_PSC1_RX 17
  134. #define DSCR_CMD0_PSC2_TX 18
  135. #define DSCR_CMD0_PSC2_RX 19
  136. #define DSCR_CMD0_PSC3_TX 20
  137. #define DSCR_CMD0_PSC3_RX 21
  138. #define DSCR_CMD0_PCI_WRITE 22
  139. #define DSCR_CMD0_NAND_FLASH 23
  140. #define DSCR_CMD0_MAC0_RX 24
  141. #define DSCR_CMD0_MAC0_TX 25
  142. #define DSCR_CMD0_MAC1_RX 26
  143. #define DSCR_CMD0_MAC1_TX 27
  144. #define DSCR_CMD0_THROTTLE 30
  145. #define DSCR_CMD0_ALWAYS 31
  146. #define DSCR_NDEV_IDS 32
  147. #define DSCR_CMD0_SID(x) (((x) & 0x1f) << 25)
  148. #define DSCR_CMD0_DID(x) (((x) & 0x1f) << 20)
  149. /* Source/Destination transfer width.
  150. */
  151. #define DSCR_CMD0_BYTE 0
  152. #define DSCR_CMD0_HALFWORD 1
  153. #define DSCR_CMD0_WORD 2
  154. #define DSCR_CMD0_SW(x) (((x) & 0x3) << 18)
  155. #define DSCR_CMD0_DW(x) (((x) & 0x3) << 16)
  156. /* DDMA Descriptor Type.
  157. */
  158. #define DSCR_CMD0_STANDARD 0
  159. #define DSCR_CMD0_LITERAL 1
  160. #define DSCR_CMD0_CMP_BRANCH 2
  161. #define DSCR_CMD0_DT(x) (((x) & 0x3) << 13)
  162. /* Status Instruction.
  163. */
  164. #define DSCR_CMD0_ST_NOCHANGE 0 /* Don't change */
  165. #define DSCR_CMD0_ST_CURRENT 1 /* Write current status */
  166. #define DSCR_CMD0_ST_CMD0 2 /* Write cmd0 with V cleared */
  167. #define DSCR_CMD0_ST_BYTECNT 3 /* Write remaining byte count */
  168. #define DSCR_CMD0_ST(x) (((x) & 0x3) << 0)
  169. /* Descriptor Command 1
  170. */
  171. #define DSCR_CMD1_SUPTR_MASK (0xf << 28) /* upper 4 bits of src addr */
  172. #define DSCR_CMD1_DUPTR_MASK (0xf << 24) /* upper 4 bits of dest addr */
  173. #define DSCR_CMD1_FL_MASK (0x3 << 22) /* Flag bits */
  174. #define DSCR_CMD1_BC_MASK (0x3fffff) /* Byte count */
  175. /* Flag description.
  176. */
  177. #define DSCR_CMD1_FL_MEM_STRIDE0 0
  178. #define DSCR_CMD1_FL_MEM_STRIDE1 1
  179. #define DSCR_CMD1_FL_MEM_STRIDE2 2
  180. #define DSCR_CMD1_FL(x) (((x) & 0x3) << 22)
  181. /* Source1, 1-dimensional stride.
  182. */
  183. #define DSCR_SRC1_STS_MASK (3 << 30) /* Src xfer size */
  184. #define DSCR_SRC1_SAM_MASK (3 << 28) /* Src xfer movement */
  185. #define DSCR_SRC1_SB_MASK (0x3fff << 14) /* Block size */
  186. #define DSCR_SRC1_SB(x) (((x) & 0x3fff) << 14)
  187. #define DSCR_SRC1_SS_MASK (0x3fff << 0) /* Stride */
  188. #define DSCR_SRC1_SS(x) (((x) & 0x3fff) << 0)
  189. /* Dest1, 1-dimensional stride.
  190. */
  191. #define DSCR_DEST1_DTS_MASK (3 << 30) /* Dest xfer size */
  192. #define DSCR_DEST1_DAM_MASK (3 << 28) /* Dest xfer movement */
  193. #define DSCR_DEST1_DB_MASK (0x3fff << 14) /* Block size */
  194. #define DSCR_DEST1_DB(x) (((x) & 0x3fff) << 14)
  195. #define DSCR_DEST1_DS_MASK (0x3fff << 0) /* Stride */
  196. #define DSCR_DEST1_DS(x) (((x) & 0x3fff) << 0)
  197. #define DSCR_xTS_SIZE1 0
  198. #define DSCR_xTS_SIZE2 1
  199. #define DSCR_xTS_SIZE4 2
  200. #define DSCR_xTS_SIZE8 3
  201. #define DSCR_SRC1_STS(x) (((x) & 3) << 30)
  202. #define DSCR_DEST1_DTS(x) (((x) & 3) << 30)
  203. #define DSCR_xAM_INCREMENT 0
  204. #define DSCR_xAM_DECREMENT 1
  205. #define DSCR_xAM_STATIC 2
  206. #define DSCR_xAM_BURST 3
  207. #define DSCR_SRC1_SAM(x) (((x) & 3) << 28)
  208. #define DSCR_DEST1_DAM(x) (((x) & 3) << 28)
  209. /* The next descriptor pointer.
  210. */
  211. #define DSCR_NXTPTR_MASK (0x07ffffff)
  212. #define DSCR_NXTPTR(x) ((x) >> 5)
  213. #define DSCR_GET_NXTPTR(x) ((x) << 5)
  214. #define DSCR_NXTPTR_MS (1 << 27)
  215. /* The number of DBDMA channels.
  216. */
  217. #define NUM_DBDMA_CHANS 16
  218. /* External functions for drivers to use.
  219. */
  220. /* Use this to allocate a dbdma channel. The device ids are one of the
  221. * DSCR_CMD0 devices IDs, which is usually redefined to a more
  222. * meaningful name. The 'callback' is called during dma completion
  223. * interrupt.
  224. */
  225. u32 au1xxx_dbdma_chan_alloc(u32 srcid, u32 destid,
  226. void (*callback)(int, void *, struct pt_regs *), void *callparam);
  227. #define DBDMA_MEM_CHAN DSCR_CMD0_ALWAYS
  228. /* ACK! These should be in a board specific description file.
  229. */
  230. #ifdef CONFIG_MIPS_PB1550
  231. #define DBDMA_AC97_TX_CHAN DSCR_CMD0_PSC1_TX
  232. #define DBDMA_AC97_RX_CHAN DSCR_CMD0_PSC1_RX
  233. #endif
  234. #ifdef CONFIG_MIPS_DB1550
  235. #define DBDMA_AC97_TX_CHAN DSCR_CMD0_PSC1_TX
  236. #define DBDMA_AC97_RX_CHAN DSCR_CMD0_PSC1_RX
  237. #endif
  238. /* Set the device width of a in/out fifo.
  239. */
  240. u32 au1xxx_dbdma_set_devwidth(u32 chanid, int bits);
  241. /* Allocate a ring of descriptors for dbdma.
  242. */
  243. u32 au1xxx_dbdma_ring_alloc(u32 chanid, int entries);
  244. /* Put buffers on source/destination descriptors.
  245. */
  246. u32 au1xxx_dbdma_put_source(u32 chanid, void *buf, int nbytes);
  247. u32 au1xxx_dbdma_put_dest(u32 chanid, void *buf, int nbytes);
  248. /* Get a buffer from the destination descriptor.
  249. */
  250. u32 au1xxx_dbdma_get_dest(u32 chanid, void **buf, int *nbytes);
  251. void au1xxx_dbdma_stop(u32 chanid);
  252. void au1xxx_dbdma_start(u32 chanid);
  253. void au1xxx_dbdma_reset(u32 chanid);
  254. u32 au1xxx_get_dma_residue(u32 chanid);
  255. void au1xxx_dbdma_chan_free(u32 chanid);
  256. void au1xxx_dbdma_dump(u32 chanid);
  257. #endif /* _LANGUAGE_ASSEMBLY */
  258. #endif /* _AU1000_DBDMA_H_ */