gt96100.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427
  1. /*
  2. * Copyright 2000 MontaVista Software Inc.
  3. * Author: MontaVista Software, Inc.
  4. * stevel@mvista.com or source@mvista.com
  5. *
  6. * This program is free software; you can distribute it and/or modify it
  7. * under the terms of the GNU General Public License (Version 2) as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  13. * for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, write to the Free Software Foundation, Inc.,
  17. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  18. *
  19. * Register offsets of the MIPS GT96100 Advanced Communication Controller.
  20. */
  21. #ifndef _GT96100_H
  22. #define _GT96100_H
  23. /*
  24. * Galileo GT96100 internal register base.
  25. */
  26. #define MIPS_GT96100_BASE (KSEG1ADDR(0x14000000))
  27. #define GT96100_WRITE(ofs, data) \
  28. *(volatile u32 *)(MIPS_GT96100_BASE+ofs) = cpu_to_le32(data)
  29. #define GT96100_READ(ofs) \
  30. le32_to_cpu(*(volatile u32 *)(MIPS_GT96100_BASE+ofs))
  31. #define GT96100_ETH_IO_SIZE 0x4000
  32. /************************************************************************
  33. * Register offset addresses follow
  34. ************************************************************************/
  35. /* CPU Interface Control Registers */
  36. #define GT96100_CPU_INTERF_CONFIG 0x000000
  37. /* Ethernet Ports */
  38. #define GT96100_ETH_PHY_ADDR_REG 0x080800
  39. #define GT96100_ETH_SMI_REG 0x080810
  40. /*
  41. These are offsets to port 0 registers. Add GT96100_ETH_IO_SIZE to
  42. get offsets to port 1 registers.
  43. */
  44. #define GT96100_ETH_PORT_CONFIG 0x084800
  45. #define GT96100_ETH_PORT_CONFIG_EXT 0x084808
  46. #define GT96100_ETH_PORT_COMM 0x084810
  47. #define GT96100_ETH_PORT_STATUS 0x084818
  48. #define GT96100_ETH_SER_PARAM 0x084820
  49. #define GT96100_ETH_HASH_TBL_PTR 0x084828
  50. #define GT96100_ETH_FLOW_CNTRL_SRC_ADDR_L 0x084830
  51. #define GT96100_ETH_FLOW_CNTRL_SRC_ADDR_H 0x084838
  52. #define GT96100_ETH_SDMA_CONFIG 0x084840
  53. #define GT96100_ETH_SDMA_COMM 0x084848
  54. #define GT96100_ETH_INT_CAUSE 0x084850
  55. #define GT96100_ETH_INT_MASK 0x084858
  56. #define GT96100_ETH_1ST_RX_DESC_PTR0 0x084880
  57. #define GT96100_ETH_1ST_RX_DESC_PTR1 0x084884
  58. #define GT96100_ETH_1ST_RX_DESC_PTR2 0x084888
  59. #define GT96100_ETH_1ST_RX_DESC_PTR3 0x08488C
  60. #define GT96100_ETH_CURR_RX_DESC_PTR0 0x0848A0
  61. #define GT96100_ETH_CURR_RX_DESC_PTR1 0x0848A4
  62. #define GT96100_ETH_CURR_RX_DESC_PTR2 0x0848A8
  63. #define GT96100_ETH_CURR_RX_DESC_PTR3 0x0848AC
  64. #define GT96100_ETH_CURR_TX_DESC_PTR0 0x0848E0
  65. #define GT96100_ETH_CURR_TX_DESC_PTR1 0x0848E4
  66. #define GT96100_ETH_MIB_COUNT_BASE 0x085800
  67. /* SDMAs */
  68. #define GT96100_SDMA_GROUP_CONFIG 0x101AF0
  69. /* SDMA Group 0 */
  70. #define GT96100_SDMA_G0_CHAN0_CONFIG 0x000900
  71. #define GT96100_SDMA_G0_CHAN0_COMM 0x000908
  72. #define GT96100_SDMA_G0_CHAN0_RX_DESC_BASE 0x008900
  73. #define GT96100_SDMA_G0_CHAN0_CURR_RX_DESC_PTR 0x008910
  74. #define GT96100_SDMA_G0_CHAN0_TX_DESC_BASE 0x00C900
  75. #define GT96100_SDMA_G0_CHAN0_CURR_TX_DESC_PTR 0x00C910
  76. #define GT96100_SDMA_G0_CHAN0_1ST_TX_DESC_PTR 0x00C914
  77. #define GT96100_SDMA_G0_CHAN1_CONFIG 0x010900
  78. #define GT96100_SDMA_G0_CHAN1_COMM 0x010908
  79. #define GT96100_SDMA_G0_CHAN1_RX_DESC_BASE 0x018900
  80. #define GT96100_SDMA_G0_CHAN1_CURR_RX_DESC_PTR 0x018910
  81. #define GT96100_SDMA_G0_CHAN1_TX_DESC_BASE 0x01C900
  82. #define GT96100_SDMA_G0_CHAN1_CURR_TX_DESC_PTR 0x01C910
  83. #define GT96100_SDMA_G0_CHAN1_1ST_TX_DESC_PTR 0x01C914
  84. #define GT96100_SDMA_G0_CHAN2_CONFIG 0x020900
  85. #define GT96100_SDMA_G0_CHAN2_COMM 0x020908
  86. #define GT96100_SDMA_G0_CHAN2_RX_DESC_BASE 0x028900
  87. #define GT96100_SDMA_G0_CHAN2_CURR_RX_DESC_PTR 0x028910
  88. #define GT96100_SDMA_G0_CHAN2_TX_DESC_BASE 0x02C900
  89. #define GT96100_SDMA_G0_CHAN2_CURR_TX_DESC_PTR 0x02C910
  90. #define GT96100_SDMA_G0_CHAN2_1ST_TX_DESC_PTR 0x02C914
  91. #define GT96100_SDMA_G0_CHAN3_CONFIG 0x030900
  92. #define GT96100_SDMA_G0_CHAN3_COMM 0x030908
  93. #define GT96100_SDMA_G0_CHAN3_RX_DESC_BASE 0x038900
  94. #define GT96100_SDMA_G0_CHAN3_CURR_RX_DESC_PTR 0x038910
  95. #define GT96100_SDMA_G0_CHAN3_TX_DESC_BASE 0x03C900
  96. #define GT96100_SDMA_G0_CHAN3_CURR_TX_DESC_PTR 0x03C910
  97. #define GT96100_SDMA_G0_CHAN3_1ST_TX_DESC_PTR 0x03C914
  98. #define GT96100_SDMA_G0_CHAN4_CONFIG 0x040900
  99. #define GT96100_SDMA_G0_CHAN4_COMM 0x040908
  100. #define GT96100_SDMA_G0_CHAN4_RX_DESC_BASE 0x048900
  101. #define GT96100_SDMA_G0_CHAN4_CURR_RX_DESC_PTR 0x048910
  102. #define GT96100_SDMA_G0_CHAN4_TX_DESC_BASE 0x04C900
  103. #define GT96100_SDMA_G0_CHAN4_CURR_TX_DESC_PTR 0x04C910
  104. #define GT96100_SDMA_G0_CHAN4_1ST_TX_DESC_PTR 0x04C914
  105. #define GT96100_SDMA_G0_CHAN5_CONFIG 0x050900
  106. #define GT96100_SDMA_G0_CHAN5_COMM 0x050908
  107. #define GT96100_SDMA_G0_CHAN5_RX_DESC_BASE 0x058900
  108. #define GT96100_SDMA_G0_CHAN5_CURR_RX_DESC_PTR 0x058910
  109. #define GT96100_SDMA_G0_CHAN5_TX_DESC_BASE 0x05C900
  110. #define GT96100_SDMA_G0_CHAN5_CURR_TX_DESC_PTR 0x05C910
  111. #define GT96100_SDMA_G0_CHAN5_1ST_TX_DESC_PTR 0x05C914
  112. #define GT96100_SDMA_G0_CHAN6_CONFIG 0x060900
  113. #define GT96100_SDMA_G0_CHAN6_COMM 0x060908
  114. #define GT96100_SDMA_G0_CHAN6_RX_DESC_BASE 0x068900
  115. #define GT96100_SDMA_G0_CHAN6_CURR_RX_DESC_PTR 0x068910
  116. #define GT96100_SDMA_G0_CHAN6_TX_DESC_BASE 0x06C900
  117. #define GT96100_SDMA_G0_CHAN6_CURR_TX_DESC_PTR 0x06C910
  118. #define GT96100_SDMA_G0_CHAN6_1ST_TX_DESC_PTR 0x06C914
  119. #define GT96100_SDMA_G0_CHAN7_CONFIG 0x070900
  120. #define GT96100_SDMA_G0_CHAN7_COMM 0x070908
  121. #define GT96100_SDMA_G0_CHAN7_RX_DESC_BASE 0x078900
  122. #define GT96100_SDMA_G0_CHAN7_CURR_RX_DESC_PTR 0x078910
  123. #define GT96100_SDMA_G0_CHAN7_TX_DESC_BASE 0x07C900
  124. #define GT96100_SDMA_G0_CHAN7_CURR_TX_DESC_PTR 0x07C910
  125. #define GT96100_SDMA_G0_CHAN7_1ST_TX_DESC_PTR 0x07C914
  126. /* SDMA Group 1 */
  127. #define GT96100_SDMA_G1_CHAN0_CONFIG 0x100900
  128. #define GT96100_SDMA_G1_CHAN0_COMM 0x100908
  129. #define GT96100_SDMA_G1_CHAN0_RX_DESC_BASE 0x108900
  130. #define GT96100_SDMA_G1_CHAN0_CURR_RX_DESC_PTR 0x108910
  131. #define GT96100_SDMA_G1_CHAN0_TX_DESC_BASE 0x10C900
  132. #define GT96100_SDMA_G1_CHAN0_CURR_TX_DESC_PTR 0x10C910
  133. #define GT96100_SDMA_G1_CHAN0_1ST_TX_DESC_PTR 0x10C914
  134. #define GT96100_SDMA_G1_CHAN1_CONFIG 0x110900
  135. #define GT96100_SDMA_G1_CHAN1_COMM 0x110908
  136. #define GT96100_SDMA_G1_CHAN1_RX_DESC_BASE 0x118900
  137. #define GT96100_SDMA_G1_CHAN1_CURR_RX_DESC_PTR 0x118910
  138. #define GT96100_SDMA_G1_CHAN1_TX_DESC_BASE 0x11C900
  139. #define GT96100_SDMA_G1_CHAN1_CURR_TX_DESC_PTR 0x11C910
  140. #define GT96100_SDMA_G1_CHAN1_1ST_TX_DESC_PTR 0x11C914
  141. #define GT96100_SDMA_G1_CHAN2_CONFIG 0x120900
  142. #define GT96100_SDMA_G1_CHAN2_COMM 0x120908
  143. #define GT96100_SDMA_G1_CHAN2_RX_DESC_BASE 0x128900
  144. #define GT96100_SDMA_G1_CHAN2_CURR_RX_DESC_PTR 0x128910
  145. #define GT96100_SDMA_G1_CHAN2_TX_DESC_BASE 0x12C900
  146. #define GT96100_SDMA_G1_CHAN2_CURR_TX_DESC_PTR 0x12C910
  147. #define GT96100_SDMA_G1_CHAN2_1ST_TX_DESC_PTR 0x12C914
  148. #define GT96100_SDMA_G1_CHAN3_CONFIG 0x130900
  149. #define GT96100_SDMA_G1_CHAN3_COMM 0x130908
  150. #define GT96100_SDMA_G1_CHAN3_RX_DESC_BASE 0x138900
  151. #define GT96100_SDMA_G1_CHAN3_CURR_RX_DESC_PTR 0x138910
  152. #define GT96100_SDMA_G1_CHAN3_TX_DESC_BASE 0x13C900
  153. #define GT96100_SDMA_G1_CHAN3_CURR_TX_DESC_PTR 0x13C910
  154. #define GT96100_SDMA_G1_CHAN3_1ST_TX_DESC_PTR 0x13C914
  155. #define GT96100_SDMA_G1_CHAN4_CONFIG 0x140900
  156. #define GT96100_SDMA_G1_CHAN4_COMM 0x140908
  157. #define GT96100_SDMA_G1_CHAN4_RX_DESC_BASE 0x148900
  158. #define GT96100_SDMA_G1_CHAN4_CURR_RX_DESC_PTR 0x148910
  159. #define GT96100_SDMA_G1_CHAN4_TX_DESC_BASE 0x14C900
  160. #define GT96100_SDMA_G1_CHAN4_CURR_TX_DESC_PTR 0x14C910
  161. #define GT96100_SDMA_G1_CHAN4_1ST_TX_DESC_PTR 0x14C914
  162. #define GT96100_SDMA_G1_CHAN5_CONFIG 0x150900
  163. #define GT96100_SDMA_G1_CHAN5_COMM 0x150908
  164. #define GT96100_SDMA_G1_CHAN5_RX_DESC_BASE 0x158900
  165. #define GT96100_SDMA_G1_CHAN5_CURR_RX_DESC_PTR 0x158910
  166. #define GT96100_SDMA_G1_CHAN5_TX_DESC_BASE 0x15C900
  167. #define GT96100_SDMA_G1_CHAN5_CURR_TX_DESC_PTR 0x15C910
  168. #define GT96100_SDMA_G1_CHAN5_1ST_TX_DESC_PTR 0x15C914
  169. #define GT96100_SDMA_G1_CHAN6_CONFIG 0x160900
  170. #define GT96100_SDMA_G1_CHAN6_COMM 0x160908
  171. #define GT96100_SDMA_G1_CHAN6_RX_DESC_BASE 0x168900
  172. #define GT96100_SDMA_G1_CHAN6_CURR_RX_DESC_PTR 0x168910
  173. #define GT96100_SDMA_G1_CHAN6_TX_DESC_BASE 0x16C900
  174. #define GT96100_SDMA_G1_CHAN6_CURR_TX_DESC_PTR 0x16C910
  175. #define GT96100_SDMA_G1_CHAN6_1ST_TX_DESC_PTR 0x16C914
  176. #define GT96100_SDMA_G1_CHAN7_CONFIG 0x170900
  177. #define GT96100_SDMA_G1_CHAN7_COMM 0x170908
  178. #define GT96100_SDMA_G1_CHAN7_RX_DESC_BASE 0x178900
  179. #define GT96100_SDMA_G1_CHAN7_CURR_RX_DESC_PTR 0x178910
  180. #define GT96100_SDMA_G1_CHAN7_TX_DESC_BASE 0x17C900
  181. #define GT96100_SDMA_G1_CHAN7_CURR_TX_DESC_PTR 0x17C910
  182. #define GT96100_SDMA_G1_CHAN7_1ST_TX_DESC_PTR 0x17C914
  183. /* MPSCs */
  184. #define GT96100_MPSC0_MAIN_CONFIG_LOW 0x000A00
  185. #define GT96100_MPSC0_MAIN_CONFIG_HIGH 0x000A04
  186. #define GT96100_MPSC0_PROTOCOL_CONFIG 0x000A08
  187. #define GT96100_MPSC_CHAN0_REG1 0x000A0C
  188. #define GT96100_MPSC_CHAN0_REG2 0x000A10
  189. #define GT96100_MPSC_CHAN0_REG3 0x000A14
  190. #define GT96100_MPSC_CHAN0_REG4 0x000A18
  191. #define GT96100_MPSC_CHAN0_REG5 0x000A1C
  192. #define GT96100_MPSC_CHAN0_REG6 0x000A20
  193. #define GT96100_MPSC_CHAN0_REG7 0x000A24
  194. #define GT96100_MPSC_CHAN0_REG8 0x000A28
  195. #define GT96100_MPSC_CHAN0_REG9 0x000A2C
  196. #define GT96100_MPSC_CHAN0_REG10 0x000A30
  197. #define GT96100_MPSC_CHAN0_REG11 0x000A34
  198. #define GT96100_MPSC1_MAIN_CONFIG_LOW 0x008A00
  199. #define GT96100_MPSC1_MAIN_CONFIG_HIGH 0x008A04
  200. #define GT96100_MPSC1_PROTOCOL_CONFIG 0x008A08
  201. #define GT96100_MPSC_CHAN1_REG1 0x008A0C
  202. #define GT96100_MPSC_CHAN1_REG2 0x008A10
  203. #define GT96100_MPSC_CHAN1_REG3 0x008A14
  204. #define GT96100_MPSC_CHAN1_REG4 0x008A18
  205. #define GT96100_MPSC_CHAN1_REG5 0x008A1C
  206. #define GT96100_MPSC_CHAN1_REG6 0x008A20
  207. #define GT96100_MPSC_CHAN1_REG7 0x008A24
  208. #define GT96100_MPSC_CHAN1_REG8 0x008A28
  209. #define GT96100_MPSC_CHAN1_REG9 0x008A2C
  210. #define GT96100_MPSC_CHAN1_REG10 0x008A30
  211. #define GT96100_MPSC_CHAN1_REG11 0x008A34
  212. #define GT96100_MPSC2_MAIN_CONFIG_LOW 0x010A00
  213. #define GT96100_MPSC2_MAIN_CONFIG_HIGH 0x010A04
  214. #define GT96100_MPSC2_PROTOCOL_CONFIG 0x010A08
  215. #define GT96100_MPSC_CHAN2_REG1 0x010A0C
  216. #define GT96100_MPSC_CHAN2_REG2 0x010A10
  217. #define GT96100_MPSC_CHAN2_REG3 0x010A14
  218. #define GT96100_MPSC_CHAN2_REG4 0x010A18
  219. #define GT96100_MPSC_CHAN2_REG5 0x010A1C
  220. #define GT96100_MPSC_CHAN2_REG6 0x010A20
  221. #define GT96100_MPSC_CHAN2_REG7 0x010A24
  222. #define GT96100_MPSC_CHAN2_REG8 0x010A28
  223. #define GT96100_MPSC_CHAN2_REG9 0x010A2C
  224. #define GT96100_MPSC_CHAN2_REG10 0x010A30
  225. #define GT96100_MPSC_CHAN2_REG11 0x010A34
  226. #define GT96100_MPSC3_MAIN_CONFIG_LOW 0x018A00
  227. #define GT96100_MPSC3_MAIN_CONFIG_HIGH 0x018A04
  228. #define GT96100_MPSC3_PROTOCOL_CONFIG 0x018A08
  229. #define GT96100_MPSC_CHAN3_REG1 0x018A0C
  230. #define GT96100_MPSC_CHAN3_REG2 0x018A10
  231. #define GT96100_MPSC_CHAN3_REG3 0x018A14
  232. #define GT96100_MPSC_CHAN3_REG4 0x018A18
  233. #define GT96100_MPSC_CHAN3_REG5 0x018A1C
  234. #define GT96100_MPSC_CHAN3_REG6 0x018A20
  235. #define GT96100_MPSC_CHAN3_REG7 0x018A24
  236. #define GT96100_MPSC_CHAN3_REG8 0x018A28
  237. #define GT96100_MPSC_CHAN3_REG9 0x018A2C
  238. #define GT96100_MPSC_CHAN3_REG10 0x018A30
  239. #define GT96100_MPSC_CHAN3_REG11 0x018A34
  240. #define GT96100_MPSC4_MAIN_CONFIG_LOW 0x020A00
  241. #define GT96100_MPSC4_MAIN_CONFIG_HIGH 0x020A04
  242. #define GT96100_MPSC4_PROTOCOL_CONFIG 0x020A08
  243. #define GT96100_MPSC_CHAN4_REG1 0x020A0C
  244. #define GT96100_MPSC_CHAN4_REG2 0x020A10
  245. #define GT96100_MPSC_CHAN4_REG3 0x020A14
  246. #define GT96100_MPSC_CHAN4_REG4 0x020A18
  247. #define GT96100_MPSC_CHAN4_REG5 0x020A1C
  248. #define GT96100_MPSC_CHAN4_REG6 0x020A20
  249. #define GT96100_MPSC_CHAN4_REG7 0x020A24
  250. #define GT96100_MPSC_CHAN4_REG8 0x020A28
  251. #define GT96100_MPSC_CHAN4_REG9 0x020A2C
  252. #define GT96100_MPSC_CHAN4_REG10 0x020A30
  253. #define GT96100_MPSC_CHAN4_REG11 0x020A34
  254. #define GT96100_MPSC5_MAIN_CONFIG_LOW 0x028A00
  255. #define GT96100_MPSC5_MAIN_CONFIG_HIGH 0x028A04
  256. #define GT96100_MPSC5_PROTOCOL_CONFIG 0x028A08
  257. #define GT96100_MPSC_CHAN5_REG1 0x028A0C
  258. #define GT96100_MPSC_CHAN5_REG2 0x028A10
  259. #define GT96100_MPSC_CHAN5_REG3 0x028A14
  260. #define GT96100_MPSC_CHAN5_REG4 0x028A18
  261. #define GT96100_MPSC_CHAN5_REG5 0x028A1C
  262. #define GT96100_MPSC_CHAN5_REG6 0x028A20
  263. #define GT96100_MPSC_CHAN5_REG7 0x028A24
  264. #define GT96100_MPSC_CHAN5_REG8 0x028A28
  265. #define GT96100_MPSC_CHAN5_REG9 0x028A2C
  266. #define GT96100_MPSC_CHAN5_REG10 0x028A30
  267. #define GT96100_MPSC_CHAN5_REG11 0x028A34
  268. #define GT96100_MPSC6_MAIN_CONFIG_LOW 0x030A00
  269. #define GT96100_MPSC6_MAIN_CONFIG_HIGH 0x030A04
  270. #define GT96100_MPSC6_PROTOCOL_CONFIG 0x030A08
  271. #define GT96100_MPSC_CHAN6_REG1 0x030A0C
  272. #define GT96100_MPSC_CHAN6_REG2 0x030A10
  273. #define GT96100_MPSC_CHAN6_REG3 0x030A14
  274. #define GT96100_MPSC_CHAN6_REG4 0x030A18
  275. #define GT96100_MPSC_CHAN6_REG5 0x030A1C
  276. #define GT96100_MPSC_CHAN6_REG6 0x030A20
  277. #define GT96100_MPSC_CHAN6_REG7 0x030A24
  278. #define GT96100_MPSC_CHAN6_REG8 0x030A28
  279. #define GT96100_MPSC_CHAN6_REG9 0x030A2C
  280. #define GT96100_MPSC_CHAN6_REG10 0x030A30
  281. #define GT96100_MPSC_CHAN6_REG11 0x030A34
  282. #define GT96100_MPSC7_MAIN_CONFIG_LOW 0x038A00
  283. #define GT96100_MPSC7_MAIN_CONFIG_HIGH 0x038A04
  284. #define GT96100_MPSC7_PROTOCOL_CONFIG 0x038A08
  285. #define GT96100_MPSC_CHAN7_REG1 0x038A0C
  286. #define GT96100_MPSC_CHAN7_REG2 0x038A10
  287. #define GT96100_MPSC_CHAN7_REG3 0x038A14
  288. #define GT96100_MPSC_CHAN7_REG4 0x038A18
  289. #define GT96100_MPSC_CHAN7_REG5 0x038A1C
  290. #define GT96100_MPSC_CHAN7_REG6 0x038A20
  291. #define GT96100_MPSC_CHAN7_REG7 0x038A24
  292. #define GT96100_MPSC_CHAN7_REG8 0x038A28
  293. #define GT96100_MPSC_CHAN7_REG9 0x038A2C
  294. #define GT96100_MPSC_CHAN7_REG10 0x038A30
  295. #define GT96100_MPSC_CHAN7_REG11 0x038A34
  296. /* FlexTDMs */
  297. /* TDPR0 - Transmit Dual Port RAM. block size 0xff */
  298. #define GT96100_FXTDM0_TDPR0_BLK0_BASE 0x000B00
  299. #define GT96100_FXTDM0_TDPR0_BLK1_BASE 0x001B00
  300. #define GT96100_FXTDM0_TDPR0_BLK2_BASE 0x002B00
  301. #define GT96100_FXTDM0_TDPR0_BLK3_BASE 0x003B00
  302. /* RDPR0 - Receive Dual Port RAM. block size 0xff */
  303. #define GT96100_FXTDM0_RDPR0_BLK0_BASE 0x004B00
  304. #define GT96100_FXTDM0_RDPR0_BLK1_BASE 0x005B00
  305. #define GT96100_FXTDM0_RDPR0_BLK2_BASE 0x006B00
  306. #define GT96100_FXTDM0_RDPR0_BLK3_BASE 0x007B00
  307. #define GT96100_FXTDM0_TX_READ_PTR 0x008B00
  308. #define GT96100_FXTDM0_RX_READ_PTR 0x008B04
  309. #define GT96100_FXTDM0_CONFIG 0x008B08
  310. #define GT96100_FXTDM0_AUX_CHANA_TX 0x008B0C
  311. #define GT96100_FXTDM0_AUX_CHANA_RX 0x008B10
  312. #define GT96100_FXTDM0_AUX_CHANB_TX 0x008B14
  313. #define GT96100_FXTDM0_AUX_CHANB_RX 0x008B18
  314. #define GT96100_FXTDM1_TDPR1_BLK0_BASE 0x010B00
  315. #define GT96100_FXTDM1_TDPR1_BLK1_BASE 0x011B00
  316. #define GT96100_FXTDM1_TDPR1_BLK2_BASE 0x012B00
  317. #define GT96100_FXTDM1_TDPR1_BLK3_BASE 0x013B00
  318. #define GT96100_FXTDM1_RDPR1_BLK0_BASE 0x014B00
  319. #define GT96100_FXTDM1_RDPR1_BLK1_BASE 0x015B00
  320. #define GT96100_FXTDM1_RDPR1_BLK2_BASE 0x016B00
  321. #define GT96100_FXTDM1_RDPR1_BLK3_BASE 0x017B00
  322. #define GT96100_FXTDM1_TX_READ_PTR 0x018B00
  323. #define GT96100_FXTDM1_RX_READ_PTR 0x018B04
  324. #define GT96100_FXTDM1_CONFIG 0x018B08
  325. #define GT96100_FXTDM1_AUX_CHANA_TX 0x018B0C
  326. #define GT96100_FXTDM1_AUX_CHANA_RX 0x018B10
  327. #define GT96100_FLTDM1_AUX_CHANB_TX 0x018B14
  328. #define GT96100_FLTDM1_AUX_CHANB_RX 0x018B18
  329. #define GT96100_FLTDM2_TDPR2_BLK0_BASE 0x020B00
  330. #define GT96100_FLTDM2_TDPR2_BLK1_BASE 0x021B00
  331. #define GT96100_FLTDM2_TDPR2_BLK2_BASE 0x022B00
  332. #define GT96100_FLTDM2_TDPR2_BLK3_BASE 0x023B00
  333. #define GT96100_FLTDM2_RDPR2_BLK0_BASE 0x024B00
  334. #define GT96100_FLTDM2_RDPR2_BLK1_BASE 0x025B00
  335. #define GT96100_FLTDM2_RDPR2_BLK2_BASE 0x026B00
  336. #define GT96100_FLTDM2_RDPR2_BLK3_BASE 0x027B00
  337. #define GT96100_FLTDM2_TX_READ_PTR 0x028B00
  338. #define GT96100_FLTDM2_RX_READ_PTR 0x028B04
  339. #define GT96100_FLTDM2_CONFIG 0x028B08
  340. #define GT96100_FLTDM2_AUX_CHANA_TX 0x028B0C
  341. #define GT96100_FLTDM2_AUX_CHANA_RX 0x028B10
  342. #define GT96100_FLTDM2_AUX_CHANB_TX 0x028B14
  343. #define GT96100_FLTDM2_AUX_CHANB_RX 0x028B18
  344. #define GT96100_FLTDM3_TDPR3_BLK0_BASE 0x030B00
  345. #define GT96100_FLTDM3_TDPR3_BLK1_BASE 0x031B00
  346. #define GT96100_FLTDM3_TDPR3_BLK2_BASE 0x032B00
  347. #define GT96100_FLTDM3_TDPR3_BLK3_BASE 0x033B00
  348. #define GT96100_FXTDM3_RDPR3_BLK0_BASE 0x034B00
  349. #define GT96100_FXTDM3_RDPR3_BLK1_BASE 0x035B00
  350. #define GT96100_FXTDM3_RDPR3_BLK2_BASE 0x036B00
  351. #define GT96100_FXTDM3_RDPR3_BLK3_BASE 0x037B00
  352. #define GT96100_FXTDM3_TX_READ_PTR 0x038B00
  353. #define GT96100_FXTDM3_RX_READ_PTR 0x038B04
  354. #define GT96100_FXTDM3_CONFIG 0x038B08
  355. #define GT96100_FXTDM3_AUX_CHANA_TX 0x038B0C
  356. #define GT96100_FXTDM3_AUX_CHANA_RX 0x038B10
  357. #define GT96100_FXTDM3_AUX_CHANB_TX 0x038B14
  358. #define GT96100_FXTDM3_AUX_CHANB_RX 0x038B18
  359. /* Baud Rate Generators */
  360. #define GT96100_BRG0_CONFIG 0x102A00
  361. #define GT96100_BRG0_BAUD_TUNE 0x102A04
  362. #define GT96100_BRG1_CONFIG 0x102A08
  363. #define GT96100_BRG1_BAUD_TUNE 0x102A0C
  364. #define GT96100_BRG2_CONFIG 0x102A10
  365. #define GT96100_BRG2_BAUD_TUNE 0x102A14
  366. #define GT96100_BRG3_CONFIG 0x102A18
  367. #define GT96100_BRG3_BAUD_TUNE 0x102A1C
  368. #define GT96100_BRG4_CONFIG 0x102A20
  369. #define GT96100_BRG4_BAUD_TUNE 0x102A24
  370. #define GT96100_BRG5_CONFIG 0x102A28
  371. #define GT96100_BRG5_BAUD_TUNE 0x102A2C
  372. #define GT96100_BRG6_CONFIG 0x102A30
  373. #define GT96100_BRG6_BAUD_TUNE 0x102A34
  374. #define GT96100_BRG7_CONFIG 0x102A38
  375. #define GT96100_BRG7_BAUD_TUNE 0x102A3C
  376. /* Routing Registers */
  377. #define GT96100_ROUTE_MAIN 0x101A00
  378. #define GT96100_ROUTE_RX_CLOCK 0x101A10
  379. #define GT96100_ROUTE_TX_CLOCK 0x101A20
  380. /* General Purpose Ports */
  381. #define GT96100_GPP_CONFIG0 0x100A00
  382. #define GT96100_GPP_CONFIG1 0x100A04
  383. #define GT96100_GPP_CONFIG2 0x100A08
  384. #define GT96100_GPP_CONFIG3 0x100A0C
  385. #define GT96100_GPP_IO0 0x100A20
  386. #define GT96100_GPP_IO1 0x100A24
  387. #define GT96100_GPP_IO2 0x100A28
  388. #define GT96100_GPP_IO3 0x100A2C
  389. #define GT96100_GPP_DATA0 0x100A40
  390. #define GT96100_GPP_DATA1 0x100A44
  391. #define GT96100_GPP_DATA2 0x100A48
  392. #define GT96100_GPP_DATA3 0x100A4C
  393. #define GT96100_GPP_LEVEL0 0x100A60
  394. #define GT96100_GPP_LEVEL1 0x100A64
  395. #define GT96100_GPP_LEVEL2 0x100A68
  396. #define GT96100_GPP_LEVEL3 0x100A6C
  397. /* Watchdog */
  398. #define GT96100_WD_CONFIG 0x101A80
  399. #define GT96100_WD_VALUE 0x101A84
  400. /* Communication Unit Arbiter */
  401. #define GT96100_COMM_UNIT_ARBTR_CONFIG 0x101AC0
  402. /* PCI Arbiters */
  403. #define GT96100_PCI0_ARBTR_CONFIG 0x101AE0
  404. #define GT96100_PCI1_ARBTR_CONFIG 0x101AE4
  405. /* CIU Arbiter */
  406. #define GT96100_CIU_ARBITER_CONFIG 0x101AC0
  407. /* Interrupt Controller */
  408. #define GT96100_MAIN_CAUSE 0x000C18
  409. #define GT96100_INT0_MAIN_MASK 0x000C1C
  410. #define GT96100_INT1_MAIN_MASK 0x000C24
  411. #define GT96100_HIGH_CAUSE 0x000C98
  412. #define GT96100_INT0_HIGH_MASK 0x000C9C
  413. #define GT96100_INT1_HIGH_MASK 0x000CA4
  414. #define GT96100_INT0_SELECT 0x000C70
  415. #define GT96100_INT1_SELECT 0x000C74
  416. #define GT96100_SERIAL_CAUSE 0x103A00
  417. #define GT96100_SERINT0_MASK 0x103A80
  418. #define GT96100_SERINT1_MASK 0x103A88
  419. #endif /* _GT96100_H */