m527xsim.h 2.2 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758
  1. /****************************************************************************/
  2. /*
  3. * m527xsim.h -- ColdFire 5270/5271 System Integration Module support.
  4. *
  5. * (C) Copyright 2004, Greg Ungerer (gerg@snapgear.com)
  6. */
  7. /****************************************************************************/
  8. #ifndef m527xsim_h
  9. #define m527xsim_h
  10. /****************************************************************************/
  11. #include <linux/config.h>
  12. /*
  13. * Define the 5270/5271 SIM register set addresses.
  14. */
  15. #define MCFICM_INTC0 0x0c00 /* Base for Interrupt Ctrl 0 */
  16. #define MCFICM_INTC1 0x0d00 /* Base for Interrupt Ctrl 1 */
  17. #define MCFINTC_IPRH 0x00 /* Interrupt pending 32-63 */
  18. #define MCFINTC_IPRL 0x04 /* Interrupt pending 1-31 */
  19. #define MCFINTC_IMRH 0x08 /* Interrupt mask 32-63 */
  20. #define MCFINTC_IMRL 0x0c /* Interrupt mask 1-31 */
  21. #define MCFINTC_INTFRCH 0x10 /* Interrupt force 32-63 */
  22. #define MCFINTC_INTFRCL 0x14 /* Interrupt force 1-31 */
  23. #define MCFINTC_IRLR 0x18 /* */
  24. #define MCFINTC_IACKL 0x19 /* */
  25. #define MCFINTC_ICR0 0x40 /* Base ICR register */
  26. #define MCFINT_VECBASE 64 /* Vector base number */
  27. #define MCFINT_UART0 13 /* Interrupt number for UART0 */
  28. #define MCFINT_UART1 14 /* Interrupt number for UART1 */
  29. #define MCFINT_UART2 15 /* Interrupt number for UART2 */
  30. #define MCFINT_PIT1 36 /* Interrupt number for PIT1 */
  31. /*
  32. * SDRAM configuration registers.
  33. */
  34. #ifdef CONFIG_M5271EVB
  35. #define MCFSIM_DCR 0x40 /* SDRAM control */
  36. #define MCFSIM_DACR0 0x48 /* SDRAM base address 0 */
  37. #define MCFSIM_DMR0 0x4c /* SDRAM address mask 0 */
  38. #define MCFSIM_DACR1 0x50 /* SDRAM base address 1 */
  39. #define MCFSIM_DMR1 0x54 /* SDRAM address mask 1 */
  40. #else
  41. #define MCFSIM_DMR 0x40 /* SDRAM mode */
  42. #define MCFSIM_DCR 0x44 /* SDRAM control */
  43. #define MCFSIM_DCFG1 0x48 /* SDRAM configuration 1 */
  44. #define MCFSIM_DCFG2 0x4c /* SDRAM configuration 2 */
  45. #define MCFSIM_DBAR0 0x50 /* SDRAM base address 0 */
  46. #define MCFSIM_DMR0 0x54 /* SDRAM address mask 0 */
  47. #define MCFSIM_DBAR1 0x58 /* SDRAM base address 1 */
  48. #define MCFSIM_DMR1 0x5c /* SDRAM address mask 1 */
  49. #endif
  50. /****************************************************************************/
  51. #endif /* m527xsim_h */