pcibr_provider.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1992-1997,2000-2004 Silicon Graphics, Inc. All rights reserved.
  7. */
  8. #ifndef _ASM_IA64_SN_PCI_PCIBR_PROVIDER_H
  9. #define _ASM_IA64_SN_PCI_PCIBR_PROVIDER_H
  10. #include <asm/sn/intr.h>
  11. #include <asm/sn/pcibus_provider_defs.h>
  12. /* Workarounds */
  13. #define PV907516 (1 << 1) /* TIOCP: Don't write the write buffer flush reg */
  14. #define BUSTYPE_MASK 0x1
  15. /* Macros given a pcibus structure */
  16. #define IS_PCIX(ps) ((ps)->pbi_bridge_mode & BUSTYPE_MASK)
  17. #define IS_PCI_BRIDGE_ASIC(asic) (asic == PCIIO_ASIC_TYPE_PIC || \
  18. asic == PCIIO_ASIC_TYPE_TIOCP)
  19. #define IS_PIC_SOFT(ps) (ps->pbi_bridge_type == PCIBR_BRIDGETYPE_PIC)
  20. /*
  21. * The different PCI Bridge types supported on the SGI Altix platforms
  22. */
  23. #define PCIBR_BRIDGETYPE_UNKNOWN -1
  24. #define PCIBR_BRIDGETYPE_PIC 2
  25. #define PCIBR_BRIDGETYPE_TIOCP 3
  26. /*
  27. * Bridge 64bit Direct Map Attributes
  28. */
  29. #define PCI64_ATTR_PREF (1ull << 59)
  30. #define PCI64_ATTR_PREC (1ull << 58)
  31. #define PCI64_ATTR_VIRTUAL (1ull << 57)
  32. #define PCI64_ATTR_BAR (1ull << 56)
  33. #define PCI64_ATTR_SWAP (1ull << 55)
  34. #define PCI64_ATTR_VIRTUAL1 (1ull << 54)
  35. #define PCI32_LOCAL_BASE 0
  36. #define PCI32_MAPPED_BASE 0x40000000
  37. #define PCI32_DIRECT_BASE 0x80000000
  38. #define IS_PCI32_MAPPED(x) ((uint64_t)(x) < PCI32_DIRECT_BASE && \
  39. (uint64_t)(x) >= PCI32_MAPPED_BASE)
  40. #define IS_PCI32_DIRECT(x) ((uint64_t)(x) >= PCI32_MAPPED_BASE)
  41. /*
  42. * Bridge PMU Address Transaltion Entry Attibutes
  43. */
  44. #define PCI32_ATE_V (0x1 << 0)
  45. #define PCI32_ATE_CO (0x1 << 1)
  46. #define PCI32_ATE_PREC (0x1 << 2)
  47. #define PCI32_ATE_PREF (0x1 << 3)
  48. #define PCI32_ATE_BAR (0x1 << 4)
  49. #define PCI32_ATE_ADDR_SHFT 12
  50. #define MINIMAL_ATES_REQUIRED(addr, size) \
  51. (IOPG(IOPGOFF(addr) + (size) - 1) == IOPG((size) - 1))
  52. #define MINIMAL_ATE_FLAG(addr, size) \
  53. (MINIMAL_ATES_REQUIRED((uint64_t)addr, size) ? 1 : 0)
  54. /* bit 29 of the pci address is the SWAP bit */
  55. #define ATE_SWAPSHIFT 29
  56. #define ATE_SWAP_ON(x) ((x) |= (1 << ATE_SWAPSHIFT))
  57. #define ATE_SWAP_OFF(x) ((x) &= ~(1 << ATE_SWAPSHIFT))
  58. /*
  59. * I/O page size
  60. */
  61. #if PAGE_SIZE < 16384
  62. #define IOPFNSHIFT 12 /* 4K per mapped page */
  63. #else
  64. #define IOPFNSHIFT 14 /* 16K per mapped page */
  65. #endif
  66. #define IOPGSIZE (1 << IOPFNSHIFT)
  67. #define IOPG(x) ((x) >> IOPFNSHIFT)
  68. #define IOPGOFF(x) ((x) & (IOPGSIZE-1))
  69. #define PCIBR_DEV_SWAP_DIR (1ull << 19)
  70. #define PCIBR_CTRL_PAGE_SIZE (0x1 << 21)
  71. /*
  72. * PMU resources.
  73. */
  74. struct ate_resource{
  75. uint64_t *ate;
  76. uint64_t num_ate;
  77. uint64_t lowest_free_index;
  78. };
  79. struct pcibus_info {
  80. struct pcibus_bussoft pbi_buscommon; /* common header */
  81. uint32_t pbi_moduleid;
  82. short pbi_bridge_type;
  83. short pbi_bridge_mode;
  84. struct ate_resource pbi_int_ate_resource;
  85. uint64_t pbi_int_ate_size;
  86. uint64_t pbi_dir_xbase;
  87. char pbi_hub_xid;
  88. uint64_t pbi_devreg[8];
  89. uint32_t pbi_valid_devices;
  90. uint32_t pbi_enabled_devices;
  91. spinlock_t pbi_lock;
  92. };
  93. /*
  94. * pcibus_info structure locking macros
  95. */
  96. inline static unsigned long
  97. pcibr_lock(struct pcibus_info *pcibus_info)
  98. {
  99. unsigned long flag;
  100. spin_lock_irqsave(&pcibus_info->pbi_lock, flag);
  101. return(flag);
  102. }
  103. #define pcibr_unlock(pcibus_info, flag) spin_unlock_irqrestore(&pcibus_info->pbi_lock, flag)
  104. extern int pcibr_init_provider(void);
  105. extern void *pcibr_bus_fixup(struct pcibus_bussoft *, struct pci_controller *);
  106. extern dma_addr_t pcibr_dma_map(struct pci_dev *, unsigned long, size_t);
  107. extern dma_addr_t pcibr_dma_map_consistent(struct pci_dev *, unsigned long, size_t);
  108. extern void pcibr_dma_unmap(struct pci_dev *, dma_addr_t, int);
  109. /*
  110. * prototypes for the bridge asic register access routines in pcibr_reg.c
  111. */
  112. extern void pcireg_control_bit_clr(struct pcibus_info *, uint64_t);
  113. extern void pcireg_control_bit_set(struct pcibus_info *, uint64_t);
  114. extern uint64_t pcireg_tflush_get(struct pcibus_info *);
  115. extern uint64_t pcireg_intr_status_get(struct pcibus_info *);
  116. extern void pcireg_intr_enable_bit_clr(struct pcibus_info *, uint64_t);
  117. extern void pcireg_intr_enable_bit_set(struct pcibus_info *, uint64_t);
  118. extern void pcireg_intr_addr_addr_set(struct pcibus_info *, int, uint64_t);
  119. extern void pcireg_force_intr_set(struct pcibus_info *, int);
  120. extern uint64_t pcireg_wrb_flush_get(struct pcibus_info *, int);
  121. extern void pcireg_int_ate_set(struct pcibus_info *, int, uint64_t);
  122. extern uint64_t * pcireg_int_ate_addr(struct pcibus_info *, int);
  123. extern void pcibr_force_interrupt(struct sn_irq_info *sn_irq_info);
  124. extern void pcibr_change_devices_irq(struct sn_irq_info *sn_irq_info);
  125. extern int pcibr_ate_alloc(struct pcibus_info *, int);
  126. extern void pcibr_ate_free(struct pcibus_info *, int);
  127. extern void ate_write(struct pcibus_info *, int, int, uint64_t);
  128. extern int sal_pcibr_slot_enable(struct pcibus_info *soft, int device,
  129. void *resp);
  130. extern int sal_pcibr_slot_disable(struct pcibus_info *soft, int device,
  131. int action, void *resp);
  132. #endif