ser_defs.h 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308
  1. #ifndef __ser_defs_h
  2. #define __ser_defs_h
  3. /*
  4. * This file is autogenerated from
  5. * file: ../../inst/ser/rtl/ser_regs.r
  6. * id: ser_regs.r,v 1.23 2005/02/08 13:58:35 perz Exp
  7. * last modfied: Mon Apr 11 16:09:21 2005
  8. *
  9. * by /n/asic/design/tools/rdesc/src/rdes2c --outfile ser_defs.h ../../inst/ser/rtl/ser_regs.r
  10. * id: $Id: ser_defs.h,v 1.10 2005/04/24 18:30:58 starvik Exp $
  11. * Any changes here will be lost.
  12. *
  13. * -*- buffer-read-only: t -*-
  14. */
  15. /* Main access macros */
  16. #ifndef REG_RD
  17. #define REG_RD( scope, inst, reg ) \
  18. REG_READ( reg_##scope##_##reg, \
  19. (inst) + REG_RD_ADDR_##scope##_##reg )
  20. #endif
  21. #ifndef REG_WR
  22. #define REG_WR( scope, inst, reg, val ) \
  23. REG_WRITE( reg_##scope##_##reg, \
  24. (inst) + REG_WR_ADDR_##scope##_##reg, (val) )
  25. #endif
  26. #ifndef REG_RD_VECT
  27. #define REG_RD_VECT( scope, inst, reg, index ) \
  28. REG_READ( reg_##scope##_##reg, \
  29. (inst) + REG_RD_ADDR_##scope##_##reg + \
  30. (index) * STRIDE_##scope##_##reg )
  31. #endif
  32. #ifndef REG_WR_VECT
  33. #define REG_WR_VECT( scope, inst, reg, index, val ) \
  34. REG_WRITE( reg_##scope##_##reg, \
  35. (inst) + REG_WR_ADDR_##scope##_##reg + \
  36. (index) * STRIDE_##scope##_##reg, (val) )
  37. #endif
  38. #ifndef REG_RD_INT
  39. #define REG_RD_INT( scope, inst, reg ) \
  40. REG_READ( int, (inst) + REG_RD_ADDR_##scope##_##reg )
  41. #endif
  42. #ifndef REG_WR_INT
  43. #define REG_WR_INT( scope, inst, reg, val ) \
  44. REG_WRITE( int, (inst) + REG_WR_ADDR_##scope##_##reg, (val) )
  45. #endif
  46. #ifndef REG_RD_INT_VECT
  47. #define REG_RD_INT_VECT( scope, inst, reg, index ) \
  48. REG_READ( int, (inst) + REG_RD_ADDR_##scope##_##reg + \
  49. (index) * STRIDE_##scope##_##reg )
  50. #endif
  51. #ifndef REG_WR_INT_VECT
  52. #define REG_WR_INT_VECT( scope, inst, reg, index, val ) \
  53. REG_WRITE( int, (inst) + REG_WR_ADDR_##scope##_##reg + \
  54. (index) * STRIDE_##scope##_##reg, (val) )
  55. #endif
  56. #ifndef REG_TYPE_CONV
  57. #define REG_TYPE_CONV( type, orgtype, val ) \
  58. ( { union { orgtype o; type n; } r; r.o = val; r.n; } )
  59. #endif
  60. #ifndef reg_page_size
  61. #define reg_page_size 8192
  62. #endif
  63. #ifndef REG_ADDR
  64. #define REG_ADDR( scope, inst, reg ) \
  65. ( (inst) + REG_RD_ADDR_##scope##_##reg )
  66. #endif
  67. #ifndef REG_ADDR_VECT
  68. #define REG_ADDR_VECT( scope, inst, reg, index ) \
  69. ( (inst) + REG_RD_ADDR_##scope##_##reg + \
  70. (index) * STRIDE_##scope##_##reg )
  71. #endif
  72. /* C-code for register scope ser */
  73. /* Register rw_tr_ctrl, scope ser, type rw */
  74. typedef struct {
  75. unsigned int base_freq : 3;
  76. unsigned int en : 1;
  77. unsigned int par : 2;
  78. unsigned int par_en : 1;
  79. unsigned int data_bits : 1;
  80. unsigned int stop_bits : 1;
  81. unsigned int stop : 1;
  82. unsigned int rts_delay : 3;
  83. unsigned int rts_setup : 1;
  84. unsigned int auto_rts : 1;
  85. unsigned int txd : 1;
  86. unsigned int auto_cts : 1;
  87. unsigned int dummy1 : 15;
  88. } reg_ser_rw_tr_ctrl;
  89. #define REG_RD_ADDR_ser_rw_tr_ctrl 0
  90. #define REG_WR_ADDR_ser_rw_tr_ctrl 0
  91. /* Register rw_tr_dma_en, scope ser, type rw */
  92. typedef struct {
  93. unsigned int en : 1;
  94. unsigned int dummy1 : 31;
  95. } reg_ser_rw_tr_dma_en;
  96. #define REG_RD_ADDR_ser_rw_tr_dma_en 4
  97. #define REG_WR_ADDR_ser_rw_tr_dma_en 4
  98. /* Register rw_rec_ctrl, scope ser, type rw */
  99. typedef struct {
  100. unsigned int base_freq : 3;
  101. unsigned int en : 1;
  102. unsigned int par : 2;
  103. unsigned int par_en : 1;
  104. unsigned int data_bits : 1;
  105. unsigned int dma_mode : 1;
  106. unsigned int dma_err : 1;
  107. unsigned int sampling : 1;
  108. unsigned int timeout : 3;
  109. unsigned int auto_eop : 1;
  110. unsigned int half_duplex : 1;
  111. unsigned int rts_n : 1;
  112. unsigned int loopback : 1;
  113. unsigned int dummy1 : 14;
  114. } reg_ser_rw_rec_ctrl;
  115. #define REG_RD_ADDR_ser_rw_rec_ctrl 8
  116. #define REG_WR_ADDR_ser_rw_rec_ctrl 8
  117. /* Register rw_tr_baud_div, scope ser, type rw */
  118. typedef struct {
  119. unsigned int div : 16;
  120. unsigned int dummy1 : 16;
  121. } reg_ser_rw_tr_baud_div;
  122. #define REG_RD_ADDR_ser_rw_tr_baud_div 12
  123. #define REG_WR_ADDR_ser_rw_tr_baud_div 12
  124. /* Register rw_rec_baud_div, scope ser, type rw */
  125. typedef struct {
  126. unsigned int div : 16;
  127. unsigned int dummy1 : 16;
  128. } reg_ser_rw_rec_baud_div;
  129. #define REG_RD_ADDR_ser_rw_rec_baud_div 16
  130. #define REG_WR_ADDR_ser_rw_rec_baud_div 16
  131. /* Register rw_xoff, scope ser, type rw */
  132. typedef struct {
  133. unsigned int chr : 8;
  134. unsigned int automatic : 1;
  135. unsigned int dummy1 : 23;
  136. } reg_ser_rw_xoff;
  137. #define REG_RD_ADDR_ser_rw_xoff 20
  138. #define REG_WR_ADDR_ser_rw_xoff 20
  139. /* Register rw_xoff_clr, scope ser, type rw */
  140. typedef struct {
  141. unsigned int clr : 1;
  142. unsigned int dummy1 : 31;
  143. } reg_ser_rw_xoff_clr;
  144. #define REG_RD_ADDR_ser_rw_xoff_clr 24
  145. #define REG_WR_ADDR_ser_rw_xoff_clr 24
  146. /* Register rw_dout, scope ser, type rw */
  147. typedef struct {
  148. unsigned int data : 8;
  149. unsigned int dummy1 : 24;
  150. } reg_ser_rw_dout;
  151. #define REG_RD_ADDR_ser_rw_dout 28
  152. #define REG_WR_ADDR_ser_rw_dout 28
  153. /* Register rs_stat_din, scope ser, type rs */
  154. typedef struct {
  155. unsigned int data : 8;
  156. unsigned int dummy1 : 8;
  157. unsigned int dav : 1;
  158. unsigned int framing_err : 1;
  159. unsigned int par_err : 1;
  160. unsigned int orun : 1;
  161. unsigned int rec_err : 1;
  162. unsigned int rxd : 1;
  163. unsigned int tr_idle : 1;
  164. unsigned int tr_empty : 1;
  165. unsigned int tr_rdy : 1;
  166. unsigned int cts_n : 1;
  167. unsigned int xoff_detect : 1;
  168. unsigned int rts_n : 1;
  169. unsigned int txd : 1;
  170. unsigned int dummy2 : 3;
  171. } reg_ser_rs_stat_din;
  172. #define REG_RD_ADDR_ser_rs_stat_din 32
  173. /* Register r_stat_din, scope ser, type r */
  174. typedef struct {
  175. unsigned int data : 8;
  176. unsigned int dummy1 : 8;
  177. unsigned int dav : 1;
  178. unsigned int framing_err : 1;
  179. unsigned int par_err : 1;
  180. unsigned int orun : 1;
  181. unsigned int rec_err : 1;
  182. unsigned int rxd : 1;
  183. unsigned int tr_idle : 1;
  184. unsigned int tr_empty : 1;
  185. unsigned int tr_rdy : 1;
  186. unsigned int cts_n : 1;
  187. unsigned int xoff_detect : 1;
  188. unsigned int rts_n : 1;
  189. unsigned int txd : 1;
  190. unsigned int dummy2 : 3;
  191. } reg_ser_r_stat_din;
  192. #define REG_RD_ADDR_ser_r_stat_din 36
  193. /* Register rw_rec_eop, scope ser, type rw */
  194. typedef struct {
  195. unsigned int set : 1;
  196. unsigned int dummy1 : 31;
  197. } reg_ser_rw_rec_eop;
  198. #define REG_RD_ADDR_ser_rw_rec_eop 40
  199. #define REG_WR_ADDR_ser_rw_rec_eop 40
  200. /* Register rw_intr_mask, scope ser, type rw */
  201. typedef struct {
  202. unsigned int tr_rdy : 1;
  203. unsigned int tr_empty : 1;
  204. unsigned int tr_idle : 1;
  205. unsigned int dav : 1;
  206. unsigned int dummy1 : 28;
  207. } reg_ser_rw_intr_mask;
  208. #define REG_RD_ADDR_ser_rw_intr_mask 44
  209. #define REG_WR_ADDR_ser_rw_intr_mask 44
  210. /* Register rw_ack_intr, scope ser, type rw */
  211. typedef struct {
  212. unsigned int tr_rdy : 1;
  213. unsigned int tr_empty : 1;
  214. unsigned int tr_idle : 1;
  215. unsigned int dav : 1;
  216. unsigned int dummy1 : 28;
  217. } reg_ser_rw_ack_intr;
  218. #define REG_RD_ADDR_ser_rw_ack_intr 48
  219. #define REG_WR_ADDR_ser_rw_ack_intr 48
  220. /* Register r_intr, scope ser, type r */
  221. typedef struct {
  222. unsigned int tr_rdy : 1;
  223. unsigned int tr_empty : 1;
  224. unsigned int tr_idle : 1;
  225. unsigned int dav : 1;
  226. unsigned int dummy1 : 28;
  227. } reg_ser_r_intr;
  228. #define REG_RD_ADDR_ser_r_intr 52
  229. /* Register r_masked_intr, scope ser, type r */
  230. typedef struct {
  231. unsigned int tr_rdy : 1;
  232. unsigned int tr_empty : 1;
  233. unsigned int tr_idle : 1;
  234. unsigned int dav : 1;
  235. unsigned int dummy1 : 28;
  236. } reg_ser_r_masked_intr;
  237. #define REG_RD_ADDR_ser_r_masked_intr 56
  238. /* Constants */
  239. enum {
  240. regk_ser_active = 0x00000000,
  241. regk_ser_bits1 = 0x00000000,
  242. regk_ser_bits2 = 0x00000001,
  243. regk_ser_bits7 = 0x00000001,
  244. regk_ser_bits8 = 0x00000000,
  245. regk_ser_del0_5 = 0x00000000,
  246. regk_ser_del1 = 0x00000001,
  247. regk_ser_del1_5 = 0x00000002,
  248. regk_ser_del2 = 0x00000003,
  249. regk_ser_del2_5 = 0x00000004,
  250. regk_ser_del3 = 0x00000005,
  251. regk_ser_del3_5 = 0x00000006,
  252. regk_ser_del4 = 0x00000007,
  253. regk_ser_even = 0x00000000,
  254. regk_ser_ext = 0x00000001,
  255. regk_ser_f100 = 0x00000007,
  256. regk_ser_f29_493 = 0x00000004,
  257. regk_ser_f32 = 0x00000005,
  258. regk_ser_f32_768 = 0x00000006,
  259. regk_ser_ignore = 0x00000001,
  260. regk_ser_inactive = 0x00000001,
  261. regk_ser_majority = 0x00000001,
  262. regk_ser_mark = 0x00000002,
  263. regk_ser_middle = 0x00000000,
  264. regk_ser_no = 0x00000000,
  265. regk_ser_odd = 0x00000001,
  266. regk_ser_off = 0x00000000,
  267. regk_ser_rw_intr_mask_default = 0x00000000,
  268. regk_ser_rw_rec_baud_div_default = 0x00000000,
  269. regk_ser_rw_rec_ctrl_default = 0x00010000,
  270. regk_ser_rw_tr_baud_div_default = 0x00000000,
  271. regk_ser_rw_tr_ctrl_default = 0x00008000,
  272. regk_ser_rw_tr_dma_en_default = 0x00000000,
  273. regk_ser_rw_xoff_default = 0x00000000,
  274. regk_ser_space = 0x00000003,
  275. regk_ser_stop = 0x00000000,
  276. regk_ser_yes = 0x00000001
  277. };
  278. #endif /* __ser_defs_h */