sv_addr.agh 292 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306
  1. /*
  2. !* This file was automatically generated by /n/asic/bin/reg_macro_gen
  3. !* from the file `/n/asic/projects/etrax_ng/doc/work/etrax_ng_regs.rd'.
  4. !* Editing within this file is thus not recommended,
  5. !* make the changes in `/n/asic/projects/etrax_ng/doc/work/etrax_ng_regs.rd' instead.
  6. !*/
  7. /*
  8. !* Bus interface configuration registers
  9. !*/
  10. #define R_WAITSTATES (IO_TYPECAST_UDWORD 0xb0000000)
  11. #define R_WAITSTATES__pcs4_7_zw__BITNR 30
  12. #define R_WAITSTATES__pcs4_7_zw__WIDTH 2
  13. #define R_WAITSTATES__pcs4_7_ew__BITNR 28
  14. #define R_WAITSTATES__pcs4_7_ew__WIDTH 2
  15. #define R_WAITSTATES__pcs4_7_lw__BITNR 24
  16. #define R_WAITSTATES__pcs4_7_lw__WIDTH 4
  17. #define R_WAITSTATES__pcs0_3_zw__BITNR 22
  18. #define R_WAITSTATES__pcs0_3_zw__WIDTH 2
  19. #define R_WAITSTATES__pcs0_3_ew__BITNR 20
  20. #define R_WAITSTATES__pcs0_3_ew__WIDTH 2
  21. #define R_WAITSTATES__pcs0_3_lw__BITNR 16
  22. #define R_WAITSTATES__pcs0_3_lw__WIDTH 4
  23. #define R_WAITSTATES__sram_zw__BITNR 14
  24. #define R_WAITSTATES__sram_zw__WIDTH 2
  25. #define R_WAITSTATES__sram_ew__BITNR 12
  26. #define R_WAITSTATES__sram_ew__WIDTH 2
  27. #define R_WAITSTATES__sram_lw__BITNR 8
  28. #define R_WAITSTATES__sram_lw__WIDTH 4
  29. #define R_WAITSTATES__flash_zw__BITNR 6
  30. #define R_WAITSTATES__flash_zw__WIDTH 2
  31. #define R_WAITSTATES__flash_ew__BITNR 4
  32. #define R_WAITSTATES__flash_ew__WIDTH 2
  33. #define R_WAITSTATES__flash_lw__BITNR 0
  34. #define R_WAITSTATES__flash_lw__WIDTH 4
  35. #define R_BUS_CONFIG (IO_TYPECAST_UDWORD 0xb0000004)
  36. #define R_BUS_CONFIG__sram_type__BITNR 9
  37. #define R_BUS_CONFIG__sram_type__WIDTH 1
  38. #define R_BUS_CONFIG__sram_type__cwe 1
  39. #define R_BUS_CONFIG__sram_type__bwe 0
  40. #define R_BUS_CONFIG__dma_burst__BITNR 8
  41. #define R_BUS_CONFIG__dma_burst__WIDTH 1
  42. #define R_BUS_CONFIG__dma_burst__burst16 1
  43. #define R_BUS_CONFIG__dma_burst__burst32 0
  44. #define R_BUS_CONFIG__pcs4_7_wr__BITNR 7
  45. #define R_BUS_CONFIG__pcs4_7_wr__WIDTH 1
  46. #define R_BUS_CONFIG__pcs4_7_wr__ext 1
  47. #define R_BUS_CONFIG__pcs4_7_wr__norm 0
  48. #define R_BUS_CONFIG__pcs0_3_wr__BITNR 6
  49. #define R_BUS_CONFIG__pcs0_3_wr__WIDTH 1
  50. #define R_BUS_CONFIG__pcs0_3_wr__ext 1
  51. #define R_BUS_CONFIG__pcs0_3_wr__norm 0
  52. #define R_BUS_CONFIG__sram_wr__BITNR 5
  53. #define R_BUS_CONFIG__sram_wr__WIDTH 1
  54. #define R_BUS_CONFIG__sram_wr__ext 1
  55. #define R_BUS_CONFIG__sram_wr__norm 0
  56. #define R_BUS_CONFIG__flash_wr__BITNR 4
  57. #define R_BUS_CONFIG__flash_wr__WIDTH 1
  58. #define R_BUS_CONFIG__flash_wr__ext 1
  59. #define R_BUS_CONFIG__flash_wr__norm 0
  60. #define R_BUS_CONFIG__pcs4_7_bw__BITNR 3
  61. #define R_BUS_CONFIG__pcs4_7_bw__WIDTH 1
  62. #define R_BUS_CONFIG__pcs4_7_bw__bw32 1
  63. #define R_BUS_CONFIG__pcs4_7_bw__bw16 0
  64. #define R_BUS_CONFIG__pcs0_3_bw__BITNR 2
  65. #define R_BUS_CONFIG__pcs0_3_bw__WIDTH 1
  66. #define R_BUS_CONFIG__pcs0_3_bw__bw32 1
  67. #define R_BUS_CONFIG__pcs0_3_bw__bw16 0
  68. #define R_BUS_CONFIG__sram_bw__BITNR 1
  69. #define R_BUS_CONFIG__sram_bw__WIDTH 1
  70. #define R_BUS_CONFIG__sram_bw__bw32 1
  71. #define R_BUS_CONFIG__sram_bw__bw16 0
  72. #define R_BUS_CONFIG__flash_bw__BITNR 0
  73. #define R_BUS_CONFIG__flash_bw__WIDTH 1
  74. #define R_BUS_CONFIG__flash_bw__bw32 1
  75. #define R_BUS_CONFIG__flash_bw__bw16 0
  76. #define R_BUS_STATUS (IO_TYPECAST_RO_UDWORD 0xb0000004)
  77. #define R_BUS_STATUS__pll_lock_tm__BITNR 5
  78. #define R_BUS_STATUS__pll_lock_tm__WIDTH 1
  79. #define R_BUS_STATUS__pll_lock_tm__expired 0
  80. #define R_BUS_STATUS__pll_lock_tm__counting 1
  81. #define R_BUS_STATUS__both_faults__BITNR 4
  82. #define R_BUS_STATUS__both_faults__WIDTH 1
  83. #define R_BUS_STATUS__both_faults__no 0
  84. #define R_BUS_STATUS__both_faults__yes 1
  85. #define R_BUS_STATUS__bsen___BITNR 3
  86. #define R_BUS_STATUS__bsen___WIDTH 1
  87. #define R_BUS_STATUS__bsen___enable 0
  88. #define R_BUS_STATUS__bsen___disable 1
  89. #define R_BUS_STATUS__boot__BITNR 1
  90. #define R_BUS_STATUS__boot__WIDTH 2
  91. #define R_BUS_STATUS__boot__uncached 0
  92. #define R_BUS_STATUS__boot__serial 1
  93. #define R_BUS_STATUS__boot__network 2
  94. #define R_BUS_STATUS__boot__parallel 3
  95. #define R_BUS_STATUS__flashw__BITNR 0
  96. #define R_BUS_STATUS__flashw__WIDTH 1
  97. #define R_BUS_STATUS__flashw__bw32 1
  98. #define R_BUS_STATUS__flashw__bw16 0
  99. #define R_DRAM_TIMING (IO_TYPECAST_UDWORD 0xb0000008)
  100. #define R_DRAM_TIMING__sdram__BITNR 31
  101. #define R_DRAM_TIMING__sdram__WIDTH 1
  102. #define R_DRAM_TIMING__sdram__enable 1
  103. #define R_DRAM_TIMING__sdram__disable 0
  104. #define R_DRAM_TIMING__ref__BITNR 14
  105. #define R_DRAM_TIMING__ref__WIDTH 2
  106. #define R_DRAM_TIMING__ref__e52us 0
  107. #define R_DRAM_TIMING__ref__e13us 1
  108. #define R_DRAM_TIMING__ref__e8700ns 2
  109. #define R_DRAM_TIMING__ref__disable 3
  110. #define R_DRAM_TIMING__rp__BITNR 12
  111. #define R_DRAM_TIMING__rp__WIDTH 2
  112. #define R_DRAM_TIMING__rs__BITNR 10
  113. #define R_DRAM_TIMING__rs__WIDTH 2
  114. #define R_DRAM_TIMING__rh__BITNR 8
  115. #define R_DRAM_TIMING__rh__WIDTH 2
  116. #define R_DRAM_TIMING__w__BITNR 7
  117. #define R_DRAM_TIMING__w__WIDTH 1
  118. #define R_DRAM_TIMING__w__norm 0
  119. #define R_DRAM_TIMING__w__ext 1
  120. #define R_DRAM_TIMING__c__BITNR 6
  121. #define R_DRAM_TIMING__c__WIDTH 1
  122. #define R_DRAM_TIMING__c__norm 0
  123. #define R_DRAM_TIMING__c__ext 1
  124. #define R_DRAM_TIMING__cz__BITNR 4
  125. #define R_DRAM_TIMING__cz__WIDTH 2
  126. #define R_DRAM_TIMING__cp__BITNR 2
  127. #define R_DRAM_TIMING__cp__WIDTH 2
  128. #define R_DRAM_TIMING__cw__BITNR 0
  129. #define R_DRAM_TIMING__cw__WIDTH 2
  130. #define R_SDRAM_TIMING (IO_TYPECAST_UDWORD 0xb0000008)
  131. #define R_SDRAM_TIMING__sdram__BITNR 31
  132. #define R_SDRAM_TIMING__sdram__WIDTH 1
  133. #define R_SDRAM_TIMING__sdram__enable 1
  134. #define R_SDRAM_TIMING__sdram__disable 0
  135. #define R_SDRAM_TIMING__mrs_data__BITNR 16
  136. #define R_SDRAM_TIMING__mrs_data__WIDTH 15
  137. #define R_SDRAM_TIMING__ref__BITNR 14
  138. #define R_SDRAM_TIMING__ref__WIDTH 2
  139. #define R_SDRAM_TIMING__ref__e52us 0
  140. #define R_SDRAM_TIMING__ref__e13us 1
  141. #define R_SDRAM_TIMING__ref__e6500ns 2
  142. #define R_SDRAM_TIMING__ref__disable 3
  143. #define R_SDRAM_TIMING__ddr__BITNR 13
  144. #define R_SDRAM_TIMING__ddr__WIDTH 1
  145. #define R_SDRAM_TIMING__ddr__on 1
  146. #define R_SDRAM_TIMING__ddr__off 0
  147. #define R_SDRAM_TIMING__clk100__BITNR 12
  148. #define R_SDRAM_TIMING__clk100__WIDTH 1
  149. #define R_SDRAM_TIMING__clk100__on 1
  150. #define R_SDRAM_TIMING__clk100__off 0
  151. #define R_SDRAM_TIMING__ps__BITNR 11
  152. #define R_SDRAM_TIMING__ps__WIDTH 1
  153. #define R_SDRAM_TIMING__ps__on 1
  154. #define R_SDRAM_TIMING__ps__off 0
  155. #define R_SDRAM_TIMING__cmd__BITNR 9
  156. #define R_SDRAM_TIMING__cmd__WIDTH 2
  157. #define R_SDRAM_TIMING__cmd__pre 3
  158. #define R_SDRAM_TIMING__cmd__ref 2
  159. #define R_SDRAM_TIMING__cmd__mrs 1
  160. #define R_SDRAM_TIMING__cmd__nop 0
  161. #define R_SDRAM_TIMING__pde__BITNR 8
  162. #define R_SDRAM_TIMING__pde__WIDTH 1
  163. #define R_SDRAM_TIMING__rc__BITNR 6
  164. #define R_SDRAM_TIMING__rc__WIDTH 2
  165. #define R_SDRAM_TIMING__rp__BITNR 4
  166. #define R_SDRAM_TIMING__rp__WIDTH 2
  167. #define R_SDRAM_TIMING__rcd__BITNR 2
  168. #define R_SDRAM_TIMING__rcd__WIDTH 2
  169. #define R_SDRAM_TIMING__cl__BITNR 0
  170. #define R_SDRAM_TIMING__cl__WIDTH 2
  171. #define R_DRAM_CONFIG (IO_TYPECAST_UDWORD 0xb000000c)
  172. #define R_DRAM_CONFIG__wmm1__BITNR 31
  173. #define R_DRAM_CONFIG__wmm1__WIDTH 1
  174. #define R_DRAM_CONFIG__wmm1__wmm 1
  175. #define R_DRAM_CONFIG__wmm1__norm 0
  176. #define R_DRAM_CONFIG__wmm0__BITNR 30
  177. #define R_DRAM_CONFIG__wmm0__WIDTH 1
  178. #define R_DRAM_CONFIG__wmm0__wmm 1
  179. #define R_DRAM_CONFIG__wmm0__norm 0
  180. #define R_DRAM_CONFIG__sh1__BITNR 27
  181. #define R_DRAM_CONFIG__sh1__WIDTH 3
  182. #define R_DRAM_CONFIG__sh0__BITNR 24
  183. #define R_DRAM_CONFIG__sh0__WIDTH 3
  184. #define R_DRAM_CONFIG__w__BITNR 23
  185. #define R_DRAM_CONFIG__w__WIDTH 1
  186. #define R_DRAM_CONFIG__w__bw16 0
  187. #define R_DRAM_CONFIG__w__bw32 1
  188. #define R_DRAM_CONFIG__c__BITNR 22
  189. #define R_DRAM_CONFIG__c__WIDTH 1
  190. #define R_DRAM_CONFIG__c__byte 0
  191. #define R_DRAM_CONFIG__c__bank 1
  192. #define R_DRAM_CONFIG__e__BITNR 21
  193. #define R_DRAM_CONFIG__e__WIDTH 1
  194. #define R_DRAM_CONFIG__e__fast 0
  195. #define R_DRAM_CONFIG__e__edo 1
  196. #define R_DRAM_CONFIG__group_sel__BITNR 16
  197. #define R_DRAM_CONFIG__group_sel__WIDTH 5
  198. #define R_DRAM_CONFIG__group_sel__grp0 0
  199. #define R_DRAM_CONFIG__group_sel__grp1 1
  200. #define R_DRAM_CONFIG__group_sel__bit9 9
  201. #define R_DRAM_CONFIG__group_sel__bit10 10
  202. #define R_DRAM_CONFIG__group_sel__bit11 11
  203. #define R_DRAM_CONFIG__group_sel__bit12 12
  204. #define R_DRAM_CONFIG__group_sel__bit13 13
  205. #define R_DRAM_CONFIG__group_sel__bit14 14
  206. #define R_DRAM_CONFIG__group_sel__bit15 15
  207. #define R_DRAM_CONFIG__group_sel__bit16 16
  208. #define R_DRAM_CONFIG__group_sel__bit17 17
  209. #define R_DRAM_CONFIG__group_sel__bit18 18
  210. #define R_DRAM_CONFIG__group_sel__bit19 19
  211. #define R_DRAM_CONFIG__group_sel__bit20 20
  212. #define R_DRAM_CONFIG__group_sel__bit21 21
  213. #define R_DRAM_CONFIG__group_sel__bit22 22
  214. #define R_DRAM_CONFIG__group_sel__bit23 23
  215. #define R_DRAM_CONFIG__group_sel__bit24 24
  216. #define R_DRAM_CONFIG__group_sel__bit25 25
  217. #define R_DRAM_CONFIG__group_sel__bit26 26
  218. #define R_DRAM_CONFIG__group_sel__bit27 27
  219. #define R_DRAM_CONFIG__group_sel__bit28 28
  220. #define R_DRAM_CONFIG__group_sel__bit29 29
  221. #define R_DRAM_CONFIG__ca1__BITNR 13
  222. #define R_DRAM_CONFIG__ca1__WIDTH 3
  223. #define R_DRAM_CONFIG__bank23sel__BITNR 8
  224. #define R_DRAM_CONFIG__bank23sel__WIDTH 5
  225. #define R_DRAM_CONFIG__bank23sel__bank0 0
  226. #define R_DRAM_CONFIG__bank23sel__bank1 1
  227. #define R_DRAM_CONFIG__bank23sel__bit9 9
  228. #define R_DRAM_CONFIG__bank23sel__bit10 10
  229. #define R_DRAM_CONFIG__bank23sel__bit11 11
  230. #define R_DRAM_CONFIG__bank23sel__bit12 12
  231. #define R_DRAM_CONFIG__bank23sel__bit13 13
  232. #define R_DRAM_CONFIG__bank23sel__bit14 14
  233. #define R_DRAM_CONFIG__bank23sel__bit15 15
  234. #define R_DRAM_CONFIG__bank23sel__bit16 16
  235. #define R_DRAM_CONFIG__bank23sel__bit17 17
  236. #define R_DRAM_CONFIG__bank23sel__bit18 18
  237. #define R_DRAM_CONFIG__bank23sel__bit19 19
  238. #define R_DRAM_CONFIG__bank23sel__bit20 20
  239. #define R_DRAM_CONFIG__bank23sel__bit21 21
  240. #define R_DRAM_CONFIG__bank23sel__bit22 22
  241. #define R_DRAM_CONFIG__bank23sel__bit23 23
  242. #define R_DRAM_CONFIG__bank23sel__bit24 24
  243. #define R_DRAM_CONFIG__bank23sel__bit25 25
  244. #define R_DRAM_CONFIG__bank23sel__bit26 26
  245. #define R_DRAM_CONFIG__bank23sel__bit27 27
  246. #define R_DRAM_CONFIG__bank23sel__bit28 28
  247. #define R_DRAM_CONFIG__bank23sel__bit29 29
  248. #define R_DRAM_CONFIG__ca0__BITNR 5
  249. #define R_DRAM_CONFIG__ca0__WIDTH 3
  250. #define R_DRAM_CONFIG__bank01sel__BITNR 0
  251. #define R_DRAM_CONFIG__bank01sel__WIDTH 5
  252. #define R_DRAM_CONFIG__bank01sel__bank0 0
  253. #define R_DRAM_CONFIG__bank01sel__bank1 1
  254. #define R_DRAM_CONFIG__bank01sel__bit9 9
  255. #define R_DRAM_CONFIG__bank01sel__bit10 10
  256. #define R_DRAM_CONFIG__bank01sel__bit11 11
  257. #define R_DRAM_CONFIG__bank01sel__bit12 12
  258. #define R_DRAM_CONFIG__bank01sel__bit13 13
  259. #define R_DRAM_CONFIG__bank01sel__bit14 14
  260. #define R_DRAM_CONFIG__bank01sel__bit15 15
  261. #define R_DRAM_CONFIG__bank01sel__bit16 16
  262. #define R_DRAM_CONFIG__bank01sel__bit17 17
  263. #define R_DRAM_CONFIG__bank01sel__bit18 18
  264. #define R_DRAM_CONFIG__bank01sel__bit19 19
  265. #define R_DRAM_CONFIG__bank01sel__bit20 20
  266. #define R_DRAM_CONFIG__bank01sel__bit21 21
  267. #define R_DRAM_CONFIG__bank01sel__bit22 22
  268. #define R_DRAM_CONFIG__bank01sel__bit23 23
  269. #define R_DRAM_CONFIG__bank01sel__bit24 24
  270. #define R_DRAM_CONFIG__bank01sel__bit25 25
  271. #define R_DRAM_CONFIG__bank01sel__bit26 26
  272. #define R_DRAM_CONFIG__bank01sel__bit27 27
  273. #define R_DRAM_CONFIG__bank01sel__bit28 28
  274. #define R_DRAM_CONFIG__bank01sel__bit29 29
  275. #define R_SDRAM_CONFIG (IO_TYPECAST_UDWORD 0xb000000c)
  276. #define R_SDRAM_CONFIG__wmm1__BITNR 31
  277. #define R_SDRAM_CONFIG__wmm1__WIDTH 1
  278. #define R_SDRAM_CONFIG__wmm1__wmm 1
  279. #define R_SDRAM_CONFIG__wmm1__norm 0
  280. #define R_SDRAM_CONFIG__wmm0__BITNR 30
  281. #define R_SDRAM_CONFIG__wmm0__WIDTH 1
  282. #define R_SDRAM_CONFIG__wmm0__wmm 1
  283. #define R_SDRAM_CONFIG__wmm0__norm 0
  284. #define R_SDRAM_CONFIG__sh1__BITNR 27
  285. #define R_SDRAM_CONFIG__sh1__WIDTH 3
  286. #define R_SDRAM_CONFIG__sh0__BITNR 24
  287. #define R_SDRAM_CONFIG__sh0__WIDTH 3
  288. #define R_SDRAM_CONFIG__w__BITNR 23
  289. #define R_SDRAM_CONFIG__w__WIDTH 1
  290. #define R_SDRAM_CONFIG__w__bw16 0
  291. #define R_SDRAM_CONFIG__w__bw32 1
  292. #define R_SDRAM_CONFIG__type1__BITNR 22
  293. #define R_SDRAM_CONFIG__type1__WIDTH 1
  294. #define R_SDRAM_CONFIG__type1__bank2 0
  295. #define R_SDRAM_CONFIG__type1__bank4 1
  296. #define R_SDRAM_CONFIG__type0__BITNR 21
  297. #define R_SDRAM_CONFIG__type0__WIDTH 1
  298. #define R_SDRAM_CONFIG__type0__bank2 0
  299. #define R_SDRAM_CONFIG__type0__bank4 1
  300. #define R_SDRAM_CONFIG__group_sel__BITNR 16
  301. #define R_SDRAM_CONFIG__group_sel__WIDTH 5
  302. #define R_SDRAM_CONFIG__group_sel__grp0 0
  303. #define R_SDRAM_CONFIG__group_sel__grp1 1
  304. #define R_SDRAM_CONFIG__group_sel__bit9 9
  305. #define R_SDRAM_CONFIG__group_sel__bit10 10
  306. #define R_SDRAM_CONFIG__group_sel__bit11 11
  307. #define R_SDRAM_CONFIG__group_sel__bit12 12
  308. #define R_SDRAM_CONFIG__group_sel__bit13 13
  309. #define R_SDRAM_CONFIG__group_sel__bit14 14
  310. #define R_SDRAM_CONFIG__group_sel__bit15 15
  311. #define R_SDRAM_CONFIG__group_sel__bit16 16
  312. #define R_SDRAM_CONFIG__group_sel__bit17 17
  313. #define R_SDRAM_CONFIG__group_sel__bit18 18
  314. #define R_SDRAM_CONFIG__group_sel__bit19 19
  315. #define R_SDRAM_CONFIG__group_sel__bit20 20
  316. #define R_SDRAM_CONFIG__group_sel__bit21 21
  317. #define R_SDRAM_CONFIG__group_sel__bit22 22
  318. #define R_SDRAM_CONFIG__group_sel__bit23 23
  319. #define R_SDRAM_CONFIG__group_sel__bit24 24
  320. #define R_SDRAM_CONFIG__group_sel__bit25 25
  321. #define R_SDRAM_CONFIG__group_sel__bit26 26
  322. #define R_SDRAM_CONFIG__group_sel__bit27 27
  323. #define R_SDRAM_CONFIG__group_sel__bit28 28
  324. #define R_SDRAM_CONFIG__group_sel__bit29 29
  325. #define R_SDRAM_CONFIG__ca1__BITNR 13
  326. #define R_SDRAM_CONFIG__ca1__WIDTH 3
  327. #define R_SDRAM_CONFIG__bank_sel1__BITNR 8
  328. #define R_SDRAM_CONFIG__bank_sel1__WIDTH 5
  329. #define R_SDRAM_CONFIG__bank_sel1__bit9 9
  330. #define R_SDRAM_CONFIG__bank_sel1__bit10 10
  331. #define R_SDRAM_CONFIG__bank_sel1__bit11 11
  332. #define R_SDRAM_CONFIG__bank_sel1__bit12 12
  333. #define R_SDRAM_CONFIG__bank_sel1__bit13 13
  334. #define R_SDRAM_CONFIG__bank_sel1__bit14 14
  335. #define R_SDRAM_CONFIG__bank_sel1__bit15 15
  336. #define R_SDRAM_CONFIG__bank_sel1__bit16 16
  337. #define R_SDRAM_CONFIG__bank_sel1__bit17 17
  338. #define R_SDRAM_CONFIG__bank_sel1__bit18 18
  339. #define R_SDRAM_CONFIG__bank_sel1__bit19 19
  340. #define R_SDRAM_CONFIG__bank_sel1__bit20 20
  341. #define R_SDRAM_CONFIG__bank_sel1__bit21 21
  342. #define R_SDRAM_CONFIG__bank_sel1__bit22 22
  343. #define R_SDRAM_CONFIG__bank_sel1__bit23 23
  344. #define R_SDRAM_CONFIG__bank_sel1__bit24 24
  345. #define R_SDRAM_CONFIG__bank_sel1__bit25 25
  346. #define R_SDRAM_CONFIG__bank_sel1__bit26 26
  347. #define R_SDRAM_CONFIG__bank_sel1__bit27 27
  348. #define R_SDRAM_CONFIG__bank_sel1__bit28 28
  349. #define R_SDRAM_CONFIG__bank_sel1__bit29 29
  350. #define R_SDRAM_CONFIG__ca0__BITNR 5
  351. #define R_SDRAM_CONFIG__ca0__WIDTH 3
  352. #define R_SDRAM_CONFIG__bank_sel0__BITNR 0
  353. #define R_SDRAM_CONFIG__bank_sel0__WIDTH 5
  354. #define R_SDRAM_CONFIG__bank_sel0__bit9 9
  355. #define R_SDRAM_CONFIG__bank_sel0__bit10 10
  356. #define R_SDRAM_CONFIG__bank_sel0__bit11 11
  357. #define R_SDRAM_CONFIG__bank_sel0__bit12 12
  358. #define R_SDRAM_CONFIG__bank_sel0__bit13 13
  359. #define R_SDRAM_CONFIG__bank_sel0__bit14 14
  360. #define R_SDRAM_CONFIG__bank_sel0__bit15 15
  361. #define R_SDRAM_CONFIG__bank_sel0__bit16 16
  362. #define R_SDRAM_CONFIG__bank_sel0__bit17 17
  363. #define R_SDRAM_CONFIG__bank_sel0__bit18 18
  364. #define R_SDRAM_CONFIG__bank_sel0__bit19 19
  365. #define R_SDRAM_CONFIG__bank_sel0__bit20 20
  366. #define R_SDRAM_CONFIG__bank_sel0__bit21 21
  367. #define R_SDRAM_CONFIG__bank_sel0__bit22 22
  368. #define R_SDRAM_CONFIG__bank_sel0__bit23 23
  369. #define R_SDRAM_CONFIG__bank_sel0__bit24 24
  370. #define R_SDRAM_CONFIG__bank_sel0__bit25 25
  371. #define R_SDRAM_CONFIG__bank_sel0__bit26 26
  372. #define R_SDRAM_CONFIG__bank_sel0__bit27 27
  373. #define R_SDRAM_CONFIG__bank_sel0__bit28 28
  374. #define R_SDRAM_CONFIG__bank_sel0__bit29 29
  375. /*
  376. !* External DMA registers
  377. !*/
  378. #define R_EXT_DMA_0_CMD (IO_TYPECAST_UDWORD 0xb0000010)
  379. #define R_EXT_DMA_0_CMD__cnt__BITNR 23
  380. #define R_EXT_DMA_0_CMD__cnt__WIDTH 1
  381. #define R_EXT_DMA_0_CMD__cnt__enable 1
  382. #define R_EXT_DMA_0_CMD__cnt__disable 0
  383. #define R_EXT_DMA_0_CMD__rqpol__BITNR 22
  384. #define R_EXT_DMA_0_CMD__rqpol__WIDTH 1
  385. #define R_EXT_DMA_0_CMD__rqpol__ahigh 0
  386. #define R_EXT_DMA_0_CMD__rqpol__alow 1
  387. #define R_EXT_DMA_0_CMD__apol__BITNR 21
  388. #define R_EXT_DMA_0_CMD__apol__WIDTH 1
  389. #define R_EXT_DMA_0_CMD__apol__ahigh 0
  390. #define R_EXT_DMA_0_CMD__apol__alow 1
  391. #define R_EXT_DMA_0_CMD__rq_ack__BITNR 20
  392. #define R_EXT_DMA_0_CMD__rq_ack__WIDTH 1
  393. #define R_EXT_DMA_0_CMD__rq_ack__burst 0
  394. #define R_EXT_DMA_0_CMD__rq_ack__handsh 1
  395. #define R_EXT_DMA_0_CMD__wid__BITNR 18
  396. #define R_EXT_DMA_0_CMD__wid__WIDTH 2
  397. #define R_EXT_DMA_0_CMD__wid__byte 0
  398. #define R_EXT_DMA_0_CMD__wid__word 1
  399. #define R_EXT_DMA_0_CMD__wid__dword 2
  400. #define R_EXT_DMA_0_CMD__dir__BITNR 17
  401. #define R_EXT_DMA_0_CMD__dir__WIDTH 1
  402. #define R_EXT_DMA_0_CMD__dir__input 0
  403. #define R_EXT_DMA_0_CMD__dir__output 1
  404. #define R_EXT_DMA_0_CMD__run__BITNR 16
  405. #define R_EXT_DMA_0_CMD__run__WIDTH 1
  406. #define R_EXT_DMA_0_CMD__run__start 1
  407. #define R_EXT_DMA_0_CMD__run__stop 0
  408. #define R_EXT_DMA_0_CMD__trf_count__BITNR 0
  409. #define R_EXT_DMA_0_CMD__trf_count__WIDTH 16
  410. #define R_EXT_DMA_0_STAT (IO_TYPECAST_RO_UDWORD 0xb0000010)
  411. #define R_EXT_DMA_0_STAT__run__BITNR 16
  412. #define R_EXT_DMA_0_STAT__run__WIDTH 1
  413. #define R_EXT_DMA_0_STAT__run__start 1
  414. #define R_EXT_DMA_0_STAT__run__stop 0
  415. #define R_EXT_DMA_0_STAT__trf_count__BITNR 0
  416. #define R_EXT_DMA_0_STAT__trf_count__WIDTH 16
  417. #define R_EXT_DMA_0_ADDR (IO_TYPECAST_UDWORD 0xb0000014)
  418. #define R_EXT_DMA_0_ADDR__ext0_addr__BITNR 2
  419. #define R_EXT_DMA_0_ADDR__ext0_addr__WIDTH 28
  420. #define R_EXT_DMA_1_CMD (IO_TYPECAST_UDWORD 0xb0000018)
  421. #define R_EXT_DMA_1_CMD__cnt__BITNR 23
  422. #define R_EXT_DMA_1_CMD__cnt__WIDTH 1
  423. #define R_EXT_DMA_1_CMD__cnt__enable 1
  424. #define R_EXT_DMA_1_CMD__cnt__disable 0
  425. #define R_EXT_DMA_1_CMD__rqpol__BITNR 22
  426. #define R_EXT_DMA_1_CMD__rqpol__WIDTH 1
  427. #define R_EXT_DMA_1_CMD__rqpol__ahigh 0
  428. #define R_EXT_DMA_1_CMD__rqpol__alow 1
  429. #define R_EXT_DMA_1_CMD__apol__BITNR 21
  430. #define R_EXT_DMA_1_CMD__apol__WIDTH 1
  431. #define R_EXT_DMA_1_CMD__apol__ahigh 0
  432. #define R_EXT_DMA_1_CMD__apol__alow 1
  433. #define R_EXT_DMA_1_CMD__rq_ack__BITNR 20
  434. #define R_EXT_DMA_1_CMD__rq_ack__WIDTH 1
  435. #define R_EXT_DMA_1_CMD__rq_ack__burst 0
  436. #define R_EXT_DMA_1_CMD__rq_ack__handsh 1
  437. #define R_EXT_DMA_1_CMD__wid__BITNR 18
  438. #define R_EXT_DMA_1_CMD__wid__WIDTH 2
  439. #define R_EXT_DMA_1_CMD__wid__byte 0
  440. #define R_EXT_DMA_1_CMD__wid__word 1
  441. #define R_EXT_DMA_1_CMD__wid__dword 2
  442. #define R_EXT_DMA_1_CMD__dir__BITNR 17
  443. #define R_EXT_DMA_1_CMD__dir__WIDTH 1
  444. #define R_EXT_DMA_1_CMD__dir__input 0
  445. #define R_EXT_DMA_1_CMD__dir__output 1
  446. #define R_EXT_DMA_1_CMD__run__BITNR 16
  447. #define R_EXT_DMA_1_CMD__run__WIDTH 1
  448. #define R_EXT_DMA_1_CMD__run__start 1
  449. #define R_EXT_DMA_1_CMD__run__stop 0
  450. #define R_EXT_DMA_1_CMD__trf_count__BITNR 0
  451. #define R_EXT_DMA_1_CMD__trf_count__WIDTH 16
  452. #define R_EXT_DMA_1_STAT (IO_TYPECAST_RO_UDWORD 0xb0000018)
  453. #define R_EXT_DMA_1_STAT__run__BITNR 16
  454. #define R_EXT_DMA_1_STAT__run__WIDTH 1
  455. #define R_EXT_DMA_1_STAT__run__start 1
  456. #define R_EXT_DMA_1_STAT__run__stop 0
  457. #define R_EXT_DMA_1_STAT__trf_count__BITNR 0
  458. #define R_EXT_DMA_1_STAT__trf_count__WIDTH 16
  459. #define R_EXT_DMA_1_ADDR (IO_TYPECAST_UDWORD 0xb000001c)
  460. #define R_EXT_DMA_1_ADDR__ext0_addr__BITNR 2
  461. #define R_EXT_DMA_1_ADDR__ext0_addr__WIDTH 28
  462. /*
  463. !* Timer registers
  464. !*/
  465. #define R_TIMER_CTRL (IO_TYPECAST_UDWORD 0xb0000020)
  466. #define R_TIMER_CTRL__timerdiv1__BITNR 24
  467. #define R_TIMER_CTRL__timerdiv1__WIDTH 8
  468. #define R_TIMER_CTRL__timerdiv0__BITNR 16
  469. #define R_TIMER_CTRL__timerdiv0__WIDTH 8
  470. #define R_TIMER_CTRL__presc_timer1__BITNR 15
  471. #define R_TIMER_CTRL__presc_timer1__WIDTH 1
  472. #define R_TIMER_CTRL__presc_timer1__normal 0
  473. #define R_TIMER_CTRL__presc_timer1__prescale 1
  474. #define R_TIMER_CTRL__i1__BITNR 14
  475. #define R_TIMER_CTRL__i1__WIDTH 1
  476. #define R_TIMER_CTRL__i1__clr 1
  477. #define R_TIMER_CTRL__i1__nop 0
  478. #define R_TIMER_CTRL__tm1__BITNR 12
  479. #define R_TIMER_CTRL__tm1__WIDTH 2
  480. #define R_TIMER_CTRL__tm1__stop_ld 0
  481. #define R_TIMER_CTRL__tm1__freeze 1
  482. #define R_TIMER_CTRL__tm1__run 2
  483. #define R_TIMER_CTRL__tm1__reserved 3
  484. #define R_TIMER_CTRL__clksel1__BITNR 8
  485. #define R_TIMER_CTRL__clksel1__WIDTH 4
  486. #define R_TIMER_CTRL__clksel1__c300Hz 0
  487. #define R_TIMER_CTRL__clksel1__c600Hz 1
  488. #define R_TIMER_CTRL__clksel1__c1200Hz 2
  489. #define R_TIMER_CTRL__clksel1__c2400Hz 3
  490. #define R_TIMER_CTRL__clksel1__c4800Hz 4
  491. #define R_TIMER_CTRL__clksel1__c9600Hz 5
  492. #define R_TIMER_CTRL__clksel1__c19k2Hz 6
  493. #define R_TIMER_CTRL__clksel1__c38k4Hz 7
  494. #define R_TIMER_CTRL__clksel1__c57k6Hz 8
  495. #define R_TIMER_CTRL__clksel1__c115k2Hz 9
  496. #define R_TIMER_CTRL__clksel1__c230k4Hz 10
  497. #define R_TIMER_CTRL__clksel1__c460k8Hz 11
  498. #define R_TIMER_CTRL__clksel1__c921k6Hz 12
  499. #define R_TIMER_CTRL__clksel1__c1843k2Hz 13
  500. #define R_TIMER_CTRL__clksel1__c6250kHz 14
  501. #define R_TIMER_CTRL__clksel1__cascade0 15
  502. #define R_TIMER_CTRL__presc_ext__BITNR 7
  503. #define R_TIMER_CTRL__presc_ext__WIDTH 1
  504. #define R_TIMER_CTRL__presc_ext__prescale 0
  505. #define R_TIMER_CTRL__presc_ext__external 1
  506. #define R_TIMER_CTRL__i0__BITNR 6
  507. #define R_TIMER_CTRL__i0__WIDTH 1
  508. #define R_TIMER_CTRL__i0__clr 1
  509. #define R_TIMER_CTRL__i0__nop 0
  510. #define R_TIMER_CTRL__tm0__BITNR 4
  511. #define R_TIMER_CTRL__tm0__WIDTH 2
  512. #define R_TIMER_CTRL__tm0__stop_ld 0
  513. #define R_TIMER_CTRL__tm0__freeze 1
  514. #define R_TIMER_CTRL__tm0__run 2
  515. #define R_TIMER_CTRL__tm0__reserved 3
  516. #define R_TIMER_CTRL__clksel0__BITNR 0
  517. #define R_TIMER_CTRL__clksel0__WIDTH 4
  518. #define R_TIMER_CTRL__clksel0__c300Hz 0
  519. #define R_TIMER_CTRL__clksel0__c600Hz 1
  520. #define R_TIMER_CTRL__clksel0__c1200Hz 2
  521. #define R_TIMER_CTRL__clksel0__c2400Hz 3
  522. #define R_TIMER_CTRL__clksel0__c4800Hz 4
  523. #define R_TIMER_CTRL__clksel0__c9600Hz 5
  524. #define R_TIMER_CTRL__clksel0__c19k2Hz 6
  525. #define R_TIMER_CTRL__clksel0__c38k4Hz 7
  526. #define R_TIMER_CTRL__clksel0__c57k6Hz 8
  527. #define R_TIMER_CTRL__clksel0__c115k2Hz 9
  528. #define R_TIMER_CTRL__clksel0__c230k4Hz 10
  529. #define R_TIMER_CTRL__clksel0__c460k8Hz 11
  530. #define R_TIMER_CTRL__clksel0__c921k6Hz 12
  531. #define R_TIMER_CTRL__clksel0__c1843k2Hz 13
  532. #define R_TIMER_CTRL__clksel0__c6250kHz 14
  533. #define R_TIMER_CTRL__clksel0__flexible 15
  534. #define R_TIMER_DATA (IO_TYPECAST_RO_UDWORD 0xb0000020)
  535. #define R_TIMER_DATA__timer1__BITNR 24
  536. #define R_TIMER_DATA__timer1__WIDTH 8
  537. #define R_TIMER_DATA__timer0__BITNR 16
  538. #define R_TIMER_DATA__timer0__WIDTH 8
  539. #define R_TIMER_DATA__clkdiv_high__BITNR 8
  540. #define R_TIMER_DATA__clkdiv_high__WIDTH 8
  541. #define R_TIMER_DATA__clkdiv_low__BITNR 0
  542. #define R_TIMER_DATA__clkdiv_low__WIDTH 8
  543. #define R_TIMER01_DATA (IO_TYPECAST_RO_UWORD 0xb0000022)
  544. #define R_TIMER01_DATA__count__BITNR 0
  545. #define R_TIMER01_DATA__count__WIDTH 16
  546. #define R_TIMER0_DATA (IO_TYPECAST_RO_BYTE 0xb0000022)
  547. #define R_TIMER0_DATA__count__BITNR 0
  548. #define R_TIMER0_DATA__count__WIDTH 8
  549. #define R_TIMER1_DATA (IO_TYPECAST_RO_BYTE 0xb0000023)
  550. #define R_TIMER1_DATA__count__BITNR 0
  551. #define R_TIMER1_DATA__count__WIDTH 8
  552. #define R_WATCHDOG (IO_TYPECAST_UDWORD 0xb0000024)
  553. #define R_WATCHDOG__key__BITNR 1
  554. #define R_WATCHDOG__key__WIDTH 3
  555. #define R_WATCHDOG__enable__BITNR 0
  556. #define R_WATCHDOG__enable__WIDTH 1
  557. #define R_WATCHDOG__enable__stop 0
  558. #define R_WATCHDOG__enable__start 1
  559. #define R_CLOCK_PRESCALE (IO_TYPECAST_UDWORD 0xb00000f0)
  560. #define R_CLOCK_PRESCALE__ser_presc__BITNR 16
  561. #define R_CLOCK_PRESCALE__ser_presc__WIDTH 16
  562. #define R_CLOCK_PRESCALE__tim_presc__BITNR 0
  563. #define R_CLOCK_PRESCALE__tim_presc__WIDTH 16
  564. #define R_SERIAL_PRESCALE (IO_TYPECAST_UWORD 0xb00000f2)
  565. #define R_SERIAL_PRESCALE__ser_presc__BITNR 0
  566. #define R_SERIAL_PRESCALE__ser_presc__WIDTH 16
  567. #define R_TIMER_PRESCALE (IO_TYPECAST_UWORD 0xb00000f0)
  568. #define R_TIMER_PRESCALE__tim_presc__BITNR 0
  569. #define R_TIMER_PRESCALE__tim_presc__WIDTH 16
  570. #define R_PRESCALE_STATUS (IO_TYPECAST_RO_UDWORD 0xb00000f0)
  571. #define R_PRESCALE_STATUS__ser_status__BITNR 16
  572. #define R_PRESCALE_STATUS__ser_status__WIDTH 16
  573. #define R_PRESCALE_STATUS__tim_status__BITNR 0
  574. #define R_PRESCALE_STATUS__tim_status__WIDTH 16
  575. #define R_SER_PRESC_STATUS (IO_TYPECAST_RO_UWORD 0xb00000f2)
  576. #define R_SER_PRESC_STATUS__ser_status__BITNR 0
  577. #define R_SER_PRESC_STATUS__ser_status__WIDTH 16
  578. #define R_TIM_PRESC_STATUS (IO_TYPECAST_RO_UWORD 0xb00000f0)
  579. #define R_TIM_PRESC_STATUS__tim_status__BITNR 0
  580. #define R_TIM_PRESC_STATUS__tim_status__WIDTH 16
  581. #define R_SYNC_SERIAL_PRESCALE (IO_TYPECAST_UDWORD 0xb00000f4)
  582. #define R_SYNC_SERIAL_PRESCALE__clk_sel_u3__BITNR 23
  583. #define R_SYNC_SERIAL_PRESCALE__clk_sel_u3__WIDTH 1
  584. #define R_SYNC_SERIAL_PRESCALE__clk_sel_u3__codec 0
  585. #define R_SYNC_SERIAL_PRESCALE__clk_sel_u3__baudrate 1
  586. #define R_SYNC_SERIAL_PRESCALE__word_stb_sel_u3__BITNR 22
  587. #define R_SYNC_SERIAL_PRESCALE__word_stb_sel_u3__WIDTH 1
  588. #define R_SYNC_SERIAL_PRESCALE__word_stb_sel_u3__external 0
  589. #define R_SYNC_SERIAL_PRESCALE__word_stb_sel_u3__internal 1
  590. #define R_SYNC_SERIAL_PRESCALE__clk_sel_u1__BITNR 21
  591. #define R_SYNC_SERIAL_PRESCALE__clk_sel_u1__WIDTH 1
  592. #define R_SYNC_SERIAL_PRESCALE__clk_sel_u1__codec 0
  593. #define R_SYNC_SERIAL_PRESCALE__clk_sel_u1__baudrate 1
  594. #define R_SYNC_SERIAL_PRESCALE__word_stb_sel_u1__BITNR 20
  595. #define R_SYNC_SERIAL_PRESCALE__word_stb_sel_u1__WIDTH 1
  596. #define R_SYNC_SERIAL_PRESCALE__word_stb_sel_u1__external 0
  597. #define R_SYNC_SERIAL_PRESCALE__word_stb_sel_u1__internal 1
  598. #define R_SYNC_SERIAL_PRESCALE__prescaler__BITNR 16
  599. #define R_SYNC_SERIAL_PRESCALE__prescaler__WIDTH 3
  600. #define R_SYNC_SERIAL_PRESCALE__prescaler__div1 0
  601. #define R_SYNC_SERIAL_PRESCALE__prescaler__div2 1
  602. #define R_SYNC_SERIAL_PRESCALE__prescaler__div4 2
  603. #define R_SYNC_SERIAL_PRESCALE__prescaler__div8 3
  604. #define R_SYNC_SERIAL_PRESCALE__prescaler__div16 4
  605. #define R_SYNC_SERIAL_PRESCALE__prescaler__div32 5
  606. #define R_SYNC_SERIAL_PRESCALE__prescaler__div64 6
  607. #define R_SYNC_SERIAL_PRESCALE__prescaler__div128 7
  608. #define R_SYNC_SERIAL_PRESCALE__warp_mode__BITNR 15
  609. #define R_SYNC_SERIAL_PRESCALE__warp_mode__WIDTH 1
  610. #define R_SYNC_SERIAL_PRESCALE__warp_mode__normal 0
  611. #define R_SYNC_SERIAL_PRESCALE__warp_mode__enabled 1
  612. #define R_SYNC_SERIAL_PRESCALE__frame_rate__BITNR 11
  613. #define R_SYNC_SERIAL_PRESCALE__frame_rate__WIDTH 4
  614. #define R_SYNC_SERIAL_PRESCALE__word_rate__BITNR 0
  615. #define R_SYNC_SERIAL_PRESCALE__word_rate__WIDTH 10
  616. /*
  617. !* Shared RAM interface registers
  618. !*/
  619. #define R_SHARED_RAM_CONFIG (IO_TYPECAST_UDWORD 0xb0000040)
  620. #define R_SHARED_RAM_CONFIG__width__BITNR 3
  621. #define R_SHARED_RAM_CONFIG__width__WIDTH 1
  622. #define R_SHARED_RAM_CONFIG__width__byte 0
  623. #define R_SHARED_RAM_CONFIG__width__word 1
  624. #define R_SHARED_RAM_CONFIG__enable__BITNR 2
  625. #define R_SHARED_RAM_CONFIG__enable__WIDTH 1
  626. #define R_SHARED_RAM_CONFIG__enable__yes 1
  627. #define R_SHARED_RAM_CONFIG__enable__no 0
  628. #define R_SHARED_RAM_CONFIG__pint__BITNR 1
  629. #define R_SHARED_RAM_CONFIG__pint__WIDTH 1
  630. #define R_SHARED_RAM_CONFIG__pint__int 1
  631. #define R_SHARED_RAM_CONFIG__pint__nop 0
  632. #define R_SHARED_RAM_CONFIG__clri__BITNR 0
  633. #define R_SHARED_RAM_CONFIG__clri__WIDTH 1
  634. #define R_SHARED_RAM_CONFIG__clri__clr 1
  635. #define R_SHARED_RAM_CONFIG__clri__nop 0
  636. #define R_SHARED_RAM_ADDR (IO_TYPECAST_UDWORD 0xb0000044)
  637. #define R_SHARED_RAM_ADDR__base_addr__BITNR 8
  638. #define R_SHARED_RAM_ADDR__base_addr__WIDTH 22
  639. /*
  640. !* General config registers
  641. !*/
  642. #define R_GEN_CONFIG (IO_TYPECAST_UDWORD 0xb000002c)
  643. #define R_GEN_CONFIG__par_w__BITNR 31
  644. #define R_GEN_CONFIG__par_w__WIDTH 1
  645. #define R_GEN_CONFIG__par_w__select 1
  646. #define R_GEN_CONFIG__par_w__disable 0
  647. #define R_GEN_CONFIG__usb2__BITNR 30
  648. #define R_GEN_CONFIG__usb2__WIDTH 1
  649. #define R_GEN_CONFIG__usb2__select 1
  650. #define R_GEN_CONFIG__usb2__disable 0
  651. #define R_GEN_CONFIG__usb1__BITNR 29
  652. #define R_GEN_CONFIG__usb1__WIDTH 1
  653. #define R_GEN_CONFIG__usb1__select 1
  654. #define R_GEN_CONFIG__usb1__disable 0
  655. #define R_GEN_CONFIG__g24dir__BITNR 27
  656. #define R_GEN_CONFIG__g24dir__WIDTH 1
  657. #define R_GEN_CONFIG__g24dir__in 0
  658. #define R_GEN_CONFIG__g24dir__out 1
  659. #define R_GEN_CONFIG__g16_23dir__BITNR 26
  660. #define R_GEN_CONFIG__g16_23dir__WIDTH 1
  661. #define R_GEN_CONFIG__g16_23dir__in 0
  662. #define R_GEN_CONFIG__g16_23dir__out 1
  663. #define R_GEN_CONFIG__g8_15dir__BITNR 25
  664. #define R_GEN_CONFIG__g8_15dir__WIDTH 1
  665. #define R_GEN_CONFIG__g8_15dir__in 0
  666. #define R_GEN_CONFIG__g8_15dir__out 1
  667. #define R_GEN_CONFIG__g0dir__BITNR 24
  668. #define R_GEN_CONFIG__g0dir__WIDTH 1
  669. #define R_GEN_CONFIG__g0dir__in 0
  670. #define R_GEN_CONFIG__g0dir__out 1
  671. #define R_GEN_CONFIG__dma9__BITNR 23
  672. #define R_GEN_CONFIG__dma9__WIDTH 1
  673. #define R_GEN_CONFIG__dma9__usb 0
  674. #define R_GEN_CONFIG__dma9__serial1 1
  675. #define R_GEN_CONFIG__dma8__BITNR 22
  676. #define R_GEN_CONFIG__dma8__WIDTH 1
  677. #define R_GEN_CONFIG__dma8__usb 0
  678. #define R_GEN_CONFIG__dma8__serial1 1
  679. #define R_GEN_CONFIG__dma7__BITNR 20
  680. #define R_GEN_CONFIG__dma7__WIDTH 2
  681. #define R_GEN_CONFIG__dma7__unused 0
  682. #define R_GEN_CONFIG__dma7__serial0 1
  683. #define R_GEN_CONFIG__dma7__extdma1 2
  684. #define R_GEN_CONFIG__dma7__intdma6 3
  685. #define R_GEN_CONFIG__dma6__BITNR 18
  686. #define R_GEN_CONFIG__dma6__WIDTH 2
  687. #define R_GEN_CONFIG__dma6__unused 0
  688. #define R_GEN_CONFIG__dma6__serial0 1
  689. #define R_GEN_CONFIG__dma6__extdma1 2
  690. #define R_GEN_CONFIG__dma6__intdma7 3
  691. #define R_GEN_CONFIG__dma5__BITNR 16
  692. #define R_GEN_CONFIG__dma5__WIDTH 2
  693. #define R_GEN_CONFIG__dma5__par1 0
  694. #define R_GEN_CONFIG__dma5__scsi1 1
  695. #define R_GEN_CONFIG__dma5__serial3 2
  696. #define R_GEN_CONFIG__dma5__extdma0 3
  697. #define R_GEN_CONFIG__dma4__BITNR 14
  698. #define R_GEN_CONFIG__dma4__WIDTH 2
  699. #define R_GEN_CONFIG__dma4__par1 0
  700. #define R_GEN_CONFIG__dma4__scsi1 1
  701. #define R_GEN_CONFIG__dma4__serial3 2
  702. #define R_GEN_CONFIG__dma4__extdma0 3
  703. #define R_GEN_CONFIG__dma3__BITNR 12
  704. #define R_GEN_CONFIG__dma3__WIDTH 2
  705. #define R_GEN_CONFIG__dma3__par0 0
  706. #define R_GEN_CONFIG__dma3__scsi0 1
  707. #define R_GEN_CONFIG__dma3__serial2 2
  708. #define R_GEN_CONFIG__dma3__ata 3
  709. #define R_GEN_CONFIG__dma2__BITNR 10
  710. #define R_GEN_CONFIG__dma2__WIDTH 2
  711. #define R_GEN_CONFIG__dma2__par0 0
  712. #define R_GEN_CONFIG__dma2__scsi0 1
  713. #define R_GEN_CONFIG__dma2__serial2 2
  714. #define R_GEN_CONFIG__dma2__ata 3
  715. #define R_GEN_CONFIG__mio_w__BITNR 9
  716. #define R_GEN_CONFIG__mio_w__WIDTH 1
  717. #define R_GEN_CONFIG__mio_w__select 1
  718. #define R_GEN_CONFIG__mio_w__disable 0
  719. #define R_GEN_CONFIG__ser3__BITNR 8
  720. #define R_GEN_CONFIG__ser3__WIDTH 1
  721. #define R_GEN_CONFIG__ser3__select 1
  722. #define R_GEN_CONFIG__ser3__disable 0
  723. #define R_GEN_CONFIG__par1__BITNR 7
  724. #define R_GEN_CONFIG__par1__WIDTH 1
  725. #define R_GEN_CONFIG__par1__select 1
  726. #define R_GEN_CONFIG__par1__disable 0
  727. #define R_GEN_CONFIG__scsi0w__BITNR 6
  728. #define R_GEN_CONFIG__scsi0w__WIDTH 1
  729. #define R_GEN_CONFIG__scsi0w__select 1
  730. #define R_GEN_CONFIG__scsi0w__disable 0
  731. #define R_GEN_CONFIG__scsi1__BITNR 5
  732. #define R_GEN_CONFIG__scsi1__WIDTH 1
  733. #define R_GEN_CONFIG__scsi1__select 1
  734. #define R_GEN_CONFIG__scsi1__disable 0
  735. #define R_GEN_CONFIG__mio__BITNR 4
  736. #define R_GEN_CONFIG__mio__WIDTH 1
  737. #define R_GEN_CONFIG__mio__select 1
  738. #define R_GEN_CONFIG__mio__disable 0
  739. #define R_GEN_CONFIG__ser2__BITNR 3
  740. #define R_GEN_CONFIG__ser2__WIDTH 1
  741. #define R_GEN_CONFIG__ser2__select 1
  742. #define R_GEN_CONFIG__ser2__disable 0
  743. #define R_GEN_CONFIG__par0__BITNR 2
  744. #define R_GEN_CONFIG__par0__WIDTH 1
  745. #define R_GEN_CONFIG__par0__select 1
  746. #define R_GEN_CONFIG__par0__disable 0
  747. #define R_GEN_CONFIG__ata__BITNR 1
  748. #define R_GEN_CONFIG__ata__WIDTH 1
  749. #define R_GEN_CONFIG__ata__select 1
  750. #define R_GEN_CONFIG__ata__disable 0
  751. #define R_GEN_CONFIG__scsi0__BITNR 0
  752. #define R_GEN_CONFIG__scsi0__WIDTH 1
  753. #define R_GEN_CONFIG__scsi0__select 1
  754. #define R_GEN_CONFIG__scsi0__disable 0
  755. #define R_GEN_CONFIG_II (IO_TYPECAST_UDWORD 0xb0000034)
  756. #define R_GEN_CONFIG_II__sermode3__BITNR 6
  757. #define R_GEN_CONFIG_II__sermode3__WIDTH 1
  758. #define R_GEN_CONFIG_II__sermode3__async 0
  759. #define R_GEN_CONFIG_II__sermode3__sync 1
  760. #define R_GEN_CONFIG_II__sermode1__BITNR 4
  761. #define R_GEN_CONFIG_II__sermode1__WIDTH 1
  762. #define R_GEN_CONFIG_II__sermode1__async 0
  763. #define R_GEN_CONFIG_II__sermode1__sync 1
  764. #define R_GEN_CONFIG_II__ext_clk__BITNR 2
  765. #define R_GEN_CONFIG_II__ext_clk__WIDTH 1
  766. #define R_GEN_CONFIG_II__ext_clk__select 1
  767. #define R_GEN_CONFIG_II__ext_clk__disable 0
  768. #define R_GEN_CONFIG_II__ser2__BITNR 1
  769. #define R_GEN_CONFIG_II__ser2__WIDTH 1
  770. #define R_GEN_CONFIG_II__ser2__select 1
  771. #define R_GEN_CONFIG_II__ser2__disable 0
  772. #define R_GEN_CONFIG_II__ser3__BITNR 0
  773. #define R_GEN_CONFIG_II__ser3__WIDTH 1
  774. #define R_GEN_CONFIG_II__ser3__select 1
  775. #define R_GEN_CONFIG_II__ser3__disable 0
  776. #define R_PORT_G_DATA (IO_TYPECAST_UDWORD 0xb0000028)
  777. #define R_PORT_G_DATA__data__BITNR 0
  778. #define R_PORT_G_DATA__data__WIDTH 32
  779. /*
  780. !* General port configuration registers
  781. !*/
  782. #define R_PORT_PA_SET (IO_TYPECAST_UDWORD 0xb0000030)
  783. #define R_PORT_PA_SET__dir7__BITNR 15
  784. #define R_PORT_PA_SET__dir7__WIDTH 1
  785. #define R_PORT_PA_SET__dir7__input 0
  786. #define R_PORT_PA_SET__dir7__output 1
  787. #define R_PORT_PA_SET__dir6__BITNR 14
  788. #define R_PORT_PA_SET__dir6__WIDTH 1
  789. #define R_PORT_PA_SET__dir6__input 0
  790. #define R_PORT_PA_SET__dir6__output 1
  791. #define R_PORT_PA_SET__dir5__BITNR 13
  792. #define R_PORT_PA_SET__dir5__WIDTH 1
  793. #define R_PORT_PA_SET__dir5__input 0
  794. #define R_PORT_PA_SET__dir5__output 1
  795. #define R_PORT_PA_SET__dir4__BITNR 12
  796. #define R_PORT_PA_SET__dir4__WIDTH 1
  797. #define R_PORT_PA_SET__dir4__input 0
  798. #define R_PORT_PA_SET__dir4__output 1
  799. #define R_PORT_PA_SET__dir3__BITNR 11
  800. #define R_PORT_PA_SET__dir3__WIDTH 1
  801. #define R_PORT_PA_SET__dir3__input 0
  802. #define R_PORT_PA_SET__dir3__output 1
  803. #define R_PORT_PA_SET__dir2__BITNR 10
  804. #define R_PORT_PA_SET__dir2__WIDTH 1
  805. #define R_PORT_PA_SET__dir2__input 0
  806. #define R_PORT_PA_SET__dir2__output 1
  807. #define R_PORT_PA_SET__dir1__BITNR 9
  808. #define R_PORT_PA_SET__dir1__WIDTH 1
  809. #define R_PORT_PA_SET__dir1__input 0
  810. #define R_PORT_PA_SET__dir1__output 1
  811. #define R_PORT_PA_SET__dir0__BITNR 8
  812. #define R_PORT_PA_SET__dir0__WIDTH 1
  813. #define R_PORT_PA_SET__dir0__input 0
  814. #define R_PORT_PA_SET__dir0__output 1
  815. #define R_PORT_PA_SET__data_out__BITNR 0
  816. #define R_PORT_PA_SET__data_out__WIDTH 8
  817. #define R_PORT_PA_DATA (IO_TYPECAST_BYTE 0xb0000030)
  818. #define R_PORT_PA_DATA__data_out__BITNR 0
  819. #define R_PORT_PA_DATA__data_out__WIDTH 8
  820. #define R_PORT_PA_DIR (IO_TYPECAST_BYTE 0xb0000031)
  821. #define R_PORT_PA_DIR__dir7__BITNR 7
  822. #define R_PORT_PA_DIR__dir7__WIDTH 1
  823. #define R_PORT_PA_DIR__dir7__input 0
  824. #define R_PORT_PA_DIR__dir7__output 1
  825. #define R_PORT_PA_DIR__dir6__BITNR 6
  826. #define R_PORT_PA_DIR__dir6__WIDTH 1
  827. #define R_PORT_PA_DIR__dir6__input 0
  828. #define R_PORT_PA_DIR__dir6__output 1
  829. #define R_PORT_PA_DIR__dir5__BITNR 5
  830. #define R_PORT_PA_DIR__dir5__WIDTH 1
  831. #define R_PORT_PA_DIR__dir5__input 0
  832. #define R_PORT_PA_DIR__dir5__output 1
  833. #define R_PORT_PA_DIR__dir4__BITNR 4
  834. #define R_PORT_PA_DIR__dir4__WIDTH 1
  835. #define R_PORT_PA_DIR__dir4__input 0
  836. #define R_PORT_PA_DIR__dir4__output 1
  837. #define R_PORT_PA_DIR__dir3__BITNR 3
  838. #define R_PORT_PA_DIR__dir3__WIDTH 1
  839. #define R_PORT_PA_DIR__dir3__input 0
  840. #define R_PORT_PA_DIR__dir3__output 1
  841. #define R_PORT_PA_DIR__dir2__BITNR 2
  842. #define R_PORT_PA_DIR__dir2__WIDTH 1
  843. #define R_PORT_PA_DIR__dir2__input 0
  844. #define R_PORT_PA_DIR__dir2__output 1
  845. #define R_PORT_PA_DIR__dir1__BITNR 1
  846. #define R_PORT_PA_DIR__dir1__WIDTH 1
  847. #define R_PORT_PA_DIR__dir1__input 0
  848. #define R_PORT_PA_DIR__dir1__output 1
  849. #define R_PORT_PA_DIR__dir0__BITNR 0
  850. #define R_PORT_PA_DIR__dir0__WIDTH 1
  851. #define R_PORT_PA_DIR__dir0__input 0
  852. #define R_PORT_PA_DIR__dir0__output 1
  853. #define R_PORT_PA_READ (IO_TYPECAST_RO_UDWORD 0xb0000030)
  854. #define R_PORT_PA_READ__data_in__BITNR 0
  855. #define R_PORT_PA_READ__data_in__WIDTH 8
  856. #define R_PORT_PB_SET (IO_TYPECAST_UDWORD 0xb0000038)
  857. #define R_PORT_PB_SET__syncser3__BITNR 29
  858. #define R_PORT_PB_SET__syncser3__WIDTH 1
  859. #define R_PORT_PB_SET__syncser3__port_cs 0
  860. #define R_PORT_PB_SET__syncser3__ss3extra 1
  861. #define R_PORT_PB_SET__syncser1__BITNR 28
  862. #define R_PORT_PB_SET__syncser1__WIDTH 1
  863. #define R_PORT_PB_SET__syncser1__port_cs 0
  864. #define R_PORT_PB_SET__syncser1__ss1extra 1
  865. #define R_PORT_PB_SET__i2c_en__BITNR 27
  866. #define R_PORT_PB_SET__i2c_en__WIDTH 1
  867. #define R_PORT_PB_SET__i2c_en__off 0
  868. #define R_PORT_PB_SET__i2c_en__on 1
  869. #define R_PORT_PB_SET__i2c_d__BITNR 26
  870. #define R_PORT_PB_SET__i2c_d__WIDTH 1
  871. #define R_PORT_PB_SET__i2c_clk__BITNR 25
  872. #define R_PORT_PB_SET__i2c_clk__WIDTH 1
  873. #define R_PORT_PB_SET__i2c_oe___BITNR 24
  874. #define R_PORT_PB_SET__i2c_oe___WIDTH 1
  875. #define R_PORT_PB_SET__i2c_oe___enable 0
  876. #define R_PORT_PB_SET__i2c_oe___disable 1
  877. #define R_PORT_PB_SET__cs7__BITNR 23
  878. #define R_PORT_PB_SET__cs7__WIDTH 1
  879. #define R_PORT_PB_SET__cs7__port 0
  880. #define R_PORT_PB_SET__cs7__cs 1
  881. #define R_PORT_PB_SET__cs6__BITNR 22
  882. #define R_PORT_PB_SET__cs6__WIDTH 1
  883. #define R_PORT_PB_SET__cs6__port 0
  884. #define R_PORT_PB_SET__cs6__cs 1
  885. #define R_PORT_PB_SET__cs5__BITNR 21
  886. #define R_PORT_PB_SET__cs5__WIDTH 1
  887. #define R_PORT_PB_SET__cs5__port 0
  888. #define R_PORT_PB_SET__cs5__cs 1
  889. #define R_PORT_PB_SET__cs4__BITNR 20
  890. #define R_PORT_PB_SET__cs4__WIDTH 1
  891. #define R_PORT_PB_SET__cs4__port 0
  892. #define R_PORT_PB_SET__cs4__cs 1
  893. #define R_PORT_PB_SET__cs3__BITNR 19
  894. #define R_PORT_PB_SET__cs3__WIDTH 1
  895. #define R_PORT_PB_SET__cs3__port 0
  896. #define R_PORT_PB_SET__cs3__cs 1
  897. #define R_PORT_PB_SET__cs2__BITNR 18
  898. #define R_PORT_PB_SET__cs2__WIDTH 1
  899. #define R_PORT_PB_SET__cs2__port 0
  900. #define R_PORT_PB_SET__cs2__cs 1
  901. #define R_PORT_PB_SET__scsi1__BITNR 17
  902. #define R_PORT_PB_SET__scsi1__WIDTH 1
  903. #define R_PORT_PB_SET__scsi1__port_cs 0
  904. #define R_PORT_PB_SET__scsi1__enph 1
  905. #define R_PORT_PB_SET__scsi0__BITNR 16
  906. #define R_PORT_PB_SET__scsi0__WIDTH 1
  907. #define R_PORT_PB_SET__scsi0__port_cs 0
  908. #define R_PORT_PB_SET__scsi0__enph 1
  909. #define R_PORT_PB_SET__dir7__BITNR 15
  910. #define R_PORT_PB_SET__dir7__WIDTH 1
  911. #define R_PORT_PB_SET__dir7__input 0
  912. #define R_PORT_PB_SET__dir7__output 1
  913. #define R_PORT_PB_SET__dir6__BITNR 14
  914. #define R_PORT_PB_SET__dir6__WIDTH 1
  915. #define R_PORT_PB_SET__dir6__input 0
  916. #define R_PORT_PB_SET__dir6__output 1
  917. #define R_PORT_PB_SET__dir5__BITNR 13
  918. #define R_PORT_PB_SET__dir5__WIDTH 1
  919. #define R_PORT_PB_SET__dir5__input 0
  920. #define R_PORT_PB_SET__dir5__output 1
  921. #define R_PORT_PB_SET__dir4__BITNR 12
  922. #define R_PORT_PB_SET__dir4__WIDTH 1
  923. #define R_PORT_PB_SET__dir4__input 0
  924. #define R_PORT_PB_SET__dir4__output 1
  925. #define R_PORT_PB_SET__dir3__BITNR 11
  926. #define R_PORT_PB_SET__dir3__WIDTH 1
  927. #define R_PORT_PB_SET__dir3__input 0
  928. #define R_PORT_PB_SET__dir3__output 1
  929. #define R_PORT_PB_SET__dir2__BITNR 10
  930. #define R_PORT_PB_SET__dir2__WIDTH 1
  931. #define R_PORT_PB_SET__dir2__input 0
  932. #define R_PORT_PB_SET__dir2__output 1
  933. #define R_PORT_PB_SET__dir1__BITNR 9
  934. #define R_PORT_PB_SET__dir1__WIDTH 1
  935. #define R_PORT_PB_SET__dir1__input 0
  936. #define R_PORT_PB_SET__dir1__output 1
  937. #define R_PORT_PB_SET__dir0__BITNR 8
  938. #define R_PORT_PB_SET__dir0__WIDTH 1
  939. #define R_PORT_PB_SET__dir0__input 0
  940. #define R_PORT_PB_SET__dir0__output 1
  941. #define R_PORT_PB_SET__data_out__BITNR 0
  942. #define R_PORT_PB_SET__data_out__WIDTH 8
  943. #define R_PORT_PB_DATA (IO_TYPECAST_BYTE 0xb0000038)
  944. #define R_PORT_PB_DATA__data_out__BITNR 0
  945. #define R_PORT_PB_DATA__data_out__WIDTH 8
  946. #define R_PORT_PB_DIR (IO_TYPECAST_BYTE 0xb0000039)
  947. #define R_PORT_PB_DIR__dir7__BITNR 7
  948. #define R_PORT_PB_DIR__dir7__WIDTH 1
  949. #define R_PORT_PB_DIR__dir7__input 0
  950. #define R_PORT_PB_DIR__dir7__output 1
  951. #define R_PORT_PB_DIR__dir6__BITNR 6
  952. #define R_PORT_PB_DIR__dir6__WIDTH 1
  953. #define R_PORT_PB_DIR__dir6__input 0
  954. #define R_PORT_PB_DIR__dir6__output 1
  955. #define R_PORT_PB_DIR__dir5__BITNR 5
  956. #define R_PORT_PB_DIR__dir5__WIDTH 1
  957. #define R_PORT_PB_DIR__dir5__input 0
  958. #define R_PORT_PB_DIR__dir5__output 1
  959. #define R_PORT_PB_DIR__dir4__BITNR 4
  960. #define R_PORT_PB_DIR__dir4__WIDTH 1
  961. #define R_PORT_PB_DIR__dir4__input 0
  962. #define R_PORT_PB_DIR__dir4__output 1
  963. #define R_PORT_PB_DIR__dir3__BITNR 3
  964. #define R_PORT_PB_DIR__dir3__WIDTH 1
  965. #define R_PORT_PB_DIR__dir3__input 0
  966. #define R_PORT_PB_DIR__dir3__output 1
  967. #define R_PORT_PB_DIR__dir2__BITNR 2
  968. #define R_PORT_PB_DIR__dir2__WIDTH 1
  969. #define R_PORT_PB_DIR__dir2__input 0
  970. #define R_PORT_PB_DIR__dir2__output 1
  971. #define R_PORT_PB_DIR__dir1__BITNR 1
  972. #define R_PORT_PB_DIR__dir1__WIDTH 1
  973. #define R_PORT_PB_DIR__dir1__input 0
  974. #define R_PORT_PB_DIR__dir1__output 1
  975. #define R_PORT_PB_DIR__dir0__BITNR 0
  976. #define R_PORT_PB_DIR__dir0__WIDTH 1
  977. #define R_PORT_PB_DIR__dir0__input 0
  978. #define R_PORT_PB_DIR__dir0__output 1
  979. #define R_PORT_PB_CONFIG (IO_TYPECAST_BYTE 0xb000003a)
  980. #define R_PORT_PB_CONFIG__cs7__BITNR 7
  981. #define R_PORT_PB_CONFIG__cs7__WIDTH 1
  982. #define R_PORT_PB_CONFIG__cs7__port 0
  983. #define R_PORT_PB_CONFIG__cs7__cs 1
  984. #define R_PORT_PB_CONFIG__cs6__BITNR 6
  985. #define R_PORT_PB_CONFIG__cs6__WIDTH 1
  986. #define R_PORT_PB_CONFIG__cs6__port 0
  987. #define R_PORT_PB_CONFIG__cs6__cs 1
  988. #define R_PORT_PB_CONFIG__cs5__BITNR 5
  989. #define R_PORT_PB_CONFIG__cs5__WIDTH 1
  990. #define R_PORT_PB_CONFIG__cs5__port 0
  991. #define R_PORT_PB_CONFIG__cs5__cs 1
  992. #define R_PORT_PB_CONFIG__cs4__BITNR 4
  993. #define R_PORT_PB_CONFIG__cs4__WIDTH 1
  994. #define R_PORT_PB_CONFIG__cs4__port 0
  995. #define R_PORT_PB_CONFIG__cs4__cs 1
  996. #define R_PORT_PB_CONFIG__cs3__BITNR 3
  997. #define R_PORT_PB_CONFIG__cs3__WIDTH 1
  998. #define R_PORT_PB_CONFIG__cs3__port 0
  999. #define R_PORT_PB_CONFIG__cs3__cs 1
  1000. #define R_PORT_PB_CONFIG__cs2__BITNR 2
  1001. #define R_PORT_PB_CONFIG__cs2__WIDTH 1
  1002. #define R_PORT_PB_CONFIG__cs2__port 0
  1003. #define R_PORT_PB_CONFIG__cs2__cs 1
  1004. #define R_PORT_PB_CONFIG__scsi1__BITNR 1
  1005. #define R_PORT_PB_CONFIG__scsi1__WIDTH 1
  1006. #define R_PORT_PB_CONFIG__scsi1__port_cs 0
  1007. #define R_PORT_PB_CONFIG__scsi1__enph 1
  1008. #define R_PORT_PB_CONFIG__scsi0__BITNR 0
  1009. #define R_PORT_PB_CONFIG__scsi0__WIDTH 1
  1010. #define R_PORT_PB_CONFIG__scsi0__port_cs 0
  1011. #define R_PORT_PB_CONFIG__scsi0__enph 1
  1012. #define R_PORT_PB_I2C (IO_TYPECAST_BYTE 0xb000003b)
  1013. #define R_PORT_PB_I2C__syncser3__BITNR 5
  1014. #define R_PORT_PB_I2C__syncser3__WIDTH 1
  1015. #define R_PORT_PB_I2C__syncser3__port_cs 0
  1016. #define R_PORT_PB_I2C__syncser3__ss3extra 1
  1017. #define R_PORT_PB_I2C__syncser1__BITNR 4
  1018. #define R_PORT_PB_I2C__syncser1__WIDTH 1
  1019. #define R_PORT_PB_I2C__syncser1__port_cs 0
  1020. #define R_PORT_PB_I2C__syncser1__ss1extra 1
  1021. #define R_PORT_PB_I2C__i2c_en__BITNR 3
  1022. #define R_PORT_PB_I2C__i2c_en__WIDTH 1
  1023. #define R_PORT_PB_I2C__i2c_en__off 0
  1024. #define R_PORT_PB_I2C__i2c_en__on 1
  1025. #define R_PORT_PB_I2C__i2c_d__BITNR 2
  1026. #define R_PORT_PB_I2C__i2c_d__WIDTH 1
  1027. #define R_PORT_PB_I2C__i2c_clk__BITNR 1
  1028. #define R_PORT_PB_I2C__i2c_clk__WIDTH 1
  1029. #define R_PORT_PB_I2C__i2c_oe___BITNR 0
  1030. #define R_PORT_PB_I2C__i2c_oe___WIDTH 1
  1031. #define R_PORT_PB_I2C__i2c_oe___enable 0
  1032. #define R_PORT_PB_I2C__i2c_oe___disable 1
  1033. #define R_PORT_PB_READ (IO_TYPECAST_RO_UDWORD 0xb0000038)
  1034. #define R_PORT_PB_READ__data_in__BITNR 0
  1035. #define R_PORT_PB_READ__data_in__WIDTH 8
  1036. /*
  1037. !* Serial port registers
  1038. !*/
  1039. #define R_SERIAL0_CTRL (IO_TYPECAST_UDWORD 0xb0000060)
  1040. #define R_SERIAL0_CTRL__tr_baud__BITNR 28
  1041. #define R_SERIAL0_CTRL__tr_baud__WIDTH 4
  1042. #define R_SERIAL0_CTRL__tr_baud__c300Hz 0
  1043. #define R_SERIAL0_CTRL__tr_baud__c600Hz 1
  1044. #define R_SERIAL0_CTRL__tr_baud__c1200Hz 2
  1045. #define R_SERIAL0_CTRL__tr_baud__c2400Hz 3
  1046. #define R_SERIAL0_CTRL__tr_baud__c4800Hz 4
  1047. #define R_SERIAL0_CTRL__tr_baud__c9600Hz 5
  1048. #define R_SERIAL0_CTRL__tr_baud__c19k2Hz 6
  1049. #define R_SERIAL0_CTRL__tr_baud__c38k4Hz 7
  1050. #define R_SERIAL0_CTRL__tr_baud__c57k6Hz 8
  1051. #define R_SERIAL0_CTRL__tr_baud__c115k2Hz 9
  1052. #define R_SERIAL0_CTRL__tr_baud__c230k4Hz 10
  1053. #define R_SERIAL0_CTRL__tr_baud__c460k8Hz 11
  1054. #define R_SERIAL0_CTRL__tr_baud__c921k6Hz 12
  1055. #define R_SERIAL0_CTRL__tr_baud__c1843k2Hz 13
  1056. #define R_SERIAL0_CTRL__tr_baud__c6250kHz 14
  1057. #define R_SERIAL0_CTRL__tr_baud__reserved 15
  1058. #define R_SERIAL0_CTRL__rec_baud__BITNR 24
  1059. #define R_SERIAL0_CTRL__rec_baud__WIDTH 4
  1060. #define R_SERIAL0_CTRL__rec_baud__c300Hz 0
  1061. #define R_SERIAL0_CTRL__rec_baud__c600Hz 1
  1062. #define R_SERIAL0_CTRL__rec_baud__c1200Hz 2
  1063. #define R_SERIAL0_CTRL__rec_baud__c2400Hz 3
  1064. #define R_SERIAL0_CTRL__rec_baud__c4800Hz 4
  1065. #define R_SERIAL0_CTRL__rec_baud__c9600Hz 5
  1066. #define R_SERIAL0_CTRL__rec_baud__c19k2Hz 6
  1067. #define R_SERIAL0_CTRL__rec_baud__c38k4Hz 7
  1068. #define R_SERIAL0_CTRL__rec_baud__c57k6Hz 8
  1069. #define R_SERIAL0_CTRL__rec_baud__c115k2Hz 9
  1070. #define R_SERIAL0_CTRL__rec_baud__c230k4Hz 10
  1071. #define R_SERIAL0_CTRL__rec_baud__c460k8Hz 11
  1072. #define R_SERIAL0_CTRL__rec_baud__c921k6Hz 12
  1073. #define R_SERIAL0_CTRL__rec_baud__c1843k2Hz 13
  1074. #define R_SERIAL0_CTRL__rec_baud__c6250kHz 14
  1075. #define R_SERIAL0_CTRL__rec_baud__reserved 15
  1076. #define R_SERIAL0_CTRL__dma_err__BITNR 23
  1077. #define R_SERIAL0_CTRL__dma_err__WIDTH 1
  1078. #define R_SERIAL0_CTRL__dma_err__stop 0
  1079. #define R_SERIAL0_CTRL__dma_err__ignore 1
  1080. #define R_SERIAL0_CTRL__rec_enable__BITNR 22
  1081. #define R_SERIAL0_CTRL__rec_enable__WIDTH 1
  1082. #define R_SERIAL0_CTRL__rec_enable__disable 0
  1083. #define R_SERIAL0_CTRL__rec_enable__enable 1
  1084. #define R_SERIAL0_CTRL__rts___BITNR 21
  1085. #define R_SERIAL0_CTRL__rts___WIDTH 1
  1086. #define R_SERIAL0_CTRL__rts___active 0
  1087. #define R_SERIAL0_CTRL__rts___inactive 1
  1088. #define R_SERIAL0_CTRL__sampling__BITNR 20
  1089. #define R_SERIAL0_CTRL__sampling__WIDTH 1
  1090. #define R_SERIAL0_CTRL__sampling__middle 0
  1091. #define R_SERIAL0_CTRL__sampling__majority 1
  1092. #define R_SERIAL0_CTRL__rec_stick_par__BITNR 19
  1093. #define R_SERIAL0_CTRL__rec_stick_par__WIDTH 1
  1094. #define R_SERIAL0_CTRL__rec_stick_par__normal 0
  1095. #define R_SERIAL0_CTRL__rec_stick_par__stick 1
  1096. #define R_SERIAL0_CTRL__rec_par__BITNR 18
  1097. #define R_SERIAL0_CTRL__rec_par__WIDTH 1
  1098. #define R_SERIAL0_CTRL__rec_par__even 0
  1099. #define R_SERIAL0_CTRL__rec_par__odd 1
  1100. #define R_SERIAL0_CTRL__rec_par_en__BITNR 17
  1101. #define R_SERIAL0_CTRL__rec_par_en__WIDTH 1
  1102. #define R_SERIAL0_CTRL__rec_par_en__disable 0
  1103. #define R_SERIAL0_CTRL__rec_par_en__enable 1
  1104. #define R_SERIAL0_CTRL__rec_bitnr__BITNR 16
  1105. #define R_SERIAL0_CTRL__rec_bitnr__WIDTH 1
  1106. #define R_SERIAL0_CTRL__rec_bitnr__rec_8bit 0
  1107. #define R_SERIAL0_CTRL__rec_bitnr__rec_7bit 1
  1108. #define R_SERIAL0_CTRL__txd__BITNR 15
  1109. #define R_SERIAL0_CTRL__txd__WIDTH 1
  1110. #define R_SERIAL0_CTRL__tr_enable__BITNR 14
  1111. #define R_SERIAL0_CTRL__tr_enable__WIDTH 1
  1112. #define R_SERIAL0_CTRL__tr_enable__disable 0
  1113. #define R_SERIAL0_CTRL__tr_enable__enable 1
  1114. #define R_SERIAL0_CTRL__auto_cts__BITNR 13
  1115. #define R_SERIAL0_CTRL__auto_cts__WIDTH 1
  1116. #define R_SERIAL0_CTRL__auto_cts__disabled 0
  1117. #define R_SERIAL0_CTRL__auto_cts__active 1
  1118. #define R_SERIAL0_CTRL__stop_bits__BITNR 12
  1119. #define R_SERIAL0_CTRL__stop_bits__WIDTH 1
  1120. #define R_SERIAL0_CTRL__stop_bits__one_bit 0
  1121. #define R_SERIAL0_CTRL__stop_bits__two_bits 1
  1122. #define R_SERIAL0_CTRL__tr_stick_par__BITNR 11
  1123. #define R_SERIAL0_CTRL__tr_stick_par__WIDTH 1
  1124. #define R_SERIAL0_CTRL__tr_stick_par__normal 0
  1125. #define R_SERIAL0_CTRL__tr_stick_par__stick 1
  1126. #define R_SERIAL0_CTRL__tr_par__BITNR 10
  1127. #define R_SERIAL0_CTRL__tr_par__WIDTH 1
  1128. #define R_SERIAL0_CTRL__tr_par__even 0
  1129. #define R_SERIAL0_CTRL__tr_par__odd 1
  1130. #define R_SERIAL0_CTRL__tr_par_en__BITNR 9
  1131. #define R_SERIAL0_CTRL__tr_par_en__WIDTH 1
  1132. #define R_SERIAL0_CTRL__tr_par_en__disable 0
  1133. #define R_SERIAL0_CTRL__tr_par_en__enable 1
  1134. #define R_SERIAL0_CTRL__tr_bitnr__BITNR 8
  1135. #define R_SERIAL0_CTRL__tr_bitnr__WIDTH 1
  1136. #define R_SERIAL0_CTRL__tr_bitnr__tr_8bit 0
  1137. #define R_SERIAL0_CTRL__tr_bitnr__tr_7bit 1
  1138. #define R_SERIAL0_CTRL__data_out__BITNR 0
  1139. #define R_SERIAL0_CTRL__data_out__WIDTH 8
  1140. #define R_SERIAL0_BAUD (IO_TYPECAST_BYTE 0xb0000063)
  1141. #define R_SERIAL0_BAUD__tr_baud__BITNR 4
  1142. #define R_SERIAL0_BAUD__tr_baud__WIDTH 4
  1143. #define R_SERIAL0_BAUD__tr_baud__c300Hz 0
  1144. #define R_SERIAL0_BAUD__tr_baud__c600Hz 1
  1145. #define R_SERIAL0_BAUD__tr_baud__c1200Hz 2
  1146. #define R_SERIAL0_BAUD__tr_baud__c2400Hz 3
  1147. #define R_SERIAL0_BAUD__tr_baud__c4800Hz 4
  1148. #define R_SERIAL0_BAUD__tr_baud__c9600Hz 5
  1149. #define R_SERIAL0_BAUD__tr_baud__c19k2Hz 6
  1150. #define R_SERIAL0_BAUD__tr_baud__c38k4Hz 7
  1151. #define R_SERIAL0_BAUD__tr_baud__c57k6Hz 8
  1152. #define R_SERIAL0_BAUD__tr_baud__c115k2Hz 9
  1153. #define R_SERIAL0_BAUD__tr_baud__c230k4Hz 10
  1154. #define R_SERIAL0_BAUD__tr_baud__c460k8Hz 11
  1155. #define R_SERIAL0_BAUD__tr_baud__c921k6Hz 12
  1156. #define R_SERIAL0_BAUD__tr_baud__c1843k2Hz 13
  1157. #define R_SERIAL0_BAUD__tr_baud__c6250kHz 14
  1158. #define R_SERIAL0_BAUD__tr_baud__reserved 15
  1159. #define R_SERIAL0_BAUD__rec_baud__BITNR 0
  1160. #define R_SERIAL0_BAUD__rec_baud__WIDTH 4
  1161. #define R_SERIAL0_BAUD__rec_baud__c300Hz 0
  1162. #define R_SERIAL0_BAUD__rec_baud__c600Hz 1
  1163. #define R_SERIAL0_BAUD__rec_baud__c1200Hz 2
  1164. #define R_SERIAL0_BAUD__rec_baud__c2400Hz 3
  1165. #define R_SERIAL0_BAUD__rec_baud__c4800Hz 4
  1166. #define R_SERIAL0_BAUD__rec_baud__c9600Hz 5
  1167. #define R_SERIAL0_BAUD__rec_baud__c19k2Hz 6
  1168. #define R_SERIAL0_BAUD__rec_baud__c38k4Hz 7
  1169. #define R_SERIAL0_BAUD__rec_baud__c57k6Hz 8
  1170. #define R_SERIAL0_BAUD__rec_baud__c115k2Hz 9
  1171. #define R_SERIAL0_BAUD__rec_baud__c230k4Hz 10
  1172. #define R_SERIAL0_BAUD__rec_baud__c460k8Hz 11
  1173. #define R_SERIAL0_BAUD__rec_baud__c921k6Hz 12
  1174. #define R_SERIAL0_BAUD__rec_baud__c1843k2Hz 13
  1175. #define R_SERIAL0_BAUD__rec_baud__c6250kHz 14
  1176. #define R_SERIAL0_BAUD__rec_baud__reserved 15
  1177. #define R_SERIAL0_REC_CTRL (IO_TYPECAST_BYTE 0xb0000062)
  1178. #define R_SERIAL0_REC_CTRL__dma_err__BITNR 7
  1179. #define R_SERIAL0_REC_CTRL__dma_err__WIDTH 1
  1180. #define R_SERIAL0_REC_CTRL__dma_err__stop 0
  1181. #define R_SERIAL0_REC_CTRL__dma_err__ignore 1
  1182. #define R_SERIAL0_REC_CTRL__rec_enable__BITNR 6
  1183. #define R_SERIAL0_REC_CTRL__rec_enable__WIDTH 1
  1184. #define R_SERIAL0_REC_CTRL__rec_enable__disable 0
  1185. #define R_SERIAL0_REC_CTRL__rec_enable__enable 1
  1186. #define R_SERIAL0_REC_CTRL__rts___BITNR 5
  1187. #define R_SERIAL0_REC_CTRL__rts___WIDTH 1
  1188. #define R_SERIAL0_REC_CTRL__rts___active 0
  1189. #define R_SERIAL0_REC_CTRL__rts___inactive 1
  1190. #define R_SERIAL0_REC_CTRL__sampling__BITNR 4
  1191. #define R_SERIAL0_REC_CTRL__sampling__WIDTH 1
  1192. #define R_SERIAL0_REC_CTRL__sampling__middle 0
  1193. #define R_SERIAL0_REC_CTRL__sampling__majority 1
  1194. #define R_SERIAL0_REC_CTRL__rec_stick_par__BITNR 3
  1195. #define R_SERIAL0_REC_CTRL__rec_stick_par__WIDTH 1
  1196. #define R_SERIAL0_REC_CTRL__rec_stick_par__normal 0
  1197. #define R_SERIAL0_REC_CTRL__rec_stick_par__stick 1
  1198. #define R_SERIAL0_REC_CTRL__rec_par__BITNR 2
  1199. #define R_SERIAL0_REC_CTRL__rec_par__WIDTH 1
  1200. #define R_SERIAL0_REC_CTRL__rec_par__even 0
  1201. #define R_SERIAL0_REC_CTRL__rec_par__odd 1
  1202. #define R_SERIAL0_REC_CTRL__rec_par_en__BITNR 1
  1203. #define R_SERIAL0_REC_CTRL__rec_par_en__WIDTH 1
  1204. #define R_SERIAL0_REC_CTRL__rec_par_en__disable 0
  1205. #define R_SERIAL0_REC_CTRL__rec_par_en__enable 1
  1206. #define R_SERIAL0_REC_CTRL__rec_bitnr__BITNR 0
  1207. #define R_SERIAL0_REC_CTRL__rec_bitnr__WIDTH 1
  1208. #define R_SERIAL0_REC_CTRL__rec_bitnr__rec_8bit 0
  1209. #define R_SERIAL0_REC_CTRL__rec_bitnr__rec_7bit 1
  1210. #define R_SERIAL0_TR_CTRL (IO_TYPECAST_BYTE 0xb0000061)
  1211. #define R_SERIAL0_TR_CTRL__txd__BITNR 7
  1212. #define R_SERIAL0_TR_CTRL__txd__WIDTH 1
  1213. #define R_SERIAL0_TR_CTRL__tr_enable__BITNR 6
  1214. #define R_SERIAL0_TR_CTRL__tr_enable__WIDTH 1
  1215. #define R_SERIAL0_TR_CTRL__tr_enable__disable 0
  1216. #define R_SERIAL0_TR_CTRL__tr_enable__enable 1
  1217. #define R_SERIAL0_TR_CTRL__auto_cts__BITNR 5
  1218. #define R_SERIAL0_TR_CTRL__auto_cts__WIDTH 1
  1219. #define R_SERIAL0_TR_CTRL__auto_cts__disabled 0
  1220. #define R_SERIAL0_TR_CTRL__auto_cts__active 1
  1221. #define R_SERIAL0_TR_CTRL__stop_bits__BITNR 4
  1222. #define R_SERIAL0_TR_CTRL__stop_bits__WIDTH 1
  1223. #define R_SERIAL0_TR_CTRL__stop_bits__one_bit 0
  1224. #define R_SERIAL0_TR_CTRL__stop_bits__two_bits 1
  1225. #define R_SERIAL0_TR_CTRL__tr_stick_par__BITNR 3
  1226. #define R_SERIAL0_TR_CTRL__tr_stick_par__WIDTH 1
  1227. #define R_SERIAL0_TR_CTRL__tr_stick_par__normal 0
  1228. #define R_SERIAL0_TR_CTRL__tr_stick_par__stick 1
  1229. #define R_SERIAL0_TR_CTRL__tr_par__BITNR 2
  1230. #define R_SERIAL0_TR_CTRL__tr_par__WIDTH 1
  1231. #define R_SERIAL0_TR_CTRL__tr_par__even 0
  1232. #define R_SERIAL0_TR_CTRL__tr_par__odd 1
  1233. #define R_SERIAL0_TR_CTRL__tr_par_en__BITNR 1
  1234. #define R_SERIAL0_TR_CTRL__tr_par_en__WIDTH 1
  1235. #define R_SERIAL0_TR_CTRL__tr_par_en__disable 0
  1236. #define R_SERIAL0_TR_CTRL__tr_par_en__enable 1
  1237. #define R_SERIAL0_TR_CTRL__tr_bitnr__BITNR 0
  1238. #define R_SERIAL0_TR_CTRL__tr_bitnr__WIDTH 1
  1239. #define R_SERIAL0_TR_CTRL__tr_bitnr__tr_8bit 0
  1240. #define R_SERIAL0_TR_CTRL__tr_bitnr__tr_7bit 1
  1241. #define R_SERIAL0_TR_DATA (IO_TYPECAST_BYTE 0xb0000060)
  1242. #define R_SERIAL0_TR_DATA__data_out__BITNR 0
  1243. #define R_SERIAL0_TR_DATA__data_out__WIDTH 8
  1244. #define R_SERIAL0_READ (IO_TYPECAST_RO_UDWORD 0xb0000060)
  1245. #define R_SERIAL0_READ__xoff_detect__BITNR 15
  1246. #define R_SERIAL0_READ__xoff_detect__WIDTH 1
  1247. #define R_SERIAL0_READ__xoff_detect__no_xoff 0
  1248. #define R_SERIAL0_READ__xoff_detect__xoff 1
  1249. #define R_SERIAL0_READ__cts___BITNR 14
  1250. #define R_SERIAL0_READ__cts___WIDTH 1
  1251. #define R_SERIAL0_READ__cts___active 0
  1252. #define R_SERIAL0_READ__cts___inactive 1
  1253. #define R_SERIAL0_READ__tr_ready__BITNR 13
  1254. #define R_SERIAL0_READ__tr_ready__WIDTH 1
  1255. #define R_SERIAL0_READ__tr_ready__full 0
  1256. #define R_SERIAL0_READ__tr_ready__ready 1
  1257. #define R_SERIAL0_READ__rxd__BITNR 12
  1258. #define R_SERIAL0_READ__rxd__WIDTH 1
  1259. #define R_SERIAL0_READ__overrun__BITNR 11
  1260. #define R_SERIAL0_READ__overrun__WIDTH 1
  1261. #define R_SERIAL0_READ__overrun__no 0
  1262. #define R_SERIAL0_READ__overrun__yes 1
  1263. #define R_SERIAL0_READ__par_err__BITNR 10
  1264. #define R_SERIAL0_READ__par_err__WIDTH 1
  1265. #define R_SERIAL0_READ__par_err__no 0
  1266. #define R_SERIAL0_READ__par_err__yes 1
  1267. #define R_SERIAL0_READ__framing_err__BITNR 9
  1268. #define R_SERIAL0_READ__framing_err__WIDTH 1
  1269. #define R_SERIAL0_READ__framing_err__no 0
  1270. #define R_SERIAL0_READ__framing_err__yes 1
  1271. #define R_SERIAL0_READ__data_avail__BITNR 8
  1272. #define R_SERIAL0_READ__data_avail__WIDTH 1
  1273. #define R_SERIAL0_READ__data_avail__no 0
  1274. #define R_SERIAL0_READ__data_avail__yes 1
  1275. #define R_SERIAL0_READ__data_in__BITNR 0
  1276. #define R_SERIAL0_READ__data_in__WIDTH 8
  1277. #define R_SERIAL0_STATUS (IO_TYPECAST_RO_BYTE 0xb0000061)
  1278. #define R_SERIAL0_STATUS__xoff_detect__BITNR 7
  1279. #define R_SERIAL0_STATUS__xoff_detect__WIDTH 1
  1280. #define R_SERIAL0_STATUS__xoff_detect__no_xoff 0
  1281. #define R_SERIAL0_STATUS__xoff_detect__xoff 1
  1282. #define R_SERIAL0_STATUS__cts___BITNR 6
  1283. #define R_SERIAL0_STATUS__cts___WIDTH 1
  1284. #define R_SERIAL0_STATUS__cts___active 0
  1285. #define R_SERIAL0_STATUS__cts___inactive 1
  1286. #define R_SERIAL0_STATUS__tr_ready__BITNR 5
  1287. #define R_SERIAL0_STATUS__tr_ready__WIDTH 1
  1288. #define R_SERIAL0_STATUS__tr_ready__full 0
  1289. #define R_SERIAL0_STATUS__tr_ready__ready 1
  1290. #define R_SERIAL0_STATUS__rxd__BITNR 4
  1291. #define R_SERIAL0_STATUS__rxd__WIDTH 1
  1292. #define R_SERIAL0_STATUS__overrun__BITNR 3
  1293. #define R_SERIAL0_STATUS__overrun__WIDTH 1
  1294. #define R_SERIAL0_STATUS__overrun__no 0
  1295. #define R_SERIAL0_STATUS__overrun__yes 1
  1296. #define R_SERIAL0_STATUS__par_err__BITNR 2
  1297. #define R_SERIAL0_STATUS__par_err__WIDTH 1
  1298. #define R_SERIAL0_STATUS__par_err__no 0
  1299. #define R_SERIAL0_STATUS__par_err__yes 1
  1300. #define R_SERIAL0_STATUS__framing_err__BITNR 1
  1301. #define R_SERIAL0_STATUS__framing_err__WIDTH 1
  1302. #define R_SERIAL0_STATUS__framing_err__no 0
  1303. #define R_SERIAL0_STATUS__framing_err__yes 1
  1304. #define R_SERIAL0_STATUS__data_avail__BITNR 0
  1305. #define R_SERIAL0_STATUS__data_avail__WIDTH 1
  1306. #define R_SERIAL0_STATUS__data_avail__no 0
  1307. #define R_SERIAL0_STATUS__data_avail__yes 1
  1308. #define R_SERIAL0_REC_DATA (IO_TYPECAST_RO_BYTE 0xb0000060)
  1309. #define R_SERIAL0_REC_DATA__data_in__BITNR 0
  1310. #define R_SERIAL0_REC_DATA__data_in__WIDTH 8
  1311. #define R_SERIAL0_XOFF (IO_TYPECAST_UDWORD 0xb0000064)
  1312. #define R_SERIAL0_XOFF__tx_stop__BITNR 9
  1313. #define R_SERIAL0_XOFF__tx_stop__WIDTH 1
  1314. #define R_SERIAL0_XOFF__tx_stop__enable 0
  1315. #define R_SERIAL0_XOFF__tx_stop__stop 1
  1316. #define R_SERIAL0_XOFF__auto_xoff__BITNR 8
  1317. #define R_SERIAL0_XOFF__auto_xoff__WIDTH 1
  1318. #define R_SERIAL0_XOFF__auto_xoff__disable 0
  1319. #define R_SERIAL0_XOFF__auto_xoff__enable 1
  1320. #define R_SERIAL0_XOFF__xoff_char__BITNR 0
  1321. #define R_SERIAL0_XOFF__xoff_char__WIDTH 8
  1322. #define R_SERIAL1_CTRL (IO_TYPECAST_UDWORD 0xb0000068)
  1323. #define R_SERIAL1_CTRL__tr_baud__BITNR 28
  1324. #define R_SERIAL1_CTRL__tr_baud__WIDTH 4
  1325. #define R_SERIAL1_CTRL__tr_baud__c300Hz 0
  1326. #define R_SERIAL1_CTRL__tr_baud__c600Hz 1
  1327. #define R_SERIAL1_CTRL__tr_baud__c1200Hz 2
  1328. #define R_SERIAL1_CTRL__tr_baud__c2400Hz 3
  1329. #define R_SERIAL1_CTRL__tr_baud__c4800Hz 4
  1330. #define R_SERIAL1_CTRL__tr_baud__c9600Hz 5
  1331. #define R_SERIAL1_CTRL__tr_baud__c19k2Hz 6
  1332. #define R_SERIAL1_CTRL__tr_baud__c38k4Hz 7
  1333. #define R_SERIAL1_CTRL__tr_baud__c57k6Hz 8
  1334. #define R_SERIAL1_CTRL__tr_baud__c115k2Hz 9
  1335. #define R_SERIAL1_CTRL__tr_baud__c230k4Hz 10
  1336. #define R_SERIAL1_CTRL__tr_baud__c460k8Hz 11
  1337. #define R_SERIAL1_CTRL__tr_baud__c921k6Hz 12
  1338. #define R_SERIAL1_CTRL__tr_baud__c1843k2Hz 13
  1339. #define R_SERIAL1_CTRL__tr_baud__c6250kHz 14
  1340. #define R_SERIAL1_CTRL__tr_baud__reserved 15
  1341. #define R_SERIAL1_CTRL__rec_baud__BITNR 24
  1342. #define R_SERIAL1_CTRL__rec_baud__WIDTH 4
  1343. #define R_SERIAL1_CTRL__rec_baud__c300Hz 0
  1344. #define R_SERIAL1_CTRL__rec_baud__c600Hz 1
  1345. #define R_SERIAL1_CTRL__rec_baud__c1200Hz 2
  1346. #define R_SERIAL1_CTRL__rec_baud__c2400Hz 3
  1347. #define R_SERIAL1_CTRL__rec_baud__c4800Hz 4
  1348. #define R_SERIAL1_CTRL__rec_baud__c9600Hz 5
  1349. #define R_SERIAL1_CTRL__rec_baud__c19k2Hz 6
  1350. #define R_SERIAL1_CTRL__rec_baud__c38k4Hz 7
  1351. #define R_SERIAL1_CTRL__rec_baud__c57k6Hz 8
  1352. #define R_SERIAL1_CTRL__rec_baud__c115k2Hz 9
  1353. #define R_SERIAL1_CTRL__rec_baud__c230k4Hz 10
  1354. #define R_SERIAL1_CTRL__rec_baud__c460k8Hz 11
  1355. #define R_SERIAL1_CTRL__rec_baud__c921k6Hz 12
  1356. #define R_SERIAL1_CTRL__rec_baud__c1843k2Hz 13
  1357. #define R_SERIAL1_CTRL__rec_baud__c6250kHz 14
  1358. #define R_SERIAL1_CTRL__rec_baud__reserved 15
  1359. #define R_SERIAL1_CTRL__dma_err__BITNR 23
  1360. #define R_SERIAL1_CTRL__dma_err__WIDTH 1
  1361. #define R_SERIAL1_CTRL__dma_err__stop 0
  1362. #define R_SERIAL1_CTRL__dma_err__ignore 1
  1363. #define R_SERIAL1_CTRL__rec_enable__BITNR 22
  1364. #define R_SERIAL1_CTRL__rec_enable__WIDTH 1
  1365. #define R_SERIAL1_CTRL__rec_enable__disable 0
  1366. #define R_SERIAL1_CTRL__rec_enable__enable 1
  1367. #define R_SERIAL1_CTRL__rts___BITNR 21
  1368. #define R_SERIAL1_CTRL__rts___WIDTH 1
  1369. #define R_SERIAL1_CTRL__rts___active 0
  1370. #define R_SERIAL1_CTRL__rts___inactive 1
  1371. #define R_SERIAL1_CTRL__sampling__BITNR 20
  1372. #define R_SERIAL1_CTRL__sampling__WIDTH 1
  1373. #define R_SERIAL1_CTRL__sampling__middle 0
  1374. #define R_SERIAL1_CTRL__sampling__majority 1
  1375. #define R_SERIAL1_CTRL__rec_stick_par__BITNR 19
  1376. #define R_SERIAL1_CTRL__rec_stick_par__WIDTH 1
  1377. #define R_SERIAL1_CTRL__rec_stick_par__normal 0
  1378. #define R_SERIAL1_CTRL__rec_stick_par__stick 1
  1379. #define R_SERIAL1_CTRL__rec_par__BITNR 18
  1380. #define R_SERIAL1_CTRL__rec_par__WIDTH 1
  1381. #define R_SERIAL1_CTRL__rec_par__even 0
  1382. #define R_SERIAL1_CTRL__rec_par__odd 1
  1383. #define R_SERIAL1_CTRL__rec_par_en__BITNR 17
  1384. #define R_SERIAL1_CTRL__rec_par_en__WIDTH 1
  1385. #define R_SERIAL1_CTRL__rec_par_en__disable 0
  1386. #define R_SERIAL1_CTRL__rec_par_en__enable 1
  1387. #define R_SERIAL1_CTRL__rec_bitnr__BITNR 16
  1388. #define R_SERIAL1_CTRL__rec_bitnr__WIDTH 1
  1389. #define R_SERIAL1_CTRL__rec_bitnr__rec_8bit 0
  1390. #define R_SERIAL1_CTRL__rec_bitnr__rec_7bit 1
  1391. #define R_SERIAL1_CTRL__txd__BITNR 15
  1392. #define R_SERIAL1_CTRL__txd__WIDTH 1
  1393. #define R_SERIAL1_CTRL__tr_enable__BITNR 14
  1394. #define R_SERIAL1_CTRL__tr_enable__WIDTH 1
  1395. #define R_SERIAL1_CTRL__tr_enable__disable 0
  1396. #define R_SERIAL1_CTRL__tr_enable__enable 1
  1397. #define R_SERIAL1_CTRL__auto_cts__BITNR 13
  1398. #define R_SERIAL1_CTRL__auto_cts__WIDTH 1
  1399. #define R_SERIAL1_CTRL__auto_cts__disabled 0
  1400. #define R_SERIAL1_CTRL__auto_cts__active 1
  1401. #define R_SERIAL1_CTRL__stop_bits__BITNR 12
  1402. #define R_SERIAL1_CTRL__stop_bits__WIDTH 1
  1403. #define R_SERIAL1_CTRL__stop_bits__one_bit 0
  1404. #define R_SERIAL1_CTRL__stop_bits__two_bits 1
  1405. #define R_SERIAL1_CTRL__tr_stick_par__BITNR 11
  1406. #define R_SERIAL1_CTRL__tr_stick_par__WIDTH 1
  1407. #define R_SERIAL1_CTRL__tr_stick_par__normal 0
  1408. #define R_SERIAL1_CTRL__tr_stick_par__stick 1
  1409. #define R_SERIAL1_CTRL__tr_par__BITNR 10
  1410. #define R_SERIAL1_CTRL__tr_par__WIDTH 1
  1411. #define R_SERIAL1_CTRL__tr_par__even 0
  1412. #define R_SERIAL1_CTRL__tr_par__odd 1
  1413. #define R_SERIAL1_CTRL__tr_par_en__BITNR 9
  1414. #define R_SERIAL1_CTRL__tr_par_en__WIDTH 1
  1415. #define R_SERIAL1_CTRL__tr_par_en__disable 0
  1416. #define R_SERIAL1_CTRL__tr_par_en__enable 1
  1417. #define R_SERIAL1_CTRL__tr_bitnr__BITNR 8
  1418. #define R_SERIAL1_CTRL__tr_bitnr__WIDTH 1
  1419. #define R_SERIAL1_CTRL__tr_bitnr__tr_8bit 0
  1420. #define R_SERIAL1_CTRL__tr_bitnr__tr_7bit 1
  1421. #define R_SERIAL1_CTRL__data_out__BITNR 0
  1422. #define R_SERIAL1_CTRL__data_out__WIDTH 8
  1423. #define R_SERIAL1_BAUD (IO_TYPECAST_BYTE 0xb000006b)
  1424. #define R_SERIAL1_BAUD__tr_baud__BITNR 4
  1425. #define R_SERIAL1_BAUD__tr_baud__WIDTH 4
  1426. #define R_SERIAL1_BAUD__tr_baud__c300Hz 0
  1427. #define R_SERIAL1_BAUD__tr_baud__c600Hz 1
  1428. #define R_SERIAL1_BAUD__tr_baud__c1200Hz 2
  1429. #define R_SERIAL1_BAUD__tr_baud__c2400Hz 3
  1430. #define R_SERIAL1_BAUD__tr_baud__c4800Hz 4
  1431. #define R_SERIAL1_BAUD__tr_baud__c9600Hz 5
  1432. #define R_SERIAL1_BAUD__tr_baud__c19k2Hz 6
  1433. #define R_SERIAL1_BAUD__tr_baud__c38k4Hz 7
  1434. #define R_SERIAL1_BAUD__tr_baud__c57k6Hz 8
  1435. #define R_SERIAL1_BAUD__tr_baud__c115k2Hz 9
  1436. #define R_SERIAL1_BAUD__tr_baud__c230k4Hz 10
  1437. #define R_SERIAL1_BAUD__tr_baud__c460k8Hz 11
  1438. #define R_SERIAL1_BAUD__tr_baud__c921k6Hz 12
  1439. #define R_SERIAL1_BAUD__tr_baud__c1843k2Hz 13
  1440. #define R_SERIAL1_BAUD__tr_baud__c6250kHz 14
  1441. #define R_SERIAL1_BAUD__tr_baud__reserved 15
  1442. #define R_SERIAL1_BAUD__rec_baud__BITNR 0
  1443. #define R_SERIAL1_BAUD__rec_baud__WIDTH 4
  1444. #define R_SERIAL1_BAUD__rec_baud__c300Hz 0
  1445. #define R_SERIAL1_BAUD__rec_baud__c600Hz 1
  1446. #define R_SERIAL1_BAUD__rec_baud__c1200Hz 2
  1447. #define R_SERIAL1_BAUD__rec_baud__c2400Hz 3
  1448. #define R_SERIAL1_BAUD__rec_baud__c4800Hz 4
  1449. #define R_SERIAL1_BAUD__rec_baud__c9600Hz 5
  1450. #define R_SERIAL1_BAUD__rec_baud__c19k2Hz 6
  1451. #define R_SERIAL1_BAUD__rec_baud__c38k4Hz 7
  1452. #define R_SERIAL1_BAUD__rec_baud__c57k6Hz 8
  1453. #define R_SERIAL1_BAUD__rec_baud__c115k2Hz 9
  1454. #define R_SERIAL1_BAUD__rec_baud__c230k4Hz 10
  1455. #define R_SERIAL1_BAUD__rec_baud__c460k8Hz 11
  1456. #define R_SERIAL1_BAUD__rec_baud__c921k6Hz 12
  1457. #define R_SERIAL1_BAUD__rec_baud__c1843k2Hz 13
  1458. #define R_SERIAL1_BAUD__rec_baud__c6250kHz 14
  1459. #define R_SERIAL1_BAUD__rec_baud__reserved 15
  1460. #define R_SERIAL1_REC_CTRL (IO_TYPECAST_BYTE 0xb000006a)
  1461. #define R_SERIAL1_REC_CTRL__dma_err__BITNR 7
  1462. #define R_SERIAL1_REC_CTRL__dma_err__WIDTH 1
  1463. #define R_SERIAL1_REC_CTRL__dma_err__stop 0
  1464. #define R_SERIAL1_REC_CTRL__dma_err__ignore 1
  1465. #define R_SERIAL1_REC_CTRL__rec_enable__BITNR 6
  1466. #define R_SERIAL1_REC_CTRL__rec_enable__WIDTH 1
  1467. #define R_SERIAL1_REC_CTRL__rec_enable__disable 0
  1468. #define R_SERIAL1_REC_CTRL__rec_enable__enable 1
  1469. #define R_SERIAL1_REC_CTRL__rts___BITNR 5
  1470. #define R_SERIAL1_REC_CTRL__rts___WIDTH 1
  1471. #define R_SERIAL1_REC_CTRL__rts___active 0
  1472. #define R_SERIAL1_REC_CTRL__rts___inactive 1
  1473. #define R_SERIAL1_REC_CTRL__sampling__BITNR 4
  1474. #define R_SERIAL1_REC_CTRL__sampling__WIDTH 1
  1475. #define R_SERIAL1_REC_CTRL__sampling__middle 0
  1476. #define R_SERIAL1_REC_CTRL__sampling__majority 1
  1477. #define R_SERIAL1_REC_CTRL__rec_stick_par__BITNR 3
  1478. #define R_SERIAL1_REC_CTRL__rec_stick_par__WIDTH 1
  1479. #define R_SERIAL1_REC_CTRL__rec_stick_par__normal 0
  1480. #define R_SERIAL1_REC_CTRL__rec_stick_par__stick 1
  1481. #define R_SERIAL1_REC_CTRL__rec_par__BITNR 2
  1482. #define R_SERIAL1_REC_CTRL__rec_par__WIDTH 1
  1483. #define R_SERIAL1_REC_CTRL__rec_par__even 0
  1484. #define R_SERIAL1_REC_CTRL__rec_par__odd 1
  1485. #define R_SERIAL1_REC_CTRL__rec_par_en__BITNR 1
  1486. #define R_SERIAL1_REC_CTRL__rec_par_en__WIDTH 1
  1487. #define R_SERIAL1_REC_CTRL__rec_par_en__disable 0
  1488. #define R_SERIAL1_REC_CTRL__rec_par_en__enable 1
  1489. #define R_SERIAL1_REC_CTRL__rec_bitnr__BITNR 0
  1490. #define R_SERIAL1_REC_CTRL__rec_bitnr__WIDTH 1
  1491. #define R_SERIAL1_REC_CTRL__rec_bitnr__rec_8bit 0
  1492. #define R_SERIAL1_REC_CTRL__rec_bitnr__rec_7bit 1
  1493. #define R_SERIAL1_TR_CTRL (IO_TYPECAST_BYTE 0xb0000069)
  1494. #define R_SERIAL1_TR_CTRL__txd__BITNR 7
  1495. #define R_SERIAL1_TR_CTRL__txd__WIDTH 1
  1496. #define R_SERIAL1_TR_CTRL__tr_enable__BITNR 6
  1497. #define R_SERIAL1_TR_CTRL__tr_enable__WIDTH 1
  1498. #define R_SERIAL1_TR_CTRL__tr_enable__disable 0
  1499. #define R_SERIAL1_TR_CTRL__tr_enable__enable 1
  1500. #define R_SERIAL1_TR_CTRL__auto_cts__BITNR 5
  1501. #define R_SERIAL1_TR_CTRL__auto_cts__WIDTH 1
  1502. #define R_SERIAL1_TR_CTRL__auto_cts__disabled 0
  1503. #define R_SERIAL1_TR_CTRL__auto_cts__active 1
  1504. #define R_SERIAL1_TR_CTRL__stop_bits__BITNR 4
  1505. #define R_SERIAL1_TR_CTRL__stop_bits__WIDTH 1
  1506. #define R_SERIAL1_TR_CTRL__stop_bits__one_bit 0
  1507. #define R_SERIAL1_TR_CTRL__stop_bits__two_bits 1
  1508. #define R_SERIAL1_TR_CTRL__tr_stick_par__BITNR 3
  1509. #define R_SERIAL1_TR_CTRL__tr_stick_par__WIDTH 1
  1510. #define R_SERIAL1_TR_CTRL__tr_stick_par__normal 0
  1511. #define R_SERIAL1_TR_CTRL__tr_stick_par__stick 1
  1512. #define R_SERIAL1_TR_CTRL__tr_par__BITNR 2
  1513. #define R_SERIAL1_TR_CTRL__tr_par__WIDTH 1
  1514. #define R_SERIAL1_TR_CTRL__tr_par__even 0
  1515. #define R_SERIAL1_TR_CTRL__tr_par__odd 1
  1516. #define R_SERIAL1_TR_CTRL__tr_par_en__BITNR 1
  1517. #define R_SERIAL1_TR_CTRL__tr_par_en__WIDTH 1
  1518. #define R_SERIAL1_TR_CTRL__tr_par_en__disable 0
  1519. #define R_SERIAL1_TR_CTRL__tr_par_en__enable 1
  1520. #define R_SERIAL1_TR_CTRL__tr_bitnr__BITNR 0
  1521. #define R_SERIAL1_TR_CTRL__tr_bitnr__WIDTH 1
  1522. #define R_SERIAL1_TR_CTRL__tr_bitnr__tr_8bit 0
  1523. #define R_SERIAL1_TR_CTRL__tr_bitnr__tr_7bit 1
  1524. #define R_SERIAL1_TR_DATA (IO_TYPECAST_BYTE 0xb0000068)
  1525. #define R_SERIAL1_TR_DATA__data_out__BITNR 0
  1526. #define R_SERIAL1_TR_DATA__data_out__WIDTH 8
  1527. #define R_SERIAL1_READ (IO_TYPECAST_RO_UDWORD 0xb0000068)
  1528. #define R_SERIAL1_READ__xoff_detect__BITNR 15
  1529. #define R_SERIAL1_READ__xoff_detect__WIDTH 1
  1530. #define R_SERIAL1_READ__xoff_detect__no_xoff 0
  1531. #define R_SERIAL1_READ__xoff_detect__xoff 1
  1532. #define R_SERIAL1_READ__cts___BITNR 14
  1533. #define R_SERIAL1_READ__cts___WIDTH 1
  1534. #define R_SERIAL1_READ__cts___active 0
  1535. #define R_SERIAL1_READ__cts___inactive 1
  1536. #define R_SERIAL1_READ__tr_ready__BITNR 13
  1537. #define R_SERIAL1_READ__tr_ready__WIDTH 1
  1538. #define R_SERIAL1_READ__tr_ready__full 0
  1539. #define R_SERIAL1_READ__tr_ready__ready 1
  1540. #define R_SERIAL1_READ__rxd__BITNR 12
  1541. #define R_SERIAL1_READ__rxd__WIDTH 1
  1542. #define R_SERIAL1_READ__overrun__BITNR 11
  1543. #define R_SERIAL1_READ__overrun__WIDTH 1
  1544. #define R_SERIAL1_READ__overrun__no 0
  1545. #define R_SERIAL1_READ__overrun__yes 1
  1546. #define R_SERIAL1_READ__par_err__BITNR 10
  1547. #define R_SERIAL1_READ__par_err__WIDTH 1
  1548. #define R_SERIAL1_READ__par_err__no 0
  1549. #define R_SERIAL1_READ__par_err__yes 1
  1550. #define R_SERIAL1_READ__framing_err__BITNR 9
  1551. #define R_SERIAL1_READ__framing_err__WIDTH 1
  1552. #define R_SERIAL1_READ__framing_err__no 0
  1553. #define R_SERIAL1_READ__framing_err__yes 1
  1554. #define R_SERIAL1_READ__data_avail__BITNR 8
  1555. #define R_SERIAL1_READ__data_avail__WIDTH 1
  1556. #define R_SERIAL1_READ__data_avail__no 0
  1557. #define R_SERIAL1_READ__data_avail__yes 1
  1558. #define R_SERIAL1_READ__data_in__BITNR 0
  1559. #define R_SERIAL1_READ__data_in__WIDTH 8
  1560. #define R_SERIAL1_STATUS (IO_TYPECAST_RO_BYTE 0xb0000069)
  1561. #define R_SERIAL1_STATUS__xoff_detect__BITNR 7
  1562. #define R_SERIAL1_STATUS__xoff_detect__WIDTH 1
  1563. #define R_SERIAL1_STATUS__xoff_detect__no_xoff 0
  1564. #define R_SERIAL1_STATUS__xoff_detect__xoff 1
  1565. #define R_SERIAL1_STATUS__cts___BITNR 6
  1566. #define R_SERIAL1_STATUS__cts___WIDTH 1
  1567. #define R_SERIAL1_STATUS__cts___active 0
  1568. #define R_SERIAL1_STATUS__cts___inactive 1
  1569. #define R_SERIAL1_STATUS__tr_ready__BITNR 5
  1570. #define R_SERIAL1_STATUS__tr_ready__WIDTH 1
  1571. #define R_SERIAL1_STATUS__tr_ready__full 0
  1572. #define R_SERIAL1_STATUS__tr_ready__ready 1
  1573. #define R_SERIAL1_STATUS__rxd__BITNR 4
  1574. #define R_SERIAL1_STATUS__rxd__WIDTH 1
  1575. #define R_SERIAL1_STATUS__overrun__BITNR 3
  1576. #define R_SERIAL1_STATUS__overrun__WIDTH 1
  1577. #define R_SERIAL1_STATUS__overrun__no 0
  1578. #define R_SERIAL1_STATUS__overrun__yes 1
  1579. #define R_SERIAL1_STATUS__par_err__BITNR 2
  1580. #define R_SERIAL1_STATUS__par_err__WIDTH 1
  1581. #define R_SERIAL1_STATUS__par_err__no 0
  1582. #define R_SERIAL1_STATUS__par_err__yes 1
  1583. #define R_SERIAL1_STATUS__framing_err__BITNR 1
  1584. #define R_SERIAL1_STATUS__framing_err__WIDTH 1
  1585. #define R_SERIAL1_STATUS__framing_err__no 0
  1586. #define R_SERIAL1_STATUS__framing_err__yes 1
  1587. #define R_SERIAL1_STATUS__data_avail__BITNR 0
  1588. #define R_SERIAL1_STATUS__data_avail__WIDTH 1
  1589. #define R_SERIAL1_STATUS__data_avail__no 0
  1590. #define R_SERIAL1_STATUS__data_avail__yes 1
  1591. #define R_SERIAL1_REC_DATA (IO_TYPECAST_RO_BYTE 0xb0000068)
  1592. #define R_SERIAL1_REC_DATA__data_in__BITNR 0
  1593. #define R_SERIAL1_REC_DATA__data_in__WIDTH 8
  1594. #define R_SERIAL1_XOFF (IO_TYPECAST_UDWORD 0xb000006c)
  1595. #define R_SERIAL1_XOFF__tx_stop__BITNR 9
  1596. #define R_SERIAL1_XOFF__tx_stop__WIDTH 1
  1597. #define R_SERIAL1_XOFF__tx_stop__enable 0
  1598. #define R_SERIAL1_XOFF__tx_stop__stop 1
  1599. #define R_SERIAL1_XOFF__auto_xoff__BITNR 8
  1600. #define R_SERIAL1_XOFF__auto_xoff__WIDTH 1
  1601. #define R_SERIAL1_XOFF__auto_xoff__disable 0
  1602. #define R_SERIAL1_XOFF__auto_xoff__enable 1
  1603. #define R_SERIAL1_XOFF__xoff_char__BITNR 0
  1604. #define R_SERIAL1_XOFF__xoff_char__WIDTH 8
  1605. #define R_SERIAL2_CTRL (IO_TYPECAST_UDWORD 0xb0000070)
  1606. #define R_SERIAL2_CTRL__tr_baud__BITNR 28
  1607. #define R_SERIAL2_CTRL__tr_baud__WIDTH 4
  1608. #define R_SERIAL2_CTRL__tr_baud__c300Hz 0
  1609. #define R_SERIAL2_CTRL__tr_baud__c600Hz 1
  1610. #define R_SERIAL2_CTRL__tr_baud__c1200Hz 2
  1611. #define R_SERIAL2_CTRL__tr_baud__c2400Hz 3
  1612. #define R_SERIAL2_CTRL__tr_baud__c4800Hz 4
  1613. #define R_SERIAL2_CTRL__tr_baud__c9600Hz 5
  1614. #define R_SERIAL2_CTRL__tr_baud__c19k2Hz 6
  1615. #define R_SERIAL2_CTRL__tr_baud__c38k4Hz 7
  1616. #define R_SERIAL2_CTRL__tr_baud__c57k6Hz 8
  1617. #define R_SERIAL2_CTRL__tr_baud__c115k2Hz 9
  1618. #define R_SERIAL2_CTRL__tr_baud__c230k4Hz 10
  1619. #define R_SERIAL2_CTRL__tr_baud__c460k8Hz 11
  1620. #define R_SERIAL2_CTRL__tr_baud__c921k6Hz 12
  1621. #define R_SERIAL2_CTRL__tr_baud__c1843k2Hz 13
  1622. #define R_SERIAL2_CTRL__tr_baud__c6250kHz 14
  1623. #define R_SERIAL2_CTRL__tr_baud__reserved 15
  1624. #define R_SERIAL2_CTRL__rec_baud__BITNR 24
  1625. #define R_SERIAL2_CTRL__rec_baud__WIDTH 4
  1626. #define R_SERIAL2_CTRL__rec_baud__c300Hz 0
  1627. #define R_SERIAL2_CTRL__rec_baud__c600Hz 1
  1628. #define R_SERIAL2_CTRL__rec_baud__c1200Hz 2
  1629. #define R_SERIAL2_CTRL__rec_baud__c2400Hz 3
  1630. #define R_SERIAL2_CTRL__rec_baud__c4800Hz 4
  1631. #define R_SERIAL2_CTRL__rec_baud__c9600Hz 5
  1632. #define R_SERIAL2_CTRL__rec_baud__c19k2Hz 6
  1633. #define R_SERIAL2_CTRL__rec_baud__c38k4Hz 7
  1634. #define R_SERIAL2_CTRL__rec_baud__c57k6Hz 8
  1635. #define R_SERIAL2_CTRL__rec_baud__c115k2Hz 9
  1636. #define R_SERIAL2_CTRL__rec_baud__c230k4Hz 10
  1637. #define R_SERIAL2_CTRL__rec_baud__c460k8Hz 11
  1638. #define R_SERIAL2_CTRL__rec_baud__c921k6Hz 12
  1639. #define R_SERIAL2_CTRL__rec_baud__c1843k2Hz 13
  1640. #define R_SERIAL2_CTRL__rec_baud__c6250kHz 14
  1641. #define R_SERIAL2_CTRL__rec_baud__reserved 15
  1642. #define R_SERIAL2_CTRL__dma_err__BITNR 23
  1643. #define R_SERIAL2_CTRL__dma_err__WIDTH 1
  1644. #define R_SERIAL2_CTRL__dma_err__stop 0
  1645. #define R_SERIAL2_CTRL__dma_err__ignore 1
  1646. #define R_SERIAL2_CTRL__rec_enable__BITNR 22
  1647. #define R_SERIAL2_CTRL__rec_enable__WIDTH 1
  1648. #define R_SERIAL2_CTRL__rec_enable__disable 0
  1649. #define R_SERIAL2_CTRL__rec_enable__enable 1
  1650. #define R_SERIAL2_CTRL__rts___BITNR 21
  1651. #define R_SERIAL2_CTRL__rts___WIDTH 1
  1652. #define R_SERIAL2_CTRL__rts___active 0
  1653. #define R_SERIAL2_CTRL__rts___inactive 1
  1654. #define R_SERIAL2_CTRL__sampling__BITNR 20
  1655. #define R_SERIAL2_CTRL__sampling__WIDTH 1
  1656. #define R_SERIAL2_CTRL__sampling__middle 0
  1657. #define R_SERIAL2_CTRL__sampling__majority 1
  1658. #define R_SERIAL2_CTRL__rec_stick_par__BITNR 19
  1659. #define R_SERIAL2_CTRL__rec_stick_par__WIDTH 1
  1660. #define R_SERIAL2_CTRL__rec_stick_par__normal 0
  1661. #define R_SERIAL2_CTRL__rec_stick_par__stick 1
  1662. #define R_SERIAL2_CTRL__rec_par__BITNR 18
  1663. #define R_SERIAL2_CTRL__rec_par__WIDTH 1
  1664. #define R_SERIAL2_CTRL__rec_par__even 0
  1665. #define R_SERIAL2_CTRL__rec_par__odd 1
  1666. #define R_SERIAL2_CTRL__rec_par_en__BITNR 17
  1667. #define R_SERIAL2_CTRL__rec_par_en__WIDTH 1
  1668. #define R_SERIAL2_CTRL__rec_par_en__disable 0
  1669. #define R_SERIAL2_CTRL__rec_par_en__enable 1
  1670. #define R_SERIAL2_CTRL__rec_bitnr__BITNR 16
  1671. #define R_SERIAL2_CTRL__rec_bitnr__WIDTH 1
  1672. #define R_SERIAL2_CTRL__rec_bitnr__rec_8bit 0
  1673. #define R_SERIAL2_CTRL__rec_bitnr__rec_7bit 1
  1674. #define R_SERIAL2_CTRL__txd__BITNR 15
  1675. #define R_SERIAL2_CTRL__txd__WIDTH 1
  1676. #define R_SERIAL2_CTRL__tr_enable__BITNR 14
  1677. #define R_SERIAL2_CTRL__tr_enable__WIDTH 1
  1678. #define R_SERIAL2_CTRL__tr_enable__disable 0
  1679. #define R_SERIAL2_CTRL__tr_enable__enable 1
  1680. #define R_SERIAL2_CTRL__auto_cts__BITNR 13
  1681. #define R_SERIAL2_CTRL__auto_cts__WIDTH 1
  1682. #define R_SERIAL2_CTRL__auto_cts__disabled 0
  1683. #define R_SERIAL2_CTRL__auto_cts__active 1
  1684. #define R_SERIAL2_CTRL__stop_bits__BITNR 12
  1685. #define R_SERIAL2_CTRL__stop_bits__WIDTH 1
  1686. #define R_SERIAL2_CTRL__stop_bits__one_bit 0
  1687. #define R_SERIAL2_CTRL__stop_bits__two_bits 1
  1688. #define R_SERIAL2_CTRL__tr_stick_par__BITNR 11
  1689. #define R_SERIAL2_CTRL__tr_stick_par__WIDTH 1
  1690. #define R_SERIAL2_CTRL__tr_stick_par__normal 0
  1691. #define R_SERIAL2_CTRL__tr_stick_par__stick 1
  1692. #define R_SERIAL2_CTRL__tr_par__BITNR 10
  1693. #define R_SERIAL2_CTRL__tr_par__WIDTH 1
  1694. #define R_SERIAL2_CTRL__tr_par__even 0
  1695. #define R_SERIAL2_CTRL__tr_par__odd 1
  1696. #define R_SERIAL2_CTRL__tr_par_en__BITNR 9
  1697. #define R_SERIAL2_CTRL__tr_par_en__WIDTH 1
  1698. #define R_SERIAL2_CTRL__tr_par_en__disable 0
  1699. #define R_SERIAL2_CTRL__tr_par_en__enable 1
  1700. #define R_SERIAL2_CTRL__tr_bitnr__BITNR 8
  1701. #define R_SERIAL2_CTRL__tr_bitnr__WIDTH 1
  1702. #define R_SERIAL2_CTRL__tr_bitnr__tr_8bit 0
  1703. #define R_SERIAL2_CTRL__tr_bitnr__tr_7bit 1
  1704. #define R_SERIAL2_CTRL__data_out__BITNR 0
  1705. #define R_SERIAL2_CTRL__data_out__WIDTH 8
  1706. #define R_SERIAL2_BAUD (IO_TYPECAST_BYTE 0xb0000073)
  1707. #define R_SERIAL2_BAUD__tr_baud__BITNR 4
  1708. #define R_SERIAL2_BAUD__tr_baud__WIDTH 4
  1709. #define R_SERIAL2_BAUD__tr_baud__c300Hz 0
  1710. #define R_SERIAL2_BAUD__tr_baud__c600Hz 1
  1711. #define R_SERIAL2_BAUD__tr_baud__c1200Hz 2
  1712. #define R_SERIAL2_BAUD__tr_baud__c2400Hz 3
  1713. #define R_SERIAL2_BAUD__tr_baud__c4800Hz 4
  1714. #define R_SERIAL2_BAUD__tr_baud__c9600Hz 5
  1715. #define R_SERIAL2_BAUD__tr_baud__c19k2Hz 6
  1716. #define R_SERIAL2_BAUD__tr_baud__c38k4Hz 7
  1717. #define R_SERIAL2_BAUD__tr_baud__c57k6Hz 8
  1718. #define R_SERIAL2_BAUD__tr_baud__c115k2Hz 9
  1719. #define R_SERIAL2_BAUD__tr_baud__c230k4Hz 10
  1720. #define R_SERIAL2_BAUD__tr_baud__c460k8Hz 11
  1721. #define R_SERIAL2_BAUD__tr_baud__c921k6Hz 12
  1722. #define R_SERIAL2_BAUD__tr_baud__c1843k2Hz 13
  1723. #define R_SERIAL2_BAUD__tr_baud__c6250kHz 14
  1724. #define R_SERIAL2_BAUD__tr_baud__reserved 15
  1725. #define R_SERIAL2_BAUD__rec_baud__BITNR 0
  1726. #define R_SERIAL2_BAUD__rec_baud__WIDTH 4
  1727. #define R_SERIAL2_BAUD__rec_baud__c300Hz 0
  1728. #define R_SERIAL2_BAUD__rec_baud__c600Hz 1
  1729. #define R_SERIAL2_BAUD__rec_baud__c1200Hz 2
  1730. #define R_SERIAL2_BAUD__rec_baud__c2400Hz 3
  1731. #define R_SERIAL2_BAUD__rec_baud__c4800Hz 4
  1732. #define R_SERIAL2_BAUD__rec_baud__c9600Hz 5
  1733. #define R_SERIAL2_BAUD__rec_baud__c19k2Hz 6
  1734. #define R_SERIAL2_BAUD__rec_baud__c38k4Hz 7
  1735. #define R_SERIAL2_BAUD__rec_baud__c57k6Hz 8
  1736. #define R_SERIAL2_BAUD__rec_baud__c115k2Hz 9
  1737. #define R_SERIAL2_BAUD__rec_baud__c230k4Hz 10
  1738. #define R_SERIAL2_BAUD__rec_baud__c460k8Hz 11
  1739. #define R_SERIAL2_BAUD__rec_baud__c921k6Hz 12
  1740. #define R_SERIAL2_BAUD__rec_baud__c1843k2Hz 13
  1741. #define R_SERIAL2_BAUD__rec_baud__c6250kHz 14
  1742. #define R_SERIAL2_BAUD__rec_baud__reserved 15
  1743. #define R_SERIAL2_REC_CTRL (IO_TYPECAST_BYTE 0xb0000072)
  1744. #define R_SERIAL2_REC_CTRL__dma_err__BITNR 7
  1745. #define R_SERIAL2_REC_CTRL__dma_err__WIDTH 1
  1746. #define R_SERIAL2_REC_CTRL__dma_err__stop 0
  1747. #define R_SERIAL2_REC_CTRL__dma_err__ignore 1
  1748. #define R_SERIAL2_REC_CTRL__rec_enable__BITNR 6
  1749. #define R_SERIAL2_REC_CTRL__rec_enable__WIDTH 1
  1750. #define R_SERIAL2_REC_CTRL__rec_enable__disable 0
  1751. #define R_SERIAL2_REC_CTRL__rec_enable__enable 1
  1752. #define R_SERIAL2_REC_CTRL__rts___BITNR 5
  1753. #define R_SERIAL2_REC_CTRL__rts___WIDTH 1
  1754. #define R_SERIAL2_REC_CTRL__rts___active 0
  1755. #define R_SERIAL2_REC_CTRL__rts___inactive 1
  1756. #define R_SERIAL2_REC_CTRL__sampling__BITNR 4
  1757. #define R_SERIAL2_REC_CTRL__sampling__WIDTH 1
  1758. #define R_SERIAL2_REC_CTRL__sampling__middle 0
  1759. #define R_SERIAL2_REC_CTRL__sampling__majority 1
  1760. #define R_SERIAL2_REC_CTRL__rec_stick_par__BITNR 3
  1761. #define R_SERIAL2_REC_CTRL__rec_stick_par__WIDTH 1
  1762. #define R_SERIAL2_REC_CTRL__rec_stick_par__normal 0
  1763. #define R_SERIAL2_REC_CTRL__rec_stick_par__stick 1
  1764. #define R_SERIAL2_REC_CTRL__rec_par__BITNR 2
  1765. #define R_SERIAL2_REC_CTRL__rec_par__WIDTH 1
  1766. #define R_SERIAL2_REC_CTRL__rec_par__even 0
  1767. #define R_SERIAL2_REC_CTRL__rec_par__odd 1
  1768. #define R_SERIAL2_REC_CTRL__rec_par_en__BITNR 1
  1769. #define R_SERIAL2_REC_CTRL__rec_par_en__WIDTH 1
  1770. #define R_SERIAL2_REC_CTRL__rec_par_en__disable 0
  1771. #define R_SERIAL2_REC_CTRL__rec_par_en__enable 1
  1772. #define R_SERIAL2_REC_CTRL__rec_bitnr__BITNR 0
  1773. #define R_SERIAL2_REC_CTRL__rec_bitnr__WIDTH 1
  1774. #define R_SERIAL2_REC_CTRL__rec_bitnr__rec_8bit 0
  1775. #define R_SERIAL2_REC_CTRL__rec_bitnr__rec_7bit 1
  1776. #define R_SERIAL2_TR_CTRL (IO_TYPECAST_BYTE 0xb0000071)
  1777. #define R_SERIAL2_TR_CTRL__txd__BITNR 7
  1778. #define R_SERIAL2_TR_CTRL__txd__WIDTH 1
  1779. #define R_SERIAL2_TR_CTRL__tr_enable__BITNR 6
  1780. #define R_SERIAL2_TR_CTRL__tr_enable__WIDTH 1
  1781. #define R_SERIAL2_TR_CTRL__tr_enable__disable 0
  1782. #define R_SERIAL2_TR_CTRL__tr_enable__enable 1
  1783. #define R_SERIAL2_TR_CTRL__auto_cts__BITNR 5
  1784. #define R_SERIAL2_TR_CTRL__auto_cts__WIDTH 1
  1785. #define R_SERIAL2_TR_CTRL__auto_cts__disabled 0
  1786. #define R_SERIAL2_TR_CTRL__auto_cts__active 1
  1787. #define R_SERIAL2_TR_CTRL__stop_bits__BITNR 4
  1788. #define R_SERIAL2_TR_CTRL__stop_bits__WIDTH 1
  1789. #define R_SERIAL2_TR_CTRL__stop_bits__one_bit 0
  1790. #define R_SERIAL2_TR_CTRL__stop_bits__two_bits 1
  1791. #define R_SERIAL2_TR_CTRL__tr_stick_par__BITNR 3
  1792. #define R_SERIAL2_TR_CTRL__tr_stick_par__WIDTH 1
  1793. #define R_SERIAL2_TR_CTRL__tr_stick_par__normal 0
  1794. #define R_SERIAL2_TR_CTRL__tr_stick_par__stick 1
  1795. #define R_SERIAL2_TR_CTRL__tr_par__BITNR 2
  1796. #define R_SERIAL2_TR_CTRL__tr_par__WIDTH 1
  1797. #define R_SERIAL2_TR_CTRL__tr_par__even 0
  1798. #define R_SERIAL2_TR_CTRL__tr_par__odd 1
  1799. #define R_SERIAL2_TR_CTRL__tr_par_en__BITNR 1
  1800. #define R_SERIAL2_TR_CTRL__tr_par_en__WIDTH 1
  1801. #define R_SERIAL2_TR_CTRL__tr_par_en__disable 0
  1802. #define R_SERIAL2_TR_CTRL__tr_par_en__enable 1
  1803. #define R_SERIAL2_TR_CTRL__tr_bitnr__BITNR 0
  1804. #define R_SERIAL2_TR_CTRL__tr_bitnr__WIDTH 1
  1805. #define R_SERIAL2_TR_CTRL__tr_bitnr__tr_8bit 0
  1806. #define R_SERIAL2_TR_CTRL__tr_bitnr__tr_7bit 1
  1807. #define R_SERIAL2_TR_DATA (IO_TYPECAST_BYTE 0xb0000070)
  1808. #define R_SERIAL2_TR_DATA__data_out__BITNR 0
  1809. #define R_SERIAL2_TR_DATA__data_out__WIDTH 8
  1810. #define R_SERIAL2_READ (IO_TYPECAST_RO_UDWORD 0xb0000070)
  1811. #define R_SERIAL2_READ__xoff_detect__BITNR 15
  1812. #define R_SERIAL2_READ__xoff_detect__WIDTH 1
  1813. #define R_SERIAL2_READ__xoff_detect__no_xoff 0
  1814. #define R_SERIAL2_READ__xoff_detect__xoff 1
  1815. #define R_SERIAL2_READ__cts___BITNR 14
  1816. #define R_SERIAL2_READ__cts___WIDTH 1
  1817. #define R_SERIAL2_READ__cts___active 0
  1818. #define R_SERIAL2_READ__cts___inactive 1
  1819. #define R_SERIAL2_READ__tr_ready__BITNR 13
  1820. #define R_SERIAL2_READ__tr_ready__WIDTH 1
  1821. #define R_SERIAL2_READ__tr_ready__full 0
  1822. #define R_SERIAL2_READ__tr_ready__ready 1
  1823. #define R_SERIAL2_READ__rxd__BITNR 12
  1824. #define R_SERIAL2_READ__rxd__WIDTH 1
  1825. #define R_SERIAL2_READ__overrun__BITNR 11
  1826. #define R_SERIAL2_READ__overrun__WIDTH 1
  1827. #define R_SERIAL2_READ__overrun__no 0
  1828. #define R_SERIAL2_READ__overrun__yes 1
  1829. #define R_SERIAL2_READ__par_err__BITNR 10
  1830. #define R_SERIAL2_READ__par_err__WIDTH 1
  1831. #define R_SERIAL2_READ__par_err__no 0
  1832. #define R_SERIAL2_READ__par_err__yes 1
  1833. #define R_SERIAL2_READ__framing_err__BITNR 9
  1834. #define R_SERIAL2_READ__framing_err__WIDTH 1
  1835. #define R_SERIAL2_READ__framing_err__no 0
  1836. #define R_SERIAL2_READ__framing_err__yes 1
  1837. #define R_SERIAL2_READ__data_avail__BITNR 8
  1838. #define R_SERIAL2_READ__data_avail__WIDTH 1
  1839. #define R_SERIAL2_READ__data_avail__no 0
  1840. #define R_SERIAL2_READ__data_avail__yes 1
  1841. #define R_SERIAL2_READ__data_in__BITNR 0
  1842. #define R_SERIAL2_READ__data_in__WIDTH 8
  1843. #define R_SERIAL2_STATUS (IO_TYPECAST_RO_BYTE 0xb0000071)
  1844. #define R_SERIAL2_STATUS__xoff_detect__BITNR 7
  1845. #define R_SERIAL2_STATUS__xoff_detect__WIDTH 1
  1846. #define R_SERIAL2_STATUS__xoff_detect__no_xoff 0
  1847. #define R_SERIAL2_STATUS__xoff_detect__xoff 1
  1848. #define R_SERIAL2_STATUS__cts___BITNR 6
  1849. #define R_SERIAL2_STATUS__cts___WIDTH 1
  1850. #define R_SERIAL2_STATUS__cts___active 0
  1851. #define R_SERIAL2_STATUS__cts___inactive 1
  1852. #define R_SERIAL2_STATUS__tr_ready__BITNR 5
  1853. #define R_SERIAL2_STATUS__tr_ready__WIDTH 1
  1854. #define R_SERIAL2_STATUS__tr_ready__full 0
  1855. #define R_SERIAL2_STATUS__tr_ready__ready 1
  1856. #define R_SERIAL2_STATUS__rxd__BITNR 4
  1857. #define R_SERIAL2_STATUS__rxd__WIDTH 1
  1858. #define R_SERIAL2_STATUS__overrun__BITNR 3
  1859. #define R_SERIAL2_STATUS__overrun__WIDTH 1
  1860. #define R_SERIAL2_STATUS__overrun__no 0
  1861. #define R_SERIAL2_STATUS__overrun__yes 1
  1862. #define R_SERIAL2_STATUS__par_err__BITNR 2
  1863. #define R_SERIAL2_STATUS__par_err__WIDTH 1
  1864. #define R_SERIAL2_STATUS__par_err__no 0
  1865. #define R_SERIAL2_STATUS__par_err__yes 1
  1866. #define R_SERIAL2_STATUS__framing_err__BITNR 1
  1867. #define R_SERIAL2_STATUS__framing_err__WIDTH 1
  1868. #define R_SERIAL2_STATUS__framing_err__no 0
  1869. #define R_SERIAL2_STATUS__framing_err__yes 1
  1870. #define R_SERIAL2_STATUS__data_avail__BITNR 0
  1871. #define R_SERIAL2_STATUS__data_avail__WIDTH 1
  1872. #define R_SERIAL2_STATUS__data_avail__no 0
  1873. #define R_SERIAL2_STATUS__data_avail__yes 1
  1874. #define R_SERIAL2_REC_DATA (IO_TYPECAST_RO_BYTE 0xb0000070)
  1875. #define R_SERIAL2_REC_DATA__data_in__BITNR 0
  1876. #define R_SERIAL2_REC_DATA__data_in__WIDTH 8
  1877. #define R_SERIAL2_XOFF (IO_TYPECAST_UDWORD 0xb0000074)
  1878. #define R_SERIAL2_XOFF__tx_stop__BITNR 9
  1879. #define R_SERIAL2_XOFF__tx_stop__WIDTH 1
  1880. #define R_SERIAL2_XOFF__tx_stop__enable 0
  1881. #define R_SERIAL2_XOFF__tx_stop__stop 1
  1882. #define R_SERIAL2_XOFF__auto_xoff__BITNR 8
  1883. #define R_SERIAL2_XOFF__auto_xoff__WIDTH 1
  1884. #define R_SERIAL2_XOFF__auto_xoff__disable 0
  1885. #define R_SERIAL2_XOFF__auto_xoff__enable 1
  1886. #define R_SERIAL2_XOFF__xoff_char__BITNR 0
  1887. #define R_SERIAL2_XOFF__xoff_char__WIDTH 8
  1888. #define R_SERIAL3_CTRL (IO_TYPECAST_UDWORD 0xb0000078)
  1889. #define R_SERIAL3_CTRL__tr_baud__BITNR 28
  1890. #define R_SERIAL3_CTRL__tr_baud__WIDTH 4
  1891. #define R_SERIAL3_CTRL__tr_baud__c300Hz 0
  1892. #define R_SERIAL3_CTRL__tr_baud__c600Hz 1
  1893. #define R_SERIAL3_CTRL__tr_baud__c1200Hz 2
  1894. #define R_SERIAL3_CTRL__tr_baud__c2400Hz 3
  1895. #define R_SERIAL3_CTRL__tr_baud__c4800Hz 4
  1896. #define R_SERIAL3_CTRL__tr_baud__c9600Hz 5
  1897. #define R_SERIAL3_CTRL__tr_baud__c19k2Hz 6
  1898. #define R_SERIAL3_CTRL__tr_baud__c38k4Hz 7
  1899. #define R_SERIAL3_CTRL__tr_baud__c57k6Hz 8
  1900. #define R_SERIAL3_CTRL__tr_baud__c115k2Hz 9
  1901. #define R_SERIAL3_CTRL__tr_baud__c230k4Hz 10
  1902. #define R_SERIAL3_CTRL__tr_baud__c460k8Hz 11
  1903. #define R_SERIAL3_CTRL__tr_baud__c921k6Hz 12
  1904. #define R_SERIAL3_CTRL__tr_baud__c1843k2Hz 13
  1905. #define R_SERIAL3_CTRL__tr_baud__c6250kHz 14
  1906. #define R_SERIAL3_CTRL__tr_baud__reserved 15
  1907. #define R_SERIAL3_CTRL__rec_baud__BITNR 24
  1908. #define R_SERIAL3_CTRL__rec_baud__WIDTH 4
  1909. #define R_SERIAL3_CTRL__rec_baud__c300Hz 0
  1910. #define R_SERIAL3_CTRL__rec_baud__c600Hz 1
  1911. #define R_SERIAL3_CTRL__rec_baud__c1200Hz 2
  1912. #define R_SERIAL3_CTRL__rec_baud__c2400Hz 3
  1913. #define R_SERIAL3_CTRL__rec_baud__c4800Hz 4
  1914. #define R_SERIAL3_CTRL__rec_baud__c9600Hz 5
  1915. #define R_SERIAL3_CTRL__rec_baud__c19k2Hz 6
  1916. #define R_SERIAL3_CTRL__rec_baud__c38k4Hz 7
  1917. #define R_SERIAL3_CTRL__rec_baud__c57k6Hz 8
  1918. #define R_SERIAL3_CTRL__rec_baud__c115k2Hz 9
  1919. #define R_SERIAL3_CTRL__rec_baud__c230k4Hz 10
  1920. #define R_SERIAL3_CTRL__rec_baud__c460k8Hz 11
  1921. #define R_SERIAL3_CTRL__rec_baud__c921k6Hz 12
  1922. #define R_SERIAL3_CTRL__rec_baud__c1843k2Hz 13
  1923. #define R_SERIAL3_CTRL__rec_baud__c6250kHz 14
  1924. #define R_SERIAL3_CTRL__rec_baud__reserved 15
  1925. #define R_SERIAL3_CTRL__dma_err__BITNR 23
  1926. #define R_SERIAL3_CTRL__dma_err__WIDTH 1
  1927. #define R_SERIAL3_CTRL__dma_err__stop 0
  1928. #define R_SERIAL3_CTRL__dma_err__ignore 1
  1929. #define R_SERIAL3_CTRL__rec_enable__BITNR 22
  1930. #define R_SERIAL3_CTRL__rec_enable__WIDTH 1
  1931. #define R_SERIAL3_CTRL__rec_enable__disable 0
  1932. #define R_SERIAL3_CTRL__rec_enable__enable 1
  1933. #define R_SERIAL3_CTRL__rts___BITNR 21
  1934. #define R_SERIAL3_CTRL__rts___WIDTH 1
  1935. #define R_SERIAL3_CTRL__rts___active 0
  1936. #define R_SERIAL3_CTRL__rts___inactive 1
  1937. #define R_SERIAL3_CTRL__sampling__BITNR 20
  1938. #define R_SERIAL3_CTRL__sampling__WIDTH 1
  1939. #define R_SERIAL3_CTRL__sampling__middle 0
  1940. #define R_SERIAL3_CTRL__sampling__majority 1
  1941. #define R_SERIAL3_CTRL__rec_stick_par__BITNR 19
  1942. #define R_SERIAL3_CTRL__rec_stick_par__WIDTH 1
  1943. #define R_SERIAL3_CTRL__rec_stick_par__normal 0
  1944. #define R_SERIAL3_CTRL__rec_stick_par__stick 1
  1945. #define R_SERIAL3_CTRL__rec_par__BITNR 18
  1946. #define R_SERIAL3_CTRL__rec_par__WIDTH 1
  1947. #define R_SERIAL3_CTRL__rec_par__even 0
  1948. #define R_SERIAL3_CTRL__rec_par__odd 1
  1949. #define R_SERIAL3_CTRL__rec_par_en__BITNR 17
  1950. #define R_SERIAL3_CTRL__rec_par_en__WIDTH 1
  1951. #define R_SERIAL3_CTRL__rec_par_en__disable 0
  1952. #define R_SERIAL3_CTRL__rec_par_en__enable 1
  1953. #define R_SERIAL3_CTRL__rec_bitnr__BITNR 16
  1954. #define R_SERIAL3_CTRL__rec_bitnr__WIDTH 1
  1955. #define R_SERIAL3_CTRL__rec_bitnr__rec_8bit 0
  1956. #define R_SERIAL3_CTRL__rec_bitnr__rec_7bit 1
  1957. #define R_SERIAL3_CTRL__txd__BITNR 15
  1958. #define R_SERIAL3_CTRL__txd__WIDTH 1
  1959. #define R_SERIAL3_CTRL__tr_enable__BITNR 14
  1960. #define R_SERIAL3_CTRL__tr_enable__WIDTH 1
  1961. #define R_SERIAL3_CTRL__tr_enable__disable 0
  1962. #define R_SERIAL3_CTRL__tr_enable__enable 1
  1963. #define R_SERIAL3_CTRL__auto_cts__BITNR 13
  1964. #define R_SERIAL3_CTRL__auto_cts__WIDTH 1
  1965. #define R_SERIAL3_CTRL__auto_cts__disabled 0
  1966. #define R_SERIAL3_CTRL__auto_cts__active 1
  1967. #define R_SERIAL3_CTRL__stop_bits__BITNR 12
  1968. #define R_SERIAL3_CTRL__stop_bits__WIDTH 1
  1969. #define R_SERIAL3_CTRL__stop_bits__one_bit 0
  1970. #define R_SERIAL3_CTRL__stop_bits__two_bits 1
  1971. #define R_SERIAL3_CTRL__tr_stick_par__BITNR 11
  1972. #define R_SERIAL3_CTRL__tr_stick_par__WIDTH 1
  1973. #define R_SERIAL3_CTRL__tr_stick_par__normal 0
  1974. #define R_SERIAL3_CTRL__tr_stick_par__stick 1
  1975. #define R_SERIAL3_CTRL__tr_par__BITNR 10
  1976. #define R_SERIAL3_CTRL__tr_par__WIDTH 1
  1977. #define R_SERIAL3_CTRL__tr_par__even 0
  1978. #define R_SERIAL3_CTRL__tr_par__odd 1
  1979. #define R_SERIAL3_CTRL__tr_par_en__BITNR 9
  1980. #define R_SERIAL3_CTRL__tr_par_en__WIDTH 1
  1981. #define R_SERIAL3_CTRL__tr_par_en__disable 0
  1982. #define R_SERIAL3_CTRL__tr_par_en__enable 1
  1983. #define R_SERIAL3_CTRL__tr_bitnr__BITNR 8
  1984. #define R_SERIAL3_CTRL__tr_bitnr__WIDTH 1
  1985. #define R_SERIAL3_CTRL__tr_bitnr__tr_8bit 0
  1986. #define R_SERIAL3_CTRL__tr_bitnr__tr_7bit 1
  1987. #define R_SERIAL3_CTRL__data_out__BITNR 0
  1988. #define R_SERIAL3_CTRL__data_out__WIDTH 8
  1989. #define R_SERIAL3_BAUD (IO_TYPECAST_BYTE 0xb000007b)
  1990. #define R_SERIAL3_BAUD__tr_baud__BITNR 4
  1991. #define R_SERIAL3_BAUD__tr_baud__WIDTH 4
  1992. #define R_SERIAL3_BAUD__tr_baud__c300Hz 0
  1993. #define R_SERIAL3_BAUD__tr_baud__c600Hz 1
  1994. #define R_SERIAL3_BAUD__tr_baud__c1200Hz 2
  1995. #define R_SERIAL3_BAUD__tr_baud__c2400Hz 3
  1996. #define R_SERIAL3_BAUD__tr_baud__c4800Hz 4
  1997. #define R_SERIAL3_BAUD__tr_baud__c9600Hz 5
  1998. #define R_SERIAL3_BAUD__tr_baud__c19k2Hz 6
  1999. #define R_SERIAL3_BAUD__tr_baud__c38k4Hz 7
  2000. #define R_SERIAL3_BAUD__tr_baud__c57k6Hz 8
  2001. #define R_SERIAL3_BAUD__tr_baud__c115k2Hz 9
  2002. #define R_SERIAL3_BAUD__tr_baud__c230k4Hz 10
  2003. #define R_SERIAL3_BAUD__tr_baud__c460k8Hz 11
  2004. #define R_SERIAL3_BAUD__tr_baud__c921k6Hz 12
  2005. #define R_SERIAL3_BAUD__tr_baud__c1843k2Hz 13
  2006. #define R_SERIAL3_BAUD__tr_baud__c6250kHz 14
  2007. #define R_SERIAL3_BAUD__tr_baud__reserved 15
  2008. #define R_SERIAL3_BAUD__rec_baud__BITNR 0
  2009. #define R_SERIAL3_BAUD__rec_baud__WIDTH 4
  2010. #define R_SERIAL3_BAUD__rec_baud__c300Hz 0
  2011. #define R_SERIAL3_BAUD__rec_baud__c600Hz 1
  2012. #define R_SERIAL3_BAUD__rec_baud__c1200Hz 2
  2013. #define R_SERIAL3_BAUD__rec_baud__c2400Hz 3
  2014. #define R_SERIAL3_BAUD__rec_baud__c4800Hz 4
  2015. #define R_SERIAL3_BAUD__rec_baud__c9600Hz 5
  2016. #define R_SERIAL3_BAUD__rec_baud__c19k2Hz 6
  2017. #define R_SERIAL3_BAUD__rec_baud__c38k4Hz 7
  2018. #define R_SERIAL3_BAUD__rec_baud__c57k6Hz 8
  2019. #define R_SERIAL3_BAUD__rec_baud__c115k2Hz 9
  2020. #define R_SERIAL3_BAUD__rec_baud__c230k4Hz 10
  2021. #define R_SERIAL3_BAUD__rec_baud__c460k8Hz 11
  2022. #define R_SERIAL3_BAUD__rec_baud__c921k6Hz 12
  2023. #define R_SERIAL3_BAUD__rec_baud__c1843k2Hz 13
  2024. #define R_SERIAL3_BAUD__rec_baud__c6250kHz 14
  2025. #define R_SERIAL3_BAUD__rec_baud__reserved 15
  2026. #define R_SERIAL3_REC_CTRL (IO_TYPECAST_BYTE 0xb000007a)
  2027. #define R_SERIAL3_REC_CTRL__dma_err__BITNR 7
  2028. #define R_SERIAL3_REC_CTRL__dma_err__WIDTH 1
  2029. #define R_SERIAL3_REC_CTRL__dma_err__stop 0
  2030. #define R_SERIAL3_REC_CTRL__dma_err__ignore 1
  2031. #define R_SERIAL3_REC_CTRL__rec_enable__BITNR 6
  2032. #define R_SERIAL3_REC_CTRL__rec_enable__WIDTH 1
  2033. #define R_SERIAL3_REC_CTRL__rec_enable__disable 0
  2034. #define R_SERIAL3_REC_CTRL__rec_enable__enable 1
  2035. #define R_SERIAL3_REC_CTRL__rts___BITNR 5
  2036. #define R_SERIAL3_REC_CTRL__rts___WIDTH 1
  2037. #define R_SERIAL3_REC_CTRL__rts___active 0
  2038. #define R_SERIAL3_REC_CTRL__rts___inactive 1
  2039. #define R_SERIAL3_REC_CTRL__sampling__BITNR 4
  2040. #define R_SERIAL3_REC_CTRL__sampling__WIDTH 1
  2041. #define R_SERIAL3_REC_CTRL__sampling__middle 0
  2042. #define R_SERIAL3_REC_CTRL__sampling__majority 1
  2043. #define R_SERIAL3_REC_CTRL__rec_stick_par__BITNR 3
  2044. #define R_SERIAL3_REC_CTRL__rec_stick_par__WIDTH 1
  2045. #define R_SERIAL3_REC_CTRL__rec_stick_par__normal 0
  2046. #define R_SERIAL3_REC_CTRL__rec_stick_par__stick 1
  2047. #define R_SERIAL3_REC_CTRL__rec_par__BITNR 2
  2048. #define R_SERIAL3_REC_CTRL__rec_par__WIDTH 1
  2049. #define R_SERIAL3_REC_CTRL__rec_par__even 0
  2050. #define R_SERIAL3_REC_CTRL__rec_par__odd 1
  2051. #define R_SERIAL3_REC_CTRL__rec_par_en__BITNR 1
  2052. #define R_SERIAL3_REC_CTRL__rec_par_en__WIDTH 1
  2053. #define R_SERIAL3_REC_CTRL__rec_par_en__disable 0
  2054. #define R_SERIAL3_REC_CTRL__rec_par_en__enable 1
  2055. #define R_SERIAL3_REC_CTRL__rec_bitnr__BITNR 0
  2056. #define R_SERIAL3_REC_CTRL__rec_bitnr__WIDTH 1
  2057. #define R_SERIAL3_REC_CTRL__rec_bitnr__rec_8bit 0
  2058. #define R_SERIAL3_REC_CTRL__rec_bitnr__rec_7bit 1
  2059. #define R_SERIAL3_TR_CTRL (IO_TYPECAST_BYTE 0xb0000079)
  2060. #define R_SERIAL3_TR_CTRL__txd__BITNR 7
  2061. #define R_SERIAL3_TR_CTRL__txd__WIDTH 1
  2062. #define R_SERIAL3_TR_CTRL__tr_enable__BITNR 6
  2063. #define R_SERIAL3_TR_CTRL__tr_enable__WIDTH 1
  2064. #define R_SERIAL3_TR_CTRL__tr_enable__disable 0
  2065. #define R_SERIAL3_TR_CTRL__tr_enable__enable 1
  2066. #define R_SERIAL3_TR_CTRL__auto_cts__BITNR 5
  2067. #define R_SERIAL3_TR_CTRL__auto_cts__WIDTH 1
  2068. #define R_SERIAL3_TR_CTRL__auto_cts__disabled 0
  2069. #define R_SERIAL3_TR_CTRL__auto_cts__active 1
  2070. #define R_SERIAL3_TR_CTRL__stop_bits__BITNR 4
  2071. #define R_SERIAL3_TR_CTRL__stop_bits__WIDTH 1
  2072. #define R_SERIAL3_TR_CTRL__stop_bits__one_bit 0
  2073. #define R_SERIAL3_TR_CTRL__stop_bits__two_bits 1
  2074. #define R_SERIAL3_TR_CTRL__tr_stick_par__BITNR 3
  2075. #define R_SERIAL3_TR_CTRL__tr_stick_par__WIDTH 1
  2076. #define R_SERIAL3_TR_CTRL__tr_stick_par__normal 0
  2077. #define R_SERIAL3_TR_CTRL__tr_stick_par__stick 1
  2078. #define R_SERIAL3_TR_CTRL__tr_par__BITNR 2
  2079. #define R_SERIAL3_TR_CTRL__tr_par__WIDTH 1
  2080. #define R_SERIAL3_TR_CTRL__tr_par__even 0
  2081. #define R_SERIAL3_TR_CTRL__tr_par__odd 1
  2082. #define R_SERIAL3_TR_CTRL__tr_par_en__BITNR 1
  2083. #define R_SERIAL3_TR_CTRL__tr_par_en__WIDTH 1
  2084. #define R_SERIAL3_TR_CTRL__tr_par_en__disable 0
  2085. #define R_SERIAL3_TR_CTRL__tr_par_en__enable 1
  2086. #define R_SERIAL3_TR_CTRL__tr_bitnr__BITNR 0
  2087. #define R_SERIAL3_TR_CTRL__tr_bitnr__WIDTH 1
  2088. #define R_SERIAL3_TR_CTRL__tr_bitnr__tr_8bit 0
  2089. #define R_SERIAL3_TR_CTRL__tr_bitnr__tr_7bit 1
  2090. #define R_SERIAL3_TR_DATA (IO_TYPECAST_BYTE 0xb0000078)
  2091. #define R_SERIAL3_TR_DATA__data_out__BITNR 0
  2092. #define R_SERIAL3_TR_DATA__data_out__WIDTH 8
  2093. #define R_SERIAL3_READ (IO_TYPECAST_RO_UDWORD 0xb0000078)
  2094. #define R_SERIAL3_READ__xoff_detect__BITNR 15
  2095. #define R_SERIAL3_READ__xoff_detect__WIDTH 1
  2096. #define R_SERIAL3_READ__xoff_detect__no_xoff 0
  2097. #define R_SERIAL3_READ__xoff_detect__xoff 1
  2098. #define R_SERIAL3_READ__cts___BITNR 14
  2099. #define R_SERIAL3_READ__cts___WIDTH 1
  2100. #define R_SERIAL3_READ__cts___active 0
  2101. #define R_SERIAL3_READ__cts___inactive 1
  2102. #define R_SERIAL3_READ__tr_ready__BITNR 13
  2103. #define R_SERIAL3_READ__tr_ready__WIDTH 1
  2104. #define R_SERIAL3_READ__tr_ready__full 0
  2105. #define R_SERIAL3_READ__tr_ready__ready 1
  2106. #define R_SERIAL3_READ__rxd__BITNR 12
  2107. #define R_SERIAL3_READ__rxd__WIDTH 1
  2108. #define R_SERIAL3_READ__overrun__BITNR 11
  2109. #define R_SERIAL3_READ__overrun__WIDTH 1
  2110. #define R_SERIAL3_READ__overrun__no 0
  2111. #define R_SERIAL3_READ__overrun__yes 1
  2112. #define R_SERIAL3_READ__par_err__BITNR 10
  2113. #define R_SERIAL3_READ__par_err__WIDTH 1
  2114. #define R_SERIAL3_READ__par_err__no 0
  2115. #define R_SERIAL3_READ__par_err__yes 1
  2116. #define R_SERIAL3_READ__framing_err__BITNR 9
  2117. #define R_SERIAL3_READ__framing_err__WIDTH 1
  2118. #define R_SERIAL3_READ__framing_err__no 0
  2119. #define R_SERIAL3_READ__framing_err__yes 1
  2120. #define R_SERIAL3_READ__data_avail__BITNR 8
  2121. #define R_SERIAL3_READ__data_avail__WIDTH 1
  2122. #define R_SERIAL3_READ__data_avail__no 0
  2123. #define R_SERIAL3_READ__data_avail__yes 1
  2124. #define R_SERIAL3_READ__data_in__BITNR 0
  2125. #define R_SERIAL3_READ__data_in__WIDTH 8
  2126. #define R_SERIAL3_STATUS (IO_TYPECAST_RO_BYTE 0xb0000079)
  2127. #define R_SERIAL3_STATUS__xoff_detect__BITNR 7
  2128. #define R_SERIAL3_STATUS__xoff_detect__WIDTH 1
  2129. #define R_SERIAL3_STATUS__xoff_detect__no_xoff 0
  2130. #define R_SERIAL3_STATUS__xoff_detect__xoff 1
  2131. #define R_SERIAL3_STATUS__cts___BITNR 6
  2132. #define R_SERIAL3_STATUS__cts___WIDTH 1
  2133. #define R_SERIAL3_STATUS__cts___active 0
  2134. #define R_SERIAL3_STATUS__cts___inactive 1
  2135. #define R_SERIAL3_STATUS__tr_ready__BITNR 5
  2136. #define R_SERIAL3_STATUS__tr_ready__WIDTH 1
  2137. #define R_SERIAL3_STATUS__tr_ready__full 0
  2138. #define R_SERIAL3_STATUS__tr_ready__ready 1
  2139. #define R_SERIAL3_STATUS__rxd__BITNR 4
  2140. #define R_SERIAL3_STATUS__rxd__WIDTH 1
  2141. #define R_SERIAL3_STATUS__overrun__BITNR 3
  2142. #define R_SERIAL3_STATUS__overrun__WIDTH 1
  2143. #define R_SERIAL3_STATUS__overrun__no 0
  2144. #define R_SERIAL3_STATUS__overrun__yes 1
  2145. #define R_SERIAL3_STATUS__par_err__BITNR 2
  2146. #define R_SERIAL3_STATUS__par_err__WIDTH 1
  2147. #define R_SERIAL3_STATUS__par_err__no 0
  2148. #define R_SERIAL3_STATUS__par_err__yes 1
  2149. #define R_SERIAL3_STATUS__framing_err__BITNR 1
  2150. #define R_SERIAL3_STATUS__framing_err__WIDTH 1
  2151. #define R_SERIAL3_STATUS__framing_err__no 0
  2152. #define R_SERIAL3_STATUS__framing_err__yes 1
  2153. #define R_SERIAL3_STATUS__data_avail__BITNR 0
  2154. #define R_SERIAL3_STATUS__data_avail__WIDTH 1
  2155. #define R_SERIAL3_STATUS__data_avail__no 0
  2156. #define R_SERIAL3_STATUS__data_avail__yes 1
  2157. #define R_SERIAL3_REC_DATA (IO_TYPECAST_RO_BYTE 0xb0000078)
  2158. #define R_SERIAL3_REC_DATA__data_in__BITNR 0
  2159. #define R_SERIAL3_REC_DATA__data_in__WIDTH 8
  2160. #define R_SERIAL3_XOFF (IO_TYPECAST_UDWORD 0xb000007c)
  2161. #define R_SERIAL3_XOFF__tx_stop__BITNR 9
  2162. #define R_SERIAL3_XOFF__tx_stop__WIDTH 1
  2163. #define R_SERIAL3_XOFF__tx_stop__enable 0
  2164. #define R_SERIAL3_XOFF__tx_stop__stop 1
  2165. #define R_SERIAL3_XOFF__auto_xoff__BITNR 8
  2166. #define R_SERIAL3_XOFF__auto_xoff__WIDTH 1
  2167. #define R_SERIAL3_XOFF__auto_xoff__disable 0
  2168. #define R_SERIAL3_XOFF__auto_xoff__enable 1
  2169. #define R_SERIAL3_XOFF__xoff_char__BITNR 0
  2170. #define R_SERIAL3_XOFF__xoff_char__WIDTH 8
  2171. #define R_ALT_SER_BAUDRATE (IO_TYPECAST_UDWORD 0xb000005c)
  2172. #define R_ALT_SER_BAUDRATE__ser3_tr__BITNR 28
  2173. #define R_ALT_SER_BAUDRATE__ser3_tr__WIDTH 2
  2174. #define R_ALT_SER_BAUDRATE__ser3_tr__normal 0
  2175. #define R_ALT_SER_BAUDRATE__ser3_tr__prescale 1
  2176. #define R_ALT_SER_BAUDRATE__ser3_tr__extern 2
  2177. #define R_ALT_SER_BAUDRATE__ser3_tr__timer 3
  2178. #define R_ALT_SER_BAUDRATE__ser3_rec__BITNR 24
  2179. #define R_ALT_SER_BAUDRATE__ser3_rec__WIDTH 2
  2180. #define R_ALT_SER_BAUDRATE__ser3_rec__normal 0
  2181. #define R_ALT_SER_BAUDRATE__ser3_rec__prescale 1
  2182. #define R_ALT_SER_BAUDRATE__ser3_rec__extern 2
  2183. #define R_ALT_SER_BAUDRATE__ser3_rec__timer 3
  2184. #define R_ALT_SER_BAUDRATE__ser2_tr__BITNR 20
  2185. #define R_ALT_SER_BAUDRATE__ser2_tr__WIDTH 2
  2186. #define R_ALT_SER_BAUDRATE__ser2_tr__normal 0
  2187. #define R_ALT_SER_BAUDRATE__ser2_tr__prescale 1
  2188. #define R_ALT_SER_BAUDRATE__ser2_tr__extern 2
  2189. #define R_ALT_SER_BAUDRATE__ser2_tr__timer 3
  2190. #define R_ALT_SER_BAUDRATE__ser2_rec__BITNR 16
  2191. #define R_ALT_SER_BAUDRATE__ser2_rec__WIDTH 2
  2192. #define R_ALT_SER_BAUDRATE__ser2_rec__normal 0
  2193. #define R_ALT_SER_BAUDRATE__ser2_rec__prescale 1
  2194. #define R_ALT_SER_BAUDRATE__ser2_rec__extern 2
  2195. #define R_ALT_SER_BAUDRATE__ser2_rec__timer 3
  2196. #define R_ALT_SER_BAUDRATE__ser1_tr__BITNR 12
  2197. #define R_ALT_SER_BAUDRATE__ser1_tr__WIDTH 2
  2198. #define R_ALT_SER_BAUDRATE__ser1_tr__normal 0
  2199. #define R_ALT_SER_BAUDRATE__ser1_tr__prescale 1
  2200. #define R_ALT_SER_BAUDRATE__ser1_tr__extern 2
  2201. #define R_ALT_SER_BAUDRATE__ser1_tr__timer 3
  2202. #define R_ALT_SER_BAUDRATE__ser1_rec__BITNR 8
  2203. #define R_ALT_SER_BAUDRATE__ser1_rec__WIDTH 2
  2204. #define R_ALT_SER_BAUDRATE__ser1_rec__normal 0
  2205. #define R_ALT_SER_BAUDRATE__ser1_rec__prescale 1
  2206. #define R_ALT_SER_BAUDRATE__ser1_rec__extern 2
  2207. #define R_ALT_SER_BAUDRATE__ser1_rec__timer 3
  2208. #define R_ALT_SER_BAUDRATE__ser0_tr__BITNR 4
  2209. #define R_ALT_SER_BAUDRATE__ser0_tr__WIDTH 2
  2210. #define R_ALT_SER_BAUDRATE__ser0_tr__normal 0
  2211. #define R_ALT_SER_BAUDRATE__ser0_tr__prescale 1
  2212. #define R_ALT_SER_BAUDRATE__ser0_tr__extern 2
  2213. #define R_ALT_SER_BAUDRATE__ser0_tr__timer 3
  2214. #define R_ALT_SER_BAUDRATE__ser0_rec__BITNR 0
  2215. #define R_ALT_SER_BAUDRATE__ser0_rec__WIDTH 2
  2216. #define R_ALT_SER_BAUDRATE__ser0_rec__normal 0
  2217. #define R_ALT_SER_BAUDRATE__ser0_rec__prescale 1
  2218. #define R_ALT_SER_BAUDRATE__ser0_rec__extern 2
  2219. #define R_ALT_SER_BAUDRATE__ser0_rec__timer 3
  2220. /*
  2221. !* Network interface registers
  2222. !*/
  2223. #define R_NETWORK_SA_0 (IO_TYPECAST_UDWORD 0xb0000080)
  2224. #define R_NETWORK_SA_0__ma0_low__BITNR 0
  2225. #define R_NETWORK_SA_0__ma0_low__WIDTH 32
  2226. #define R_NETWORK_SA_1 (IO_TYPECAST_UDWORD 0xb0000084)
  2227. #define R_NETWORK_SA_1__ma1_low__BITNR 16
  2228. #define R_NETWORK_SA_1__ma1_low__WIDTH 16
  2229. #define R_NETWORK_SA_1__ma0_high__BITNR 0
  2230. #define R_NETWORK_SA_1__ma0_high__WIDTH 16
  2231. #define R_NETWORK_SA_2 (IO_TYPECAST_UDWORD 0xb0000088)
  2232. #define R_NETWORK_SA_2__ma1_high__BITNR 0
  2233. #define R_NETWORK_SA_2__ma1_high__WIDTH 32
  2234. #define R_NETWORK_GA_0 (IO_TYPECAST_UDWORD 0xb000008c)
  2235. #define R_NETWORK_GA_0__ga_low__BITNR 0
  2236. #define R_NETWORK_GA_0__ga_low__WIDTH 32
  2237. #define R_NETWORK_GA_1 (IO_TYPECAST_UDWORD 0xb0000090)
  2238. #define R_NETWORK_GA_1__ga_high__BITNR 0
  2239. #define R_NETWORK_GA_1__ga_high__WIDTH 32
  2240. #define R_NETWORK_REC_CONFIG (IO_TYPECAST_UDWORD 0xb0000094)
  2241. #define R_NETWORK_REC_CONFIG__max_size__BITNR 10
  2242. #define R_NETWORK_REC_CONFIG__max_size__WIDTH 1
  2243. #define R_NETWORK_REC_CONFIG__max_size__size1518 0
  2244. #define R_NETWORK_REC_CONFIG__max_size__size1522 1
  2245. #define R_NETWORK_REC_CONFIG__duplex__BITNR 9
  2246. #define R_NETWORK_REC_CONFIG__duplex__WIDTH 1
  2247. #define R_NETWORK_REC_CONFIG__duplex__full 1
  2248. #define R_NETWORK_REC_CONFIG__duplex__half 0
  2249. #define R_NETWORK_REC_CONFIG__bad_crc__BITNR 8
  2250. #define R_NETWORK_REC_CONFIG__bad_crc__WIDTH 1
  2251. #define R_NETWORK_REC_CONFIG__bad_crc__receive 1
  2252. #define R_NETWORK_REC_CONFIG__bad_crc__discard 0
  2253. #define R_NETWORK_REC_CONFIG__oversize__BITNR 7
  2254. #define R_NETWORK_REC_CONFIG__oversize__WIDTH 1
  2255. #define R_NETWORK_REC_CONFIG__oversize__receive 1
  2256. #define R_NETWORK_REC_CONFIG__oversize__discard 0
  2257. #define R_NETWORK_REC_CONFIG__undersize__BITNR 6
  2258. #define R_NETWORK_REC_CONFIG__undersize__WIDTH 1
  2259. #define R_NETWORK_REC_CONFIG__undersize__receive 1
  2260. #define R_NETWORK_REC_CONFIG__undersize__discard 0
  2261. #define R_NETWORK_REC_CONFIG__all_roots__BITNR 5
  2262. #define R_NETWORK_REC_CONFIG__all_roots__WIDTH 1
  2263. #define R_NETWORK_REC_CONFIG__all_roots__receive 1
  2264. #define R_NETWORK_REC_CONFIG__all_roots__discard 0
  2265. #define R_NETWORK_REC_CONFIG__tr_broadcast__BITNR 4
  2266. #define R_NETWORK_REC_CONFIG__tr_broadcast__WIDTH 1
  2267. #define R_NETWORK_REC_CONFIG__tr_broadcast__receive 1
  2268. #define R_NETWORK_REC_CONFIG__tr_broadcast__discard 0
  2269. #define R_NETWORK_REC_CONFIG__broadcast__BITNR 3
  2270. #define R_NETWORK_REC_CONFIG__broadcast__WIDTH 1
  2271. #define R_NETWORK_REC_CONFIG__broadcast__receive 1
  2272. #define R_NETWORK_REC_CONFIG__broadcast__discard 0
  2273. #define R_NETWORK_REC_CONFIG__individual__BITNR 2
  2274. #define R_NETWORK_REC_CONFIG__individual__WIDTH 1
  2275. #define R_NETWORK_REC_CONFIG__individual__receive 1
  2276. #define R_NETWORK_REC_CONFIG__individual__discard 0
  2277. #define R_NETWORK_REC_CONFIG__ma1__BITNR 1
  2278. #define R_NETWORK_REC_CONFIG__ma1__WIDTH 1
  2279. #define R_NETWORK_REC_CONFIG__ma1__enable 1
  2280. #define R_NETWORK_REC_CONFIG__ma1__disable 0
  2281. #define R_NETWORK_REC_CONFIG__ma0__BITNR 0
  2282. #define R_NETWORK_REC_CONFIG__ma0__WIDTH 1
  2283. #define R_NETWORK_REC_CONFIG__ma0__enable 1
  2284. #define R_NETWORK_REC_CONFIG__ma0__disable 0
  2285. #define R_NETWORK_GEN_CONFIG (IO_TYPECAST_UDWORD 0xb0000098)
  2286. #define R_NETWORK_GEN_CONFIG__loopback__BITNR 5
  2287. #define R_NETWORK_GEN_CONFIG__loopback__WIDTH 1
  2288. #define R_NETWORK_GEN_CONFIG__loopback__on 1
  2289. #define R_NETWORK_GEN_CONFIG__loopback__off 0
  2290. #define R_NETWORK_GEN_CONFIG__frame__BITNR 4
  2291. #define R_NETWORK_GEN_CONFIG__frame__WIDTH 1
  2292. #define R_NETWORK_GEN_CONFIG__frame__tokenr 1
  2293. #define R_NETWORK_GEN_CONFIG__frame__ether 0
  2294. #define R_NETWORK_GEN_CONFIG__vg__BITNR 3
  2295. #define R_NETWORK_GEN_CONFIG__vg__WIDTH 1
  2296. #define R_NETWORK_GEN_CONFIG__vg__on 1
  2297. #define R_NETWORK_GEN_CONFIG__vg__off 0
  2298. #define R_NETWORK_GEN_CONFIG__phy__BITNR 1
  2299. #define R_NETWORK_GEN_CONFIG__phy__WIDTH 2
  2300. #define R_NETWORK_GEN_CONFIG__phy__sni 0
  2301. #define R_NETWORK_GEN_CONFIG__phy__mii_clk 1
  2302. #define R_NETWORK_GEN_CONFIG__phy__mii_err 2
  2303. #define R_NETWORK_GEN_CONFIG__phy__mii_req 3
  2304. #define R_NETWORK_GEN_CONFIG__enable__BITNR 0
  2305. #define R_NETWORK_GEN_CONFIG__enable__WIDTH 1
  2306. #define R_NETWORK_GEN_CONFIG__enable__on 1
  2307. #define R_NETWORK_GEN_CONFIG__enable__off 0
  2308. #define R_NETWORK_TR_CTRL (IO_TYPECAST_UDWORD 0xb000009c)
  2309. #define R_NETWORK_TR_CTRL__clr_error__BITNR 8
  2310. #define R_NETWORK_TR_CTRL__clr_error__WIDTH 1
  2311. #define R_NETWORK_TR_CTRL__clr_error__clr 1
  2312. #define R_NETWORK_TR_CTRL__clr_error__nop 0
  2313. #define R_NETWORK_TR_CTRL__delay__BITNR 5
  2314. #define R_NETWORK_TR_CTRL__delay__WIDTH 1
  2315. #define R_NETWORK_TR_CTRL__delay__d2us 1
  2316. #define R_NETWORK_TR_CTRL__delay__none 0
  2317. #define R_NETWORK_TR_CTRL__cancel__BITNR 4
  2318. #define R_NETWORK_TR_CTRL__cancel__WIDTH 1
  2319. #define R_NETWORK_TR_CTRL__cancel__do 1
  2320. #define R_NETWORK_TR_CTRL__cancel__dont 0
  2321. #define R_NETWORK_TR_CTRL__cd__BITNR 3
  2322. #define R_NETWORK_TR_CTRL__cd__WIDTH 1
  2323. #define R_NETWORK_TR_CTRL__cd__enable 0
  2324. #define R_NETWORK_TR_CTRL__cd__disable 1
  2325. #define R_NETWORK_TR_CTRL__cd__ack_col 0
  2326. #define R_NETWORK_TR_CTRL__cd__ack_crs 1
  2327. #define R_NETWORK_TR_CTRL__retry__BITNR 2
  2328. #define R_NETWORK_TR_CTRL__retry__WIDTH 1
  2329. #define R_NETWORK_TR_CTRL__retry__enable 0
  2330. #define R_NETWORK_TR_CTRL__retry__disable 1
  2331. #define R_NETWORK_TR_CTRL__pad__BITNR 1
  2332. #define R_NETWORK_TR_CTRL__pad__WIDTH 1
  2333. #define R_NETWORK_TR_CTRL__pad__enable 1
  2334. #define R_NETWORK_TR_CTRL__pad__disable 0
  2335. #define R_NETWORK_TR_CTRL__crc__BITNR 0
  2336. #define R_NETWORK_TR_CTRL__crc__WIDTH 1
  2337. #define R_NETWORK_TR_CTRL__crc__enable 0
  2338. #define R_NETWORK_TR_CTRL__crc__disable 1
  2339. #define R_NETWORK_MGM_CTRL (IO_TYPECAST_UDWORD 0xb00000a0)
  2340. #define R_NETWORK_MGM_CTRL__txd_pins__BITNR 4
  2341. #define R_NETWORK_MGM_CTRL__txd_pins__WIDTH 4
  2342. #define R_NETWORK_MGM_CTRL__txer_pin__BITNR 3
  2343. #define R_NETWORK_MGM_CTRL__txer_pin__WIDTH 1
  2344. #define R_NETWORK_MGM_CTRL__mdck__BITNR 2
  2345. #define R_NETWORK_MGM_CTRL__mdck__WIDTH 1
  2346. #define R_NETWORK_MGM_CTRL__mdoe__BITNR 1
  2347. #define R_NETWORK_MGM_CTRL__mdoe__WIDTH 1
  2348. #define R_NETWORK_MGM_CTRL__mdoe__enable 1
  2349. #define R_NETWORK_MGM_CTRL__mdoe__disable 0
  2350. #define R_NETWORK_MGM_CTRL__mdio__BITNR 0
  2351. #define R_NETWORK_MGM_CTRL__mdio__WIDTH 1
  2352. #define R_NETWORK_STAT (IO_TYPECAST_RO_UDWORD 0xb00000a0)
  2353. #define R_NETWORK_STAT__rxd_pins__BITNR 4
  2354. #define R_NETWORK_STAT__rxd_pins__WIDTH 4
  2355. #define R_NETWORK_STAT__rxer__BITNR 3
  2356. #define R_NETWORK_STAT__rxer__WIDTH 1
  2357. #define R_NETWORK_STAT__underrun__BITNR 2
  2358. #define R_NETWORK_STAT__underrun__WIDTH 1
  2359. #define R_NETWORK_STAT__underrun__yes 1
  2360. #define R_NETWORK_STAT__underrun__no 0
  2361. #define R_NETWORK_STAT__exc_col__BITNR 1
  2362. #define R_NETWORK_STAT__exc_col__WIDTH 1
  2363. #define R_NETWORK_STAT__exc_col__yes 1
  2364. #define R_NETWORK_STAT__exc_col__no 0
  2365. #define R_NETWORK_STAT__mdio__BITNR 0
  2366. #define R_NETWORK_STAT__mdio__WIDTH 1
  2367. #define R_REC_COUNTERS (IO_TYPECAST_RO_UDWORD 0xb00000a4)
  2368. #define R_REC_COUNTERS__congestion__BITNR 24
  2369. #define R_REC_COUNTERS__congestion__WIDTH 8
  2370. #define R_REC_COUNTERS__oversize__BITNR 16
  2371. #define R_REC_COUNTERS__oversize__WIDTH 8
  2372. #define R_REC_COUNTERS__alignment_error__BITNR 8
  2373. #define R_REC_COUNTERS__alignment_error__WIDTH 8
  2374. #define R_REC_COUNTERS__crc_error__BITNR 0
  2375. #define R_REC_COUNTERS__crc_error__WIDTH 8
  2376. #define R_TR_COUNTERS (IO_TYPECAST_RO_UDWORD 0xb00000a8)
  2377. #define R_TR_COUNTERS__deferred__BITNR 24
  2378. #define R_TR_COUNTERS__deferred__WIDTH 8
  2379. #define R_TR_COUNTERS__late_col__BITNR 16
  2380. #define R_TR_COUNTERS__late_col__WIDTH 8
  2381. #define R_TR_COUNTERS__multiple_col__BITNR 8
  2382. #define R_TR_COUNTERS__multiple_col__WIDTH 8
  2383. #define R_TR_COUNTERS__single_col__BITNR 0
  2384. #define R_TR_COUNTERS__single_col__WIDTH 8
  2385. #define R_PHY_COUNTERS (IO_TYPECAST_RO_UDWORD 0xb00000ac)
  2386. #define R_PHY_COUNTERS__sqe_test_error__BITNR 8
  2387. #define R_PHY_COUNTERS__sqe_test_error__WIDTH 8
  2388. #define R_PHY_COUNTERS__carrier_loss__BITNR 0
  2389. #define R_PHY_COUNTERS__carrier_loss__WIDTH 8
  2390. /*
  2391. !* Parallel printer port registers
  2392. !*/
  2393. #define R_PAR0_CTRL_DATA (IO_TYPECAST_UDWORD 0xb0000040)
  2394. #define R_PAR0_CTRL_DATA__peri_int__BITNR 24
  2395. #define R_PAR0_CTRL_DATA__peri_int__WIDTH 1
  2396. #define R_PAR0_CTRL_DATA__peri_int__ack 1
  2397. #define R_PAR0_CTRL_DATA__peri_int__nop 0
  2398. #define R_PAR0_CTRL_DATA__oe__BITNR 20
  2399. #define R_PAR0_CTRL_DATA__oe__WIDTH 1
  2400. #define R_PAR0_CTRL_DATA__oe__enable 1
  2401. #define R_PAR0_CTRL_DATA__oe__disable 0
  2402. #define R_PAR0_CTRL_DATA__seli__BITNR 19
  2403. #define R_PAR0_CTRL_DATA__seli__WIDTH 1
  2404. #define R_PAR0_CTRL_DATA__seli__active 1
  2405. #define R_PAR0_CTRL_DATA__seli__inactive 0
  2406. #define R_PAR0_CTRL_DATA__autofd__BITNR 18
  2407. #define R_PAR0_CTRL_DATA__autofd__WIDTH 1
  2408. #define R_PAR0_CTRL_DATA__autofd__active 1
  2409. #define R_PAR0_CTRL_DATA__autofd__inactive 0
  2410. #define R_PAR0_CTRL_DATA__strb__BITNR 17
  2411. #define R_PAR0_CTRL_DATA__strb__WIDTH 1
  2412. #define R_PAR0_CTRL_DATA__strb__active 1
  2413. #define R_PAR0_CTRL_DATA__strb__inactive 0
  2414. #define R_PAR0_CTRL_DATA__init__BITNR 16
  2415. #define R_PAR0_CTRL_DATA__init__WIDTH 1
  2416. #define R_PAR0_CTRL_DATA__init__active 1
  2417. #define R_PAR0_CTRL_DATA__init__inactive 0
  2418. #define R_PAR0_CTRL_DATA__ecp_cmd__BITNR 8
  2419. #define R_PAR0_CTRL_DATA__ecp_cmd__WIDTH 1
  2420. #define R_PAR0_CTRL_DATA__ecp_cmd__command 1
  2421. #define R_PAR0_CTRL_DATA__ecp_cmd__data 0
  2422. #define R_PAR0_CTRL_DATA__data__BITNR 0
  2423. #define R_PAR0_CTRL_DATA__data__WIDTH 8
  2424. #define R_PAR0_CTRL (IO_TYPECAST_BYTE 0xb0000042)
  2425. #define R_PAR0_CTRL__ctrl__BITNR 0
  2426. #define R_PAR0_CTRL__ctrl__WIDTH 5
  2427. #define R_PAR0_STATUS_DATA (IO_TYPECAST_RO_UDWORD 0xb0000040)
  2428. #define R_PAR0_STATUS_DATA__mode__BITNR 29
  2429. #define R_PAR0_STATUS_DATA__mode__WIDTH 3
  2430. #define R_PAR0_STATUS_DATA__mode__manual 0
  2431. #define R_PAR0_STATUS_DATA__mode__centronics 1
  2432. #define R_PAR0_STATUS_DATA__mode__fastbyte 2
  2433. #define R_PAR0_STATUS_DATA__mode__nibble 3
  2434. #define R_PAR0_STATUS_DATA__mode__byte 4
  2435. #define R_PAR0_STATUS_DATA__mode__ecp_fwd 5
  2436. #define R_PAR0_STATUS_DATA__mode__ecp_rev 6
  2437. #define R_PAR0_STATUS_DATA__mode__off 7
  2438. #define R_PAR0_STATUS_DATA__mode__epp_wr1 5
  2439. #define R_PAR0_STATUS_DATA__mode__epp_wr2 6
  2440. #define R_PAR0_STATUS_DATA__mode__epp_wr3 7
  2441. #define R_PAR0_STATUS_DATA__mode__epp_rd 0
  2442. #define R_PAR0_STATUS_DATA__perr__BITNR 28
  2443. #define R_PAR0_STATUS_DATA__perr__WIDTH 1
  2444. #define R_PAR0_STATUS_DATA__perr__active 1
  2445. #define R_PAR0_STATUS_DATA__perr__inactive 0
  2446. #define R_PAR0_STATUS_DATA__ack__BITNR 27
  2447. #define R_PAR0_STATUS_DATA__ack__WIDTH 1
  2448. #define R_PAR0_STATUS_DATA__ack__active 0
  2449. #define R_PAR0_STATUS_DATA__ack__inactive 1
  2450. #define R_PAR0_STATUS_DATA__busy__BITNR 26
  2451. #define R_PAR0_STATUS_DATA__busy__WIDTH 1
  2452. #define R_PAR0_STATUS_DATA__busy__active 1
  2453. #define R_PAR0_STATUS_DATA__busy__inactive 0
  2454. #define R_PAR0_STATUS_DATA__fault__BITNR 25
  2455. #define R_PAR0_STATUS_DATA__fault__WIDTH 1
  2456. #define R_PAR0_STATUS_DATA__fault__active 0
  2457. #define R_PAR0_STATUS_DATA__fault__inactive 1
  2458. #define R_PAR0_STATUS_DATA__sel__BITNR 24
  2459. #define R_PAR0_STATUS_DATA__sel__WIDTH 1
  2460. #define R_PAR0_STATUS_DATA__sel__active 1
  2461. #define R_PAR0_STATUS_DATA__sel__inactive 0
  2462. #define R_PAR0_STATUS_DATA__ext_mode__BITNR 23
  2463. #define R_PAR0_STATUS_DATA__ext_mode__WIDTH 1
  2464. #define R_PAR0_STATUS_DATA__ext_mode__enable 1
  2465. #define R_PAR0_STATUS_DATA__ext_mode__disable 0
  2466. #define R_PAR0_STATUS_DATA__ecp_16__BITNR 22
  2467. #define R_PAR0_STATUS_DATA__ecp_16__WIDTH 1
  2468. #define R_PAR0_STATUS_DATA__ecp_16__active 1
  2469. #define R_PAR0_STATUS_DATA__ecp_16__inactive 0
  2470. #define R_PAR0_STATUS_DATA__tr_rdy__BITNR 17
  2471. #define R_PAR0_STATUS_DATA__tr_rdy__WIDTH 1
  2472. #define R_PAR0_STATUS_DATA__tr_rdy__ready 1
  2473. #define R_PAR0_STATUS_DATA__tr_rdy__busy 0
  2474. #define R_PAR0_STATUS_DATA__dav__BITNR 16
  2475. #define R_PAR0_STATUS_DATA__dav__WIDTH 1
  2476. #define R_PAR0_STATUS_DATA__dav__data 1
  2477. #define R_PAR0_STATUS_DATA__dav__nodata 0
  2478. #define R_PAR0_STATUS_DATA__ecp_cmd__BITNR 8
  2479. #define R_PAR0_STATUS_DATA__ecp_cmd__WIDTH 1
  2480. #define R_PAR0_STATUS_DATA__ecp_cmd__command 1
  2481. #define R_PAR0_STATUS_DATA__ecp_cmd__data 0
  2482. #define R_PAR0_STATUS_DATA__data__BITNR 0
  2483. #define R_PAR0_STATUS_DATA__data__WIDTH 8
  2484. #define R_PAR0_STATUS (IO_TYPECAST_RO_UWORD 0xb0000042)
  2485. #define R_PAR0_STATUS__mode__BITNR 13
  2486. #define R_PAR0_STATUS__mode__WIDTH 3
  2487. #define R_PAR0_STATUS__mode__manual 0
  2488. #define R_PAR0_STATUS__mode__centronics 1
  2489. #define R_PAR0_STATUS__mode__fastbyte 2
  2490. #define R_PAR0_STATUS__mode__nibble 3
  2491. #define R_PAR0_STATUS__mode__byte 4
  2492. #define R_PAR0_STATUS__mode__ecp_fwd 5
  2493. #define R_PAR0_STATUS__mode__ecp_rev 6
  2494. #define R_PAR0_STATUS__mode__off 7
  2495. #define R_PAR0_STATUS__mode__epp_wr1 5
  2496. #define R_PAR0_STATUS__mode__epp_wr2 6
  2497. #define R_PAR0_STATUS__mode__epp_wr3 7
  2498. #define R_PAR0_STATUS__mode__epp_rd 0
  2499. #define R_PAR0_STATUS__perr__BITNR 12
  2500. #define R_PAR0_STATUS__perr__WIDTH 1
  2501. #define R_PAR0_STATUS__perr__active 1
  2502. #define R_PAR0_STATUS__perr__inactive 0
  2503. #define R_PAR0_STATUS__ack__BITNR 11
  2504. #define R_PAR0_STATUS__ack__WIDTH 1
  2505. #define R_PAR0_STATUS__ack__active 0
  2506. #define R_PAR0_STATUS__ack__inactive 1
  2507. #define R_PAR0_STATUS__busy__BITNR 10
  2508. #define R_PAR0_STATUS__busy__WIDTH 1
  2509. #define R_PAR0_STATUS__busy__active 1
  2510. #define R_PAR0_STATUS__busy__inactive 0
  2511. #define R_PAR0_STATUS__fault__BITNR 9
  2512. #define R_PAR0_STATUS__fault__WIDTH 1
  2513. #define R_PAR0_STATUS__fault__active 0
  2514. #define R_PAR0_STATUS__fault__inactive 1
  2515. #define R_PAR0_STATUS__sel__BITNR 8
  2516. #define R_PAR0_STATUS__sel__WIDTH 1
  2517. #define R_PAR0_STATUS__sel__active 1
  2518. #define R_PAR0_STATUS__sel__inactive 0
  2519. #define R_PAR0_STATUS__ext_mode__BITNR 7
  2520. #define R_PAR0_STATUS__ext_mode__WIDTH 1
  2521. #define R_PAR0_STATUS__ext_mode__enable 1
  2522. #define R_PAR0_STATUS__ext_mode__disable 0
  2523. #define R_PAR0_STATUS__ecp_16__BITNR 6
  2524. #define R_PAR0_STATUS__ecp_16__WIDTH 1
  2525. #define R_PAR0_STATUS__ecp_16__active 1
  2526. #define R_PAR0_STATUS__ecp_16__inactive 0
  2527. #define R_PAR0_STATUS__tr_rdy__BITNR 1
  2528. #define R_PAR0_STATUS__tr_rdy__WIDTH 1
  2529. #define R_PAR0_STATUS__tr_rdy__ready 1
  2530. #define R_PAR0_STATUS__tr_rdy__busy 0
  2531. #define R_PAR0_STATUS__dav__BITNR 0
  2532. #define R_PAR0_STATUS__dav__WIDTH 1
  2533. #define R_PAR0_STATUS__dav__data 1
  2534. #define R_PAR0_STATUS__dav__nodata 0
  2535. #define R_PAR_ECP16_DATA (IO_TYPECAST_UWORD 0xb0000040)
  2536. #define R_PAR_ECP16_DATA__data__BITNR 0
  2537. #define R_PAR_ECP16_DATA__data__WIDTH 16
  2538. #define R_PAR0_CONFIG (IO_TYPECAST_UDWORD 0xb0000044)
  2539. #define R_PAR0_CONFIG__ioe__BITNR 25
  2540. #define R_PAR0_CONFIG__ioe__WIDTH 1
  2541. #define R_PAR0_CONFIG__ioe__inv 1
  2542. #define R_PAR0_CONFIG__ioe__noninv 0
  2543. #define R_PAR0_CONFIG__iseli__BITNR 24
  2544. #define R_PAR0_CONFIG__iseli__WIDTH 1
  2545. #define R_PAR0_CONFIG__iseli__inv 1
  2546. #define R_PAR0_CONFIG__iseli__noninv 0
  2547. #define R_PAR0_CONFIG__iautofd__BITNR 23
  2548. #define R_PAR0_CONFIG__iautofd__WIDTH 1
  2549. #define R_PAR0_CONFIG__iautofd__inv 1
  2550. #define R_PAR0_CONFIG__iautofd__noninv 0
  2551. #define R_PAR0_CONFIG__istrb__BITNR 22
  2552. #define R_PAR0_CONFIG__istrb__WIDTH 1
  2553. #define R_PAR0_CONFIG__istrb__inv 1
  2554. #define R_PAR0_CONFIG__istrb__noninv 0
  2555. #define R_PAR0_CONFIG__iinit__BITNR 21
  2556. #define R_PAR0_CONFIG__iinit__WIDTH 1
  2557. #define R_PAR0_CONFIG__iinit__inv 1
  2558. #define R_PAR0_CONFIG__iinit__noninv 0
  2559. #define R_PAR0_CONFIG__iperr__BITNR 20
  2560. #define R_PAR0_CONFIG__iperr__WIDTH 1
  2561. #define R_PAR0_CONFIG__iperr__inv 1
  2562. #define R_PAR0_CONFIG__iperr__noninv 0
  2563. #define R_PAR0_CONFIG__iack__BITNR 19
  2564. #define R_PAR0_CONFIG__iack__WIDTH 1
  2565. #define R_PAR0_CONFIG__iack__inv 1
  2566. #define R_PAR0_CONFIG__iack__noninv 0
  2567. #define R_PAR0_CONFIG__ibusy__BITNR 18
  2568. #define R_PAR0_CONFIG__ibusy__WIDTH 1
  2569. #define R_PAR0_CONFIG__ibusy__inv 1
  2570. #define R_PAR0_CONFIG__ibusy__noninv 0
  2571. #define R_PAR0_CONFIG__ifault__BITNR 17
  2572. #define R_PAR0_CONFIG__ifault__WIDTH 1
  2573. #define R_PAR0_CONFIG__ifault__inv 1
  2574. #define R_PAR0_CONFIG__ifault__noninv 0
  2575. #define R_PAR0_CONFIG__isel__BITNR 16
  2576. #define R_PAR0_CONFIG__isel__WIDTH 1
  2577. #define R_PAR0_CONFIG__isel__inv 1
  2578. #define R_PAR0_CONFIG__isel__noninv 0
  2579. #define R_PAR0_CONFIG__ext_mode__BITNR 11
  2580. #define R_PAR0_CONFIG__ext_mode__WIDTH 1
  2581. #define R_PAR0_CONFIG__ext_mode__enable 1
  2582. #define R_PAR0_CONFIG__ext_mode__disable 0
  2583. #define R_PAR0_CONFIG__wide__BITNR 10
  2584. #define R_PAR0_CONFIG__wide__WIDTH 1
  2585. #define R_PAR0_CONFIG__wide__enable 1
  2586. #define R_PAR0_CONFIG__wide__disable 0
  2587. #define R_PAR0_CONFIG__dma__BITNR 9
  2588. #define R_PAR0_CONFIG__dma__WIDTH 1
  2589. #define R_PAR0_CONFIG__dma__enable 1
  2590. #define R_PAR0_CONFIG__dma__disable 0
  2591. #define R_PAR0_CONFIG__rle_in__BITNR 8
  2592. #define R_PAR0_CONFIG__rle_in__WIDTH 1
  2593. #define R_PAR0_CONFIG__rle_in__enable 1
  2594. #define R_PAR0_CONFIG__rle_in__disable 0
  2595. #define R_PAR0_CONFIG__rle_out__BITNR 7
  2596. #define R_PAR0_CONFIG__rle_out__WIDTH 1
  2597. #define R_PAR0_CONFIG__rle_out__enable 1
  2598. #define R_PAR0_CONFIG__rle_out__disable 0
  2599. #define R_PAR0_CONFIG__enable__BITNR 6
  2600. #define R_PAR0_CONFIG__enable__WIDTH 1
  2601. #define R_PAR0_CONFIG__enable__on 1
  2602. #define R_PAR0_CONFIG__enable__reset 0
  2603. #define R_PAR0_CONFIG__force__BITNR 5
  2604. #define R_PAR0_CONFIG__force__WIDTH 1
  2605. #define R_PAR0_CONFIG__force__on 1
  2606. #define R_PAR0_CONFIG__force__off 0
  2607. #define R_PAR0_CONFIG__ign_ack__BITNR 4
  2608. #define R_PAR0_CONFIG__ign_ack__WIDTH 1
  2609. #define R_PAR0_CONFIG__ign_ack__ignore 1
  2610. #define R_PAR0_CONFIG__ign_ack__wait 0
  2611. #define R_PAR0_CONFIG__oe_ack__BITNR 3
  2612. #define R_PAR0_CONFIG__oe_ack__WIDTH 1
  2613. #define R_PAR0_CONFIG__oe_ack__wait_oe 1
  2614. #define R_PAR0_CONFIG__oe_ack__dont_wait 0
  2615. #define R_PAR0_CONFIG__oe_ack__epp_addr 1
  2616. #define R_PAR0_CONFIG__oe_ack__epp_data 0
  2617. #define R_PAR0_CONFIG__epp_addr_data__BITNR 3
  2618. #define R_PAR0_CONFIG__epp_addr_data__WIDTH 1
  2619. #define R_PAR0_CONFIG__epp_addr_data__wait_oe 1
  2620. #define R_PAR0_CONFIG__epp_addr_data__dont_wait 0
  2621. #define R_PAR0_CONFIG__epp_addr_data__epp_addr 1
  2622. #define R_PAR0_CONFIG__epp_addr_data__epp_data 0
  2623. #define R_PAR0_CONFIG__mode__BITNR 0
  2624. #define R_PAR0_CONFIG__mode__WIDTH 3
  2625. #define R_PAR0_CONFIG__mode__manual 0
  2626. #define R_PAR0_CONFIG__mode__centronics 1
  2627. #define R_PAR0_CONFIG__mode__fastbyte 2
  2628. #define R_PAR0_CONFIG__mode__nibble 3
  2629. #define R_PAR0_CONFIG__mode__byte 4
  2630. #define R_PAR0_CONFIG__mode__ecp_fwd 5
  2631. #define R_PAR0_CONFIG__mode__ecp_rev 6
  2632. #define R_PAR0_CONFIG__mode__off 7
  2633. #define R_PAR0_CONFIG__mode__epp_wr1 5
  2634. #define R_PAR0_CONFIG__mode__epp_wr2 6
  2635. #define R_PAR0_CONFIG__mode__epp_wr3 7
  2636. #define R_PAR0_CONFIG__mode__epp_rd 0
  2637. #define R_PAR0_DELAY (IO_TYPECAST_UDWORD 0xb0000048)
  2638. #define R_PAR0_DELAY__fine_hold__BITNR 21
  2639. #define R_PAR0_DELAY__fine_hold__WIDTH 3
  2640. #define R_PAR0_DELAY__hold__BITNR 16
  2641. #define R_PAR0_DELAY__hold__WIDTH 5
  2642. #define R_PAR0_DELAY__fine_strb__BITNR 13
  2643. #define R_PAR0_DELAY__fine_strb__WIDTH 3
  2644. #define R_PAR0_DELAY__strobe__BITNR 8
  2645. #define R_PAR0_DELAY__strobe__WIDTH 5
  2646. #define R_PAR0_DELAY__fine_setup__BITNR 5
  2647. #define R_PAR0_DELAY__fine_setup__WIDTH 3
  2648. #define R_PAR0_DELAY__setup__BITNR 0
  2649. #define R_PAR0_DELAY__setup__WIDTH 5
  2650. #define R_PAR1_CTRL_DATA (IO_TYPECAST_UDWORD 0xb0000050)
  2651. #define R_PAR1_CTRL_DATA__peri_int__BITNR 24
  2652. #define R_PAR1_CTRL_DATA__peri_int__WIDTH 1
  2653. #define R_PAR1_CTRL_DATA__peri_int__ack 1
  2654. #define R_PAR1_CTRL_DATA__peri_int__nop 0
  2655. #define R_PAR1_CTRL_DATA__oe__BITNR 20
  2656. #define R_PAR1_CTRL_DATA__oe__WIDTH 1
  2657. #define R_PAR1_CTRL_DATA__oe__enable 1
  2658. #define R_PAR1_CTRL_DATA__oe__disable 0
  2659. #define R_PAR1_CTRL_DATA__seli__BITNR 19
  2660. #define R_PAR1_CTRL_DATA__seli__WIDTH 1
  2661. #define R_PAR1_CTRL_DATA__seli__active 1
  2662. #define R_PAR1_CTRL_DATA__seli__inactive 0
  2663. #define R_PAR1_CTRL_DATA__autofd__BITNR 18
  2664. #define R_PAR1_CTRL_DATA__autofd__WIDTH 1
  2665. #define R_PAR1_CTRL_DATA__autofd__active 1
  2666. #define R_PAR1_CTRL_DATA__autofd__inactive 0
  2667. #define R_PAR1_CTRL_DATA__strb__BITNR 17
  2668. #define R_PAR1_CTRL_DATA__strb__WIDTH 1
  2669. #define R_PAR1_CTRL_DATA__strb__active 1
  2670. #define R_PAR1_CTRL_DATA__strb__inactive 0
  2671. #define R_PAR1_CTRL_DATA__init__BITNR 16
  2672. #define R_PAR1_CTRL_DATA__init__WIDTH 1
  2673. #define R_PAR1_CTRL_DATA__init__active 1
  2674. #define R_PAR1_CTRL_DATA__init__inactive 0
  2675. #define R_PAR1_CTRL_DATA__ecp_cmd__BITNR 8
  2676. #define R_PAR1_CTRL_DATA__ecp_cmd__WIDTH 1
  2677. #define R_PAR1_CTRL_DATA__ecp_cmd__command 1
  2678. #define R_PAR1_CTRL_DATA__ecp_cmd__data 0
  2679. #define R_PAR1_CTRL_DATA__data__BITNR 0
  2680. #define R_PAR1_CTRL_DATA__data__WIDTH 8
  2681. #define R_PAR1_CTRL (IO_TYPECAST_BYTE 0xb0000052)
  2682. #define R_PAR1_CTRL__ctrl__BITNR 0
  2683. #define R_PAR1_CTRL__ctrl__WIDTH 5
  2684. #define R_PAR1_STATUS_DATA (IO_TYPECAST_RO_UDWORD 0xb0000050)
  2685. #define R_PAR1_STATUS_DATA__mode__BITNR 29
  2686. #define R_PAR1_STATUS_DATA__mode__WIDTH 3
  2687. #define R_PAR1_STATUS_DATA__mode__manual 0
  2688. #define R_PAR1_STATUS_DATA__mode__centronics 1
  2689. #define R_PAR1_STATUS_DATA__mode__fastbyte 2
  2690. #define R_PAR1_STATUS_DATA__mode__nibble 3
  2691. #define R_PAR1_STATUS_DATA__mode__byte 4
  2692. #define R_PAR1_STATUS_DATA__mode__ecp_fwd 5
  2693. #define R_PAR1_STATUS_DATA__mode__ecp_rev 6
  2694. #define R_PAR1_STATUS_DATA__mode__off 7
  2695. #define R_PAR1_STATUS_DATA__mode__epp_wr1 5
  2696. #define R_PAR1_STATUS_DATA__mode__epp_wr2 6
  2697. #define R_PAR1_STATUS_DATA__mode__epp_wr3 7
  2698. #define R_PAR1_STATUS_DATA__mode__epp_rd 0
  2699. #define R_PAR1_STATUS_DATA__perr__BITNR 28
  2700. #define R_PAR1_STATUS_DATA__perr__WIDTH 1
  2701. #define R_PAR1_STATUS_DATA__perr__active 1
  2702. #define R_PAR1_STATUS_DATA__perr__inactive 0
  2703. #define R_PAR1_STATUS_DATA__ack__BITNR 27
  2704. #define R_PAR1_STATUS_DATA__ack__WIDTH 1
  2705. #define R_PAR1_STATUS_DATA__ack__active 0
  2706. #define R_PAR1_STATUS_DATA__ack__inactive 1
  2707. #define R_PAR1_STATUS_DATA__busy__BITNR 26
  2708. #define R_PAR1_STATUS_DATA__busy__WIDTH 1
  2709. #define R_PAR1_STATUS_DATA__busy__active 1
  2710. #define R_PAR1_STATUS_DATA__busy__inactive 0
  2711. #define R_PAR1_STATUS_DATA__fault__BITNR 25
  2712. #define R_PAR1_STATUS_DATA__fault__WIDTH 1
  2713. #define R_PAR1_STATUS_DATA__fault__active 0
  2714. #define R_PAR1_STATUS_DATA__fault__inactive 1
  2715. #define R_PAR1_STATUS_DATA__sel__BITNR 24
  2716. #define R_PAR1_STATUS_DATA__sel__WIDTH 1
  2717. #define R_PAR1_STATUS_DATA__sel__active 1
  2718. #define R_PAR1_STATUS_DATA__sel__inactive 0
  2719. #define R_PAR1_STATUS_DATA__ext_mode__BITNR 23
  2720. #define R_PAR1_STATUS_DATA__ext_mode__WIDTH 1
  2721. #define R_PAR1_STATUS_DATA__ext_mode__enable 1
  2722. #define R_PAR1_STATUS_DATA__ext_mode__disable 0
  2723. #define R_PAR1_STATUS_DATA__tr_rdy__BITNR 17
  2724. #define R_PAR1_STATUS_DATA__tr_rdy__WIDTH 1
  2725. #define R_PAR1_STATUS_DATA__tr_rdy__ready 1
  2726. #define R_PAR1_STATUS_DATA__tr_rdy__busy 0
  2727. #define R_PAR1_STATUS_DATA__dav__BITNR 16
  2728. #define R_PAR1_STATUS_DATA__dav__WIDTH 1
  2729. #define R_PAR1_STATUS_DATA__dav__data 1
  2730. #define R_PAR1_STATUS_DATA__dav__nodata 0
  2731. #define R_PAR1_STATUS_DATA__ecp_cmd__BITNR 8
  2732. #define R_PAR1_STATUS_DATA__ecp_cmd__WIDTH 1
  2733. #define R_PAR1_STATUS_DATA__ecp_cmd__command 1
  2734. #define R_PAR1_STATUS_DATA__ecp_cmd__data 0
  2735. #define R_PAR1_STATUS_DATA__data__BITNR 0
  2736. #define R_PAR1_STATUS_DATA__data__WIDTH 8
  2737. #define R_PAR1_STATUS (IO_TYPECAST_RO_UWORD 0xb0000052)
  2738. #define R_PAR1_STATUS__mode__BITNR 13
  2739. #define R_PAR1_STATUS__mode__WIDTH 3
  2740. #define R_PAR1_STATUS__mode__manual 0
  2741. #define R_PAR1_STATUS__mode__centronics 1
  2742. #define R_PAR1_STATUS__mode__fastbyte 2
  2743. #define R_PAR1_STATUS__mode__nibble 3
  2744. #define R_PAR1_STATUS__mode__byte 4
  2745. #define R_PAR1_STATUS__mode__ecp_fwd 5
  2746. #define R_PAR1_STATUS__mode__ecp_rev 6
  2747. #define R_PAR1_STATUS__mode__off 7
  2748. #define R_PAR1_STATUS__mode__epp_wr1 5
  2749. #define R_PAR1_STATUS__mode__epp_wr2 6
  2750. #define R_PAR1_STATUS__mode__epp_wr3 7
  2751. #define R_PAR1_STATUS__mode__epp_rd 0
  2752. #define R_PAR1_STATUS__perr__BITNR 12
  2753. #define R_PAR1_STATUS__perr__WIDTH 1
  2754. #define R_PAR1_STATUS__perr__active 1
  2755. #define R_PAR1_STATUS__perr__inactive 0
  2756. #define R_PAR1_STATUS__ack__BITNR 11
  2757. #define R_PAR1_STATUS__ack__WIDTH 1
  2758. #define R_PAR1_STATUS__ack__active 0
  2759. #define R_PAR1_STATUS__ack__inactive 1
  2760. #define R_PAR1_STATUS__busy__BITNR 10
  2761. #define R_PAR1_STATUS__busy__WIDTH 1
  2762. #define R_PAR1_STATUS__busy__active 1
  2763. #define R_PAR1_STATUS__busy__inactive 0
  2764. #define R_PAR1_STATUS__fault__BITNR 9
  2765. #define R_PAR1_STATUS__fault__WIDTH 1
  2766. #define R_PAR1_STATUS__fault__active 0
  2767. #define R_PAR1_STATUS__fault__inactive 1
  2768. #define R_PAR1_STATUS__sel__BITNR 8
  2769. #define R_PAR1_STATUS__sel__WIDTH 1
  2770. #define R_PAR1_STATUS__sel__active 1
  2771. #define R_PAR1_STATUS__sel__inactive 0
  2772. #define R_PAR1_STATUS__ext_mode__BITNR 7
  2773. #define R_PAR1_STATUS__ext_mode__WIDTH 1
  2774. #define R_PAR1_STATUS__ext_mode__enable 1
  2775. #define R_PAR1_STATUS__ext_mode__disable 0
  2776. #define R_PAR1_STATUS__tr_rdy__BITNR 1
  2777. #define R_PAR1_STATUS__tr_rdy__WIDTH 1
  2778. #define R_PAR1_STATUS__tr_rdy__ready 1
  2779. #define R_PAR1_STATUS__tr_rdy__busy 0
  2780. #define R_PAR1_STATUS__dav__BITNR 0
  2781. #define R_PAR1_STATUS__dav__WIDTH 1
  2782. #define R_PAR1_STATUS__dav__data 1
  2783. #define R_PAR1_STATUS__dav__nodata 0
  2784. #define R_PAR1_CONFIG (IO_TYPECAST_UDWORD 0xb0000054)
  2785. #define R_PAR1_CONFIG__ioe__BITNR 25
  2786. #define R_PAR1_CONFIG__ioe__WIDTH 1
  2787. #define R_PAR1_CONFIG__ioe__inv 1
  2788. #define R_PAR1_CONFIG__ioe__noninv 0
  2789. #define R_PAR1_CONFIG__iseli__BITNR 24
  2790. #define R_PAR1_CONFIG__iseli__WIDTH 1
  2791. #define R_PAR1_CONFIG__iseli__inv 1
  2792. #define R_PAR1_CONFIG__iseli__noninv 0
  2793. #define R_PAR1_CONFIG__iautofd__BITNR 23
  2794. #define R_PAR1_CONFIG__iautofd__WIDTH 1
  2795. #define R_PAR1_CONFIG__iautofd__inv 1
  2796. #define R_PAR1_CONFIG__iautofd__noninv 0
  2797. #define R_PAR1_CONFIG__istrb__BITNR 22
  2798. #define R_PAR1_CONFIG__istrb__WIDTH 1
  2799. #define R_PAR1_CONFIG__istrb__inv 1
  2800. #define R_PAR1_CONFIG__istrb__noninv 0
  2801. #define R_PAR1_CONFIG__iinit__BITNR 21
  2802. #define R_PAR1_CONFIG__iinit__WIDTH 1
  2803. #define R_PAR1_CONFIG__iinit__inv 1
  2804. #define R_PAR1_CONFIG__iinit__noninv 0
  2805. #define R_PAR1_CONFIG__iperr__BITNR 20
  2806. #define R_PAR1_CONFIG__iperr__WIDTH 1
  2807. #define R_PAR1_CONFIG__iperr__inv 1
  2808. #define R_PAR1_CONFIG__iperr__noninv 0
  2809. #define R_PAR1_CONFIG__iack__BITNR 19
  2810. #define R_PAR1_CONFIG__iack__WIDTH 1
  2811. #define R_PAR1_CONFIG__iack__inv 1
  2812. #define R_PAR1_CONFIG__iack__noninv 0
  2813. #define R_PAR1_CONFIG__ibusy__BITNR 18
  2814. #define R_PAR1_CONFIG__ibusy__WIDTH 1
  2815. #define R_PAR1_CONFIG__ibusy__inv 1
  2816. #define R_PAR1_CONFIG__ibusy__noninv 0
  2817. #define R_PAR1_CONFIG__ifault__BITNR 17
  2818. #define R_PAR1_CONFIG__ifault__WIDTH 1
  2819. #define R_PAR1_CONFIG__ifault__inv 1
  2820. #define R_PAR1_CONFIG__ifault__noninv 0
  2821. #define R_PAR1_CONFIG__isel__BITNR 16
  2822. #define R_PAR1_CONFIG__isel__WIDTH 1
  2823. #define R_PAR1_CONFIG__isel__inv 1
  2824. #define R_PAR1_CONFIG__isel__noninv 0
  2825. #define R_PAR1_CONFIG__ext_mode__BITNR 11
  2826. #define R_PAR1_CONFIG__ext_mode__WIDTH 1
  2827. #define R_PAR1_CONFIG__ext_mode__enable 1
  2828. #define R_PAR1_CONFIG__ext_mode__disable 0
  2829. #define R_PAR1_CONFIG__dma__BITNR 9
  2830. #define R_PAR1_CONFIG__dma__WIDTH 1
  2831. #define R_PAR1_CONFIG__dma__enable 1
  2832. #define R_PAR1_CONFIG__dma__disable 0
  2833. #define R_PAR1_CONFIG__rle_in__BITNR 8
  2834. #define R_PAR1_CONFIG__rle_in__WIDTH 1
  2835. #define R_PAR1_CONFIG__rle_in__enable 1
  2836. #define R_PAR1_CONFIG__rle_in__disable 0
  2837. #define R_PAR1_CONFIG__rle_out__BITNR 7
  2838. #define R_PAR1_CONFIG__rle_out__WIDTH 1
  2839. #define R_PAR1_CONFIG__rle_out__enable 1
  2840. #define R_PAR1_CONFIG__rle_out__disable 0
  2841. #define R_PAR1_CONFIG__enable__BITNR 6
  2842. #define R_PAR1_CONFIG__enable__WIDTH 1
  2843. #define R_PAR1_CONFIG__enable__on 1
  2844. #define R_PAR1_CONFIG__enable__reset 0
  2845. #define R_PAR1_CONFIG__force__BITNR 5
  2846. #define R_PAR1_CONFIG__force__WIDTH 1
  2847. #define R_PAR1_CONFIG__force__on 1
  2848. #define R_PAR1_CONFIG__force__off 0
  2849. #define R_PAR1_CONFIG__ign_ack__BITNR 4
  2850. #define R_PAR1_CONFIG__ign_ack__WIDTH 1
  2851. #define R_PAR1_CONFIG__ign_ack__ignore 1
  2852. #define R_PAR1_CONFIG__ign_ack__wait 0
  2853. #define R_PAR1_CONFIG__oe_ack__BITNR 3
  2854. #define R_PAR1_CONFIG__oe_ack__WIDTH 1
  2855. #define R_PAR1_CONFIG__oe_ack__wait_oe 1
  2856. #define R_PAR1_CONFIG__oe_ack__dont_wait 0
  2857. #define R_PAR1_CONFIG__oe_ack__epp_addr 1
  2858. #define R_PAR1_CONFIG__oe_ack__epp_data 0
  2859. #define R_PAR1_CONFIG__epp_addr_data__BITNR 3
  2860. #define R_PAR1_CONFIG__epp_addr_data__WIDTH 1
  2861. #define R_PAR1_CONFIG__epp_addr_data__wait_oe 1
  2862. #define R_PAR1_CONFIG__epp_addr_data__dont_wait 0
  2863. #define R_PAR1_CONFIG__epp_addr_data__epp_addr 1
  2864. #define R_PAR1_CONFIG__epp_addr_data__epp_data 0
  2865. #define R_PAR1_CONFIG__mode__BITNR 0
  2866. #define R_PAR1_CONFIG__mode__WIDTH 3
  2867. #define R_PAR1_CONFIG__mode__manual 0
  2868. #define R_PAR1_CONFIG__mode__centronics 1
  2869. #define R_PAR1_CONFIG__mode__fastbyte 2
  2870. #define R_PAR1_CONFIG__mode__nibble 3
  2871. #define R_PAR1_CONFIG__mode__byte 4
  2872. #define R_PAR1_CONFIG__mode__ecp_fwd 5
  2873. #define R_PAR1_CONFIG__mode__ecp_rev 6
  2874. #define R_PAR1_CONFIG__mode__off 7
  2875. #define R_PAR1_CONFIG__mode__epp_wr1 5
  2876. #define R_PAR1_CONFIG__mode__epp_wr2 6
  2877. #define R_PAR1_CONFIG__mode__epp_wr3 7
  2878. #define R_PAR1_CONFIG__mode__epp_rd 0
  2879. #define R_PAR1_DELAY (IO_TYPECAST_UDWORD 0xb0000058)
  2880. #define R_PAR1_DELAY__fine_hold__BITNR 21
  2881. #define R_PAR1_DELAY__fine_hold__WIDTH 3
  2882. #define R_PAR1_DELAY__hold__BITNR 16
  2883. #define R_PAR1_DELAY__hold__WIDTH 5
  2884. #define R_PAR1_DELAY__fine_strb__BITNR 13
  2885. #define R_PAR1_DELAY__fine_strb__WIDTH 3
  2886. #define R_PAR1_DELAY__strobe__BITNR 8
  2887. #define R_PAR1_DELAY__strobe__WIDTH 5
  2888. #define R_PAR1_DELAY__fine_setup__BITNR 5
  2889. #define R_PAR1_DELAY__fine_setup__WIDTH 3
  2890. #define R_PAR1_DELAY__setup__BITNR 0
  2891. #define R_PAR1_DELAY__setup__WIDTH 5
  2892. /*
  2893. !* ATA interface registers
  2894. !*/
  2895. #define R_ATA_CTRL_DATA (IO_TYPECAST_UDWORD 0xb0000040)
  2896. #define R_ATA_CTRL_DATA__sel__BITNR 30
  2897. #define R_ATA_CTRL_DATA__sel__WIDTH 2
  2898. #define R_ATA_CTRL_DATA__cs1__BITNR 29
  2899. #define R_ATA_CTRL_DATA__cs1__WIDTH 1
  2900. #define R_ATA_CTRL_DATA__cs1__active 1
  2901. #define R_ATA_CTRL_DATA__cs1__inactive 0
  2902. #define R_ATA_CTRL_DATA__cs0__BITNR 28
  2903. #define R_ATA_CTRL_DATA__cs0__WIDTH 1
  2904. #define R_ATA_CTRL_DATA__cs0__active 1
  2905. #define R_ATA_CTRL_DATA__cs0__inactive 0
  2906. #define R_ATA_CTRL_DATA__addr__BITNR 25
  2907. #define R_ATA_CTRL_DATA__addr__WIDTH 3
  2908. #define R_ATA_CTRL_DATA__rw__BITNR 24
  2909. #define R_ATA_CTRL_DATA__rw__WIDTH 1
  2910. #define R_ATA_CTRL_DATA__rw__read 1
  2911. #define R_ATA_CTRL_DATA__rw__write 0
  2912. #define R_ATA_CTRL_DATA__src_dst__BITNR 23
  2913. #define R_ATA_CTRL_DATA__src_dst__WIDTH 1
  2914. #define R_ATA_CTRL_DATA__src_dst__dma 1
  2915. #define R_ATA_CTRL_DATA__src_dst__register 0
  2916. #define R_ATA_CTRL_DATA__handsh__BITNR 22
  2917. #define R_ATA_CTRL_DATA__handsh__WIDTH 1
  2918. #define R_ATA_CTRL_DATA__handsh__dma 1
  2919. #define R_ATA_CTRL_DATA__handsh__pio 0
  2920. #define R_ATA_CTRL_DATA__multi__BITNR 21
  2921. #define R_ATA_CTRL_DATA__multi__WIDTH 1
  2922. #define R_ATA_CTRL_DATA__multi__on 1
  2923. #define R_ATA_CTRL_DATA__multi__off 0
  2924. #define R_ATA_CTRL_DATA__dma_size__BITNR 20
  2925. #define R_ATA_CTRL_DATA__dma_size__WIDTH 1
  2926. #define R_ATA_CTRL_DATA__dma_size__byte 1
  2927. #define R_ATA_CTRL_DATA__dma_size__word 0
  2928. #define R_ATA_CTRL_DATA__data__BITNR 0
  2929. #define R_ATA_CTRL_DATA__data__WIDTH 16
  2930. #define R_ATA_STATUS_DATA (IO_TYPECAST_RO_UDWORD 0xb0000040)
  2931. #define R_ATA_STATUS_DATA__busy__BITNR 18
  2932. #define R_ATA_STATUS_DATA__busy__WIDTH 1
  2933. #define R_ATA_STATUS_DATA__busy__yes 1
  2934. #define R_ATA_STATUS_DATA__busy__no 0
  2935. #define R_ATA_STATUS_DATA__tr_rdy__BITNR 17
  2936. #define R_ATA_STATUS_DATA__tr_rdy__WIDTH 1
  2937. #define R_ATA_STATUS_DATA__tr_rdy__ready 1
  2938. #define R_ATA_STATUS_DATA__tr_rdy__busy 0
  2939. #define R_ATA_STATUS_DATA__dav__BITNR 16
  2940. #define R_ATA_STATUS_DATA__dav__WIDTH 1
  2941. #define R_ATA_STATUS_DATA__dav__data 1
  2942. #define R_ATA_STATUS_DATA__dav__nodata 0
  2943. #define R_ATA_STATUS_DATA__data__BITNR 0
  2944. #define R_ATA_STATUS_DATA__data__WIDTH 16
  2945. #define R_ATA_CONFIG (IO_TYPECAST_UDWORD 0xb0000044)
  2946. #define R_ATA_CONFIG__enable__BITNR 25
  2947. #define R_ATA_CONFIG__enable__WIDTH 1
  2948. #define R_ATA_CONFIG__enable__on 1
  2949. #define R_ATA_CONFIG__enable__off 0
  2950. #define R_ATA_CONFIG__dma_strobe__BITNR 20
  2951. #define R_ATA_CONFIG__dma_strobe__WIDTH 5
  2952. #define R_ATA_CONFIG__dma_hold__BITNR 15
  2953. #define R_ATA_CONFIG__dma_hold__WIDTH 5
  2954. #define R_ATA_CONFIG__pio_setup__BITNR 10
  2955. #define R_ATA_CONFIG__pio_setup__WIDTH 5
  2956. #define R_ATA_CONFIG__pio_strobe__BITNR 5
  2957. #define R_ATA_CONFIG__pio_strobe__WIDTH 5
  2958. #define R_ATA_CONFIG__pio_hold__BITNR 0
  2959. #define R_ATA_CONFIG__pio_hold__WIDTH 5
  2960. #define R_ATA_TRANSFER_CNT (IO_TYPECAST_UDWORD 0xb0000048)
  2961. #define R_ATA_TRANSFER_CNT__count__BITNR 0
  2962. #define R_ATA_TRANSFER_CNT__count__WIDTH 17
  2963. /*
  2964. !* SCSI registers
  2965. !*/
  2966. #define R_SCSI0_CTRL (IO_TYPECAST_UDWORD 0xb0000044)
  2967. #define R_SCSI0_CTRL__id_type__BITNR 31
  2968. #define R_SCSI0_CTRL__id_type__WIDTH 1
  2969. #define R_SCSI0_CTRL__id_type__software 1
  2970. #define R_SCSI0_CTRL__id_type__hardware 0
  2971. #define R_SCSI0_CTRL__sel_timeout__BITNR 24
  2972. #define R_SCSI0_CTRL__sel_timeout__WIDTH 7
  2973. #define R_SCSI0_CTRL__synch_per__BITNR 16
  2974. #define R_SCSI0_CTRL__synch_per__WIDTH 8
  2975. #define R_SCSI0_CTRL__rst__BITNR 15
  2976. #define R_SCSI0_CTRL__rst__WIDTH 1
  2977. #define R_SCSI0_CTRL__rst__yes 1
  2978. #define R_SCSI0_CTRL__rst__no 0
  2979. #define R_SCSI0_CTRL__atn__BITNR 14
  2980. #define R_SCSI0_CTRL__atn__WIDTH 1
  2981. #define R_SCSI0_CTRL__atn__yes 1
  2982. #define R_SCSI0_CTRL__atn__no 0
  2983. #define R_SCSI0_CTRL__my_id__BITNR 9
  2984. #define R_SCSI0_CTRL__my_id__WIDTH 4
  2985. #define R_SCSI0_CTRL__target_id__BITNR 4
  2986. #define R_SCSI0_CTRL__target_id__WIDTH 4
  2987. #define R_SCSI0_CTRL__fast_20__BITNR 3
  2988. #define R_SCSI0_CTRL__fast_20__WIDTH 1
  2989. #define R_SCSI0_CTRL__fast_20__yes 1
  2990. #define R_SCSI0_CTRL__fast_20__no 0
  2991. #define R_SCSI0_CTRL__bus_width__BITNR 2
  2992. #define R_SCSI0_CTRL__bus_width__WIDTH 1
  2993. #define R_SCSI0_CTRL__bus_width__wide 1
  2994. #define R_SCSI0_CTRL__bus_width__narrow 0
  2995. #define R_SCSI0_CTRL__synch__BITNR 1
  2996. #define R_SCSI0_CTRL__synch__WIDTH 1
  2997. #define R_SCSI0_CTRL__synch__synch 1
  2998. #define R_SCSI0_CTRL__synch__asynch 0
  2999. #define R_SCSI0_CTRL__enable__BITNR 0
  3000. #define R_SCSI0_CTRL__enable__WIDTH 1
  3001. #define R_SCSI0_CTRL__enable__on 1
  3002. #define R_SCSI0_CTRL__enable__off 0
  3003. #define R_SCSI0_CMD_DATA (IO_TYPECAST_UDWORD 0xb0000040)
  3004. #define R_SCSI0_CMD_DATA__parity_in__BITNR 26
  3005. #define R_SCSI0_CMD_DATA__parity_in__WIDTH 1
  3006. #define R_SCSI0_CMD_DATA__parity_in__on 0
  3007. #define R_SCSI0_CMD_DATA__parity_in__off 1
  3008. #define R_SCSI0_CMD_DATA__skip__BITNR 25
  3009. #define R_SCSI0_CMD_DATA__skip__WIDTH 1
  3010. #define R_SCSI0_CMD_DATA__skip__on 1
  3011. #define R_SCSI0_CMD_DATA__skip__off 0
  3012. #define R_SCSI0_CMD_DATA__clr_status__BITNR 24
  3013. #define R_SCSI0_CMD_DATA__clr_status__WIDTH 1
  3014. #define R_SCSI0_CMD_DATA__clr_status__yes 1
  3015. #define R_SCSI0_CMD_DATA__clr_status__nop 0
  3016. #define R_SCSI0_CMD_DATA__asynch_setup__BITNR 20
  3017. #define R_SCSI0_CMD_DATA__asynch_setup__WIDTH 4
  3018. #define R_SCSI0_CMD_DATA__command__BITNR 16
  3019. #define R_SCSI0_CMD_DATA__command__WIDTH 4
  3020. #define R_SCSI0_CMD_DATA__command__full_din_1 0
  3021. #define R_SCSI0_CMD_DATA__command__full_dout_1 1
  3022. #define R_SCSI0_CMD_DATA__command__full_stat_1 2
  3023. #define R_SCSI0_CMD_DATA__command__resel_din 3
  3024. #define R_SCSI0_CMD_DATA__command__resel_dout 4
  3025. #define R_SCSI0_CMD_DATA__command__resel_stat 5
  3026. #define R_SCSI0_CMD_DATA__command__arb_only 6
  3027. #define R_SCSI0_CMD_DATA__command__full_din_3 8
  3028. #define R_SCSI0_CMD_DATA__command__full_dout_3 9
  3029. #define R_SCSI0_CMD_DATA__command__full_stat_3 10
  3030. #define R_SCSI0_CMD_DATA__command__man_data_in 11
  3031. #define R_SCSI0_CMD_DATA__command__man_data_out 12
  3032. #define R_SCSI0_CMD_DATA__command__man_rat 13
  3033. #define R_SCSI0_CMD_DATA__data_out__BITNR 0
  3034. #define R_SCSI0_CMD_DATA__data_out__WIDTH 16
  3035. #define R_SCSI0_DATA (IO_TYPECAST_UWORD 0xb0000040)
  3036. #define R_SCSI0_DATA__data_out__BITNR 0
  3037. #define R_SCSI0_DATA__data_out__WIDTH 16
  3038. #define R_SCSI0_CMD (IO_TYPECAST_BYTE 0xb0000042)
  3039. #define R_SCSI0_CMD__asynch_setup__BITNR 4
  3040. #define R_SCSI0_CMD__asynch_setup__WIDTH 4
  3041. #define R_SCSI0_CMD__command__BITNR 0
  3042. #define R_SCSI0_CMD__command__WIDTH 4
  3043. #define R_SCSI0_CMD__command__full_din_1 0
  3044. #define R_SCSI0_CMD__command__full_dout_1 1
  3045. #define R_SCSI0_CMD__command__full_stat_1 2
  3046. #define R_SCSI0_CMD__command__resel_din 3
  3047. #define R_SCSI0_CMD__command__resel_dout 4
  3048. #define R_SCSI0_CMD__command__resel_stat 5
  3049. #define R_SCSI0_CMD__command__arb_only 6
  3050. #define R_SCSI0_CMD__command__full_din_3 8
  3051. #define R_SCSI0_CMD__command__full_dout_3 9
  3052. #define R_SCSI0_CMD__command__full_stat_3 10
  3053. #define R_SCSI0_CMD__command__man_data_in 11
  3054. #define R_SCSI0_CMD__command__man_data_out 12
  3055. #define R_SCSI0_CMD__command__man_rat 13
  3056. #define R_SCSI0_STATUS_CTRL (IO_TYPECAST_BYTE 0xb0000043)
  3057. #define R_SCSI0_STATUS_CTRL__parity_in__BITNR 2
  3058. #define R_SCSI0_STATUS_CTRL__parity_in__WIDTH 1
  3059. #define R_SCSI0_STATUS_CTRL__parity_in__on 0
  3060. #define R_SCSI0_STATUS_CTRL__parity_in__off 1
  3061. #define R_SCSI0_STATUS_CTRL__skip__BITNR 1
  3062. #define R_SCSI0_STATUS_CTRL__skip__WIDTH 1
  3063. #define R_SCSI0_STATUS_CTRL__skip__on 1
  3064. #define R_SCSI0_STATUS_CTRL__skip__off 0
  3065. #define R_SCSI0_STATUS_CTRL__clr_status__BITNR 0
  3066. #define R_SCSI0_STATUS_CTRL__clr_status__WIDTH 1
  3067. #define R_SCSI0_STATUS_CTRL__clr_status__yes 1
  3068. #define R_SCSI0_STATUS_CTRL__clr_status__nop 0
  3069. #define R_SCSI0_STATUS (IO_TYPECAST_RO_UDWORD 0xb0000048)
  3070. #define R_SCSI0_STATUS__tst_arb_won__BITNR 23
  3071. #define R_SCSI0_STATUS__tst_arb_won__WIDTH 1
  3072. #define R_SCSI0_STATUS__tst_resel__BITNR 22
  3073. #define R_SCSI0_STATUS__tst_resel__WIDTH 1
  3074. #define R_SCSI0_STATUS__parity_error__BITNR 21
  3075. #define R_SCSI0_STATUS__parity_error__WIDTH 1
  3076. #define R_SCSI0_STATUS__bus_reset__BITNR 20
  3077. #define R_SCSI0_STATUS__bus_reset__WIDTH 1
  3078. #define R_SCSI0_STATUS__bus_reset__yes 1
  3079. #define R_SCSI0_STATUS__bus_reset__no 0
  3080. #define R_SCSI0_STATUS__resel_target__BITNR 15
  3081. #define R_SCSI0_STATUS__resel_target__WIDTH 4
  3082. #define R_SCSI0_STATUS__resel__BITNR 14
  3083. #define R_SCSI0_STATUS__resel__WIDTH 1
  3084. #define R_SCSI0_STATUS__resel__yes 1
  3085. #define R_SCSI0_STATUS__resel__no 0
  3086. #define R_SCSI0_STATUS__curr_phase__BITNR 11
  3087. #define R_SCSI0_STATUS__curr_phase__WIDTH 3
  3088. #define R_SCSI0_STATUS__curr_phase__ph_undef 0
  3089. #define R_SCSI0_STATUS__curr_phase__ph_msg_in 7
  3090. #define R_SCSI0_STATUS__curr_phase__ph_msg_out 6
  3091. #define R_SCSI0_STATUS__curr_phase__ph_status 3
  3092. #define R_SCSI0_STATUS__curr_phase__ph_command 2
  3093. #define R_SCSI0_STATUS__curr_phase__ph_data_in 5
  3094. #define R_SCSI0_STATUS__curr_phase__ph_data_out 4
  3095. #define R_SCSI0_STATUS__curr_phase__ph_resel 1
  3096. #define R_SCSI0_STATUS__last_seq_step__BITNR 6
  3097. #define R_SCSI0_STATUS__last_seq_step__WIDTH 5
  3098. #define R_SCSI0_STATUS__last_seq_step__st_bus_free 24
  3099. #define R_SCSI0_STATUS__last_seq_step__st_arbitrate 8
  3100. #define R_SCSI0_STATUS__last_seq_step__st_resel_req 29
  3101. #define R_SCSI0_STATUS__last_seq_step__st_msg_1 2
  3102. #define R_SCSI0_STATUS__last_seq_step__st_manual 28
  3103. #define R_SCSI0_STATUS__last_seq_step__st_transf_cmd 30
  3104. #define R_SCSI0_STATUS__last_seq_step__st_msg_2 6
  3105. #define R_SCSI0_STATUS__last_seq_step__st_msg_3 22
  3106. #define R_SCSI0_STATUS__last_seq_step__st_answer 3
  3107. #define R_SCSI0_STATUS__last_seq_step__st_synch_din_perr 1
  3108. #define R_SCSI0_STATUS__last_seq_step__st_transfer_done 15
  3109. #define R_SCSI0_STATUS__last_seq_step__st_synch_dout 0
  3110. #define R_SCSI0_STATUS__last_seq_step__st_asynch_dout 25
  3111. #define R_SCSI0_STATUS__last_seq_step__st_synch_din 13
  3112. #define R_SCSI0_STATUS__last_seq_step__st_asynch_din 9
  3113. #define R_SCSI0_STATUS__last_seq_step__st_synch_dout_ack 4
  3114. #define R_SCSI0_STATUS__last_seq_step__st_synch_din_ack 12
  3115. #define R_SCSI0_STATUS__last_seq_step__st_synch_din_ack_perr 5
  3116. #define R_SCSI0_STATUS__last_seq_step__st_asynch_dout_end 11
  3117. #define R_SCSI0_STATUS__last_seq_step__st_iwr 27
  3118. #define R_SCSI0_STATUS__last_seq_step__st_wait_free_disc 21
  3119. #define R_SCSI0_STATUS__last_seq_step__st_sdp_disc 7
  3120. #define R_SCSI0_STATUS__last_seq_step__st_cc 31
  3121. #define R_SCSI0_STATUS__last_seq_step__st_iwr_good 14
  3122. #define R_SCSI0_STATUS__last_seq_step__st_iwr_cc 23
  3123. #define R_SCSI0_STATUS__last_seq_step__st_wait_free_iwr_cc 17
  3124. #define R_SCSI0_STATUS__last_seq_step__st_wait_free_cc 20
  3125. #define R_SCSI0_STATUS__last_seq_step__st_wait_free_sdp_disc 16
  3126. #define R_SCSI0_STATUS__last_seq_step__st_manual_req 10
  3127. #define R_SCSI0_STATUS__last_seq_step__st_manual_din_prot 18
  3128. #define R_SCSI0_STATUS__valid_status__BITNR 5
  3129. #define R_SCSI0_STATUS__valid_status__WIDTH 1
  3130. #define R_SCSI0_STATUS__valid_status__yes 1
  3131. #define R_SCSI0_STATUS__valid_status__no 0
  3132. #define R_SCSI0_STATUS__seq_status__BITNR 0
  3133. #define R_SCSI0_STATUS__seq_status__WIDTH 5
  3134. #define R_SCSI0_STATUS__seq_status__info_seq_complete 0
  3135. #define R_SCSI0_STATUS__seq_status__info_parity_error 1
  3136. #define R_SCSI0_STATUS__seq_status__info_unhandled_msg_in 2
  3137. #define R_SCSI0_STATUS__seq_status__info_unexp_ph_change 3
  3138. #define R_SCSI0_STATUS__seq_status__info_arb_lost 4
  3139. #define R_SCSI0_STATUS__seq_status__info_sel_timeout 5
  3140. #define R_SCSI0_STATUS__seq_status__info_unexp_bf 6
  3141. #define R_SCSI0_STATUS__seq_status__info_illegal_op 7
  3142. #define R_SCSI0_STATUS__seq_status__info_rec_recvd 8
  3143. #define R_SCSI0_STATUS__seq_status__info_reselected 9
  3144. #define R_SCSI0_STATUS__seq_status__info_unhandled_status 10
  3145. #define R_SCSI0_STATUS__seq_status__info_bus_reset 11
  3146. #define R_SCSI0_STATUS__seq_status__info_illegal_bf 12
  3147. #define R_SCSI0_STATUS__seq_status__info_bus_free 13
  3148. #define R_SCSI0_DATA_IN (IO_TYPECAST_RO_UWORD 0xb0000040)
  3149. #define R_SCSI0_DATA_IN__data_in__BITNR 0
  3150. #define R_SCSI0_DATA_IN__data_in__WIDTH 16
  3151. #define R_SCSI1_CTRL (IO_TYPECAST_UDWORD 0xb0000054)
  3152. #define R_SCSI1_CTRL__id_type__BITNR 31
  3153. #define R_SCSI1_CTRL__id_type__WIDTH 1
  3154. #define R_SCSI1_CTRL__id_type__software 1
  3155. #define R_SCSI1_CTRL__id_type__hardware 0
  3156. #define R_SCSI1_CTRL__sel_timeout__BITNR 24
  3157. #define R_SCSI1_CTRL__sel_timeout__WIDTH 7
  3158. #define R_SCSI1_CTRL__synch_per__BITNR 16
  3159. #define R_SCSI1_CTRL__synch_per__WIDTH 8
  3160. #define R_SCSI1_CTRL__rst__BITNR 15
  3161. #define R_SCSI1_CTRL__rst__WIDTH 1
  3162. #define R_SCSI1_CTRL__rst__yes 1
  3163. #define R_SCSI1_CTRL__rst__no 0
  3164. #define R_SCSI1_CTRL__atn__BITNR 14
  3165. #define R_SCSI1_CTRL__atn__WIDTH 1
  3166. #define R_SCSI1_CTRL__atn__yes 1
  3167. #define R_SCSI1_CTRL__atn__no 0
  3168. #define R_SCSI1_CTRL__my_id__BITNR 9
  3169. #define R_SCSI1_CTRL__my_id__WIDTH 4
  3170. #define R_SCSI1_CTRL__target_id__BITNR 4
  3171. #define R_SCSI1_CTRL__target_id__WIDTH 4
  3172. #define R_SCSI1_CTRL__fast_20__BITNR 3
  3173. #define R_SCSI1_CTRL__fast_20__WIDTH 1
  3174. #define R_SCSI1_CTRL__fast_20__yes 1
  3175. #define R_SCSI1_CTRL__fast_20__no 0
  3176. #define R_SCSI1_CTRL__bus_width__BITNR 2
  3177. #define R_SCSI1_CTRL__bus_width__WIDTH 1
  3178. #define R_SCSI1_CTRL__bus_width__wide 1
  3179. #define R_SCSI1_CTRL__bus_width__narrow 0
  3180. #define R_SCSI1_CTRL__synch__BITNR 1
  3181. #define R_SCSI1_CTRL__synch__WIDTH 1
  3182. #define R_SCSI1_CTRL__synch__synch 1
  3183. #define R_SCSI1_CTRL__synch__asynch 0
  3184. #define R_SCSI1_CTRL__enable__BITNR 0
  3185. #define R_SCSI1_CTRL__enable__WIDTH 1
  3186. #define R_SCSI1_CTRL__enable__on 1
  3187. #define R_SCSI1_CTRL__enable__off 0
  3188. #define R_SCSI1_CMD_DATA (IO_TYPECAST_UDWORD 0xb0000050)
  3189. #define R_SCSI1_CMD_DATA__parity_in__BITNR 26
  3190. #define R_SCSI1_CMD_DATA__parity_in__WIDTH 1
  3191. #define R_SCSI1_CMD_DATA__parity_in__on 0
  3192. #define R_SCSI1_CMD_DATA__parity_in__off 1
  3193. #define R_SCSI1_CMD_DATA__skip__BITNR 25
  3194. #define R_SCSI1_CMD_DATA__skip__WIDTH 1
  3195. #define R_SCSI1_CMD_DATA__skip__on 1
  3196. #define R_SCSI1_CMD_DATA__skip__off 0
  3197. #define R_SCSI1_CMD_DATA__clr_status__BITNR 24
  3198. #define R_SCSI1_CMD_DATA__clr_status__WIDTH 1
  3199. #define R_SCSI1_CMD_DATA__clr_status__yes 1
  3200. #define R_SCSI1_CMD_DATA__clr_status__nop 0
  3201. #define R_SCSI1_CMD_DATA__asynch_setup__BITNR 20
  3202. #define R_SCSI1_CMD_DATA__asynch_setup__WIDTH 4
  3203. #define R_SCSI1_CMD_DATA__command__BITNR 16
  3204. #define R_SCSI1_CMD_DATA__command__WIDTH 4
  3205. #define R_SCSI1_CMD_DATA__command__full_din_1 0
  3206. #define R_SCSI1_CMD_DATA__command__full_dout_1 1
  3207. #define R_SCSI1_CMD_DATA__command__full_stat_1 2
  3208. #define R_SCSI1_CMD_DATA__command__resel_din 3
  3209. #define R_SCSI1_CMD_DATA__command__resel_dout 4
  3210. #define R_SCSI1_CMD_DATA__command__resel_stat 5
  3211. #define R_SCSI1_CMD_DATA__command__arb_only 6
  3212. #define R_SCSI1_CMD_DATA__command__full_din_3 8
  3213. #define R_SCSI1_CMD_DATA__command__full_dout_3 9
  3214. #define R_SCSI1_CMD_DATA__command__full_stat_3 10
  3215. #define R_SCSI1_CMD_DATA__command__man_data_in 11
  3216. #define R_SCSI1_CMD_DATA__command__man_data_out 12
  3217. #define R_SCSI1_CMD_DATA__command__man_rat 13
  3218. #define R_SCSI1_CMD_DATA__data_out__BITNR 0
  3219. #define R_SCSI1_CMD_DATA__data_out__WIDTH 16
  3220. #define R_SCSI1_DATA (IO_TYPECAST_UWORD 0xb0000050)
  3221. #define R_SCSI1_DATA__data_out__BITNR 0
  3222. #define R_SCSI1_DATA__data_out__WIDTH 16
  3223. #define R_SCSI1_CMD (IO_TYPECAST_BYTE 0xb0000052)
  3224. #define R_SCSI1_CMD__asynch_setup__BITNR 4
  3225. #define R_SCSI1_CMD__asynch_setup__WIDTH 4
  3226. #define R_SCSI1_CMD__command__BITNR 0
  3227. #define R_SCSI1_CMD__command__WIDTH 4
  3228. #define R_SCSI1_CMD__command__full_din_1 0
  3229. #define R_SCSI1_CMD__command__full_dout_1 1
  3230. #define R_SCSI1_CMD__command__full_stat_1 2
  3231. #define R_SCSI1_CMD__command__resel_din 3
  3232. #define R_SCSI1_CMD__command__resel_dout 4
  3233. #define R_SCSI1_CMD__command__resel_stat 5
  3234. #define R_SCSI1_CMD__command__arb_only 6
  3235. #define R_SCSI1_CMD__command__full_din_3 8
  3236. #define R_SCSI1_CMD__command__full_dout_3 9
  3237. #define R_SCSI1_CMD__command__full_stat_3 10
  3238. #define R_SCSI1_CMD__command__man_data_in 11
  3239. #define R_SCSI1_CMD__command__man_data_out 12
  3240. #define R_SCSI1_CMD__command__man_rat 13
  3241. #define R_SCSI1_STATUS_CTRL (IO_TYPECAST_BYTE 0xb0000053)
  3242. #define R_SCSI1_STATUS_CTRL__parity_in__BITNR 2
  3243. #define R_SCSI1_STATUS_CTRL__parity_in__WIDTH 1
  3244. #define R_SCSI1_STATUS_CTRL__parity_in__on 0
  3245. #define R_SCSI1_STATUS_CTRL__parity_in__off 1
  3246. #define R_SCSI1_STATUS_CTRL__skip__BITNR 1
  3247. #define R_SCSI1_STATUS_CTRL__skip__WIDTH 1
  3248. #define R_SCSI1_STATUS_CTRL__skip__on 1
  3249. #define R_SCSI1_STATUS_CTRL__skip__off 0
  3250. #define R_SCSI1_STATUS_CTRL__clr_status__BITNR 0
  3251. #define R_SCSI1_STATUS_CTRL__clr_status__WIDTH 1
  3252. #define R_SCSI1_STATUS_CTRL__clr_status__yes 1
  3253. #define R_SCSI1_STATUS_CTRL__clr_status__nop 0
  3254. #define R_SCSI1_STATUS (IO_TYPECAST_RO_UDWORD 0xb0000058)
  3255. #define R_SCSI1_STATUS__tst_arb_won__BITNR 23
  3256. #define R_SCSI1_STATUS__tst_arb_won__WIDTH 1
  3257. #define R_SCSI1_STATUS__tst_resel__BITNR 22
  3258. #define R_SCSI1_STATUS__tst_resel__WIDTH 1
  3259. #define R_SCSI1_STATUS__parity_error__BITNR 21
  3260. #define R_SCSI1_STATUS__parity_error__WIDTH 1
  3261. #define R_SCSI1_STATUS__bus_reset__BITNR 20
  3262. #define R_SCSI1_STATUS__bus_reset__WIDTH 1
  3263. #define R_SCSI1_STATUS__bus_reset__yes 1
  3264. #define R_SCSI1_STATUS__bus_reset__no 0
  3265. #define R_SCSI1_STATUS__resel_target__BITNR 15
  3266. #define R_SCSI1_STATUS__resel_target__WIDTH 4
  3267. #define R_SCSI1_STATUS__resel__BITNR 14
  3268. #define R_SCSI1_STATUS__resel__WIDTH 1
  3269. #define R_SCSI1_STATUS__resel__yes 1
  3270. #define R_SCSI1_STATUS__resel__no 0
  3271. #define R_SCSI1_STATUS__curr_phase__BITNR 11
  3272. #define R_SCSI1_STATUS__curr_phase__WIDTH 3
  3273. #define R_SCSI1_STATUS__curr_phase__ph_undef 0
  3274. #define R_SCSI1_STATUS__curr_phase__ph_msg_in 7
  3275. #define R_SCSI1_STATUS__curr_phase__ph_msg_out 6
  3276. #define R_SCSI1_STATUS__curr_phase__ph_status 3
  3277. #define R_SCSI1_STATUS__curr_phase__ph_command 2
  3278. #define R_SCSI1_STATUS__curr_phase__ph_data_in 5
  3279. #define R_SCSI1_STATUS__curr_phase__ph_data_out 4
  3280. #define R_SCSI1_STATUS__curr_phase__ph_resel 1
  3281. #define R_SCSI1_STATUS__last_seq_step__BITNR 6
  3282. #define R_SCSI1_STATUS__last_seq_step__WIDTH 5
  3283. #define R_SCSI1_STATUS__last_seq_step__st_bus_free 24
  3284. #define R_SCSI1_STATUS__last_seq_step__st_arbitrate 8
  3285. #define R_SCSI1_STATUS__last_seq_step__st_resel_req 29
  3286. #define R_SCSI1_STATUS__last_seq_step__st_msg_1 2
  3287. #define R_SCSI1_STATUS__last_seq_step__st_manual 28
  3288. #define R_SCSI1_STATUS__last_seq_step__st_transf_cmd 30
  3289. #define R_SCSI1_STATUS__last_seq_step__st_msg_2 6
  3290. #define R_SCSI1_STATUS__last_seq_step__st_msg_3 22
  3291. #define R_SCSI1_STATUS__last_seq_step__st_answer 3
  3292. #define R_SCSI1_STATUS__last_seq_step__st_synch_din_perr 1
  3293. #define R_SCSI1_STATUS__last_seq_step__st_transfer_done 15
  3294. #define R_SCSI1_STATUS__last_seq_step__st_synch_dout 0
  3295. #define R_SCSI1_STATUS__last_seq_step__st_asynch_dout 25
  3296. #define R_SCSI1_STATUS__last_seq_step__st_synch_din 13
  3297. #define R_SCSI1_STATUS__last_seq_step__st_asynch_din 9
  3298. #define R_SCSI1_STATUS__last_seq_step__st_synch_dout_ack 4
  3299. #define R_SCSI1_STATUS__last_seq_step__st_synch_din_ack 12
  3300. #define R_SCSI1_STATUS__last_seq_step__st_synch_din_ack_perr 5
  3301. #define R_SCSI1_STATUS__last_seq_step__st_asynch_dout_end 11
  3302. #define R_SCSI1_STATUS__last_seq_step__st_iwr 27
  3303. #define R_SCSI1_STATUS__last_seq_step__st_wait_free_disc 21
  3304. #define R_SCSI1_STATUS__last_seq_step__st_sdp_disc 7
  3305. #define R_SCSI1_STATUS__last_seq_step__st_cc 31
  3306. #define R_SCSI1_STATUS__last_seq_step__st_iwr_good 14
  3307. #define R_SCSI1_STATUS__last_seq_step__st_iwr_cc 23
  3308. #define R_SCSI1_STATUS__last_seq_step__st_wait_free_iwr_cc 17
  3309. #define R_SCSI1_STATUS__last_seq_step__st_wait_free_cc 20
  3310. #define R_SCSI1_STATUS__last_seq_step__st_wait_free_sdp_disc 16
  3311. #define R_SCSI1_STATUS__last_seq_step__st_manual_req 10
  3312. #define R_SCSI1_STATUS__last_seq_step__st_manual_din_prot 18
  3313. #define R_SCSI1_STATUS__valid_status__BITNR 5
  3314. #define R_SCSI1_STATUS__valid_status__WIDTH 1
  3315. #define R_SCSI1_STATUS__valid_status__yes 1
  3316. #define R_SCSI1_STATUS__valid_status__no 0
  3317. #define R_SCSI1_STATUS__seq_status__BITNR 0
  3318. #define R_SCSI1_STATUS__seq_status__WIDTH 5
  3319. #define R_SCSI1_STATUS__seq_status__info_seq_complete 0
  3320. #define R_SCSI1_STATUS__seq_status__info_parity_error 1
  3321. #define R_SCSI1_STATUS__seq_status__info_unhandled_msg_in 2
  3322. #define R_SCSI1_STATUS__seq_status__info_unexp_ph_change 3
  3323. #define R_SCSI1_STATUS__seq_status__info_arb_lost 4
  3324. #define R_SCSI1_STATUS__seq_status__info_sel_timeout 5
  3325. #define R_SCSI1_STATUS__seq_status__info_unexp_bf 6
  3326. #define R_SCSI1_STATUS__seq_status__info_illegal_op 7
  3327. #define R_SCSI1_STATUS__seq_status__info_rec_recvd 8
  3328. #define R_SCSI1_STATUS__seq_status__info_reselected 9
  3329. #define R_SCSI1_STATUS__seq_status__info_unhandled_status 10
  3330. #define R_SCSI1_STATUS__seq_status__info_bus_reset 11
  3331. #define R_SCSI1_STATUS__seq_status__info_illegal_bf 12
  3332. #define R_SCSI1_STATUS__seq_status__info_bus_free 13
  3333. #define R_SCSI1_DATA_IN (IO_TYPECAST_RO_UWORD 0xb0000050)
  3334. #define R_SCSI1_DATA_IN__data_in__BITNR 0
  3335. #define R_SCSI1_DATA_IN__data_in__WIDTH 16
  3336. /*
  3337. !* Interrupt mask and status registers
  3338. !*/
  3339. #define R_IRQ_MASK0_RD (IO_TYPECAST_RO_UDWORD 0xb00000c0)
  3340. #define R_IRQ_MASK0_RD__nmi_pin__BITNR 31
  3341. #define R_IRQ_MASK0_RD__nmi_pin__WIDTH 1
  3342. #define R_IRQ_MASK0_RD__nmi_pin__active 1
  3343. #define R_IRQ_MASK0_RD__nmi_pin__inactive 0
  3344. #define R_IRQ_MASK0_RD__watchdog_nmi__BITNR 30
  3345. #define R_IRQ_MASK0_RD__watchdog_nmi__WIDTH 1
  3346. #define R_IRQ_MASK0_RD__watchdog_nmi__active 1
  3347. #define R_IRQ_MASK0_RD__watchdog_nmi__inactive 0
  3348. #define R_IRQ_MASK0_RD__sqe_test_error__BITNR 29
  3349. #define R_IRQ_MASK0_RD__sqe_test_error__WIDTH 1
  3350. #define R_IRQ_MASK0_RD__sqe_test_error__active 1
  3351. #define R_IRQ_MASK0_RD__sqe_test_error__inactive 0
  3352. #define R_IRQ_MASK0_RD__carrier_loss__BITNR 28
  3353. #define R_IRQ_MASK0_RD__carrier_loss__WIDTH 1
  3354. #define R_IRQ_MASK0_RD__carrier_loss__active 1
  3355. #define R_IRQ_MASK0_RD__carrier_loss__inactive 0
  3356. #define R_IRQ_MASK0_RD__deferred__BITNR 27
  3357. #define R_IRQ_MASK0_RD__deferred__WIDTH 1
  3358. #define R_IRQ_MASK0_RD__deferred__active 1
  3359. #define R_IRQ_MASK0_RD__deferred__inactive 0
  3360. #define R_IRQ_MASK0_RD__late_col__BITNR 26
  3361. #define R_IRQ_MASK0_RD__late_col__WIDTH 1
  3362. #define R_IRQ_MASK0_RD__late_col__active 1
  3363. #define R_IRQ_MASK0_RD__late_col__inactive 0
  3364. #define R_IRQ_MASK0_RD__multiple_col__BITNR 25
  3365. #define R_IRQ_MASK0_RD__multiple_col__WIDTH 1
  3366. #define R_IRQ_MASK0_RD__multiple_col__active 1
  3367. #define R_IRQ_MASK0_RD__multiple_col__inactive 0
  3368. #define R_IRQ_MASK0_RD__single_col__BITNR 24
  3369. #define R_IRQ_MASK0_RD__single_col__WIDTH 1
  3370. #define R_IRQ_MASK0_RD__single_col__active 1
  3371. #define R_IRQ_MASK0_RD__single_col__inactive 0
  3372. #define R_IRQ_MASK0_RD__congestion__BITNR 23
  3373. #define R_IRQ_MASK0_RD__congestion__WIDTH 1
  3374. #define R_IRQ_MASK0_RD__congestion__active 1
  3375. #define R_IRQ_MASK0_RD__congestion__inactive 0
  3376. #define R_IRQ_MASK0_RD__oversize__BITNR 22
  3377. #define R_IRQ_MASK0_RD__oversize__WIDTH 1
  3378. #define R_IRQ_MASK0_RD__oversize__active 1
  3379. #define R_IRQ_MASK0_RD__oversize__inactive 0
  3380. #define R_IRQ_MASK0_RD__alignment_error__BITNR 21
  3381. #define R_IRQ_MASK0_RD__alignment_error__WIDTH 1
  3382. #define R_IRQ_MASK0_RD__alignment_error__active 1
  3383. #define R_IRQ_MASK0_RD__alignment_error__inactive 0
  3384. #define R_IRQ_MASK0_RD__crc_error__BITNR 20
  3385. #define R_IRQ_MASK0_RD__crc_error__WIDTH 1
  3386. #define R_IRQ_MASK0_RD__crc_error__active 1
  3387. #define R_IRQ_MASK0_RD__crc_error__inactive 0
  3388. #define R_IRQ_MASK0_RD__overrun__BITNR 19
  3389. #define R_IRQ_MASK0_RD__overrun__WIDTH 1
  3390. #define R_IRQ_MASK0_RD__overrun__active 1
  3391. #define R_IRQ_MASK0_RD__overrun__inactive 0
  3392. #define R_IRQ_MASK0_RD__underrun__BITNR 18
  3393. #define R_IRQ_MASK0_RD__underrun__WIDTH 1
  3394. #define R_IRQ_MASK0_RD__underrun__active 1
  3395. #define R_IRQ_MASK0_RD__underrun__inactive 0
  3396. #define R_IRQ_MASK0_RD__excessive_col__BITNR 17
  3397. #define R_IRQ_MASK0_RD__excessive_col__WIDTH 1
  3398. #define R_IRQ_MASK0_RD__excessive_col__active 1
  3399. #define R_IRQ_MASK0_RD__excessive_col__inactive 0
  3400. #define R_IRQ_MASK0_RD__mdio__BITNR 16
  3401. #define R_IRQ_MASK0_RD__mdio__WIDTH 1
  3402. #define R_IRQ_MASK0_RD__mdio__active 1
  3403. #define R_IRQ_MASK0_RD__mdio__inactive 0
  3404. #define R_IRQ_MASK0_RD__ata_drq3__BITNR 15
  3405. #define R_IRQ_MASK0_RD__ata_drq3__WIDTH 1
  3406. #define R_IRQ_MASK0_RD__ata_drq3__active 1
  3407. #define R_IRQ_MASK0_RD__ata_drq3__inactive 0
  3408. #define R_IRQ_MASK0_RD__ata_drq2__BITNR 14
  3409. #define R_IRQ_MASK0_RD__ata_drq2__WIDTH 1
  3410. #define R_IRQ_MASK0_RD__ata_drq2__active 1
  3411. #define R_IRQ_MASK0_RD__ata_drq2__inactive 0
  3412. #define R_IRQ_MASK0_RD__ata_drq1__BITNR 13
  3413. #define R_IRQ_MASK0_RD__ata_drq1__WIDTH 1
  3414. #define R_IRQ_MASK0_RD__ata_drq1__active 1
  3415. #define R_IRQ_MASK0_RD__ata_drq1__inactive 0
  3416. #define R_IRQ_MASK0_RD__ata_drq0__BITNR 12
  3417. #define R_IRQ_MASK0_RD__ata_drq0__WIDTH 1
  3418. #define R_IRQ_MASK0_RD__ata_drq0__active 1
  3419. #define R_IRQ_MASK0_RD__ata_drq0__inactive 0
  3420. #define R_IRQ_MASK0_RD__par0_ecp_cmd__BITNR 11
  3421. #define R_IRQ_MASK0_RD__par0_ecp_cmd__WIDTH 1
  3422. #define R_IRQ_MASK0_RD__par0_ecp_cmd__active 1
  3423. #define R_IRQ_MASK0_RD__par0_ecp_cmd__inactive 0
  3424. #define R_IRQ_MASK0_RD__ata_irq3__BITNR 11
  3425. #define R_IRQ_MASK0_RD__ata_irq3__WIDTH 1
  3426. #define R_IRQ_MASK0_RD__ata_irq3__active 1
  3427. #define R_IRQ_MASK0_RD__ata_irq3__inactive 0
  3428. #define R_IRQ_MASK0_RD__par0_peri__BITNR 10
  3429. #define R_IRQ_MASK0_RD__par0_peri__WIDTH 1
  3430. #define R_IRQ_MASK0_RD__par0_peri__active 1
  3431. #define R_IRQ_MASK0_RD__par0_peri__inactive 0
  3432. #define R_IRQ_MASK0_RD__ata_irq2__BITNR 10
  3433. #define R_IRQ_MASK0_RD__ata_irq2__WIDTH 1
  3434. #define R_IRQ_MASK0_RD__ata_irq2__active 1
  3435. #define R_IRQ_MASK0_RD__ata_irq2__inactive 0
  3436. #define R_IRQ_MASK0_RD__par0_data__BITNR 9
  3437. #define R_IRQ_MASK0_RD__par0_data__WIDTH 1
  3438. #define R_IRQ_MASK0_RD__par0_data__active 1
  3439. #define R_IRQ_MASK0_RD__par0_data__inactive 0
  3440. #define R_IRQ_MASK0_RD__ata_irq1__BITNR 9
  3441. #define R_IRQ_MASK0_RD__ata_irq1__WIDTH 1
  3442. #define R_IRQ_MASK0_RD__ata_irq1__active 1
  3443. #define R_IRQ_MASK0_RD__ata_irq1__inactive 0
  3444. #define R_IRQ_MASK0_RD__par0_ready__BITNR 8
  3445. #define R_IRQ_MASK0_RD__par0_ready__WIDTH 1
  3446. #define R_IRQ_MASK0_RD__par0_ready__active 1
  3447. #define R_IRQ_MASK0_RD__par0_ready__inactive 0
  3448. #define R_IRQ_MASK0_RD__ata_irq0__BITNR 8
  3449. #define R_IRQ_MASK0_RD__ata_irq0__WIDTH 1
  3450. #define R_IRQ_MASK0_RD__ata_irq0__active 1
  3451. #define R_IRQ_MASK0_RD__ata_irq0__inactive 0
  3452. #define R_IRQ_MASK0_RD__mio__BITNR 8
  3453. #define R_IRQ_MASK0_RD__mio__WIDTH 1
  3454. #define R_IRQ_MASK0_RD__mio__active 1
  3455. #define R_IRQ_MASK0_RD__mio__inactive 0
  3456. #define R_IRQ_MASK0_RD__scsi0__BITNR 8
  3457. #define R_IRQ_MASK0_RD__scsi0__WIDTH 1
  3458. #define R_IRQ_MASK0_RD__scsi0__active 1
  3459. #define R_IRQ_MASK0_RD__scsi0__inactive 0
  3460. #define R_IRQ_MASK0_RD__ata_dmaend__BITNR 7
  3461. #define R_IRQ_MASK0_RD__ata_dmaend__WIDTH 1
  3462. #define R_IRQ_MASK0_RD__ata_dmaend__active 1
  3463. #define R_IRQ_MASK0_RD__ata_dmaend__inactive 0
  3464. #define R_IRQ_MASK0_RD__irq_ext_vector_nr__BITNR 5
  3465. #define R_IRQ_MASK0_RD__irq_ext_vector_nr__WIDTH 1
  3466. #define R_IRQ_MASK0_RD__irq_ext_vector_nr__active 1
  3467. #define R_IRQ_MASK0_RD__irq_ext_vector_nr__inactive 0
  3468. #define R_IRQ_MASK0_RD__irq_int_vector_nr__BITNR 4
  3469. #define R_IRQ_MASK0_RD__irq_int_vector_nr__WIDTH 1
  3470. #define R_IRQ_MASK0_RD__irq_int_vector_nr__active 1
  3471. #define R_IRQ_MASK0_RD__irq_int_vector_nr__inactive 0
  3472. #define R_IRQ_MASK0_RD__ext_dma1__BITNR 3
  3473. #define R_IRQ_MASK0_RD__ext_dma1__WIDTH 1
  3474. #define R_IRQ_MASK0_RD__ext_dma1__active 1
  3475. #define R_IRQ_MASK0_RD__ext_dma1__inactive 0
  3476. #define R_IRQ_MASK0_RD__ext_dma0__BITNR 2
  3477. #define R_IRQ_MASK0_RD__ext_dma0__WIDTH 1
  3478. #define R_IRQ_MASK0_RD__ext_dma0__active 1
  3479. #define R_IRQ_MASK0_RD__ext_dma0__inactive 0
  3480. #define R_IRQ_MASK0_RD__timer1__BITNR 1
  3481. #define R_IRQ_MASK0_RD__timer1__WIDTH 1
  3482. #define R_IRQ_MASK0_RD__timer1__active 1
  3483. #define R_IRQ_MASK0_RD__timer1__inactive 0
  3484. #define R_IRQ_MASK0_RD__timer0__BITNR 0
  3485. #define R_IRQ_MASK0_RD__timer0__WIDTH 1
  3486. #define R_IRQ_MASK0_RD__timer0__active 1
  3487. #define R_IRQ_MASK0_RD__timer0__inactive 0
  3488. #define R_IRQ_MASK0_CLR (IO_TYPECAST_UDWORD 0xb00000c0)
  3489. #define R_IRQ_MASK0_CLR__nmi_pin__BITNR 31
  3490. #define R_IRQ_MASK0_CLR__nmi_pin__WIDTH 1
  3491. #define R_IRQ_MASK0_CLR__nmi_pin__clr 1
  3492. #define R_IRQ_MASK0_CLR__nmi_pin__nop 0
  3493. #define R_IRQ_MASK0_CLR__watchdog_nmi__BITNR 30
  3494. #define R_IRQ_MASK0_CLR__watchdog_nmi__WIDTH 1
  3495. #define R_IRQ_MASK0_CLR__watchdog_nmi__clr 1
  3496. #define R_IRQ_MASK0_CLR__watchdog_nmi__nop 0
  3497. #define R_IRQ_MASK0_CLR__sqe_test_error__BITNR 29
  3498. #define R_IRQ_MASK0_CLR__sqe_test_error__WIDTH 1
  3499. #define R_IRQ_MASK0_CLR__sqe_test_error__clr 1
  3500. #define R_IRQ_MASK0_CLR__sqe_test_error__nop 0
  3501. #define R_IRQ_MASK0_CLR__carrier_loss__BITNR 28
  3502. #define R_IRQ_MASK0_CLR__carrier_loss__WIDTH 1
  3503. #define R_IRQ_MASK0_CLR__carrier_loss__clr 1
  3504. #define R_IRQ_MASK0_CLR__carrier_loss__nop 0
  3505. #define R_IRQ_MASK0_CLR__deferred__BITNR 27
  3506. #define R_IRQ_MASK0_CLR__deferred__WIDTH 1
  3507. #define R_IRQ_MASK0_CLR__deferred__clr 1
  3508. #define R_IRQ_MASK0_CLR__deferred__nop 0
  3509. #define R_IRQ_MASK0_CLR__late_col__BITNR 26
  3510. #define R_IRQ_MASK0_CLR__late_col__WIDTH 1
  3511. #define R_IRQ_MASK0_CLR__late_col__clr 1
  3512. #define R_IRQ_MASK0_CLR__late_col__nop 0
  3513. #define R_IRQ_MASK0_CLR__multiple_col__BITNR 25
  3514. #define R_IRQ_MASK0_CLR__multiple_col__WIDTH 1
  3515. #define R_IRQ_MASK0_CLR__multiple_col__clr 1
  3516. #define R_IRQ_MASK0_CLR__multiple_col__nop 0
  3517. #define R_IRQ_MASK0_CLR__single_col__BITNR 24
  3518. #define R_IRQ_MASK0_CLR__single_col__WIDTH 1
  3519. #define R_IRQ_MASK0_CLR__single_col__clr 1
  3520. #define R_IRQ_MASK0_CLR__single_col__nop 0
  3521. #define R_IRQ_MASK0_CLR__congestion__BITNR 23
  3522. #define R_IRQ_MASK0_CLR__congestion__WIDTH 1
  3523. #define R_IRQ_MASK0_CLR__congestion__clr 1
  3524. #define R_IRQ_MASK0_CLR__congestion__nop 0
  3525. #define R_IRQ_MASK0_CLR__oversize__BITNR 22
  3526. #define R_IRQ_MASK0_CLR__oversize__WIDTH 1
  3527. #define R_IRQ_MASK0_CLR__oversize__clr 1
  3528. #define R_IRQ_MASK0_CLR__oversize__nop 0
  3529. #define R_IRQ_MASK0_CLR__alignment_error__BITNR 21
  3530. #define R_IRQ_MASK0_CLR__alignment_error__WIDTH 1
  3531. #define R_IRQ_MASK0_CLR__alignment_error__clr 1
  3532. #define R_IRQ_MASK0_CLR__alignment_error__nop 0
  3533. #define R_IRQ_MASK0_CLR__crc_error__BITNR 20
  3534. #define R_IRQ_MASK0_CLR__crc_error__WIDTH 1
  3535. #define R_IRQ_MASK0_CLR__crc_error__clr 1
  3536. #define R_IRQ_MASK0_CLR__crc_error__nop 0
  3537. #define R_IRQ_MASK0_CLR__overrun__BITNR 19
  3538. #define R_IRQ_MASK0_CLR__overrun__WIDTH 1
  3539. #define R_IRQ_MASK0_CLR__overrun__clr 1
  3540. #define R_IRQ_MASK0_CLR__overrun__nop 0
  3541. #define R_IRQ_MASK0_CLR__underrun__BITNR 18
  3542. #define R_IRQ_MASK0_CLR__underrun__WIDTH 1
  3543. #define R_IRQ_MASK0_CLR__underrun__clr 1
  3544. #define R_IRQ_MASK0_CLR__underrun__nop 0
  3545. #define R_IRQ_MASK0_CLR__excessive_col__BITNR 17
  3546. #define R_IRQ_MASK0_CLR__excessive_col__WIDTH 1
  3547. #define R_IRQ_MASK0_CLR__excessive_col__clr 1
  3548. #define R_IRQ_MASK0_CLR__excessive_col__nop 0
  3549. #define R_IRQ_MASK0_CLR__mdio__BITNR 16
  3550. #define R_IRQ_MASK0_CLR__mdio__WIDTH 1
  3551. #define R_IRQ_MASK0_CLR__mdio__clr 1
  3552. #define R_IRQ_MASK0_CLR__mdio__nop 0
  3553. #define R_IRQ_MASK0_CLR__ata_drq3__BITNR 15
  3554. #define R_IRQ_MASK0_CLR__ata_drq3__WIDTH 1
  3555. #define R_IRQ_MASK0_CLR__ata_drq3__clr 1
  3556. #define R_IRQ_MASK0_CLR__ata_drq3__nop 0
  3557. #define R_IRQ_MASK0_CLR__ata_drq2__BITNR 14
  3558. #define R_IRQ_MASK0_CLR__ata_drq2__WIDTH 1
  3559. #define R_IRQ_MASK0_CLR__ata_drq2__clr 1
  3560. #define R_IRQ_MASK0_CLR__ata_drq2__nop 0
  3561. #define R_IRQ_MASK0_CLR__ata_drq1__BITNR 13
  3562. #define R_IRQ_MASK0_CLR__ata_drq1__WIDTH 1
  3563. #define R_IRQ_MASK0_CLR__ata_drq1__clr 1
  3564. #define R_IRQ_MASK0_CLR__ata_drq1__nop 0
  3565. #define R_IRQ_MASK0_CLR__ata_drq0__BITNR 12
  3566. #define R_IRQ_MASK0_CLR__ata_drq0__WIDTH 1
  3567. #define R_IRQ_MASK0_CLR__ata_drq0__clr 1
  3568. #define R_IRQ_MASK0_CLR__ata_drq0__nop 0
  3569. #define R_IRQ_MASK0_CLR__par0_ecp_cmd__BITNR 11
  3570. #define R_IRQ_MASK0_CLR__par0_ecp_cmd__WIDTH 1
  3571. #define R_IRQ_MASK0_CLR__par0_ecp_cmd__clr 1
  3572. #define R_IRQ_MASK0_CLR__par0_ecp_cmd__nop 0
  3573. #define R_IRQ_MASK0_CLR__ata_irq3__BITNR 11
  3574. #define R_IRQ_MASK0_CLR__ata_irq3__WIDTH 1
  3575. #define R_IRQ_MASK0_CLR__ata_irq3__clr 1
  3576. #define R_IRQ_MASK0_CLR__ata_irq3__nop 0
  3577. #define R_IRQ_MASK0_CLR__par0_peri__BITNR 10
  3578. #define R_IRQ_MASK0_CLR__par0_peri__WIDTH 1
  3579. #define R_IRQ_MASK0_CLR__par0_peri__clr 1
  3580. #define R_IRQ_MASK0_CLR__par0_peri__nop 0
  3581. #define R_IRQ_MASK0_CLR__ata_irq2__BITNR 10
  3582. #define R_IRQ_MASK0_CLR__ata_irq2__WIDTH 1
  3583. #define R_IRQ_MASK0_CLR__ata_irq2__clr 1
  3584. #define R_IRQ_MASK0_CLR__ata_irq2__nop 0
  3585. #define R_IRQ_MASK0_CLR__par0_data__BITNR 9
  3586. #define R_IRQ_MASK0_CLR__par0_data__WIDTH 1
  3587. #define R_IRQ_MASK0_CLR__par0_data__clr 1
  3588. #define R_IRQ_MASK0_CLR__par0_data__nop 0
  3589. #define R_IRQ_MASK0_CLR__ata_irq1__BITNR 9
  3590. #define R_IRQ_MASK0_CLR__ata_irq1__WIDTH 1
  3591. #define R_IRQ_MASK0_CLR__ata_irq1__clr 1
  3592. #define R_IRQ_MASK0_CLR__ata_irq1__nop 0
  3593. #define R_IRQ_MASK0_CLR__par0_ready__BITNR 8
  3594. #define R_IRQ_MASK0_CLR__par0_ready__WIDTH 1
  3595. #define R_IRQ_MASK0_CLR__par0_ready__clr 1
  3596. #define R_IRQ_MASK0_CLR__par0_ready__nop 0
  3597. #define R_IRQ_MASK0_CLR__ata_irq0__BITNR 8
  3598. #define R_IRQ_MASK0_CLR__ata_irq0__WIDTH 1
  3599. #define R_IRQ_MASK0_CLR__ata_irq0__clr 1
  3600. #define R_IRQ_MASK0_CLR__ata_irq0__nop 0
  3601. #define R_IRQ_MASK0_CLR__mio__BITNR 8
  3602. #define R_IRQ_MASK0_CLR__mio__WIDTH 1
  3603. #define R_IRQ_MASK0_CLR__mio__clr 1
  3604. #define R_IRQ_MASK0_CLR__mio__nop 0
  3605. #define R_IRQ_MASK0_CLR__scsi0__BITNR 8
  3606. #define R_IRQ_MASK0_CLR__scsi0__WIDTH 1
  3607. #define R_IRQ_MASK0_CLR__scsi0__clr 1
  3608. #define R_IRQ_MASK0_CLR__scsi0__nop 0
  3609. #define R_IRQ_MASK0_CLR__ata_dmaend__BITNR 7
  3610. #define R_IRQ_MASK0_CLR__ata_dmaend__WIDTH 1
  3611. #define R_IRQ_MASK0_CLR__ata_dmaend__clr 1
  3612. #define R_IRQ_MASK0_CLR__ata_dmaend__nop 0
  3613. #define R_IRQ_MASK0_CLR__irq_ext_vector_nr__BITNR 5
  3614. #define R_IRQ_MASK0_CLR__irq_ext_vector_nr__WIDTH 1
  3615. #define R_IRQ_MASK0_CLR__irq_ext_vector_nr__clr 1
  3616. #define R_IRQ_MASK0_CLR__irq_ext_vector_nr__nop 0
  3617. #define R_IRQ_MASK0_CLR__irq_int_vector_nr__BITNR 4
  3618. #define R_IRQ_MASK0_CLR__irq_int_vector_nr__WIDTH 1
  3619. #define R_IRQ_MASK0_CLR__irq_int_vector_nr__clr 1
  3620. #define R_IRQ_MASK0_CLR__irq_int_vector_nr__nop 0
  3621. #define R_IRQ_MASK0_CLR__ext_dma1__BITNR 3
  3622. #define R_IRQ_MASK0_CLR__ext_dma1__WIDTH 1
  3623. #define R_IRQ_MASK0_CLR__ext_dma1__clr 1
  3624. #define R_IRQ_MASK0_CLR__ext_dma1__nop 0
  3625. #define R_IRQ_MASK0_CLR__ext_dma0__BITNR 2
  3626. #define R_IRQ_MASK0_CLR__ext_dma0__WIDTH 1
  3627. #define R_IRQ_MASK0_CLR__ext_dma0__clr 1
  3628. #define R_IRQ_MASK0_CLR__ext_dma0__nop 0
  3629. #define R_IRQ_MASK0_CLR__timer1__BITNR 1
  3630. #define R_IRQ_MASK0_CLR__timer1__WIDTH 1
  3631. #define R_IRQ_MASK0_CLR__timer1__clr 1
  3632. #define R_IRQ_MASK0_CLR__timer1__nop 0
  3633. #define R_IRQ_MASK0_CLR__timer0__BITNR 0
  3634. #define R_IRQ_MASK0_CLR__timer0__WIDTH 1
  3635. #define R_IRQ_MASK0_CLR__timer0__clr 1
  3636. #define R_IRQ_MASK0_CLR__timer0__nop 0
  3637. #define R_IRQ_READ0 (IO_TYPECAST_RO_UDWORD 0xb00000c4)
  3638. #define R_IRQ_READ0__nmi_pin__BITNR 31
  3639. #define R_IRQ_READ0__nmi_pin__WIDTH 1
  3640. #define R_IRQ_READ0__nmi_pin__active 1
  3641. #define R_IRQ_READ0__nmi_pin__inactive 0
  3642. #define R_IRQ_READ0__watchdog_nmi__BITNR 30
  3643. #define R_IRQ_READ0__watchdog_nmi__WIDTH 1
  3644. #define R_IRQ_READ0__watchdog_nmi__active 1
  3645. #define R_IRQ_READ0__watchdog_nmi__inactive 0
  3646. #define R_IRQ_READ0__sqe_test_error__BITNR 29
  3647. #define R_IRQ_READ0__sqe_test_error__WIDTH 1
  3648. #define R_IRQ_READ0__sqe_test_error__active 1
  3649. #define R_IRQ_READ0__sqe_test_error__inactive 0
  3650. #define R_IRQ_READ0__carrier_loss__BITNR 28
  3651. #define R_IRQ_READ0__carrier_loss__WIDTH 1
  3652. #define R_IRQ_READ0__carrier_loss__active 1
  3653. #define R_IRQ_READ0__carrier_loss__inactive 0
  3654. #define R_IRQ_READ0__deferred__BITNR 27
  3655. #define R_IRQ_READ0__deferred__WIDTH 1
  3656. #define R_IRQ_READ0__deferred__active 1
  3657. #define R_IRQ_READ0__deferred__inactive 0
  3658. #define R_IRQ_READ0__late_col__BITNR 26
  3659. #define R_IRQ_READ0__late_col__WIDTH 1
  3660. #define R_IRQ_READ0__late_col__active 1
  3661. #define R_IRQ_READ0__late_col__inactive 0
  3662. #define R_IRQ_READ0__multiple_col__BITNR 25
  3663. #define R_IRQ_READ0__multiple_col__WIDTH 1
  3664. #define R_IRQ_READ0__multiple_col__active 1
  3665. #define R_IRQ_READ0__multiple_col__inactive 0
  3666. #define R_IRQ_READ0__single_col__BITNR 24
  3667. #define R_IRQ_READ0__single_col__WIDTH 1
  3668. #define R_IRQ_READ0__single_col__active 1
  3669. #define R_IRQ_READ0__single_col__inactive 0
  3670. #define R_IRQ_READ0__congestion__BITNR 23
  3671. #define R_IRQ_READ0__congestion__WIDTH 1
  3672. #define R_IRQ_READ0__congestion__active 1
  3673. #define R_IRQ_READ0__congestion__inactive 0
  3674. #define R_IRQ_READ0__oversize__BITNR 22
  3675. #define R_IRQ_READ0__oversize__WIDTH 1
  3676. #define R_IRQ_READ0__oversize__active 1
  3677. #define R_IRQ_READ0__oversize__inactive 0
  3678. #define R_IRQ_READ0__alignment_error__BITNR 21
  3679. #define R_IRQ_READ0__alignment_error__WIDTH 1
  3680. #define R_IRQ_READ0__alignment_error__active 1
  3681. #define R_IRQ_READ0__alignment_error__inactive 0
  3682. #define R_IRQ_READ0__crc_error__BITNR 20
  3683. #define R_IRQ_READ0__crc_error__WIDTH 1
  3684. #define R_IRQ_READ0__crc_error__active 1
  3685. #define R_IRQ_READ0__crc_error__inactive 0
  3686. #define R_IRQ_READ0__overrun__BITNR 19
  3687. #define R_IRQ_READ0__overrun__WIDTH 1
  3688. #define R_IRQ_READ0__overrun__active 1
  3689. #define R_IRQ_READ0__overrun__inactive 0
  3690. #define R_IRQ_READ0__underrun__BITNR 18
  3691. #define R_IRQ_READ0__underrun__WIDTH 1
  3692. #define R_IRQ_READ0__underrun__active 1
  3693. #define R_IRQ_READ0__underrun__inactive 0
  3694. #define R_IRQ_READ0__excessive_col__BITNR 17
  3695. #define R_IRQ_READ0__excessive_col__WIDTH 1
  3696. #define R_IRQ_READ0__excessive_col__active 1
  3697. #define R_IRQ_READ0__excessive_col__inactive 0
  3698. #define R_IRQ_READ0__mdio__BITNR 16
  3699. #define R_IRQ_READ0__mdio__WIDTH 1
  3700. #define R_IRQ_READ0__mdio__active 1
  3701. #define R_IRQ_READ0__mdio__inactive 0
  3702. #define R_IRQ_READ0__ata_drq3__BITNR 15
  3703. #define R_IRQ_READ0__ata_drq3__WIDTH 1
  3704. #define R_IRQ_READ0__ata_drq3__active 1
  3705. #define R_IRQ_READ0__ata_drq3__inactive 0
  3706. #define R_IRQ_READ0__ata_drq2__BITNR 14
  3707. #define R_IRQ_READ0__ata_drq2__WIDTH 1
  3708. #define R_IRQ_READ0__ata_drq2__active 1
  3709. #define R_IRQ_READ0__ata_drq2__inactive 0
  3710. #define R_IRQ_READ0__ata_drq1__BITNR 13
  3711. #define R_IRQ_READ0__ata_drq1__WIDTH 1
  3712. #define R_IRQ_READ0__ata_drq1__active 1
  3713. #define R_IRQ_READ0__ata_drq1__inactive 0
  3714. #define R_IRQ_READ0__ata_drq0__BITNR 12
  3715. #define R_IRQ_READ0__ata_drq0__WIDTH 1
  3716. #define R_IRQ_READ0__ata_drq0__active 1
  3717. #define R_IRQ_READ0__ata_drq0__inactive 0
  3718. #define R_IRQ_READ0__par0_ecp_cmd__BITNR 11
  3719. #define R_IRQ_READ0__par0_ecp_cmd__WIDTH 1
  3720. #define R_IRQ_READ0__par0_ecp_cmd__active 1
  3721. #define R_IRQ_READ0__par0_ecp_cmd__inactive 0
  3722. #define R_IRQ_READ0__ata_irq3__BITNR 11
  3723. #define R_IRQ_READ0__ata_irq3__WIDTH 1
  3724. #define R_IRQ_READ0__ata_irq3__active 1
  3725. #define R_IRQ_READ0__ata_irq3__inactive 0
  3726. #define R_IRQ_READ0__par0_peri__BITNR 10
  3727. #define R_IRQ_READ0__par0_peri__WIDTH 1
  3728. #define R_IRQ_READ0__par0_peri__active 1
  3729. #define R_IRQ_READ0__par0_peri__inactive 0
  3730. #define R_IRQ_READ0__ata_irq2__BITNR 10
  3731. #define R_IRQ_READ0__ata_irq2__WIDTH 1
  3732. #define R_IRQ_READ0__ata_irq2__active 1
  3733. #define R_IRQ_READ0__ata_irq2__inactive 0
  3734. #define R_IRQ_READ0__par0_data__BITNR 9
  3735. #define R_IRQ_READ0__par0_data__WIDTH 1
  3736. #define R_IRQ_READ0__par0_data__active 1
  3737. #define R_IRQ_READ0__par0_data__inactive 0
  3738. #define R_IRQ_READ0__ata_irq1__BITNR 9
  3739. #define R_IRQ_READ0__ata_irq1__WIDTH 1
  3740. #define R_IRQ_READ0__ata_irq1__active 1
  3741. #define R_IRQ_READ0__ata_irq1__inactive 0
  3742. #define R_IRQ_READ0__par0_ready__BITNR 8
  3743. #define R_IRQ_READ0__par0_ready__WIDTH 1
  3744. #define R_IRQ_READ0__par0_ready__active 1
  3745. #define R_IRQ_READ0__par0_ready__inactive 0
  3746. #define R_IRQ_READ0__ata_irq0__BITNR 8
  3747. #define R_IRQ_READ0__ata_irq0__WIDTH 1
  3748. #define R_IRQ_READ0__ata_irq0__active 1
  3749. #define R_IRQ_READ0__ata_irq0__inactive 0
  3750. #define R_IRQ_READ0__mio__BITNR 8
  3751. #define R_IRQ_READ0__mio__WIDTH 1
  3752. #define R_IRQ_READ0__mio__active 1
  3753. #define R_IRQ_READ0__mio__inactive 0
  3754. #define R_IRQ_READ0__scsi0__BITNR 8
  3755. #define R_IRQ_READ0__scsi0__WIDTH 1
  3756. #define R_IRQ_READ0__scsi0__active 1
  3757. #define R_IRQ_READ0__scsi0__inactive 0
  3758. #define R_IRQ_READ0__ata_dmaend__BITNR 7
  3759. #define R_IRQ_READ0__ata_dmaend__WIDTH 1
  3760. #define R_IRQ_READ0__ata_dmaend__active 1
  3761. #define R_IRQ_READ0__ata_dmaend__inactive 0
  3762. #define R_IRQ_READ0__irq_ext_vector_nr__BITNR 5
  3763. #define R_IRQ_READ0__irq_ext_vector_nr__WIDTH 1
  3764. #define R_IRQ_READ0__irq_ext_vector_nr__active 1
  3765. #define R_IRQ_READ0__irq_ext_vector_nr__inactive 0
  3766. #define R_IRQ_READ0__irq_int_vector_nr__BITNR 4
  3767. #define R_IRQ_READ0__irq_int_vector_nr__WIDTH 1
  3768. #define R_IRQ_READ0__irq_int_vector_nr__active 1
  3769. #define R_IRQ_READ0__irq_int_vector_nr__inactive 0
  3770. #define R_IRQ_READ0__ext_dma1__BITNR 3
  3771. #define R_IRQ_READ0__ext_dma1__WIDTH 1
  3772. #define R_IRQ_READ0__ext_dma1__active 1
  3773. #define R_IRQ_READ0__ext_dma1__inactive 0
  3774. #define R_IRQ_READ0__ext_dma0__BITNR 2
  3775. #define R_IRQ_READ0__ext_dma0__WIDTH 1
  3776. #define R_IRQ_READ0__ext_dma0__active 1
  3777. #define R_IRQ_READ0__ext_dma0__inactive 0
  3778. #define R_IRQ_READ0__timer1__BITNR 1
  3779. #define R_IRQ_READ0__timer1__WIDTH 1
  3780. #define R_IRQ_READ0__timer1__active 1
  3781. #define R_IRQ_READ0__timer1__inactive 0
  3782. #define R_IRQ_READ0__timer0__BITNR 0
  3783. #define R_IRQ_READ0__timer0__WIDTH 1
  3784. #define R_IRQ_READ0__timer0__active 1
  3785. #define R_IRQ_READ0__timer0__inactive 0
  3786. #define R_IRQ_MASK0_SET (IO_TYPECAST_UDWORD 0xb00000c4)
  3787. #define R_IRQ_MASK0_SET__nmi_pin__BITNR 31
  3788. #define R_IRQ_MASK0_SET__nmi_pin__WIDTH 1
  3789. #define R_IRQ_MASK0_SET__nmi_pin__set 1
  3790. #define R_IRQ_MASK0_SET__nmi_pin__nop 0
  3791. #define R_IRQ_MASK0_SET__watchdog_nmi__BITNR 30
  3792. #define R_IRQ_MASK0_SET__watchdog_nmi__WIDTH 1
  3793. #define R_IRQ_MASK0_SET__watchdog_nmi__set 1
  3794. #define R_IRQ_MASK0_SET__watchdog_nmi__nop 0
  3795. #define R_IRQ_MASK0_SET__sqe_test_error__BITNR 29
  3796. #define R_IRQ_MASK0_SET__sqe_test_error__WIDTH 1
  3797. #define R_IRQ_MASK0_SET__sqe_test_error__set 1
  3798. #define R_IRQ_MASK0_SET__sqe_test_error__nop 0
  3799. #define R_IRQ_MASK0_SET__carrier_loss__BITNR 28
  3800. #define R_IRQ_MASK0_SET__carrier_loss__WIDTH 1
  3801. #define R_IRQ_MASK0_SET__carrier_loss__set 1
  3802. #define R_IRQ_MASK0_SET__carrier_loss__nop 0
  3803. #define R_IRQ_MASK0_SET__deferred__BITNR 27
  3804. #define R_IRQ_MASK0_SET__deferred__WIDTH 1
  3805. #define R_IRQ_MASK0_SET__deferred__set 1
  3806. #define R_IRQ_MASK0_SET__deferred__nop 0
  3807. #define R_IRQ_MASK0_SET__late_col__BITNR 26
  3808. #define R_IRQ_MASK0_SET__late_col__WIDTH 1
  3809. #define R_IRQ_MASK0_SET__late_col__set 1
  3810. #define R_IRQ_MASK0_SET__late_col__nop 0
  3811. #define R_IRQ_MASK0_SET__multiple_col__BITNR 25
  3812. #define R_IRQ_MASK0_SET__multiple_col__WIDTH 1
  3813. #define R_IRQ_MASK0_SET__multiple_col__set 1
  3814. #define R_IRQ_MASK0_SET__multiple_col__nop 0
  3815. #define R_IRQ_MASK0_SET__single_col__BITNR 24
  3816. #define R_IRQ_MASK0_SET__single_col__WIDTH 1
  3817. #define R_IRQ_MASK0_SET__single_col__set 1
  3818. #define R_IRQ_MASK0_SET__single_col__nop 0
  3819. #define R_IRQ_MASK0_SET__congestion__BITNR 23
  3820. #define R_IRQ_MASK0_SET__congestion__WIDTH 1
  3821. #define R_IRQ_MASK0_SET__congestion__set 1
  3822. #define R_IRQ_MASK0_SET__congestion__nop 0
  3823. #define R_IRQ_MASK0_SET__oversize__BITNR 22
  3824. #define R_IRQ_MASK0_SET__oversize__WIDTH 1
  3825. #define R_IRQ_MASK0_SET__oversize__set 1
  3826. #define R_IRQ_MASK0_SET__oversize__nop 0
  3827. #define R_IRQ_MASK0_SET__alignment_error__BITNR 21
  3828. #define R_IRQ_MASK0_SET__alignment_error__WIDTH 1
  3829. #define R_IRQ_MASK0_SET__alignment_error__set 1
  3830. #define R_IRQ_MASK0_SET__alignment_error__nop 0
  3831. #define R_IRQ_MASK0_SET__crc_error__BITNR 20
  3832. #define R_IRQ_MASK0_SET__crc_error__WIDTH 1
  3833. #define R_IRQ_MASK0_SET__crc_error__set 1
  3834. #define R_IRQ_MASK0_SET__crc_error__nop 0
  3835. #define R_IRQ_MASK0_SET__overrun__BITNR 19
  3836. #define R_IRQ_MASK0_SET__overrun__WIDTH 1
  3837. #define R_IRQ_MASK0_SET__overrun__set 1
  3838. #define R_IRQ_MASK0_SET__overrun__nop 0
  3839. #define R_IRQ_MASK0_SET__underrun__BITNR 18
  3840. #define R_IRQ_MASK0_SET__underrun__WIDTH 1
  3841. #define R_IRQ_MASK0_SET__underrun__set 1
  3842. #define R_IRQ_MASK0_SET__underrun__nop 0
  3843. #define R_IRQ_MASK0_SET__excessive_col__BITNR 17
  3844. #define R_IRQ_MASK0_SET__excessive_col__WIDTH 1
  3845. #define R_IRQ_MASK0_SET__excessive_col__set 1
  3846. #define R_IRQ_MASK0_SET__excessive_col__nop 0
  3847. #define R_IRQ_MASK0_SET__mdio__BITNR 16
  3848. #define R_IRQ_MASK0_SET__mdio__WIDTH 1
  3849. #define R_IRQ_MASK0_SET__mdio__set 1
  3850. #define R_IRQ_MASK0_SET__mdio__nop 0
  3851. #define R_IRQ_MASK0_SET__ata_drq3__BITNR 15
  3852. #define R_IRQ_MASK0_SET__ata_drq3__WIDTH 1
  3853. #define R_IRQ_MASK0_SET__ata_drq3__set 1
  3854. #define R_IRQ_MASK0_SET__ata_drq3__nop 0
  3855. #define R_IRQ_MASK0_SET__ata_drq2__BITNR 14
  3856. #define R_IRQ_MASK0_SET__ata_drq2__WIDTH 1
  3857. #define R_IRQ_MASK0_SET__ata_drq2__set 1
  3858. #define R_IRQ_MASK0_SET__ata_drq2__nop 0
  3859. #define R_IRQ_MASK0_SET__ata_drq1__BITNR 13
  3860. #define R_IRQ_MASK0_SET__ata_drq1__WIDTH 1
  3861. #define R_IRQ_MASK0_SET__ata_drq1__set 1
  3862. #define R_IRQ_MASK0_SET__ata_drq1__nop 0
  3863. #define R_IRQ_MASK0_SET__ata_drq0__BITNR 12
  3864. #define R_IRQ_MASK0_SET__ata_drq0__WIDTH 1
  3865. #define R_IRQ_MASK0_SET__ata_drq0__set 1
  3866. #define R_IRQ_MASK0_SET__ata_drq0__nop 0
  3867. #define R_IRQ_MASK0_SET__par0_ecp_cmd__BITNR 11
  3868. #define R_IRQ_MASK0_SET__par0_ecp_cmd__WIDTH 1
  3869. #define R_IRQ_MASK0_SET__par0_ecp_cmd__set 1
  3870. #define R_IRQ_MASK0_SET__par0_ecp_cmd__nop 0
  3871. #define R_IRQ_MASK0_SET__ata_irq3__BITNR 11
  3872. #define R_IRQ_MASK0_SET__ata_irq3__WIDTH 1
  3873. #define R_IRQ_MASK0_SET__ata_irq3__set 1
  3874. #define R_IRQ_MASK0_SET__ata_irq3__nop 0
  3875. #define R_IRQ_MASK0_SET__par0_peri__BITNR 10
  3876. #define R_IRQ_MASK0_SET__par0_peri__WIDTH 1
  3877. #define R_IRQ_MASK0_SET__par0_peri__set 1
  3878. #define R_IRQ_MASK0_SET__par0_peri__nop 0
  3879. #define R_IRQ_MASK0_SET__ata_irq2__BITNR 10
  3880. #define R_IRQ_MASK0_SET__ata_irq2__WIDTH 1
  3881. #define R_IRQ_MASK0_SET__ata_irq2__set 1
  3882. #define R_IRQ_MASK0_SET__ata_irq2__nop 0
  3883. #define R_IRQ_MASK0_SET__par0_data__BITNR 9
  3884. #define R_IRQ_MASK0_SET__par0_data__WIDTH 1
  3885. #define R_IRQ_MASK0_SET__par0_data__set 1
  3886. #define R_IRQ_MASK0_SET__par0_data__nop 0
  3887. #define R_IRQ_MASK0_SET__ata_irq1__BITNR 9
  3888. #define R_IRQ_MASK0_SET__ata_irq1__WIDTH 1
  3889. #define R_IRQ_MASK0_SET__ata_irq1__set 1
  3890. #define R_IRQ_MASK0_SET__ata_irq1__nop 0
  3891. #define R_IRQ_MASK0_SET__par0_ready__BITNR 8
  3892. #define R_IRQ_MASK0_SET__par0_ready__WIDTH 1
  3893. #define R_IRQ_MASK0_SET__par0_ready__set 1
  3894. #define R_IRQ_MASK0_SET__par0_ready__nop 0
  3895. #define R_IRQ_MASK0_SET__ata_irq0__BITNR 8
  3896. #define R_IRQ_MASK0_SET__ata_irq0__WIDTH 1
  3897. #define R_IRQ_MASK0_SET__ata_irq0__set 1
  3898. #define R_IRQ_MASK0_SET__ata_irq0__nop 0
  3899. #define R_IRQ_MASK0_SET__mio__BITNR 8
  3900. #define R_IRQ_MASK0_SET__mio__WIDTH 1
  3901. #define R_IRQ_MASK0_SET__mio__set 1
  3902. #define R_IRQ_MASK0_SET__mio__nop 0
  3903. #define R_IRQ_MASK0_SET__scsi0__BITNR 8
  3904. #define R_IRQ_MASK0_SET__scsi0__WIDTH 1
  3905. #define R_IRQ_MASK0_SET__scsi0__set 1
  3906. #define R_IRQ_MASK0_SET__scsi0__nop 0
  3907. #define R_IRQ_MASK0_SET__ata_dmaend__BITNR 7
  3908. #define R_IRQ_MASK0_SET__ata_dmaend__WIDTH 1
  3909. #define R_IRQ_MASK0_SET__ata_dmaend__set 1
  3910. #define R_IRQ_MASK0_SET__ata_dmaend__nop 0
  3911. #define R_IRQ_MASK0_SET__irq_ext_vector_nr__BITNR 5
  3912. #define R_IRQ_MASK0_SET__irq_ext_vector_nr__WIDTH 1
  3913. #define R_IRQ_MASK0_SET__irq_ext_vector_nr__set 1
  3914. #define R_IRQ_MASK0_SET__irq_ext_vector_nr__nop 0
  3915. #define R_IRQ_MASK0_SET__irq_int_vector_nr__BITNR 4
  3916. #define R_IRQ_MASK0_SET__irq_int_vector_nr__WIDTH 1
  3917. #define R_IRQ_MASK0_SET__irq_int_vector_nr__set 1
  3918. #define R_IRQ_MASK0_SET__irq_int_vector_nr__nop 0
  3919. #define R_IRQ_MASK0_SET__ext_dma1__BITNR 3
  3920. #define R_IRQ_MASK0_SET__ext_dma1__WIDTH 1
  3921. #define R_IRQ_MASK0_SET__ext_dma1__set 1
  3922. #define R_IRQ_MASK0_SET__ext_dma1__nop 0
  3923. #define R_IRQ_MASK0_SET__ext_dma0__BITNR 2
  3924. #define R_IRQ_MASK0_SET__ext_dma0__WIDTH 1
  3925. #define R_IRQ_MASK0_SET__ext_dma0__set 1
  3926. #define R_IRQ_MASK0_SET__ext_dma0__nop 0
  3927. #define R_IRQ_MASK0_SET__timer1__BITNR 1
  3928. #define R_IRQ_MASK0_SET__timer1__WIDTH 1
  3929. #define R_IRQ_MASK0_SET__timer1__set 1
  3930. #define R_IRQ_MASK0_SET__timer1__nop 0
  3931. #define R_IRQ_MASK0_SET__timer0__BITNR 0
  3932. #define R_IRQ_MASK0_SET__timer0__WIDTH 1
  3933. #define R_IRQ_MASK0_SET__timer0__set 1
  3934. #define R_IRQ_MASK0_SET__timer0__nop 0
  3935. #define R_IRQ_MASK1_RD (IO_TYPECAST_RO_UDWORD 0xb00000c8)
  3936. #define R_IRQ_MASK1_RD__sw_int7__BITNR 31
  3937. #define R_IRQ_MASK1_RD__sw_int7__WIDTH 1
  3938. #define R_IRQ_MASK1_RD__sw_int7__active 1
  3939. #define R_IRQ_MASK1_RD__sw_int7__inactive 0
  3940. #define R_IRQ_MASK1_RD__sw_int6__BITNR 30
  3941. #define R_IRQ_MASK1_RD__sw_int6__WIDTH 1
  3942. #define R_IRQ_MASK1_RD__sw_int6__active 1
  3943. #define R_IRQ_MASK1_RD__sw_int6__inactive 0
  3944. #define R_IRQ_MASK1_RD__sw_int5__BITNR 29
  3945. #define R_IRQ_MASK1_RD__sw_int5__WIDTH 1
  3946. #define R_IRQ_MASK1_RD__sw_int5__active 1
  3947. #define R_IRQ_MASK1_RD__sw_int5__inactive 0
  3948. #define R_IRQ_MASK1_RD__sw_int4__BITNR 28
  3949. #define R_IRQ_MASK1_RD__sw_int4__WIDTH 1
  3950. #define R_IRQ_MASK1_RD__sw_int4__active 1
  3951. #define R_IRQ_MASK1_RD__sw_int4__inactive 0
  3952. #define R_IRQ_MASK1_RD__sw_int3__BITNR 27
  3953. #define R_IRQ_MASK1_RD__sw_int3__WIDTH 1
  3954. #define R_IRQ_MASK1_RD__sw_int3__active 1
  3955. #define R_IRQ_MASK1_RD__sw_int3__inactive 0
  3956. #define R_IRQ_MASK1_RD__sw_int2__BITNR 26
  3957. #define R_IRQ_MASK1_RD__sw_int2__WIDTH 1
  3958. #define R_IRQ_MASK1_RD__sw_int2__active 1
  3959. #define R_IRQ_MASK1_RD__sw_int2__inactive 0
  3960. #define R_IRQ_MASK1_RD__sw_int1__BITNR 25
  3961. #define R_IRQ_MASK1_RD__sw_int1__WIDTH 1
  3962. #define R_IRQ_MASK1_RD__sw_int1__active 1
  3963. #define R_IRQ_MASK1_RD__sw_int1__inactive 0
  3964. #define R_IRQ_MASK1_RD__sw_int0__BITNR 24
  3965. #define R_IRQ_MASK1_RD__sw_int0__WIDTH 1
  3966. #define R_IRQ_MASK1_RD__sw_int0__active 1
  3967. #define R_IRQ_MASK1_RD__sw_int0__inactive 0
  3968. #define R_IRQ_MASK1_RD__par1_ecp_cmd__BITNR 19
  3969. #define R_IRQ_MASK1_RD__par1_ecp_cmd__WIDTH 1
  3970. #define R_IRQ_MASK1_RD__par1_ecp_cmd__active 1
  3971. #define R_IRQ_MASK1_RD__par1_ecp_cmd__inactive 0
  3972. #define R_IRQ_MASK1_RD__par1_peri__BITNR 18
  3973. #define R_IRQ_MASK1_RD__par1_peri__WIDTH 1
  3974. #define R_IRQ_MASK1_RD__par1_peri__active 1
  3975. #define R_IRQ_MASK1_RD__par1_peri__inactive 0
  3976. #define R_IRQ_MASK1_RD__par1_data__BITNR 17
  3977. #define R_IRQ_MASK1_RD__par1_data__WIDTH 1
  3978. #define R_IRQ_MASK1_RD__par1_data__active 1
  3979. #define R_IRQ_MASK1_RD__par1_data__inactive 0
  3980. #define R_IRQ_MASK1_RD__par1_ready__BITNR 16
  3981. #define R_IRQ_MASK1_RD__par1_ready__WIDTH 1
  3982. #define R_IRQ_MASK1_RD__par1_ready__active 1
  3983. #define R_IRQ_MASK1_RD__par1_ready__inactive 0
  3984. #define R_IRQ_MASK1_RD__scsi1__BITNR 16
  3985. #define R_IRQ_MASK1_RD__scsi1__WIDTH 1
  3986. #define R_IRQ_MASK1_RD__scsi1__active 1
  3987. #define R_IRQ_MASK1_RD__scsi1__inactive 0
  3988. #define R_IRQ_MASK1_RD__ser3_ready__BITNR 15
  3989. #define R_IRQ_MASK1_RD__ser3_ready__WIDTH 1
  3990. #define R_IRQ_MASK1_RD__ser3_ready__active 1
  3991. #define R_IRQ_MASK1_RD__ser3_ready__inactive 0
  3992. #define R_IRQ_MASK1_RD__ser3_data__BITNR 14
  3993. #define R_IRQ_MASK1_RD__ser3_data__WIDTH 1
  3994. #define R_IRQ_MASK1_RD__ser3_data__active 1
  3995. #define R_IRQ_MASK1_RD__ser3_data__inactive 0
  3996. #define R_IRQ_MASK1_RD__ser2_ready__BITNR 13
  3997. #define R_IRQ_MASK1_RD__ser2_ready__WIDTH 1
  3998. #define R_IRQ_MASK1_RD__ser2_ready__active 1
  3999. #define R_IRQ_MASK1_RD__ser2_ready__inactive 0
  4000. #define R_IRQ_MASK1_RD__ser2_data__BITNR 12
  4001. #define R_IRQ_MASK1_RD__ser2_data__WIDTH 1
  4002. #define R_IRQ_MASK1_RD__ser2_data__active 1
  4003. #define R_IRQ_MASK1_RD__ser2_data__inactive 0
  4004. #define R_IRQ_MASK1_RD__ser1_ready__BITNR 11
  4005. #define R_IRQ_MASK1_RD__ser1_ready__WIDTH 1
  4006. #define R_IRQ_MASK1_RD__ser1_ready__active 1
  4007. #define R_IRQ_MASK1_RD__ser1_ready__inactive 0
  4008. #define R_IRQ_MASK1_RD__ser1_data__BITNR 10
  4009. #define R_IRQ_MASK1_RD__ser1_data__WIDTH 1
  4010. #define R_IRQ_MASK1_RD__ser1_data__active 1
  4011. #define R_IRQ_MASK1_RD__ser1_data__inactive 0
  4012. #define R_IRQ_MASK1_RD__ser0_ready__BITNR 9
  4013. #define R_IRQ_MASK1_RD__ser0_ready__WIDTH 1
  4014. #define R_IRQ_MASK1_RD__ser0_ready__active 1
  4015. #define R_IRQ_MASK1_RD__ser0_ready__inactive 0
  4016. #define R_IRQ_MASK1_RD__ser0_data__BITNR 8
  4017. #define R_IRQ_MASK1_RD__ser0_data__WIDTH 1
  4018. #define R_IRQ_MASK1_RD__ser0_data__active 1
  4019. #define R_IRQ_MASK1_RD__ser0_data__inactive 0
  4020. #define R_IRQ_MASK1_RD__pa7__BITNR 7
  4021. #define R_IRQ_MASK1_RD__pa7__WIDTH 1
  4022. #define R_IRQ_MASK1_RD__pa7__active 1
  4023. #define R_IRQ_MASK1_RD__pa7__inactive 0
  4024. #define R_IRQ_MASK1_RD__pa6__BITNR 6
  4025. #define R_IRQ_MASK1_RD__pa6__WIDTH 1
  4026. #define R_IRQ_MASK1_RD__pa6__active 1
  4027. #define R_IRQ_MASK1_RD__pa6__inactive 0
  4028. #define R_IRQ_MASK1_RD__pa5__BITNR 5
  4029. #define R_IRQ_MASK1_RD__pa5__WIDTH 1
  4030. #define R_IRQ_MASK1_RD__pa5__active 1
  4031. #define R_IRQ_MASK1_RD__pa5__inactive 0
  4032. #define R_IRQ_MASK1_RD__pa4__BITNR 4
  4033. #define R_IRQ_MASK1_RD__pa4__WIDTH 1
  4034. #define R_IRQ_MASK1_RD__pa4__active 1
  4035. #define R_IRQ_MASK1_RD__pa4__inactive 0
  4036. #define R_IRQ_MASK1_RD__pa3__BITNR 3
  4037. #define R_IRQ_MASK1_RD__pa3__WIDTH 1
  4038. #define R_IRQ_MASK1_RD__pa3__active 1
  4039. #define R_IRQ_MASK1_RD__pa3__inactive 0
  4040. #define R_IRQ_MASK1_RD__pa2__BITNR 2
  4041. #define R_IRQ_MASK1_RD__pa2__WIDTH 1
  4042. #define R_IRQ_MASK1_RD__pa2__active 1
  4043. #define R_IRQ_MASK1_RD__pa2__inactive 0
  4044. #define R_IRQ_MASK1_RD__pa1__BITNR 1
  4045. #define R_IRQ_MASK1_RD__pa1__WIDTH 1
  4046. #define R_IRQ_MASK1_RD__pa1__active 1
  4047. #define R_IRQ_MASK1_RD__pa1__inactive 0
  4048. #define R_IRQ_MASK1_RD__pa0__BITNR 0
  4049. #define R_IRQ_MASK1_RD__pa0__WIDTH 1
  4050. #define R_IRQ_MASK1_RD__pa0__active 1
  4051. #define R_IRQ_MASK1_RD__pa0__inactive 0
  4052. #define R_IRQ_MASK1_CLR (IO_TYPECAST_UDWORD 0xb00000c8)
  4053. #define R_IRQ_MASK1_CLR__sw_int7__BITNR 31
  4054. #define R_IRQ_MASK1_CLR__sw_int7__WIDTH 1
  4055. #define R_IRQ_MASK1_CLR__sw_int7__clr 1
  4056. #define R_IRQ_MASK1_CLR__sw_int7__nop 0
  4057. #define R_IRQ_MASK1_CLR__sw_int6__BITNR 30
  4058. #define R_IRQ_MASK1_CLR__sw_int6__WIDTH 1
  4059. #define R_IRQ_MASK1_CLR__sw_int6__clr 1
  4060. #define R_IRQ_MASK1_CLR__sw_int6__nop 0
  4061. #define R_IRQ_MASK1_CLR__sw_int5__BITNR 29
  4062. #define R_IRQ_MASK1_CLR__sw_int5__WIDTH 1
  4063. #define R_IRQ_MASK1_CLR__sw_int5__clr 1
  4064. #define R_IRQ_MASK1_CLR__sw_int5__nop 0
  4065. #define R_IRQ_MASK1_CLR__sw_int4__BITNR 28
  4066. #define R_IRQ_MASK1_CLR__sw_int4__WIDTH 1
  4067. #define R_IRQ_MASK1_CLR__sw_int4__clr 1
  4068. #define R_IRQ_MASK1_CLR__sw_int4__nop 0
  4069. #define R_IRQ_MASK1_CLR__sw_int3__BITNR 27
  4070. #define R_IRQ_MASK1_CLR__sw_int3__WIDTH 1
  4071. #define R_IRQ_MASK1_CLR__sw_int3__clr 1
  4072. #define R_IRQ_MASK1_CLR__sw_int3__nop 0
  4073. #define R_IRQ_MASK1_CLR__sw_int2__BITNR 26
  4074. #define R_IRQ_MASK1_CLR__sw_int2__WIDTH 1
  4075. #define R_IRQ_MASK1_CLR__sw_int2__clr 1
  4076. #define R_IRQ_MASK1_CLR__sw_int2__nop 0
  4077. #define R_IRQ_MASK1_CLR__sw_int1__BITNR 25
  4078. #define R_IRQ_MASK1_CLR__sw_int1__WIDTH 1
  4079. #define R_IRQ_MASK1_CLR__sw_int1__clr 1
  4080. #define R_IRQ_MASK1_CLR__sw_int1__nop 0
  4081. #define R_IRQ_MASK1_CLR__sw_int0__BITNR 24
  4082. #define R_IRQ_MASK1_CLR__sw_int0__WIDTH 1
  4083. #define R_IRQ_MASK1_CLR__sw_int0__clr 1
  4084. #define R_IRQ_MASK1_CLR__sw_int0__nop 0
  4085. #define R_IRQ_MASK1_CLR__par1_ecp_cmd__BITNR 19
  4086. #define R_IRQ_MASK1_CLR__par1_ecp_cmd__WIDTH 1
  4087. #define R_IRQ_MASK1_CLR__par1_ecp_cmd__clr 1
  4088. #define R_IRQ_MASK1_CLR__par1_ecp_cmd__nop 0
  4089. #define R_IRQ_MASK1_CLR__par1_peri__BITNR 18
  4090. #define R_IRQ_MASK1_CLR__par1_peri__WIDTH 1
  4091. #define R_IRQ_MASK1_CLR__par1_peri__clr 1
  4092. #define R_IRQ_MASK1_CLR__par1_peri__nop 0
  4093. #define R_IRQ_MASK1_CLR__par1_data__BITNR 17
  4094. #define R_IRQ_MASK1_CLR__par1_data__WIDTH 1
  4095. #define R_IRQ_MASK1_CLR__par1_data__clr 1
  4096. #define R_IRQ_MASK1_CLR__par1_data__nop 0
  4097. #define R_IRQ_MASK1_CLR__par1_ready__BITNR 16
  4098. #define R_IRQ_MASK1_CLR__par1_ready__WIDTH 1
  4099. #define R_IRQ_MASK1_CLR__par1_ready__clr 1
  4100. #define R_IRQ_MASK1_CLR__par1_ready__nop 0
  4101. #define R_IRQ_MASK1_CLR__scsi1__BITNR 16
  4102. #define R_IRQ_MASK1_CLR__scsi1__WIDTH 1
  4103. #define R_IRQ_MASK1_CLR__scsi1__clr 1
  4104. #define R_IRQ_MASK1_CLR__scsi1__nop 0
  4105. #define R_IRQ_MASK1_CLR__ser3_ready__BITNR 15
  4106. #define R_IRQ_MASK1_CLR__ser3_ready__WIDTH 1
  4107. #define R_IRQ_MASK1_CLR__ser3_ready__clr 1
  4108. #define R_IRQ_MASK1_CLR__ser3_ready__nop 0
  4109. #define R_IRQ_MASK1_CLR__ser3_data__BITNR 14
  4110. #define R_IRQ_MASK1_CLR__ser3_data__WIDTH 1
  4111. #define R_IRQ_MASK1_CLR__ser3_data__clr 1
  4112. #define R_IRQ_MASK1_CLR__ser3_data__nop 0
  4113. #define R_IRQ_MASK1_CLR__ser2_ready__BITNR 13
  4114. #define R_IRQ_MASK1_CLR__ser2_ready__WIDTH 1
  4115. #define R_IRQ_MASK1_CLR__ser2_ready__clr 1
  4116. #define R_IRQ_MASK1_CLR__ser2_ready__nop 0
  4117. #define R_IRQ_MASK1_CLR__ser2_data__BITNR 12
  4118. #define R_IRQ_MASK1_CLR__ser2_data__WIDTH 1
  4119. #define R_IRQ_MASK1_CLR__ser2_data__clr 1
  4120. #define R_IRQ_MASK1_CLR__ser2_data__nop 0
  4121. #define R_IRQ_MASK1_CLR__ser1_ready__BITNR 11
  4122. #define R_IRQ_MASK1_CLR__ser1_ready__WIDTH 1
  4123. #define R_IRQ_MASK1_CLR__ser1_ready__clr 1
  4124. #define R_IRQ_MASK1_CLR__ser1_ready__nop 0
  4125. #define R_IRQ_MASK1_CLR__ser1_data__BITNR 10
  4126. #define R_IRQ_MASK1_CLR__ser1_data__WIDTH 1
  4127. #define R_IRQ_MASK1_CLR__ser1_data__clr 1
  4128. #define R_IRQ_MASK1_CLR__ser1_data__nop 0
  4129. #define R_IRQ_MASK1_CLR__ser0_ready__BITNR 9
  4130. #define R_IRQ_MASK1_CLR__ser0_ready__WIDTH 1
  4131. #define R_IRQ_MASK1_CLR__ser0_ready__clr 1
  4132. #define R_IRQ_MASK1_CLR__ser0_ready__nop 0
  4133. #define R_IRQ_MASK1_CLR__ser0_data__BITNR 8
  4134. #define R_IRQ_MASK1_CLR__ser0_data__WIDTH 1
  4135. #define R_IRQ_MASK1_CLR__ser0_data__clr 1
  4136. #define R_IRQ_MASK1_CLR__ser0_data__nop 0
  4137. #define R_IRQ_MASK1_CLR__pa7__BITNR 7
  4138. #define R_IRQ_MASK1_CLR__pa7__WIDTH 1
  4139. #define R_IRQ_MASK1_CLR__pa7__clr 1
  4140. #define R_IRQ_MASK1_CLR__pa7__nop 0
  4141. #define R_IRQ_MASK1_CLR__pa6__BITNR 6
  4142. #define R_IRQ_MASK1_CLR__pa6__WIDTH 1
  4143. #define R_IRQ_MASK1_CLR__pa6__clr 1
  4144. #define R_IRQ_MASK1_CLR__pa6__nop 0
  4145. #define R_IRQ_MASK1_CLR__pa5__BITNR 5
  4146. #define R_IRQ_MASK1_CLR__pa5__WIDTH 1
  4147. #define R_IRQ_MASK1_CLR__pa5__clr 1
  4148. #define R_IRQ_MASK1_CLR__pa5__nop 0
  4149. #define R_IRQ_MASK1_CLR__pa4__BITNR 4
  4150. #define R_IRQ_MASK1_CLR__pa4__WIDTH 1
  4151. #define R_IRQ_MASK1_CLR__pa4__clr 1
  4152. #define R_IRQ_MASK1_CLR__pa4__nop 0
  4153. #define R_IRQ_MASK1_CLR__pa3__BITNR 3
  4154. #define R_IRQ_MASK1_CLR__pa3__WIDTH 1
  4155. #define R_IRQ_MASK1_CLR__pa3__clr 1
  4156. #define R_IRQ_MASK1_CLR__pa3__nop 0
  4157. #define R_IRQ_MASK1_CLR__pa2__BITNR 2
  4158. #define R_IRQ_MASK1_CLR__pa2__WIDTH 1
  4159. #define R_IRQ_MASK1_CLR__pa2__clr 1
  4160. #define R_IRQ_MASK1_CLR__pa2__nop 0
  4161. #define R_IRQ_MASK1_CLR__pa1__BITNR 1
  4162. #define R_IRQ_MASK1_CLR__pa1__WIDTH 1
  4163. #define R_IRQ_MASK1_CLR__pa1__clr 1
  4164. #define R_IRQ_MASK1_CLR__pa1__nop 0
  4165. #define R_IRQ_MASK1_CLR__pa0__BITNR 0
  4166. #define R_IRQ_MASK1_CLR__pa0__WIDTH 1
  4167. #define R_IRQ_MASK1_CLR__pa0__clr 1
  4168. #define R_IRQ_MASK1_CLR__pa0__nop 0
  4169. #define R_IRQ_READ1 (IO_TYPECAST_RO_UDWORD 0xb00000cc)
  4170. #define R_IRQ_READ1__sw_int7__BITNR 31
  4171. #define R_IRQ_READ1__sw_int7__WIDTH 1
  4172. #define R_IRQ_READ1__sw_int7__active 1
  4173. #define R_IRQ_READ1__sw_int7__inactive 0
  4174. #define R_IRQ_READ1__sw_int6__BITNR 30
  4175. #define R_IRQ_READ1__sw_int6__WIDTH 1
  4176. #define R_IRQ_READ1__sw_int6__active 1
  4177. #define R_IRQ_READ1__sw_int6__inactive 0
  4178. #define R_IRQ_READ1__sw_int5__BITNR 29
  4179. #define R_IRQ_READ1__sw_int5__WIDTH 1
  4180. #define R_IRQ_READ1__sw_int5__active 1
  4181. #define R_IRQ_READ1__sw_int5__inactive 0
  4182. #define R_IRQ_READ1__sw_int4__BITNR 28
  4183. #define R_IRQ_READ1__sw_int4__WIDTH 1
  4184. #define R_IRQ_READ1__sw_int4__active 1
  4185. #define R_IRQ_READ1__sw_int4__inactive 0
  4186. #define R_IRQ_READ1__sw_int3__BITNR 27
  4187. #define R_IRQ_READ1__sw_int3__WIDTH 1
  4188. #define R_IRQ_READ1__sw_int3__active 1
  4189. #define R_IRQ_READ1__sw_int3__inactive 0
  4190. #define R_IRQ_READ1__sw_int2__BITNR 26
  4191. #define R_IRQ_READ1__sw_int2__WIDTH 1
  4192. #define R_IRQ_READ1__sw_int2__active 1
  4193. #define R_IRQ_READ1__sw_int2__inactive 0
  4194. #define R_IRQ_READ1__sw_int1__BITNR 25
  4195. #define R_IRQ_READ1__sw_int1__WIDTH 1
  4196. #define R_IRQ_READ1__sw_int1__active 1
  4197. #define R_IRQ_READ1__sw_int1__inactive 0
  4198. #define R_IRQ_READ1__sw_int0__BITNR 24
  4199. #define R_IRQ_READ1__sw_int0__WIDTH 1
  4200. #define R_IRQ_READ1__sw_int0__active 1
  4201. #define R_IRQ_READ1__sw_int0__inactive 0
  4202. #define R_IRQ_READ1__par1_ecp_cmd__BITNR 19
  4203. #define R_IRQ_READ1__par1_ecp_cmd__WIDTH 1
  4204. #define R_IRQ_READ1__par1_ecp_cmd__active 1
  4205. #define R_IRQ_READ1__par1_ecp_cmd__inactive 0
  4206. #define R_IRQ_READ1__par1_peri__BITNR 18
  4207. #define R_IRQ_READ1__par1_peri__WIDTH 1
  4208. #define R_IRQ_READ1__par1_peri__active 1
  4209. #define R_IRQ_READ1__par1_peri__inactive 0
  4210. #define R_IRQ_READ1__par1_data__BITNR 17
  4211. #define R_IRQ_READ1__par1_data__WIDTH 1
  4212. #define R_IRQ_READ1__par1_data__active 1
  4213. #define R_IRQ_READ1__par1_data__inactive 0
  4214. #define R_IRQ_READ1__par1_ready__BITNR 16
  4215. #define R_IRQ_READ1__par1_ready__WIDTH 1
  4216. #define R_IRQ_READ1__par1_ready__active 1
  4217. #define R_IRQ_READ1__par1_ready__inactive 0
  4218. #define R_IRQ_READ1__scsi1__BITNR 16
  4219. #define R_IRQ_READ1__scsi1__WIDTH 1
  4220. #define R_IRQ_READ1__scsi1__active 1
  4221. #define R_IRQ_READ1__scsi1__inactive 0
  4222. #define R_IRQ_READ1__ser3_ready__BITNR 15
  4223. #define R_IRQ_READ1__ser3_ready__WIDTH 1
  4224. #define R_IRQ_READ1__ser3_ready__active 1
  4225. #define R_IRQ_READ1__ser3_ready__inactive 0
  4226. #define R_IRQ_READ1__ser3_data__BITNR 14
  4227. #define R_IRQ_READ1__ser3_data__WIDTH 1
  4228. #define R_IRQ_READ1__ser3_data__active 1
  4229. #define R_IRQ_READ1__ser3_data__inactive 0
  4230. #define R_IRQ_READ1__ser2_ready__BITNR 13
  4231. #define R_IRQ_READ1__ser2_ready__WIDTH 1
  4232. #define R_IRQ_READ1__ser2_ready__active 1
  4233. #define R_IRQ_READ1__ser2_ready__inactive 0
  4234. #define R_IRQ_READ1__ser2_data__BITNR 12
  4235. #define R_IRQ_READ1__ser2_data__WIDTH 1
  4236. #define R_IRQ_READ1__ser2_data__active 1
  4237. #define R_IRQ_READ1__ser2_data__inactive 0
  4238. #define R_IRQ_READ1__ser1_ready__BITNR 11
  4239. #define R_IRQ_READ1__ser1_ready__WIDTH 1
  4240. #define R_IRQ_READ1__ser1_ready__active 1
  4241. #define R_IRQ_READ1__ser1_ready__inactive 0
  4242. #define R_IRQ_READ1__ser1_data__BITNR 10
  4243. #define R_IRQ_READ1__ser1_data__WIDTH 1
  4244. #define R_IRQ_READ1__ser1_data__active 1
  4245. #define R_IRQ_READ1__ser1_data__inactive 0
  4246. #define R_IRQ_READ1__ser0_ready__BITNR 9
  4247. #define R_IRQ_READ1__ser0_ready__WIDTH 1
  4248. #define R_IRQ_READ1__ser0_ready__active 1
  4249. #define R_IRQ_READ1__ser0_ready__inactive 0
  4250. #define R_IRQ_READ1__ser0_data__BITNR 8
  4251. #define R_IRQ_READ1__ser0_data__WIDTH 1
  4252. #define R_IRQ_READ1__ser0_data__active 1
  4253. #define R_IRQ_READ1__ser0_data__inactive 0
  4254. #define R_IRQ_READ1__pa7__BITNR 7
  4255. #define R_IRQ_READ1__pa7__WIDTH 1
  4256. #define R_IRQ_READ1__pa7__active 1
  4257. #define R_IRQ_READ1__pa7__inactive 0
  4258. #define R_IRQ_READ1__pa6__BITNR 6
  4259. #define R_IRQ_READ1__pa6__WIDTH 1
  4260. #define R_IRQ_READ1__pa6__active 1
  4261. #define R_IRQ_READ1__pa6__inactive 0
  4262. #define R_IRQ_READ1__pa5__BITNR 5
  4263. #define R_IRQ_READ1__pa5__WIDTH 1
  4264. #define R_IRQ_READ1__pa5__active 1
  4265. #define R_IRQ_READ1__pa5__inactive 0
  4266. #define R_IRQ_READ1__pa4__BITNR 4
  4267. #define R_IRQ_READ1__pa4__WIDTH 1
  4268. #define R_IRQ_READ1__pa4__active 1
  4269. #define R_IRQ_READ1__pa4__inactive 0
  4270. #define R_IRQ_READ1__pa3__BITNR 3
  4271. #define R_IRQ_READ1__pa3__WIDTH 1
  4272. #define R_IRQ_READ1__pa3__active 1
  4273. #define R_IRQ_READ1__pa3__inactive 0
  4274. #define R_IRQ_READ1__pa2__BITNR 2
  4275. #define R_IRQ_READ1__pa2__WIDTH 1
  4276. #define R_IRQ_READ1__pa2__active 1
  4277. #define R_IRQ_READ1__pa2__inactive 0
  4278. #define R_IRQ_READ1__pa1__BITNR 1
  4279. #define R_IRQ_READ1__pa1__WIDTH 1
  4280. #define R_IRQ_READ1__pa1__active 1
  4281. #define R_IRQ_READ1__pa1__inactive 0
  4282. #define R_IRQ_READ1__pa0__BITNR 0
  4283. #define R_IRQ_READ1__pa0__WIDTH 1
  4284. #define R_IRQ_READ1__pa0__active 1
  4285. #define R_IRQ_READ1__pa0__inactive 0
  4286. #define R_IRQ_MASK1_SET (IO_TYPECAST_UDWORD 0xb00000cc)
  4287. #define R_IRQ_MASK1_SET__sw_int7__BITNR 31
  4288. #define R_IRQ_MASK1_SET__sw_int7__WIDTH 1
  4289. #define R_IRQ_MASK1_SET__sw_int7__set 1
  4290. #define R_IRQ_MASK1_SET__sw_int7__nop 0
  4291. #define R_IRQ_MASK1_SET__sw_int6__BITNR 30
  4292. #define R_IRQ_MASK1_SET__sw_int6__WIDTH 1
  4293. #define R_IRQ_MASK1_SET__sw_int6__set 1
  4294. #define R_IRQ_MASK1_SET__sw_int6__nop 0
  4295. #define R_IRQ_MASK1_SET__sw_int5__BITNR 29
  4296. #define R_IRQ_MASK1_SET__sw_int5__WIDTH 1
  4297. #define R_IRQ_MASK1_SET__sw_int5__set 1
  4298. #define R_IRQ_MASK1_SET__sw_int5__nop 0
  4299. #define R_IRQ_MASK1_SET__sw_int4__BITNR 28
  4300. #define R_IRQ_MASK1_SET__sw_int4__WIDTH 1
  4301. #define R_IRQ_MASK1_SET__sw_int4__set 1
  4302. #define R_IRQ_MASK1_SET__sw_int4__nop 0
  4303. #define R_IRQ_MASK1_SET__sw_int3__BITNR 27
  4304. #define R_IRQ_MASK1_SET__sw_int3__WIDTH 1
  4305. #define R_IRQ_MASK1_SET__sw_int3__set 1
  4306. #define R_IRQ_MASK1_SET__sw_int3__nop 0
  4307. #define R_IRQ_MASK1_SET__sw_int2__BITNR 26
  4308. #define R_IRQ_MASK1_SET__sw_int2__WIDTH 1
  4309. #define R_IRQ_MASK1_SET__sw_int2__set 1
  4310. #define R_IRQ_MASK1_SET__sw_int2__nop 0
  4311. #define R_IRQ_MASK1_SET__sw_int1__BITNR 25
  4312. #define R_IRQ_MASK1_SET__sw_int1__WIDTH 1
  4313. #define R_IRQ_MASK1_SET__sw_int1__set 1
  4314. #define R_IRQ_MASK1_SET__sw_int1__nop 0
  4315. #define R_IRQ_MASK1_SET__sw_int0__BITNR 24
  4316. #define R_IRQ_MASK1_SET__sw_int0__WIDTH 1
  4317. #define R_IRQ_MASK1_SET__sw_int0__set 1
  4318. #define R_IRQ_MASK1_SET__sw_int0__nop 0
  4319. #define R_IRQ_MASK1_SET__par1_ecp_cmd__BITNR 19
  4320. #define R_IRQ_MASK1_SET__par1_ecp_cmd__WIDTH 1
  4321. #define R_IRQ_MASK1_SET__par1_ecp_cmd__set 1
  4322. #define R_IRQ_MASK1_SET__par1_ecp_cmd__nop 0
  4323. #define R_IRQ_MASK1_SET__par1_peri__BITNR 18
  4324. #define R_IRQ_MASK1_SET__par1_peri__WIDTH 1
  4325. #define R_IRQ_MASK1_SET__par1_peri__set 1
  4326. #define R_IRQ_MASK1_SET__par1_peri__nop 0
  4327. #define R_IRQ_MASK1_SET__par1_data__BITNR 17
  4328. #define R_IRQ_MASK1_SET__par1_data__WIDTH 1
  4329. #define R_IRQ_MASK1_SET__par1_data__set 1
  4330. #define R_IRQ_MASK1_SET__par1_data__nop 0
  4331. #define R_IRQ_MASK1_SET__par1_ready__BITNR 16
  4332. #define R_IRQ_MASK1_SET__par1_ready__WIDTH 1
  4333. #define R_IRQ_MASK1_SET__par1_ready__set 1
  4334. #define R_IRQ_MASK1_SET__par1_ready__nop 0
  4335. #define R_IRQ_MASK1_SET__scsi1__BITNR 16
  4336. #define R_IRQ_MASK1_SET__scsi1__WIDTH 1
  4337. #define R_IRQ_MASK1_SET__scsi1__set 1
  4338. #define R_IRQ_MASK1_SET__scsi1__nop 0
  4339. #define R_IRQ_MASK1_SET__ser3_ready__BITNR 15
  4340. #define R_IRQ_MASK1_SET__ser3_ready__WIDTH 1
  4341. #define R_IRQ_MASK1_SET__ser3_ready__set 1
  4342. #define R_IRQ_MASK1_SET__ser3_ready__nop 0
  4343. #define R_IRQ_MASK1_SET__ser3_data__BITNR 14
  4344. #define R_IRQ_MASK1_SET__ser3_data__WIDTH 1
  4345. #define R_IRQ_MASK1_SET__ser3_data__set 1
  4346. #define R_IRQ_MASK1_SET__ser3_data__nop 0
  4347. #define R_IRQ_MASK1_SET__ser2_ready__BITNR 13
  4348. #define R_IRQ_MASK1_SET__ser2_ready__WIDTH 1
  4349. #define R_IRQ_MASK1_SET__ser2_ready__set 1
  4350. #define R_IRQ_MASK1_SET__ser2_ready__nop 0
  4351. #define R_IRQ_MASK1_SET__ser2_data__BITNR 12
  4352. #define R_IRQ_MASK1_SET__ser2_data__WIDTH 1
  4353. #define R_IRQ_MASK1_SET__ser2_data__set 1
  4354. #define R_IRQ_MASK1_SET__ser2_data__nop 0
  4355. #define R_IRQ_MASK1_SET__ser1_ready__BITNR 11
  4356. #define R_IRQ_MASK1_SET__ser1_ready__WIDTH 1
  4357. #define R_IRQ_MASK1_SET__ser1_ready__set 1
  4358. #define R_IRQ_MASK1_SET__ser1_ready__nop 0
  4359. #define R_IRQ_MASK1_SET__ser1_data__BITNR 10
  4360. #define R_IRQ_MASK1_SET__ser1_data__WIDTH 1
  4361. #define R_IRQ_MASK1_SET__ser1_data__set 1
  4362. #define R_IRQ_MASK1_SET__ser1_data__nop 0
  4363. #define R_IRQ_MASK1_SET__ser0_ready__BITNR 9
  4364. #define R_IRQ_MASK1_SET__ser0_ready__WIDTH 1
  4365. #define R_IRQ_MASK1_SET__ser0_ready__set 1
  4366. #define R_IRQ_MASK1_SET__ser0_ready__nop 0
  4367. #define R_IRQ_MASK1_SET__ser0_data__BITNR 8
  4368. #define R_IRQ_MASK1_SET__ser0_data__WIDTH 1
  4369. #define R_IRQ_MASK1_SET__ser0_data__set 1
  4370. #define R_IRQ_MASK1_SET__ser0_data__nop 0
  4371. #define R_IRQ_MASK1_SET__pa7__BITNR 7
  4372. #define R_IRQ_MASK1_SET__pa7__WIDTH 1
  4373. #define R_IRQ_MASK1_SET__pa7__set 1
  4374. #define R_IRQ_MASK1_SET__pa7__nop 0
  4375. #define R_IRQ_MASK1_SET__pa6__BITNR 6
  4376. #define R_IRQ_MASK1_SET__pa6__WIDTH 1
  4377. #define R_IRQ_MASK1_SET__pa6__set 1
  4378. #define R_IRQ_MASK1_SET__pa6__nop 0
  4379. #define R_IRQ_MASK1_SET__pa5__BITNR 5
  4380. #define R_IRQ_MASK1_SET__pa5__WIDTH 1
  4381. #define R_IRQ_MASK1_SET__pa5__set 1
  4382. #define R_IRQ_MASK1_SET__pa5__nop 0
  4383. #define R_IRQ_MASK1_SET__pa4__BITNR 4
  4384. #define R_IRQ_MASK1_SET__pa4__WIDTH 1
  4385. #define R_IRQ_MASK1_SET__pa4__set 1
  4386. #define R_IRQ_MASK1_SET__pa4__nop 0
  4387. #define R_IRQ_MASK1_SET__pa3__BITNR 3
  4388. #define R_IRQ_MASK1_SET__pa3__WIDTH 1
  4389. #define R_IRQ_MASK1_SET__pa3__set 1
  4390. #define R_IRQ_MASK1_SET__pa3__nop 0
  4391. #define R_IRQ_MASK1_SET__pa2__BITNR 2
  4392. #define R_IRQ_MASK1_SET__pa2__WIDTH 1
  4393. #define R_IRQ_MASK1_SET__pa2__set 1
  4394. #define R_IRQ_MASK1_SET__pa2__nop 0
  4395. #define R_IRQ_MASK1_SET__pa1__BITNR 1
  4396. #define R_IRQ_MASK1_SET__pa1__WIDTH 1
  4397. #define R_IRQ_MASK1_SET__pa1__set 1
  4398. #define R_IRQ_MASK1_SET__pa1__nop 0
  4399. #define R_IRQ_MASK1_SET__pa0__BITNR 0
  4400. #define R_IRQ_MASK1_SET__pa0__WIDTH 1
  4401. #define R_IRQ_MASK1_SET__pa0__set 1
  4402. #define R_IRQ_MASK1_SET__pa0__nop 0
  4403. #define R_IRQ_MASK2_RD (IO_TYPECAST_RO_UDWORD 0xb00000d0)
  4404. #define R_IRQ_MASK2_RD__dma8_sub3_descr__BITNR 23
  4405. #define R_IRQ_MASK2_RD__dma8_sub3_descr__WIDTH 1
  4406. #define R_IRQ_MASK2_RD__dma8_sub3_descr__active 1
  4407. #define R_IRQ_MASK2_RD__dma8_sub3_descr__inactive 0
  4408. #define R_IRQ_MASK2_RD__dma8_sub2_descr__BITNR 22
  4409. #define R_IRQ_MASK2_RD__dma8_sub2_descr__WIDTH 1
  4410. #define R_IRQ_MASK2_RD__dma8_sub2_descr__active 1
  4411. #define R_IRQ_MASK2_RD__dma8_sub2_descr__inactive 0
  4412. #define R_IRQ_MASK2_RD__dma8_sub1_descr__BITNR 21
  4413. #define R_IRQ_MASK2_RD__dma8_sub1_descr__WIDTH 1
  4414. #define R_IRQ_MASK2_RD__dma8_sub1_descr__active 1
  4415. #define R_IRQ_MASK2_RD__dma8_sub1_descr__inactive 0
  4416. #define R_IRQ_MASK2_RD__dma8_sub0_descr__BITNR 20
  4417. #define R_IRQ_MASK2_RD__dma8_sub0_descr__WIDTH 1
  4418. #define R_IRQ_MASK2_RD__dma8_sub0_descr__active 1
  4419. #define R_IRQ_MASK2_RD__dma8_sub0_descr__inactive 0
  4420. #define R_IRQ_MASK2_RD__dma9_eop__BITNR 19
  4421. #define R_IRQ_MASK2_RD__dma9_eop__WIDTH 1
  4422. #define R_IRQ_MASK2_RD__dma9_eop__active 1
  4423. #define R_IRQ_MASK2_RD__dma9_eop__inactive 0
  4424. #define R_IRQ_MASK2_RD__dma9_descr__BITNR 18
  4425. #define R_IRQ_MASK2_RD__dma9_descr__WIDTH 1
  4426. #define R_IRQ_MASK2_RD__dma9_descr__active 1
  4427. #define R_IRQ_MASK2_RD__dma9_descr__inactive 0
  4428. #define R_IRQ_MASK2_RD__dma8_eop__BITNR 17
  4429. #define R_IRQ_MASK2_RD__dma8_eop__WIDTH 1
  4430. #define R_IRQ_MASK2_RD__dma8_eop__active 1
  4431. #define R_IRQ_MASK2_RD__dma8_eop__inactive 0
  4432. #define R_IRQ_MASK2_RD__dma8_descr__BITNR 16
  4433. #define R_IRQ_MASK2_RD__dma8_descr__WIDTH 1
  4434. #define R_IRQ_MASK2_RD__dma8_descr__active 1
  4435. #define R_IRQ_MASK2_RD__dma8_descr__inactive 0
  4436. #define R_IRQ_MASK2_RD__dma7_eop__BITNR 15
  4437. #define R_IRQ_MASK2_RD__dma7_eop__WIDTH 1
  4438. #define R_IRQ_MASK2_RD__dma7_eop__active 1
  4439. #define R_IRQ_MASK2_RD__dma7_eop__inactive 0
  4440. #define R_IRQ_MASK2_RD__dma7_descr__BITNR 14
  4441. #define R_IRQ_MASK2_RD__dma7_descr__WIDTH 1
  4442. #define R_IRQ_MASK2_RD__dma7_descr__active 1
  4443. #define R_IRQ_MASK2_RD__dma7_descr__inactive 0
  4444. #define R_IRQ_MASK2_RD__dma6_eop__BITNR 13
  4445. #define R_IRQ_MASK2_RD__dma6_eop__WIDTH 1
  4446. #define R_IRQ_MASK2_RD__dma6_eop__active 1
  4447. #define R_IRQ_MASK2_RD__dma6_eop__inactive 0
  4448. #define R_IRQ_MASK2_RD__dma6_descr__BITNR 12
  4449. #define R_IRQ_MASK2_RD__dma6_descr__WIDTH 1
  4450. #define R_IRQ_MASK2_RD__dma6_descr__active 1
  4451. #define R_IRQ_MASK2_RD__dma6_descr__inactive 0
  4452. #define R_IRQ_MASK2_RD__dma5_eop__BITNR 11
  4453. #define R_IRQ_MASK2_RD__dma5_eop__WIDTH 1
  4454. #define R_IRQ_MASK2_RD__dma5_eop__active 1
  4455. #define R_IRQ_MASK2_RD__dma5_eop__inactive 0
  4456. #define R_IRQ_MASK2_RD__dma5_descr__BITNR 10
  4457. #define R_IRQ_MASK2_RD__dma5_descr__WIDTH 1
  4458. #define R_IRQ_MASK2_RD__dma5_descr__active 1
  4459. #define R_IRQ_MASK2_RD__dma5_descr__inactive 0
  4460. #define R_IRQ_MASK2_RD__dma4_eop__BITNR 9
  4461. #define R_IRQ_MASK2_RD__dma4_eop__WIDTH 1
  4462. #define R_IRQ_MASK2_RD__dma4_eop__active 1
  4463. #define R_IRQ_MASK2_RD__dma4_eop__inactive 0
  4464. #define R_IRQ_MASK2_RD__dma4_descr__BITNR 8
  4465. #define R_IRQ_MASK2_RD__dma4_descr__WIDTH 1
  4466. #define R_IRQ_MASK2_RD__dma4_descr__active 1
  4467. #define R_IRQ_MASK2_RD__dma4_descr__inactive 0
  4468. #define R_IRQ_MASK2_RD__dma3_eop__BITNR 7
  4469. #define R_IRQ_MASK2_RD__dma3_eop__WIDTH 1
  4470. #define R_IRQ_MASK2_RD__dma3_eop__active 1
  4471. #define R_IRQ_MASK2_RD__dma3_eop__inactive 0
  4472. #define R_IRQ_MASK2_RD__dma3_descr__BITNR 6
  4473. #define R_IRQ_MASK2_RD__dma3_descr__WIDTH 1
  4474. #define R_IRQ_MASK2_RD__dma3_descr__active 1
  4475. #define R_IRQ_MASK2_RD__dma3_descr__inactive 0
  4476. #define R_IRQ_MASK2_RD__dma2_eop__BITNR 5
  4477. #define R_IRQ_MASK2_RD__dma2_eop__WIDTH 1
  4478. #define R_IRQ_MASK2_RD__dma2_eop__active 1
  4479. #define R_IRQ_MASK2_RD__dma2_eop__inactive 0
  4480. #define R_IRQ_MASK2_RD__dma2_descr__BITNR 4
  4481. #define R_IRQ_MASK2_RD__dma2_descr__WIDTH 1
  4482. #define R_IRQ_MASK2_RD__dma2_descr__active 1
  4483. #define R_IRQ_MASK2_RD__dma2_descr__inactive 0
  4484. #define R_IRQ_MASK2_RD__dma1_eop__BITNR 3
  4485. #define R_IRQ_MASK2_RD__dma1_eop__WIDTH 1
  4486. #define R_IRQ_MASK2_RD__dma1_eop__active 1
  4487. #define R_IRQ_MASK2_RD__dma1_eop__inactive 0
  4488. #define R_IRQ_MASK2_RD__dma1_descr__BITNR 2
  4489. #define R_IRQ_MASK2_RD__dma1_descr__WIDTH 1
  4490. #define R_IRQ_MASK2_RD__dma1_descr__active 1
  4491. #define R_IRQ_MASK2_RD__dma1_descr__inactive 0
  4492. #define R_IRQ_MASK2_RD__dma0_eop__BITNR 1
  4493. #define R_IRQ_MASK2_RD__dma0_eop__WIDTH 1
  4494. #define R_IRQ_MASK2_RD__dma0_eop__active 1
  4495. #define R_IRQ_MASK2_RD__dma0_eop__inactive 0
  4496. #define R_IRQ_MASK2_RD__dma0_descr__BITNR 0
  4497. #define R_IRQ_MASK2_RD__dma0_descr__WIDTH 1
  4498. #define R_IRQ_MASK2_RD__dma0_descr__active 1
  4499. #define R_IRQ_MASK2_RD__dma0_descr__inactive 0
  4500. #define R_IRQ_MASK2_CLR (IO_TYPECAST_UDWORD 0xb00000d0)
  4501. #define R_IRQ_MASK2_CLR__dma8_sub3_descr__BITNR 23
  4502. #define R_IRQ_MASK2_CLR__dma8_sub3_descr__WIDTH 1
  4503. #define R_IRQ_MASK2_CLR__dma8_sub3_descr__clr 1
  4504. #define R_IRQ_MASK2_CLR__dma8_sub3_descr__nop 0
  4505. #define R_IRQ_MASK2_CLR__dma8_sub2_descr__BITNR 22
  4506. #define R_IRQ_MASK2_CLR__dma8_sub2_descr__WIDTH 1
  4507. #define R_IRQ_MASK2_CLR__dma8_sub2_descr__clr 1
  4508. #define R_IRQ_MASK2_CLR__dma8_sub2_descr__nop 0
  4509. #define R_IRQ_MASK2_CLR__dma8_sub1_descr__BITNR 21
  4510. #define R_IRQ_MASK2_CLR__dma8_sub1_descr__WIDTH 1
  4511. #define R_IRQ_MASK2_CLR__dma8_sub1_descr__clr 1
  4512. #define R_IRQ_MASK2_CLR__dma8_sub1_descr__nop 0
  4513. #define R_IRQ_MASK2_CLR__dma8_sub0_descr__BITNR 20
  4514. #define R_IRQ_MASK2_CLR__dma8_sub0_descr__WIDTH 1
  4515. #define R_IRQ_MASK2_CLR__dma8_sub0_descr__clr 1
  4516. #define R_IRQ_MASK2_CLR__dma8_sub0_descr__nop 0
  4517. #define R_IRQ_MASK2_CLR__dma9_eop__BITNR 19
  4518. #define R_IRQ_MASK2_CLR__dma9_eop__WIDTH 1
  4519. #define R_IRQ_MASK2_CLR__dma9_eop__clr 1
  4520. #define R_IRQ_MASK2_CLR__dma9_eop__nop 0
  4521. #define R_IRQ_MASK2_CLR__dma9_descr__BITNR 18
  4522. #define R_IRQ_MASK2_CLR__dma9_descr__WIDTH 1
  4523. #define R_IRQ_MASK2_CLR__dma9_descr__clr 1
  4524. #define R_IRQ_MASK2_CLR__dma9_descr__nop 0
  4525. #define R_IRQ_MASK2_CLR__dma8_eop__BITNR 17
  4526. #define R_IRQ_MASK2_CLR__dma8_eop__WIDTH 1
  4527. #define R_IRQ_MASK2_CLR__dma8_eop__clr 1
  4528. #define R_IRQ_MASK2_CLR__dma8_eop__nop 0
  4529. #define R_IRQ_MASK2_CLR__dma8_descr__BITNR 16
  4530. #define R_IRQ_MASK2_CLR__dma8_descr__WIDTH 1
  4531. #define R_IRQ_MASK2_CLR__dma8_descr__clr 1
  4532. #define R_IRQ_MASK2_CLR__dma8_descr__nop 0
  4533. #define R_IRQ_MASK2_CLR__dma7_eop__BITNR 15
  4534. #define R_IRQ_MASK2_CLR__dma7_eop__WIDTH 1
  4535. #define R_IRQ_MASK2_CLR__dma7_eop__clr 1
  4536. #define R_IRQ_MASK2_CLR__dma7_eop__nop 0
  4537. #define R_IRQ_MASK2_CLR__dma7_descr__BITNR 14
  4538. #define R_IRQ_MASK2_CLR__dma7_descr__WIDTH 1
  4539. #define R_IRQ_MASK2_CLR__dma7_descr__clr 1
  4540. #define R_IRQ_MASK2_CLR__dma7_descr__nop 0
  4541. #define R_IRQ_MASK2_CLR__dma6_eop__BITNR 13
  4542. #define R_IRQ_MASK2_CLR__dma6_eop__WIDTH 1
  4543. #define R_IRQ_MASK2_CLR__dma6_eop__clr 1
  4544. #define R_IRQ_MASK2_CLR__dma6_eop__nop 0
  4545. #define R_IRQ_MASK2_CLR__dma6_descr__BITNR 12
  4546. #define R_IRQ_MASK2_CLR__dma6_descr__WIDTH 1
  4547. #define R_IRQ_MASK2_CLR__dma6_descr__clr 1
  4548. #define R_IRQ_MASK2_CLR__dma6_descr__nop 0
  4549. #define R_IRQ_MASK2_CLR__dma5_eop__BITNR 11
  4550. #define R_IRQ_MASK2_CLR__dma5_eop__WIDTH 1
  4551. #define R_IRQ_MASK2_CLR__dma5_eop__clr 1
  4552. #define R_IRQ_MASK2_CLR__dma5_eop__nop 0
  4553. #define R_IRQ_MASK2_CLR__dma5_descr__BITNR 10
  4554. #define R_IRQ_MASK2_CLR__dma5_descr__WIDTH 1
  4555. #define R_IRQ_MASK2_CLR__dma5_descr__clr 1
  4556. #define R_IRQ_MASK2_CLR__dma5_descr__nop 0
  4557. #define R_IRQ_MASK2_CLR__dma4_eop__BITNR 9
  4558. #define R_IRQ_MASK2_CLR__dma4_eop__WIDTH 1
  4559. #define R_IRQ_MASK2_CLR__dma4_eop__clr 1
  4560. #define R_IRQ_MASK2_CLR__dma4_eop__nop 0
  4561. #define R_IRQ_MASK2_CLR__dma4_descr__BITNR 8
  4562. #define R_IRQ_MASK2_CLR__dma4_descr__WIDTH 1
  4563. #define R_IRQ_MASK2_CLR__dma4_descr__clr 1
  4564. #define R_IRQ_MASK2_CLR__dma4_descr__nop 0
  4565. #define R_IRQ_MASK2_CLR__dma3_eop__BITNR 7
  4566. #define R_IRQ_MASK2_CLR__dma3_eop__WIDTH 1
  4567. #define R_IRQ_MASK2_CLR__dma3_eop__clr 1
  4568. #define R_IRQ_MASK2_CLR__dma3_eop__nop 0
  4569. #define R_IRQ_MASK2_CLR__dma3_descr__BITNR 6
  4570. #define R_IRQ_MASK2_CLR__dma3_descr__WIDTH 1
  4571. #define R_IRQ_MASK2_CLR__dma3_descr__clr 1
  4572. #define R_IRQ_MASK2_CLR__dma3_descr__nop 0
  4573. #define R_IRQ_MASK2_CLR__dma2_eop__BITNR 5
  4574. #define R_IRQ_MASK2_CLR__dma2_eop__WIDTH 1
  4575. #define R_IRQ_MASK2_CLR__dma2_eop__clr 1
  4576. #define R_IRQ_MASK2_CLR__dma2_eop__nop 0
  4577. #define R_IRQ_MASK2_CLR__dma2_descr__BITNR 4
  4578. #define R_IRQ_MASK2_CLR__dma2_descr__WIDTH 1
  4579. #define R_IRQ_MASK2_CLR__dma2_descr__clr 1
  4580. #define R_IRQ_MASK2_CLR__dma2_descr__nop 0
  4581. #define R_IRQ_MASK2_CLR__dma1_eop__BITNR 3
  4582. #define R_IRQ_MASK2_CLR__dma1_eop__WIDTH 1
  4583. #define R_IRQ_MASK2_CLR__dma1_eop__clr 1
  4584. #define R_IRQ_MASK2_CLR__dma1_eop__nop 0
  4585. #define R_IRQ_MASK2_CLR__dma1_descr__BITNR 2
  4586. #define R_IRQ_MASK2_CLR__dma1_descr__WIDTH 1
  4587. #define R_IRQ_MASK2_CLR__dma1_descr__clr 1
  4588. #define R_IRQ_MASK2_CLR__dma1_descr__nop 0
  4589. #define R_IRQ_MASK2_CLR__dma0_eop__BITNR 1
  4590. #define R_IRQ_MASK2_CLR__dma0_eop__WIDTH 1
  4591. #define R_IRQ_MASK2_CLR__dma0_eop__clr 1
  4592. #define R_IRQ_MASK2_CLR__dma0_eop__nop 0
  4593. #define R_IRQ_MASK2_CLR__dma0_descr__BITNR 0
  4594. #define R_IRQ_MASK2_CLR__dma0_descr__WIDTH 1
  4595. #define R_IRQ_MASK2_CLR__dma0_descr__clr 1
  4596. #define R_IRQ_MASK2_CLR__dma0_descr__nop 0
  4597. #define R_IRQ_READ2 (IO_TYPECAST_RO_UDWORD 0xb00000d4)
  4598. #define R_IRQ_READ2__dma8_sub3_descr__BITNR 23
  4599. #define R_IRQ_READ2__dma8_sub3_descr__WIDTH 1
  4600. #define R_IRQ_READ2__dma8_sub3_descr__active 1
  4601. #define R_IRQ_READ2__dma8_sub3_descr__inactive 0
  4602. #define R_IRQ_READ2__dma8_sub2_descr__BITNR 22
  4603. #define R_IRQ_READ2__dma8_sub2_descr__WIDTH 1
  4604. #define R_IRQ_READ2__dma8_sub2_descr__active 1
  4605. #define R_IRQ_READ2__dma8_sub2_descr__inactive 0
  4606. #define R_IRQ_READ2__dma8_sub1_descr__BITNR 21
  4607. #define R_IRQ_READ2__dma8_sub1_descr__WIDTH 1
  4608. #define R_IRQ_READ2__dma8_sub1_descr__active 1
  4609. #define R_IRQ_READ2__dma8_sub1_descr__inactive 0
  4610. #define R_IRQ_READ2__dma8_sub0_descr__BITNR 20
  4611. #define R_IRQ_READ2__dma8_sub0_descr__WIDTH 1
  4612. #define R_IRQ_READ2__dma8_sub0_descr__active 1
  4613. #define R_IRQ_READ2__dma8_sub0_descr__inactive 0
  4614. #define R_IRQ_READ2__dma9_eop__BITNR 19
  4615. #define R_IRQ_READ2__dma9_eop__WIDTH 1
  4616. #define R_IRQ_READ2__dma9_eop__active 1
  4617. #define R_IRQ_READ2__dma9_eop__inactive 0
  4618. #define R_IRQ_READ2__dma9_descr__BITNR 18
  4619. #define R_IRQ_READ2__dma9_descr__WIDTH 1
  4620. #define R_IRQ_READ2__dma9_descr__active 1
  4621. #define R_IRQ_READ2__dma9_descr__inactive 0
  4622. #define R_IRQ_READ2__dma8_eop__BITNR 17
  4623. #define R_IRQ_READ2__dma8_eop__WIDTH 1
  4624. #define R_IRQ_READ2__dma8_eop__active 1
  4625. #define R_IRQ_READ2__dma8_eop__inactive 0
  4626. #define R_IRQ_READ2__dma8_descr__BITNR 16
  4627. #define R_IRQ_READ2__dma8_descr__WIDTH 1
  4628. #define R_IRQ_READ2__dma8_descr__active 1
  4629. #define R_IRQ_READ2__dma8_descr__inactive 0
  4630. #define R_IRQ_READ2__dma7_eop__BITNR 15
  4631. #define R_IRQ_READ2__dma7_eop__WIDTH 1
  4632. #define R_IRQ_READ2__dma7_eop__active 1
  4633. #define R_IRQ_READ2__dma7_eop__inactive 0
  4634. #define R_IRQ_READ2__dma7_descr__BITNR 14
  4635. #define R_IRQ_READ2__dma7_descr__WIDTH 1
  4636. #define R_IRQ_READ2__dma7_descr__active 1
  4637. #define R_IRQ_READ2__dma7_descr__inactive 0
  4638. #define R_IRQ_READ2__dma6_eop__BITNR 13
  4639. #define R_IRQ_READ2__dma6_eop__WIDTH 1
  4640. #define R_IRQ_READ2__dma6_eop__active 1
  4641. #define R_IRQ_READ2__dma6_eop__inactive 0
  4642. #define R_IRQ_READ2__dma6_descr__BITNR 12
  4643. #define R_IRQ_READ2__dma6_descr__WIDTH 1
  4644. #define R_IRQ_READ2__dma6_descr__active 1
  4645. #define R_IRQ_READ2__dma6_descr__inactive 0
  4646. #define R_IRQ_READ2__dma5_eop__BITNR 11
  4647. #define R_IRQ_READ2__dma5_eop__WIDTH 1
  4648. #define R_IRQ_READ2__dma5_eop__active 1
  4649. #define R_IRQ_READ2__dma5_eop__inactive 0
  4650. #define R_IRQ_READ2__dma5_descr__BITNR 10
  4651. #define R_IRQ_READ2__dma5_descr__WIDTH 1
  4652. #define R_IRQ_READ2__dma5_descr__active 1
  4653. #define R_IRQ_READ2__dma5_descr__inactive 0
  4654. #define R_IRQ_READ2__dma4_eop__BITNR 9
  4655. #define R_IRQ_READ2__dma4_eop__WIDTH 1
  4656. #define R_IRQ_READ2__dma4_eop__active 1
  4657. #define R_IRQ_READ2__dma4_eop__inactive 0
  4658. #define R_IRQ_READ2__dma4_descr__BITNR 8
  4659. #define R_IRQ_READ2__dma4_descr__WIDTH 1
  4660. #define R_IRQ_READ2__dma4_descr__active 1
  4661. #define R_IRQ_READ2__dma4_descr__inactive 0
  4662. #define R_IRQ_READ2__dma3_eop__BITNR 7
  4663. #define R_IRQ_READ2__dma3_eop__WIDTH 1
  4664. #define R_IRQ_READ2__dma3_eop__active 1
  4665. #define R_IRQ_READ2__dma3_eop__inactive 0
  4666. #define R_IRQ_READ2__dma3_descr__BITNR 6
  4667. #define R_IRQ_READ2__dma3_descr__WIDTH 1
  4668. #define R_IRQ_READ2__dma3_descr__active 1
  4669. #define R_IRQ_READ2__dma3_descr__inactive 0
  4670. #define R_IRQ_READ2__dma2_eop__BITNR 5
  4671. #define R_IRQ_READ2__dma2_eop__WIDTH 1
  4672. #define R_IRQ_READ2__dma2_eop__active 1
  4673. #define R_IRQ_READ2__dma2_eop__inactive 0
  4674. #define R_IRQ_READ2__dma2_descr__BITNR 4
  4675. #define R_IRQ_READ2__dma2_descr__WIDTH 1
  4676. #define R_IRQ_READ2__dma2_descr__active 1
  4677. #define R_IRQ_READ2__dma2_descr__inactive 0
  4678. #define R_IRQ_READ2__dma1_eop__BITNR 3
  4679. #define R_IRQ_READ2__dma1_eop__WIDTH 1
  4680. #define R_IRQ_READ2__dma1_eop__active 1
  4681. #define R_IRQ_READ2__dma1_eop__inactive 0
  4682. #define R_IRQ_READ2__dma1_descr__BITNR 2
  4683. #define R_IRQ_READ2__dma1_descr__WIDTH 1
  4684. #define R_IRQ_READ2__dma1_descr__active 1
  4685. #define R_IRQ_READ2__dma1_descr__inactive 0
  4686. #define R_IRQ_READ2__dma0_eop__BITNR 1
  4687. #define R_IRQ_READ2__dma0_eop__WIDTH 1
  4688. #define R_IRQ_READ2__dma0_eop__active 1
  4689. #define R_IRQ_READ2__dma0_eop__inactive 0
  4690. #define R_IRQ_READ2__dma0_descr__BITNR 0
  4691. #define R_IRQ_READ2__dma0_descr__WIDTH 1
  4692. #define R_IRQ_READ2__dma0_descr__active 1
  4693. #define R_IRQ_READ2__dma0_descr__inactive 0
  4694. #define R_IRQ_MASK2_SET (IO_TYPECAST_UDWORD 0xb00000d4)
  4695. #define R_IRQ_MASK2_SET__dma8_sub3_descr__BITNR 23
  4696. #define R_IRQ_MASK2_SET__dma8_sub3_descr__WIDTH 1
  4697. #define R_IRQ_MASK2_SET__dma8_sub3_descr__set 1
  4698. #define R_IRQ_MASK2_SET__dma8_sub3_descr__nop 0
  4699. #define R_IRQ_MASK2_SET__dma8_sub2_descr__BITNR 22
  4700. #define R_IRQ_MASK2_SET__dma8_sub2_descr__WIDTH 1
  4701. #define R_IRQ_MASK2_SET__dma8_sub2_descr__set 1
  4702. #define R_IRQ_MASK2_SET__dma8_sub2_descr__nop 0
  4703. #define R_IRQ_MASK2_SET__dma8_sub1_descr__BITNR 21
  4704. #define R_IRQ_MASK2_SET__dma8_sub1_descr__WIDTH 1
  4705. #define R_IRQ_MASK2_SET__dma8_sub1_descr__set 1
  4706. #define R_IRQ_MASK2_SET__dma8_sub1_descr__nop 0
  4707. #define R_IRQ_MASK2_SET__dma8_sub0_descr__BITNR 20
  4708. #define R_IRQ_MASK2_SET__dma8_sub0_descr__WIDTH 1
  4709. #define R_IRQ_MASK2_SET__dma8_sub0_descr__set 1
  4710. #define R_IRQ_MASK2_SET__dma8_sub0_descr__nop 0
  4711. #define R_IRQ_MASK2_SET__dma9_eop__BITNR 19
  4712. #define R_IRQ_MASK2_SET__dma9_eop__WIDTH 1
  4713. #define R_IRQ_MASK2_SET__dma9_eop__set 1
  4714. #define R_IRQ_MASK2_SET__dma9_eop__nop 0
  4715. #define R_IRQ_MASK2_SET__dma9_descr__BITNR 18
  4716. #define R_IRQ_MASK2_SET__dma9_descr__WIDTH 1
  4717. #define R_IRQ_MASK2_SET__dma9_descr__set 1
  4718. #define R_IRQ_MASK2_SET__dma9_descr__nop 0
  4719. #define R_IRQ_MASK2_SET__dma8_eop__BITNR 17
  4720. #define R_IRQ_MASK2_SET__dma8_eop__WIDTH 1
  4721. #define R_IRQ_MASK2_SET__dma8_eop__set 1
  4722. #define R_IRQ_MASK2_SET__dma8_eop__nop 0
  4723. #define R_IRQ_MASK2_SET__dma8_descr__BITNR 16
  4724. #define R_IRQ_MASK2_SET__dma8_descr__WIDTH 1
  4725. #define R_IRQ_MASK2_SET__dma8_descr__set 1
  4726. #define R_IRQ_MASK2_SET__dma8_descr__nop 0
  4727. #define R_IRQ_MASK2_SET__dma7_eop__BITNR 15
  4728. #define R_IRQ_MASK2_SET__dma7_eop__WIDTH 1
  4729. #define R_IRQ_MASK2_SET__dma7_eop__set 1
  4730. #define R_IRQ_MASK2_SET__dma7_eop__nop 0
  4731. #define R_IRQ_MASK2_SET__dma7_descr__BITNR 14
  4732. #define R_IRQ_MASK2_SET__dma7_descr__WIDTH 1
  4733. #define R_IRQ_MASK2_SET__dma7_descr__set 1
  4734. #define R_IRQ_MASK2_SET__dma7_descr__nop 0
  4735. #define R_IRQ_MASK2_SET__dma6_eop__BITNR 13
  4736. #define R_IRQ_MASK2_SET__dma6_eop__WIDTH 1
  4737. #define R_IRQ_MASK2_SET__dma6_eop__set 1
  4738. #define R_IRQ_MASK2_SET__dma6_eop__nop 0
  4739. #define R_IRQ_MASK2_SET__dma6_descr__BITNR 12
  4740. #define R_IRQ_MASK2_SET__dma6_descr__WIDTH 1
  4741. #define R_IRQ_MASK2_SET__dma6_descr__set 1
  4742. #define R_IRQ_MASK2_SET__dma6_descr__nop 0
  4743. #define R_IRQ_MASK2_SET__dma5_eop__BITNR 11
  4744. #define R_IRQ_MASK2_SET__dma5_eop__WIDTH 1
  4745. #define R_IRQ_MASK2_SET__dma5_eop__set 1
  4746. #define R_IRQ_MASK2_SET__dma5_eop__nop 0
  4747. #define R_IRQ_MASK2_SET__dma5_descr__BITNR 10
  4748. #define R_IRQ_MASK2_SET__dma5_descr__WIDTH 1
  4749. #define R_IRQ_MASK2_SET__dma5_descr__set 1
  4750. #define R_IRQ_MASK2_SET__dma5_descr__nop 0
  4751. #define R_IRQ_MASK2_SET__dma4_eop__BITNR 9
  4752. #define R_IRQ_MASK2_SET__dma4_eop__WIDTH 1
  4753. #define R_IRQ_MASK2_SET__dma4_eop__set 1
  4754. #define R_IRQ_MASK2_SET__dma4_eop__nop 0
  4755. #define R_IRQ_MASK2_SET__dma4_descr__BITNR 8
  4756. #define R_IRQ_MASK2_SET__dma4_descr__WIDTH 1
  4757. #define R_IRQ_MASK2_SET__dma4_descr__set 1
  4758. #define R_IRQ_MASK2_SET__dma4_descr__nop 0
  4759. #define R_IRQ_MASK2_SET__dma3_eop__BITNR 7
  4760. #define R_IRQ_MASK2_SET__dma3_eop__WIDTH 1
  4761. #define R_IRQ_MASK2_SET__dma3_eop__set 1
  4762. #define R_IRQ_MASK2_SET__dma3_eop__nop 0
  4763. #define R_IRQ_MASK2_SET__dma3_descr__BITNR 6
  4764. #define R_IRQ_MASK2_SET__dma3_descr__WIDTH 1
  4765. #define R_IRQ_MASK2_SET__dma3_descr__set 1
  4766. #define R_IRQ_MASK2_SET__dma3_descr__nop 0
  4767. #define R_IRQ_MASK2_SET__dma2_eop__BITNR 5
  4768. #define R_IRQ_MASK2_SET__dma2_eop__WIDTH 1
  4769. #define R_IRQ_MASK2_SET__dma2_eop__set 1
  4770. #define R_IRQ_MASK2_SET__dma2_eop__nop 0
  4771. #define R_IRQ_MASK2_SET__dma2_descr__BITNR 4
  4772. #define R_IRQ_MASK2_SET__dma2_descr__WIDTH 1
  4773. #define R_IRQ_MASK2_SET__dma2_descr__set 1
  4774. #define R_IRQ_MASK2_SET__dma2_descr__nop 0
  4775. #define R_IRQ_MASK2_SET__dma1_eop__BITNR 3
  4776. #define R_IRQ_MASK2_SET__dma1_eop__WIDTH 1
  4777. #define R_IRQ_MASK2_SET__dma1_eop__set 1
  4778. #define R_IRQ_MASK2_SET__dma1_eop__nop 0
  4779. #define R_IRQ_MASK2_SET__dma1_descr__BITNR 2
  4780. #define R_IRQ_MASK2_SET__dma1_descr__WIDTH 1
  4781. #define R_IRQ_MASK2_SET__dma1_descr__set 1
  4782. #define R_IRQ_MASK2_SET__dma1_descr__nop 0
  4783. #define R_IRQ_MASK2_SET__dma0_eop__BITNR 1
  4784. #define R_IRQ_MASK2_SET__dma0_eop__WIDTH 1
  4785. #define R_IRQ_MASK2_SET__dma0_eop__set 1
  4786. #define R_IRQ_MASK2_SET__dma0_eop__nop 0
  4787. #define R_IRQ_MASK2_SET__dma0_descr__BITNR 0
  4788. #define R_IRQ_MASK2_SET__dma0_descr__WIDTH 1
  4789. #define R_IRQ_MASK2_SET__dma0_descr__set 1
  4790. #define R_IRQ_MASK2_SET__dma0_descr__nop 0
  4791. #define R_VECT_MASK_RD (IO_TYPECAST_RO_UDWORD 0xb00000d8)
  4792. #define R_VECT_MASK_RD__usb__BITNR 31
  4793. #define R_VECT_MASK_RD__usb__WIDTH 1
  4794. #define R_VECT_MASK_RD__usb__active 1
  4795. #define R_VECT_MASK_RD__usb__inactive 0
  4796. #define R_VECT_MASK_RD__dma9__BITNR 25
  4797. #define R_VECT_MASK_RD__dma9__WIDTH 1
  4798. #define R_VECT_MASK_RD__dma9__active 1
  4799. #define R_VECT_MASK_RD__dma9__inactive 0
  4800. #define R_VECT_MASK_RD__dma8__BITNR 24
  4801. #define R_VECT_MASK_RD__dma8__WIDTH 1
  4802. #define R_VECT_MASK_RD__dma8__active 1
  4803. #define R_VECT_MASK_RD__dma8__inactive 0
  4804. #define R_VECT_MASK_RD__dma7__BITNR 23
  4805. #define R_VECT_MASK_RD__dma7__WIDTH 1
  4806. #define R_VECT_MASK_RD__dma7__active 1
  4807. #define R_VECT_MASK_RD__dma7__inactive 0
  4808. #define R_VECT_MASK_RD__dma6__BITNR 22
  4809. #define R_VECT_MASK_RD__dma6__WIDTH 1
  4810. #define R_VECT_MASK_RD__dma6__active 1
  4811. #define R_VECT_MASK_RD__dma6__inactive 0
  4812. #define R_VECT_MASK_RD__dma5__BITNR 21
  4813. #define R_VECT_MASK_RD__dma5__WIDTH 1
  4814. #define R_VECT_MASK_RD__dma5__active 1
  4815. #define R_VECT_MASK_RD__dma5__inactive 0
  4816. #define R_VECT_MASK_RD__dma4__BITNR 20
  4817. #define R_VECT_MASK_RD__dma4__WIDTH 1
  4818. #define R_VECT_MASK_RD__dma4__active 1
  4819. #define R_VECT_MASK_RD__dma4__inactive 0
  4820. #define R_VECT_MASK_RD__dma3__BITNR 19
  4821. #define R_VECT_MASK_RD__dma3__WIDTH 1
  4822. #define R_VECT_MASK_RD__dma3__active 1
  4823. #define R_VECT_MASK_RD__dma3__inactive 0
  4824. #define R_VECT_MASK_RD__dma2__BITNR 18
  4825. #define R_VECT_MASK_RD__dma2__WIDTH 1
  4826. #define R_VECT_MASK_RD__dma2__active 1
  4827. #define R_VECT_MASK_RD__dma2__inactive 0
  4828. #define R_VECT_MASK_RD__dma1__BITNR 17
  4829. #define R_VECT_MASK_RD__dma1__WIDTH 1
  4830. #define R_VECT_MASK_RD__dma1__active 1
  4831. #define R_VECT_MASK_RD__dma1__inactive 0
  4832. #define R_VECT_MASK_RD__dma0__BITNR 16
  4833. #define R_VECT_MASK_RD__dma0__WIDTH 1
  4834. #define R_VECT_MASK_RD__dma0__active 1
  4835. #define R_VECT_MASK_RD__dma0__inactive 0
  4836. #define R_VECT_MASK_RD__ext_dma1__BITNR 13
  4837. #define R_VECT_MASK_RD__ext_dma1__WIDTH 1
  4838. #define R_VECT_MASK_RD__ext_dma1__active 1
  4839. #define R_VECT_MASK_RD__ext_dma1__inactive 0
  4840. #define R_VECT_MASK_RD__ext_dma0__BITNR 12
  4841. #define R_VECT_MASK_RD__ext_dma0__WIDTH 1
  4842. #define R_VECT_MASK_RD__ext_dma0__active 1
  4843. #define R_VECT_MASK_RD__ext_dma0__inactive 0
  4844. #define R_VECT_MASK_RD__pa__BITNR 11
  4845. #define R_VECT_MASK_RD__pa__WIDTH 1
  4846. #define R_VECT_MASK_RD__pa__active 1
  4847. #define R_VECT_MASK_RD__pa__inactive 0
  4848. #define R_VECT_MASK_RD__irq_intnr__BITNR 10
  4849. #define R_VECT_MASK_RD__irq_intnr__WIDTH 1
  4850. #define R_VECT_MASK_RD__irq_intnr__active 1
  4851. #define R_VECT_MASK_RD__irq_intnr__inactive 0
  4852. #define R_VECT_MASK_RD__sw__BITNR 9
  4853. #define R_VECT_MASK_RD__sw__WIDTH 1
  4854. #define R_VECT_MASK_RD__sw__active 1
  4855. #define R_VECT_MASK_RD__sw__inactive 0
  4856. #define R_VECT_MASK_RD__serial__BITNR 8
  4857. #define R_VECT_MASK_RD__serial__WIDTH 1
  4858. #define R_VECT_MASK_RD__serial__active 1
  4859. #define R_VECT_MASK_RD__serial__inactive 0
  4860. #define R_VECT_MASK_RD__snmp__BITNR 7
  4861. #define R_VECT_MASK_RD__snmp__WIDTH 1
  4862. #define R_VECT_MASK_RD__snmp__active 1
  4863. #define R_VECT_MASK_RD__snmp__inactive 0
  4864. #define R_VECT_MASK_RD__network__BITNR 6
  4865. #define R_VECT_MASK_RD__network__WIDTH 1
  4866. #define R_VECT_MASK_RD__network__active 1
  4867. #define R_VECT_MASK_RD__network__inactive 0
  4868. #define R_VECT_MASK_RD__scsi1__BITNR 5
  4869. #define R_VECT_MASK_RD__scsi1__WIDTH 1
  4870. #define R_VECT_MASK_RD__scsi1__active 1
  4871. #define R_VECT_MASK_RD__scsi1__inactive 0
  4872. #define R_VECT_MASK_RD__par1__BITNR 5
  4873. #define R_VECT_MASK_RD__par1__WIDTH 1
  4874. #define R_VECT_MASK_RD__par1__active 1
  4875. #define R_VECT_MASK_RD__par1__inactive 0
  4876. #define R_VECT_MASK_RD__scsi0__BITNR 4
  4877. #define R_VECT_MASK_RD__scsi0__WIDTH 1
  4878. #define R_VECT_MASK_RD__scsi0__active 1
  4879. #define R_VECT_MASK_RD__scsi0__inactive 0
  4880. #define R_VECT_MASK_RD__par0__BITNR 4
  4881. #define R_VECT_MASK_RD__par0__WIDTH 1
  4882. #define R_VECT_MASK_RD__par0__active 1
  4883. #define R_VECT_MASK_RD__par0__inactive 0
  4884. #define R_VECT_MASK_RD__ata__BITNR 4
  4885. #define R_VECT_MASK_RD__ata__WIDTH 1
  4886. #define R_VECT_MASK_RD__ata__active 1
  4887. #define R_VECT_MASK_RD__ata__inactive 0
  4888. #define R_VECT_MASK_RD__mio__BITNR 4
  4889. #define R_VECT_MASK_RD__mio__WIDTH 1
  4890. #define R_VECT_MASK_RD__mio__active 1
  4891. #define R_VECT_MASK_RD__mio__inactive 0
  4892. #define R_VECT_MASK_RD__timer1__BITNR 3
  4893. #define R_VECT_MASK_RD__timer1__WIDTH 1
  4894. #define R_VECT_MASK_RD__timer1__active 1
  4895. #define R_VECT_MASK_RD__timer1__inactive 0
  4896. #define R_VECT_MASK_RD__timer0__BITNR 2
  4897. #define R_VECT_MASK_RD__timer0__WIDTH 1
  4898. #define R_VECT_MASK_RD__timer0__active 1
  4899. #define R_VECT_MASK_RD__timer0__inactive 0
  4900. #define R_VECT_MASK_RD__nmi__BITNR 1
  4901. #define R_VECT_MASK_RD__nmi__WIDTH 1
  4902. #define R_VECT_MASK_RD__nmi__active 1
  4903. #define R_VECT_MASK_RD__nmi__inactive 0
  4904. #define R_VECT_MASK_RD__some__BITNR 0
  4905. #define R_VECT_MASK_RD__some__WIDTH 1
  4906. #define R_VECT_MASK_RD__some__active 1
  4907. #define R_VECT_MASK_RD__some__inactive 0
  4908. #define R_VECT_MASK_CLR (IO_TYPECAST_UDWORD 0xb00000d8)
  4909. #define R_VECT_MASK_CLR__usb__BITNR 31
  4910. #define R_VECT_MASK_CLR__usb__WIDTH 1
  4911. #define R_VECT_MASK_CLR__usb__clr 1
  4912. #define R_VECT_MASK_CLR__usb__nop 0
  4913. #define R_VECT_MASK_CLR__dma9__BITNR 25
  4914. #define R_VECT_MASK_CLR__dma9__WIDTH 1
  4915. #define R_VECT_MASK_CLR__dma9__clr 1
  4916. #define R_VECT_MASK_CLR__dma9__nop 0
  4917. #define R_VECT_MASK_CLR__dma8__BITNR 24
  4918. #define R_VECT_MASK_CLR__dma8__WIDTH 1
  4919. #define R_VECT_MASK_CLR__dma8__clr 1
  4920. #define R_VECT_MASK_CLR__dma8__nop 0
  4921. #define R_VECT_MASK_CLR__dma7__BITNR 23
  4922. #define R_VECT_MASK_CLR__dma7__WIDTH 1
  4923. #define R_VECT_MASK_CLR__dma7__clr 1
  4924. #define R_VECT_MASK_CLR__dma7__nop 0
  4925. #define R_VECT_MASK_CLR__dma6__BITNR 22
  4926. #define R_VECT_MASK_CLR__dma6__WIDTH 1
  4927. #define R_VECT_MASK_CLR__dma6__clr 1
  4928. #define R_VECT_MASK_CLR__dma6__nop 0
  4929. #define R_VECT_MASK_CLR__dma5__BITNR 21
  4930. #define R_VECT_MASK_CLR__dma5__WIDTH 1
  4931. #define R_VECT_MASK_CLR__dma5__clr 1
  4932. #define R_VECT_MASK_CLR__dma5__nop 0
  4933. #define R_VECT_MASK_CLR__dma4__BITNR 20
  4934. #define R_VECT_MASK_CLR__dma4__WIDTH 1
  4935. #define R_VECT_MASK_CLR__dma4__clr 1
  4936. #define R_VECT_MASK_CLR__dma4__nop 0
  4937. #define R_VECT_MASK_CLR__dma3__BITNR 19
  4938. #define R_VECT_MASK_CLR__dma3__WIDTH 1
  4939. #define R_VECT_MASK_CLR__dma3__clr 1
  4940. #define R_VECT_MASK_CLR__dma3__nop 0
  4941. #define R_VECT_MASK_CLR__dma2__BITNR 18
  4942. #define R_VECT_MASK_CLR__dma2__WIDTH 1
  4943. #define R_VECT_MASK_CLR__dma2__clr 1
  4944. #define R_VECT_MASK_CLR__dma2__nop 0
  4945. #define R_VECT_MASK_CLR__dma1__BITNR 17
  4946. #define R_VECT_MASK_CLR__dma1__WIDTH 1
  4947. #define R_VECT_MASK_CLR__dma1__clr 1
  4948. #define R_VECT_MASK_CLR__dma1__nop 0
  4949. #define R_VECT_MASK_CLR__dma0__BITNR 16
  4950. #define R_VECT_MASK_CLR__dma0__WIDTH 1
  4951. #define R_VECT_MASK_CLR__dma0__clr 1
  4952. #define R_VECT_MASK_CLR__dma0__nop 0
  4953. #define R_VECT_MASK_CLR__ext_dma1__BITNR 13
  4954. #define R_VECT_MASK_CLR__ext_dma1__WIDTH 1
  4955. #define R_VECT_MASK_CLR__ext_dma1__clr 1
  4956. #define R_VECT_MASK_CLR__ext_dma1__nop 0
  4957. #define R_VECT_MASK_CLR__ext_dma0__BITNR 12
  4958. #define R_VECT_MASK_CLR__ext_dma0__WIDTH 1
  4959. #define R_VECT_MASK_CLR__ext_dma0__clr 1
  4960. #define R_VECT_MASK_CLR__ext_dma0__nop 0
  4961. #define R_VECT_MASK_CLR__pa__BITNR 11
  4962. #define R_VECT_MASK_CLR__pa__WIDTH 1
  4963. #define R_VECT_MASK_CLR__pa__clr 1
  4964. #define R_VECT_MASK_CLR__pa__nop 0
  4965. #define R_VECT_MASK_CLR__irq_intnr__BITNR 10
  4966. #define R_VECT_MASK_CLR__irq_intnr__WIDTH 1
  4967. #define R_VECT_MASK_CLR__irq_intnr__clr 1
  4968. #define R_VECT_MASK_CLR__irq_intnr__nop 0
  4969. #define R_VECT_MASK_CLR__sw__BITNR 9
  4970. #define R_VECT_MASK_CLR__sw__WIDTH 1
  4971. #define R_VECT_MASK_CLR__sw__clr 1
  4972. #define R_VECT_MASK_CLR__sw__nop 0
  4973. #define R_VECT_MASK_CLR__serial__BITNR 8
  4974. #define R_VECT_MASK_CLR__serial__WIDTH 1
  4975. #define R_VECT_MASK_CLR__serial__clr 1
  4976. #define R_VECT_MASK_CLR__serial__nop 0
  4977. #define R_VECT_MASK_CLR__snmp__BITNR 7
  4978. #define R_VECT_MASK_CLR__snmp__WIDTH 1
  4979. #define R_VECT_MASK_CLR__snmp__clr 1
  4980. #define R_VECT_MASK_CLR__snmp__nop 0
  4981. #define R_VECT_MASK_CLR__network__BITNR 6
  4982. #define R_VECT_MASK_CLR__network__WIDTH 1
  4983. #define R_VECT_MASK_CLR__network__clr 1
  4984. #define R_VECT_MASK_CLR__network__nop 0
  4985. #define R_VECT_MASK_CLR__scsi1__BITNR 5
  4986. #define R_VECT_MASK_CLR__scsi1__WIDTH 1
  4987. #define R_VECT_MASK_CLR__scsi1__clr 1
  4988. #define R_VECT_MASK_CLR__scsi1__nop 0
  4989. #define R_VECT_MASK_CLR__par1__BITNR 5
  4990. #define R_VECT_MASK_CLR__par1__WIDTH 1
  4991. #define R_VECT_MASK_CLR__par1__clr 1
  4992. #define R_VECT_MASK_CLR__par1__nop 0
  4993. #define R_VECT_MASK_CLR__scsi0__BITNR 4
  4994. #define R_VECT_MASK_CLR__scsi0__WIDTH 1
  4995. #define R_VECT_MASK_CLR__scsi0__clr 1
  4996. #define R_VECT_MASK_CLR__scsi0__nop 0
  4997. #define R_VECT_MASK_CLR__par0__BITNR 4
  4998. #define R_VECT_MASK_CLR__par0__WIDTH 1
  4999. #define R_VECT_MASK_CLR__par0__clr 1
  5000. #define R_VECT_MASK_CLR__par0__nop 0
  5001. #define R_VECT_MASK_CLR__ata__BITNR 4
  5002. #define R_VECT_MASK_CLR__ata__WIDTH 1
  5003. #define R_VECT_MASK_CLR__ata__clr 1
  5004. #define R_VECT_MASK_CLR__ata__nop 0
  5005. #define R_VECT_MASK_CLR__mio__BITNR 4
  5006. #define R_VECT_MASK_CLR__mio__WIDTH 1
  5007. #define R_VECT_MASK_CLR__mio__clr 1
  5008. #define R_VECT_MASK_CLR__mio__nop 0
  5009. #define R_VECT_MASK_CLR__timer1__BITNR 3
  5010. #define R_VECT_MASK_CLR__timer1__WIDTH 1
  5011. #define R_VECT_MASK_CLR__timer1__clr 1
  5012. #define R_VECT_MASK_CLR__timer1__nop 0
  5013. #define R_VECT_MASK_CLR__timer0__BITNR 2
  5014. #define R_VECT_MASK_CLR__timer0__WIDTH 1
  5015. #define R_VECT_MASK_CLR__timer0__clr 1
  5016. #define R_VECT_MASK_CLR__timer0__nop 0
  5017. #define R_VECT_MASK_CLR__nmi__BITNR 1
  5018. #define R_VECT_MASK_CLR__nmi__WIDTH 1
  5019. #define R_VECT_MASK_CLR__nmi__clr 1
  5020. #define R_VECT_MASK_CLR__nmi__nop 0
  5021. #define R_VECT_MASK_CLR__some__BITNR 0
  5022. #define R_VECT_MASK_CLR__some__WIDTH 1
  5023. #define R_VECT_MASK_CLR__some__clr 1
  5024. #define R_VECT_MASK_CLR__some__nop 0
  5025. #define R_VECT_READ (IO_TYPECAST_RO_UDWORD 0xb00000dc)
  5026. #define R_VECT_READ__usb__BITNR 31
  5027. #define R_VECT_READ__usb__WIDTH 1
  5028. #define R_VECT_READ__usb__active 1
  5029. #define R_VECT_READ__usb__inactive 0
  5030. #define R_VECT_READ__dma9__BITNR 25
  5031. #define R_VECT_READ__dma9__WIDTH 1
  5032. #define R_VECT_READ__dma9__active 1
  5033. #define R_VECT_READ__dma9__inactive 0
  5034. #define R_VECT_READ__dma8__BITNR 24
  5035. #define R_VECT_READ__dma8__WIDTH 1
  5036. #define R_VECT_READ__dma8__active 1
  5037. #define R_VECT_READ__dma8__inactive 0
  5038. #define R_VECT_READ__dma7__BITNR 23
  5039. #define R_VECT_READ__dma7__WIDTH 1
  5040. #define R_VECT_READ__dma7__active 1
  5041. #define R_VECT_READ__dma7__inactive 0
  5042. #define R_VECT_READ__dma6__BITNR 22
  5043. #define R_VECT_READ__dma6__WIDTH 1
  5044. #define R_VECT_READ__dma6__active 1
  5045. #define R_VECT_READ__dma6__inactive 0
  5046. #define R_VECT_READ__dma5__BITNR 21
  5047. #define R_VECT_READ__dma5__WIDTH 1
  5048. #define R_VECT_READ__dma5__active 1
  5049. #define R_VECT_READ__dma5__inactive 0
  5050. #define R_VECT_READ__dma4__BITNR 20
  5051. #define R_VECT_READ__dma4__WIDTH 1
  5052. #define R_VECT_READ__dma4__active 1
  5053. #define R_VECT_READ__dma4__inactive 0
  5054. #define R_VECT_READ__dma3__BITNR 19
  5055. #define R_VECT_READ__dma3__WIDTH 1
  5056. #define R_VECT_READ__dma3__active 1
  5057. #define R_VECT_READ__dma3__inactive 0
  5058. #define R_VECT_READ__dma2__BITNR 18
  5059. #define R_VECT_READ__dma2__WIDTH 1
  5060. #define R_VECT_READ__dma2__active 1
  5061. #define R_VECT_READ__dma2__inactive 0
  5062. #define R_VECT_READ__dma1__BITNR 17
  5063. #define R_VECT_READ__dma1__WIDTH 1
  5064. #define R_VECT_READ__dma1__active 1
  5065. #define R_VECT_READ__dma1__inactive 0
  5066. #define R_VECT_READ__dma0__BITNR 16
  5067. #define R_VECT_READ__dma0__WIDTH 1
  5068. #define R_VECT_READ__dma0__active 1
  5069. #define R_VECT_READ__dma0__inactive 0
  5070. #define R_VECT_READ__ext_dma1__BITNR 13
  5071. #define R_VECT_READ__ext_dma1__WIDTH 1
  5072. #define R_VECT_READ__ext_dma1__active 1
  5073. #define R_VECT_READ__ext_dma1__inactive 0
  5074. #define R_VECT_READ__ext_dma0__BITNR 12
  5075. #define R_VECT_READ__ext_dma0__WIDTH 1
  5076. #define R_VECT_READ__ext_dma0__active 1
  5077. #define R_VECT_READ__ext_dma0__inactive 0
  5078. #define R_VECT_READ__pa__BITNR 11
  5079. #define R_VECT_READ__pa__WIDTH 1
  5080. #define R_VECT_READ__pa__active 1
  5081. #define R_VECT_READ__pa__inactive 0
  5082. #define R_VECT_READ__irq_intnr__BITNR 10
  5083. #define R_VECT_READ__irq_intnr__WIDTH 1
  5084. #define R_VECT_READ__irq_intnr__active 1
  5085. #define R_VECT_READ__irq_intnr__inactive 0
  5086. #define R_VECT_READ__sw__BITNR 9
  5087. #define R_VECT_READ__sw__WIDTH 1
  5088. #define R_VECT_READ__sw__active 1
  5089. #define R_VECT_READ__sw__inactive 0
  5090. #define R_VECT_READ__serial__BITNR 8
  5091. #define R_VECT_READ__serial__WIDTH 1
  5092. #define R_VECT_READ__serial__active 1
  5093. #define R_VECT_READ__serial__inactive 0
  5094. #define R_VECT_READ__snmp__BITNR 7
  5095. #define R_VECT_READ__snmp__WIDTH 1
  5096. #define R_VECT_READ__snmp__active 1
  5097. #define R_VECT_READ__snmp__inactive 0
  5098. #define R_VECT_READ__network__BITNR 6
  5099. #define R_VECT_READ__network__WIDTH 1
  5100. #define R_VECT_READ__network__active 1
  5101. #define R_VECT_READ__network__inactive 0
  5102. #define R_VECT_READ__scsi1__BITNR 5
  5103. #define R_VECT_READ__scsi1__WIDTH 1
  5104. #define R_VECT_READ__scsi1__active 1
  5105. #define R_VECT_READ__scsi1__inactive 0
  5106. #define R_VECT_READ__par1__BITNR 5
  5107. #define R_VECT_READ__par1__WIDTH 1
  5108. #define R_VECT_READ__par1__active 1
  5109. #define R_VECT_READ__par1__inactive 0
  5110. #define R_VECT_READ__scsi0__BITNR 4
  5111. #define R_VECT_READ__scsi0__WIDTH 1
  5112. #define R_VECT_READ__scsi0__active 1
  5113. #define R_VECT_READ__scsi0__inactive 0
  5114. #define R_VECT_READ__par0__BITNR 4
  5115. #define R_VECT_READ__par0__WIDTH 1
  5116. #define R_VECT_READ__par0__active 1
  5117. #define R_VECT_READ__par0__inactive 0
  5118. #define R_VECT_READ__ata__BITNR 4
  5119. #define R_VECT_READ__ata__WIDTH 1
  5120. #define R_VECT_READ__ata__active 1
  5121. #define R_VECT_READ__ata__inactive 0
  5122. #define R_VECT_READ__mio__BITNR 4
  5123. #define R_VECT_READ__mio__WIDTH 1
  5124. #define R_VECT_READ__mio__active 1
  5125. #define R_VECT_READ__mio__inactive 0
  5126. #define R_VECT_READ__timer1__BITNR 3
  5127. #define R_VECT_READ__timer1__WIDTH 1
  5128. #define R_VECT_READ__timer1__active 1
  5129. #define R_VECT_READ__timer1__inactive 0
  5130. #define R_VECT_READ__timer0__BITNR 2
  5131. #define R_VECT_READ__timer0__WIDTH 1
  5132. #define R_VECT_READ__timer0__active 1
  5133. #define R_VECT_READ__timer0__inactive 0
  5134. #define R_VECT_READ__nmi__BITNR 1
  5135. #define R_VECT_READ__nmi__WIDTH 1
  5136. #define R_VECT_READ__nmi__active 1
  5137. #define R_VECT_READ__nmi__inactive 0
  5138. #define R_VECT_READ__some__BITNR 0
  5139. #define R_VECT_READ__some__WIDTH 1
  5140. #define R_VECT_READ__some__active 1
  5141. #define R_VECT_READ__some__inactive 0
  5142. #define R_VECT_MASK_SET (IO_TYPECAST_UDWORD 0xb00000dc)
  5143. #define R_VECT_MASK_SET__usb__BITNR 31
  5144. #define R_VECT_MASK_SET__usb__WIDTH 1
  5145. #define R_VECT_MASK_SET__usb__set 1
  5146. #define R_VECT_MASK_SET__usb__nop 0
  5147. #define R_VECT_MASK_SET__dma9__BITNR 25
  5148. #define R_VECT_MASK_SET__dma9__WIDTH 1
  5149. #define R_VECT_MASK_SET__dma9__set 1
  5150. #define R_VECT_MASK_SET__dma9__nop 0
  5151. #define R_VECT_MASK_SET__dma8__BITNR 24
  5152. #define R_VECT_MASK_SET__dma8__WIDTH 1
  5153. #define R_VECT_MASK_SET__dma8__set 1
  5154. #define R_VECT_MASK_SET__dma8__nop 0
  5155. #define R_VECT_MASK_SET__dma7__BITNR 23
  5156. #define R_VECT_MASK_SET__dma7__WIDTH 1
  5157. #define R_VECT_MASK_SET__dma7__set 1
  5158. #define R_VECT_MASK_SET__dma7__nop 0
  5159. #define R_VECT_MASK_SET__dma6__BITNR 22
  5160. #define R_VECT_MASK_SET__dma6__WIDTH 1
  5161. #define R_VECT_MASK_SET__dma6__set 1
  5162. #define R_VECT_MASK_SET__dma6__nop 0
  5163. #define R_VECT_MASK_SET__dma5__BITNR 21
  5164. #define R_VECT_MASK_SET__dma5__WIDTH 1
  5165. #define R_VECT_MASK_SET__dma5__set 1
  5166. #define R_VECT_MASK_SET__dma5__nop 0
  5167. #define R_VECT_MASK_SET__dma4__BITNR 20
  5168. #define R_VECT_MASK_SET__dma4__WIDTH 1
  5169. #define R_VECT_MASK_SET__dma4__set 1
  5170. #define R_VECT_MASK_SET__dma4__nop 0
  5171. #define R_VECT_MASK_SET__dma3__BITNR 19
  5172. #define R_VECT_MASK_SET__dma3__WIDTH 1
  5173. #define R_VECT_MASK_SET__dma3__set 1
  5174. #define R_VECT_MASK_SET__dma3__nop 0
  5175. #define R_VECT_MASK_SET__dma2__BITNR 18
  5176. #define R_VECT_MASK_SET__dma2__WIDTH 1
  5177. #define R_VECT_MASK_SET__dma2__set 1
  5178. #define R_VECT_MASK_SET__dma2__nop 0
  5179. #define R_VECT_MASK_SET__dma1__BITNR 17
  5180. #define R_VECT_MASK_SET__dma1__WIDTH 1
  5181. #define R_VECT_MASK_SET__dma1__set 1
  5182. #define R_VECT_MASK_SET__dma1__nop 0
  5183. #define R_VECT_MASK_SET__dma0__BITNR 16
  5184. #define R_VECT_MASK_SET__dma0__WIDTH 1
  5185. #define R_VECT_MASK_SET__dma0__set 1
  5186. #define R_VECT_MASK_SET__dma0__nop 0
  5187. #define R_VECT_MASK_SET__ext_dma1__BITNR 13
  5188. #define R_VECT_MASK_SET__ext_dma1__WIDTH 1
  5189. #define R_VECT_MASK_SET__ext_dma1__set 1
  5190. #define R_VECT_MASK_SET__ext_dma1__nop 0
  5191. #define R_VECT_MASK_SET__ext_dma0__BITNR 12
  5192. #define R_VECT_MASK_SET__ext_dma0__WIDTH 1
  5193. #define R_VECT_MASK_SET__ext_dma0__set 1
  5194. #define R_VECT_MASK_SET__ext_dma0__nop 0
  5195. #define R_VECT_MASK_SET__pa__BITNR 11
  5196. #define R_VECT_MASK_SET__pa__WIDTH 1
  5197. #define R_VECT_MASK_SET__pa__set 1
  5198. #define R_VECT_MASK_SET__pa__nop 0
  5199. #define R_VECT_MASK_SET__irq_intnr__BITNR 10
  5200. #define R_VECT_MASK_SET__irq_intnr__WIDTH 1
  5201. #define R_VECT_MASK_SET__irq_intnr__set 1
  5202. #define R_VECT_MASK_SET__irq_intnr__nop 0
  5203. #define R_VECT_MASK_SET__sw__BITNR 9
  5204. #define R_VECT_MASK_SET__sw__WIDTH 1
  5205. #define R_VECT_MASK_SET__sw__set 1
  5206. #define R_VECT_MASK_SET__sw__nop 0
  5207. #define R_VECT_MASK_SET__serial__BITNR 8
  5208. #define R_VECT_MASK_SET__serial__WIDTH 1
  5209. #define R_VECT_MASK_SET__serial__set 1
  5210. #define R_VECT_MASK_SET__serial__nop 0
  5211. #define R_VECT_MASK_SET__snmp__BITNR 7
  5212. #define R_VECT_MASK_SET__snmp__WIDTH 1
  5213. #define R_VECT_MASK_SET__snmp__set 1
  5214. #define R_VECT_MASK_SET__snmp__nop 0
  5215. #define R_VECT_MASK_SET__network__BITNR 6
  5216. #define R_VECT_MASK_SET__network__WIDTH 1
  5217. #define R_VECT_MASK_SET__network__set 1
  5218. #define R_VECT_MASK_SET__network__nop 0
  5219. #define R_VECT_MASK_SET__scsi1__BITNR 5
  5220. #define R_VECT_MASK_SET__scsi1__WIDTH 1
  5221. #define R_VECT_MASK_SET__scsi1__set 1
  5222. #define R_VECT_MASK_SET__scsi1__nop 0
  5223. #define R_VECT_MASK_SET__par1__BITNR 5
  5224. #define R_VECT_MASK_SET__par1__WIDTH 1
  5225. #define R_VECT_MASK_SET__par1__set 1
  5226. #define R_VECT_MASK_SET__par1__nop 0
  5227. #define R_VECT_MASK_SET__scsi0__BITNR 4
  5228. #define R_VECT_MASK_SET__scsi0__WIDTH 1
  5229. #define R_VECT_MASK_SET__scsi0__set 1
  5230. #define R_VECT_MASK_SET__scsi0__nop 0
  5231. #define R_VECT_MASK_SET__par0__BITNR 4
  5232. #define R_VECT_MASK_SET__par0__WIDTH 1
  5233. #define R_VECT_MASK_SET__par0__set 1
  5234. #define R_VECT_MASK_SET__par0__nop 0
  5235. #define R_VECT_MASK_SET__ata__BITNR 4
  5236. #define R_VECT_MASK_SET__ata__WIDTH 1
  5237. #define R_VECT_MASK_SET__ata__set 1
  5238. #define R_VECT_MASK_SET__ata__nop 0
  5239. #define R_VECT_MASK_SET__mio__BITNR 4
  5240. #define R_VECT_MASK_SET__mio__WIDTH 1
  5241. #define R_VECT_MASK_SET__mio__set 1
  5242. #define R_VECT_MASK_SET__mio__nop 0
  5243. #define R_VECT_MASK_SET__timer1__BITNR 3
  5244. #define R_VECT_MASK_SET__timer1__WIDTH 1
  5245. #define R_VECT_MASK_SET__timer1__set 1
  5246. #define R_VECT_MASK_SET__timer1__nop 0
  5247. #define R_VECT_MASK_SET__timer0__BITNR 2
  5248. #define R_VECT_MASK_SET__timer0__WIDTH 1
  5249. #define R_VECT_MASK_SET__timer0__set 1
  5250. #define R_VECT_MASK_SET__timer0__nop 0
  5251. #define R_VECT_MASK_SET__nmi__BITNR 1
  5252. #define R_VECT_MASK_SET__nmi__WIDTH 1
  5253. #define R_VECT_MASK_SET__nmi__set 1
  5254. #define R_VECT_MASK_SET__nmi__nop 0
  5255. #define R_VECT_MASK_SET__some__BITNR 0
  5256. #define R_VECT_MASK_SET__some__WIDTH 1
  5257. #define R_VECT_MASK_SET__some__set 1
  5258. #define R_VECT_MASK_SET__some__nop 0
  5259. /*
  5260. !* DMA registers
  5261. !*/
  5262. #define R_SET_EOP (IO_TYPECAST_UDWORD 0xb000003c)
  5263. #define R_SET_EOP__ch9_eop__BITNR 3
  5264. #define R_SET_EOP__ch9_eop__WIDTH 1
  5265. #define R_SET_EOP__ch9_eop__set 1
  5266. #define R_SET_EOP__ch9_eop__nop 0
  5267. #define R_SET_EOP__ch7_eop__BITNR 2
  5268. #define R_SET_EOP__ch7_eop__WIDTH 1
  5269. #define R_SET_EOP__ch7_eop__set 1
  5270. #define R_SET_EOP__ch7_eop__nop 0
  5271. #define R_SET_EOP__ch5_eop__BITNR 1
  5272. #define R_SET_EOP__ch5_eop__WIDTH 1
  5273. #define R_SET_EOP__ch5_eop__set 1
  5274. #define R_SET_EOP__ch5_eop__nop 0
  5275. #define R_SET_EOP__ch3_eop__BITNR 0
  5276. #define R_SET_EOP__ch3_eop__WIDTH 1
  5277. #define R_SET_EOP__ch3_eop__set 1
  5278. #define R_SET_EOP__ch3_eop__nop 0
  5279. #define R_DMA_CH0_HWSW (IO_TYPECAST_UDWORD 0xb0000100)
  5280. #define R_DMA_CH0_HWSW__hw__BITNR 16
  5281. #define R_DMA_CH0_HWSW__hw__WIDTH 16
  5282. #define R_DMA_CH0_HWSW__sw__BITNR 0
  5283. #define R_DMA_CH0_HWSW__sw__WIDTH 16
  5284. #define R_DMA_CH0_DESCR (IO_TYPECAST_UDWORD 0xb000010c)
  5285. #define R_DMA_CH0_DESCR__descr__BITNR 0
  5286. #define R_DMA_CH0_DESCR__descr__WIDTH 32
  5287. #define R_DMA_CH0_NEXT (IO_TYPECAST_UDWORD 0xb0000104)
  5288. #define R_DMA_CH0_NEXT__next__BITNR 0
  5289. #define R_DMA_CH0_NEXT__next__WIDTH 32
  5290. #define R_DMA_CH0_BUF (IO_TYPECAST_UDWORD 0xb0000108)
  5291. #define R_DMA_CH0_BUF__buf__BITNR 0
  5292. #define R_DMA_CH0_BUF__buf__WIDTH 32
  5293. #define R_DMA_CH0_FIRST (IO_TYPECAST_UDWORD 0xb00001a0)
  5294. #define R_DMA_CH0_FIRST__first__BITNR 0
  5295. #define R_DMA_CH0_FIRST__first__WIDTH 32
  5296. #define R_DMA_CH0_CMD (IO_TYPECAST_BYTE 0xb00001d0)
  5297. #define R_DMA_CH0_CMD__cmd__BITNR 0
  5298. #define R_DMA_CH0_CMD__cmd__WIDTH 3
  5299. #define R_DMA_CH0_CMD__cmd__hold 0
  5300. #define R_DMA_CH0_CMD__cmd__start 1
  5301. #define R_DMA_CH0_CMD__cmd__restart 3
  5302. #define R_DMA_CH0_CMD__cmd__continue 3
  5303. #define R_DMA_CH0_CMD__cmd__reset 4
  5304. #define R_DMA_CH0_CLR_INTR (IO_TYPECAST_BYTE 0xb00001d1)
  5305. #define R_DMA_CH0_CLR_INTR__clr_eop__BITNR 1
  5306. #define R_DMA_CH0_CLR_INTR__clr_eop__WIDTH 1
  5307. #define R_DMA_CH0_CLR_INTR__clr_eop__do 1
  5308. #define R_DMA_CH0_CLR_INTR__clr_eop__dont 0
  5309. #define R_DMA_CH0_CLR_INTR__clr_descr__BITNR 0
  5310. #define R_DMA_CH0_CLR_INTR__clr_descr__WIDTH 1
  5311. #define R_DMA_CH0_CLR_INTR__clr_descr__do 1
  5312. #define R_DMA_CH0_CLR_INTR__clr_descr__dont 0
  5313. #define R_DMA_CH0_STATUS (IO_TYPECAST_RO_BYTE 0xb00001d2)
  5314. #define R_DMA_CH0_STATUS__avail__BITNR 0
  5315. #define R_DMA_CH0_STATUS__avail__WIDTH 7
  5316. #define R_DMA_CH1_HWSW (IO_TYPECAST_UDWORD 0xb0000110)
  5317. #define R_DMA_CH1_HWSW__hw__BITNR 16
  5318. #define R_DMA_CH1_HWSW__hw__WIDTH 16
  5319. #define R_DMA_CH1_HWSW__sw__BITNR 0
  5320. #define R_DMA_CH1_HWSW__sw__WIDTH 16
  5321. #define R_DMA_CH1_DESCR (IO_TYPECAST_UDWORD 0xb000011c)
  5322. #define R_DMA_CH1_DESCR__descr__BITNR 0
  5323. #define R_DMA_CH1_DESCR__descr__WIDTH 32
  5324. #define R_DMA_CH1_NEXT (IO_TYPECAST_UDWORD 0xb0000114)
  5325. #define R_DMA_CH1_NEXT__next__BITNR 0
  5326. #define R_DMA_CH1_NEXT__next__WIDTH 32
  5327. #define R_DMA_CH1_BUF (IO_TYPECAST_UDWORD 0xb0000118)
  5328. #define R_DMA_CH1_BUF__buf__BITNR 0
  5329. #define R_DMA_CH1_BUF__buf__WIDTH 32
  5330. #define R_DMA_CH1_FIRST (IO_TYPECAST_UDWORD 0xb00001a4)
  5331. #define R_DMA_CH1_FIRST__first__BITNR 0
  5332. #define R_DMA_CH1_FIRST__first__WIDTH 32
  5333. #define R_DMA_CH1_CMD (IO_TYPECAST_BYTE 0xb00001d4)
  5334. #define R_DMA_CH1_CMD__cmd__BITNR 0
  5335. #define R_DMA_CH1_CMD__cmd__WIDTH 3
  5336. #define R_DMA_CH1_CMD__cmd__hold 0
  5337. #define R_DMA_CH1_CMD__cmd__start 1
  5338. #define R_DMA_CH1_CMD__cmd__restart 3
  5339. #define R_DMA_CH1_CMD__cmd__continue 3
  5340. #define R_DMA_CH1_CMD__cmd__reset 4
  5341. #define R_DMA_CH1_CLR_INTR (IO_TYPECAST_BYTE 0xb00001d5)
  5342. #define R_DMA_CH1_CLR_INTR__clr_eop__BITNR 1
  5343. #define R_DMA_CH1_CLR_INTR__clr_eop__WIDTH 1
  5344. #define R_DMA_CH1_CLR_INTR__clr_eop__do 1
  5345. #define R_DMA_CH1_CLR_INTR__clr_eop__dont 0
  5346. #define R_DMA_CH1_CLR_INTR__clr_descr__BITNR 0
  5347. #define R_DMA_CH1_CLR_INTR__clr_descr__WIDTH 1
  5348. #define R_DMA_CH1_CLR_INTR__clr_descr__do 1
  5349. #define R_DMA_CH1_CLR_INTR__clr_descr__dont 0
  5350. #define R_DMA_CH1_STATUS (IO_TYPECAST_RO_BYTE 0xb00001d6)
  5351. #define R_DMA_CH1_STATUS__avail__BITNR 0
  5352. #define R_DMA_CH1_STATUS__avail__WIDTH 7
  5353. #define R_DMA_CH2_HWSW (IO_TYPECAST_UDWORD 0xb0000120)
  5354. #define R_DMA_CH2_HWSW__hw__BITNR 16
  5355. #define R_DMA_CH2_HWSW__hw__WIDTH 16
  5356. #define R_DMA_CH2_HWSW__sw__BITNR 0
  5357. #define R_DMA_CH2_HWSW__sw__WIDTH 16
  5358. #define R_DMA_CH2_DESCR (IO_TYPECAST_UDWORD 0xb000012c)
  5359. #define R_DMA_CH2_DESCR__descr__BITNR 0
  5360. #define R_DMA_CH2_DESCR__descr__WIDTH 32
  5361. #define R_DMA_CH2_NEXT (IO_TYPECAST_UDWORD 0xb0000124)
  5362. #define R_DMA_CH2_NEXT__next__BITNR 0
  5363. #define R_DMA_CH2_NEXT__next__WIDTH 32
  5364. #define R_DMA_CH2_BUF (IO_TYPECAST_UDWORD 0xb0000128)
  5365. #define R_DMA_CH2_BUF__buf__BITNR 0
  5366. #define R_DMA_CH2_BUF__buf__WIDTH 32
  5367. #define R_DMA_CH2_FIRST (IO_TYPECAST_UDWORD 0xb00001a8)
  5368. #define R_DMA_CH2_FIRST__first__BITNR 0
  5369. #define R_DMA_CH2_FIRST__first__WIDTH 32
  5370. #define R_DMA_CH2_CMD (IO_TYPECAST_BYTE 0xb00001d8)
  5371. #define R_DMA_CH2_CMD__cmd__BITNR 0
  5372. #define R_DMA_CH2_CMD__cmd__WIDTH 3
  5373. #define R_DMA_CH2_CMD__cmd__hold 0
  5374. #define R_DMA_CH2_CMD__cmd__start 1
  5375. #define R_DMA_CH2_CMD__cmd__restart 3
  5376. #define R_DMA_CH2_CMD__cmd__continue 3
  5377. #define R_DMA_CH2_CMD__cmd__reset 4
  5378. #define R_DMA_CH2_CLR_INTR (IO_TYPECAST_BYTE 0xb00001d9)
  5379. #define R_DMA_CH2_CLR_INTR__clr_eop__BITNR 1
  5380. #define R_DMA_CH2_CLR_INTR__clr_eop__WIDTH 1
  5381. #define R_DMA_CH2_CLR_INTR__clr_eop__do 1
  5382. #define R_DMA_CH2_CLR_INTR__clr_eop__dont 0
  5383. #define R_DMA_CH2_CLR_INTR__clr_descr__BITNR 0
  5384. #define R_DMA_CH2_CLR_INTR__clr_descr__WIDTH 1
  5385. #define R_DMA_CH2_CLR_INTR__clr_descr__do 1
  5386. #define R_DMA_CH2_CLR_INTR__clr_descr__dont 0
  5387. #define R_DMA_CH2_STATUS (IO_TYPECAST_RO_BYTE 0xb00001da)
  5388. #define R_DMA_CH2_STATUS__avail__BITNR 0
  5389. #define R_DMA_CH2_STATUS__avail__WIDTH 7
  5390. #define R_DMA_CH3_HWSW (IO_TYPECAST_UDWORD 0xb0000130)
  5391. #define R_DMA_CH3_HWSW__hw__BITNR 16
  5392. #define R_DMA_CH3_HWSW__hw__WIDTH 16
  5393. #define R_DMA_CH3_HWSW__sw__BITNR 0
  5394. #define R_DMA_CH3_HWSW__sw__WIDTH 16
  5395. #define R_DMA_CH3_DESCR (IO_TYPECAST_UDWORD 0xb000013c)
  5396. #define R_DMA_CH3_DESCR__descr__BITNR 0
  5397. #define R_DMA_CH3_DESCR__descr__WIDTH 32
  5398. #define R_DMA_CH3_NEXT (IO_TYPECAST_UDWORD 0xb0000134)
  5399. #define R_DMA_CH3_NEXT__next__BITNR 0
  5400. #define R_DMA_CH3_NEXT__next__WIDTH 32
  5401. #define R_DMA_CH3_BUF (IO_TYPECAST_UDWORD 0xb0000138)
  5402. #define R_DMA_CH3_BUF__buf__BITNR 0
  5403. #define R_DMA_CH3_BUF__buf__WIDTH 32
  5404. #define R_DMA_CH3_FIRST (IO_TYPECAST_UDWORD 0xb00001ac)
  5405. #define R_DMA_CH3_FIRST__first__BITNR 0
  5406. #define R_DMA_CH3_FIRST__first__WIDTH 32
  5407. #define R_DMA_CH3_CMD (IO_TYPECAST_BYTE 0xb00001dc)
  5408. #define R_DMA_CH3_CMD__cmd__BITNR 0
  5409. #define R_DMA_CH3_CMD__cmd__WIDTH 3
  5410. #define R_DMA_CH3_CMD__cmd__hold 0
  5411. #define R_DMA_CH3_CMD__cmd__start 1
  5412. #define R_DMA_CH3_CMD__cmd__restart 3
  5413. #define R_DMA_CH3_CMD__cmd__continue 3
  5414. #define R_DMA_CH3_CMD__cmd__reset 4
  5415. #define R_DMA_CH3_CLR_INTR (IO_TYPECAST_BYTE 0xb00001dd)
  5416. #define R_DMA_CH3_CLR_INTR__clr_eop__BITNR 1
  5417. #define R_DMA_CH3_CLR_INTR__clr_eop__WIDTH 1
  5418. #define R_DMA_CH3_CLR_INTR__clr_eop__do 1
  5419. #define R_DMA_CH3_CLR_INTR__clr_eop__dont 0
  5420. #define R_DMA_CH3_CLR_INTR__clr_descr__BITNR 0
  5421. #define R_DMA_CH3_CLR_INTR__clr_descr__WIDTH 1
  5422. #define R_DMA_CH3_CLR_INTR__clr_descr__do 1
  5423. #define R_DMA_CH3_CLR_INTR__clr_descr__dont 0
  5424. #define R_DMA_CH3_STATUS (IO_TYPECAST_RO_BYTE 0xb00001de)
  5425. #define R_DMA_CH3_STATUS__avail__BITNR 0
  5426. #define R_DMA_CH3_STATUS__avail__WIDTH 7
  5427. #define R_DMA_CH4_HWSW (IO_TYPECAST_UDWORD 0xb0000140)
  5428. #define R_DMA_CH4_HWSW__hw__BITNR 16
  5429. #define R_DMA_CH4_HWSW__hw__WIDTH 16
  5430. #define R_DMA_CH4_HWSW__sw__BITNR 0
  5431. #define R_DMA_CH4_HWSW__sw__WIDTH 16
  5432. #define R_DMA_CH4_DESCR (IO_TYPECAST_UDWORD 0xb000014c)
  5433. #define R_DMA_CH4_DESCR__descr__BITNR 0
  5434. #define R_DMA_CH4_DESCR__descr__WIDTH 32
  5435. #define R_DMA_CH4_NEXT (IO_TYPECAST_UDWORD 0xb0000144)
  5436. #define R_DMA_CH4_NEXT__next__BITNR 0
  5437. #define R_DMA_CH4_NEXT__next__WIDTH 32
  5438. #define R_DMA_CH4_BUF (IO_TYPECAST_UDWORD 0xb0000148)
  5439. #define R_DMA_CH4_BUF__buf__BITNR 0
  5440. #define R_DMA_CH4_BUF__buf__WIDTH 32
  5441. #define R_DMA_CH4_FIRST (IO_TYPECAST_UDWORD 0xb00001b0)
  5442. #define R_DMA_CH4_FIRST__first__BITNR 0
  5443. #define R_DMA_CH4_FIRST__first__WIDTH 32
  5444. #define R_DMA_CH4_CMD (IO_TYPECAST_BYTE 0xb00001e0)
  5445. #define R_DMA_CH4_CMD__cmd__BITNR 0
  5446. #define R_DMA_CH4_CMD__cmd__WIDTH 3
  5447. #define R_DMA_CH4_CMD__cmd__hold 0
  5448. #define R_DMA_CH4_CMD__cmd__start 1
  5449. #define R_DMA_CH4_CMD__cmd__restart 3
  5450. #define R_DMA_CH4_CMD__cmd__continue 3
  5451. #define R_DMA_CH4_CMD__cmd__reset 4
  5452. #define R_DMA_CH4_CLR_INTR (IO_TYPECAST_BYTE 0xb00001e1)
  5453. #define R_DMA_CH4_CLR_INTR__clr_eop__BITNR 1
  5454. #define R_DMA_CH4_CLR_INTR__clr_eop__WIDTH 1
  5455. #define R_DMA_CH4_CLR_INTR__clr_eop__do 1
  5456. #define R_DMA_CH4_CLR_INTR__clr_eop__dont 0
  5457. #define R_DMA_CH4_CLR_INTR__clr_descr__BITNR 0
  5458. #define R_DMA_CH4_CLR_INTR__clr_descr__WIDTH 1
  5459. #define R_DMA_CH4_CLR_INTR__clr_descr__do 1
  5460. #define R_DMA_CH4_CLR_INTR__clr_descr__dont 0
  5461. #define R_DMA_CH4_STATUS (IO_TYPECAST_RO_BYTE 0xb00001e2)
  5462. #define R_DMA_CH4_STATUS__avail__BITNR 0
  5463. #define R_DMA_CH4_STATUS__avail__WIDTH 7
  5464. #define R_DMA_CH5_HWSW (IO_TYPECAST_UDWORD 0xb0000150)
  5465. #define R_DMA_CH5_HWSW__hw__BITNR 16
  5466. #define R_DMA_CH5_HWSW__hw__WIDTH 16
  5467. #define R_DMA_CH5_HWSW__sw__BITNR 0
  5468. #define R_DMA_CH5_HWSW__sw__WIDTH 16
  5469. #define R_DMA_CH5_DESCR (IO_TYPECAST_UDWORD 0xb000015c)
  5470. #define R_DMA_CH5_DESCR__descr__BITNR 0
  5471. #define R_DMA_CH5_DESCR__descr__WIDTH 32
  5472. #define R_DMA_CH5_NEXT (IO_TYPECAST_UDWORD 0xb0000154)
  5473. #define R_DMA_CH5_NEXT__next__BITNR 0
  5474. #define R_DMA_CH5_NEXT__next__WIDTH 32
  5475. #define R_DMA_CH5_BUF (IO_TYPECAST_UDWORD 0xb0000158)
  5476. #define R_DMA_CH5_BUF__buf__BITNR 0
  5477. #define R_DMA_CH5_BUF__buf__WIDTH 32
  5478. #define R_DMA_CH5_FIRST (IO_TYPECAST_UDWORD 0xb00001b4)
  5479. #define R_DMA_CH5_FIRST__first__BITNR 0
  5480. #define R_DMA_CH5_FIRST__first__WIDTH 32
  5481. #define R_DMA_CH5_CMD (IO_TYPECAST_BYTE 0xb00001e4)
  5482. #define R_DMA_CH5_CMD__cmd__BITNR 0
  5483. #define R_DMA_CH5_CMD__cmd__WIDTH 3
  5484. #define R_DMA_CH5_CMD__cmd__hold 0
  5485. #define R_DMA_CH5_CMD__cmd__start 1
  5486. #define R_DMA_CH5_CMD__cmd__restart 3
  5487. #define R_DMA_CH5_CMD__cmd__continue 3
  5488. #define R_DMA_CH5_CMD__cmd__reset 4
  5489. #define R_DMA_CH5_CLR_INTR (IO_TYPECAST_BYTE 0xb00001e5)
  5490. #define R_DMA_CH5_CLR_INTR__clr_eop__BITNR 1
  5491. #define R_DMA_CH5_CLR_INTR__clr_eop__WIDTH 1
  5492. #define R_DMA_CH5_CLR_INTR__clr_eop__do 1
  5493. #define R_DMA_CH5_CLR_INTR__clr_eop__dont 0
  5494. #define R_DMA_CH5_CLR_INTR__clr_descr__BITNR 0
  5495. #define R_DMA_CH5_CLR_INTR__clr_descr__WIDTH 1
  5496. #define R_DMA_CH5_CLR_INTR__clr_descr__do 1
  5497. #define R_DMA_CH5_CLR_INTR__clr_descr__dont 0
  5498. #define R_DMA_CH5_STATUS (IO_TYPECAST_RO_BYTE 0xb00001e6)
  5499. #define R_DMA_CH5_STATUS__avail__BITNR 0
  5500. #define R_DMA_CH5_STATUS__avail__WIDTH 7
  5501. #define R_DMA_CH6_HWSW (IO_TYPECAST_UDWORD 0xb0000160)
  5502. #define R_DMA_CH6_HWSW__hw__BITNR 16
  5503. #define R_DMA_CH6_HWSW__hw__WIDTH 16
  5504. #define R_DMA_CH6_HWSW__sw__BITNR 0
  5505. #define R_DMA_CH6_HWSW__sw__WIDTH 16
  5506. #define R_DMA_CH6_DESCR (IO_TYPECAST_UDWORD 0xb000016c)
  5507. #define R_DMA_CH6_DESCR__descr__BITNR 0
  5508. #define R_DMA_CH6_DESCR__descr__WIDTH 32
  5509. #define R_DMA_CH6_NEXT (IO_TYPECAST_UDWORD 0xb0000164)
  5510. #define R_DMA_CH6_NEXT__next__BITNR 0
  5511. #define R_DMA_CH6_NEXT__next__WIDTH 32
  5512. #define R_DMA_CH6_BUF (IO_TYPECAST_UDWORD 0xb0000168)
  5513. #define R_DMA_CH6_BUF__buf__BITNR 0
  5514. #define R_DMA_CH6_BUF__buf__WIDTH 32
  5515. #define R_DMA_CH6_FIRST (IO_TYPECAST_UDWORD 0xb00001b8)
  5516. #define R_DMA_CH6_FIRST__first__BITNR 0
  5517. #define R_DMA_CH6_FIRST__first__WIDTH 32
  5518. #define R_DMA_CH6_CMD (IO_TYPECAST_BYTE 0xb00001e8)
  5519. #define R_DMA_CH6_CMD__cmd__BITNR 0
  5520. #define R_DMA_CH6_CMD__cmd__WIDTH 3
  5521. #define R_DMA_CH6_CMD__cmd__hold 0
  5522. #define R_DMA_CH6_CMD__cmd__start 1
  5523. #define R_DMA_CH6_CMD__cmd__restart 3
  5524. #define R_DMA_CH6_CMD__cmd__continue 3
  5525. #define R_DMA_CH6_CMD__cmd__reset 4
  5526. #define R_DMA_CH6_CLR_INTR (IO_TYPECAST_BYTE 0xb00001e9)
  5527. #define R_DMA_CH6_CLR_INTR__clr_eop__BITNR 1
  5528. #define R_DMA_CH6_CLR_INTR__clr_eop__WIDTH 1
  5529. #define R_DMA_CH6_CLR_INTR__clr_eop__do 1
  5530. #define R_DMA_CH6_CLR_INTR__clr_eop__dont 0
  5531. #define R_DMA_CH6_CLR_INTR__clr_descr__BITNR 0
  5532. #define R_DMA_CH6_CLR_INTR__clr_descr__WIDTH 1
  5533. #define R_DMA_CH6_CLR_INTR__clr_descr__do 1
  5534. #define R_DMA_CH6_CLR_INTR__clr_descr__dont 0
  5535. #define R_DMA_CH6_STATUS (IO_TYPECAST_RO_BYTE 0xb00001ea)
  5536. #define R_DMA_CH6_STATUS__avail__BITNR 0
  5537. #define R_DMA_CH6_STATUS__avail__WIDTH 7
  5538. #define R_DMA_CH7_HWSW (IO_TYPECAST_UDWORD 0xb0000170)
  5539. #define R_DMA_CH7_HWSW__hw__BITNR 16
  5540. #define R_DMA_CH7_HWSW__hw__WIDTH 16
  5541. #define R_DMA_CH7_HWSW__sw__BITNR 0
  5542. #define R_DMA_CH7_HWSW__sw__WIDTH 16
  5543. #define R_DMA_CH7_DESCR (IO_TYPECAST_UDWORD 0xb000017c)
  5544. #define R_DMA_CH7_DESCR__descr__BITNR 0
  5545. #define R_DMA_CH7_DESCR__descr__WIDTH 32
  5546. #define R_DMA_CH7_NEXT (IO_TYPECAST_UDWORD 0xb0000174)
  5547. #define R_DMA_CH7_NEXT__next__BITNR 0
  5548. #define R_DMA_CH7_NEXT__next__WIDTH 32
  5549. #define R_DMA_CH7_BUF (IO_TYPECAST_UDWORD 0xb0000178)
  5550. #define R_DMA_CH7_BUF__buf__BITNR 0
  5551. #define R_DMA_CH7_BUF__buf__WIDTH 32
  5552. #define R_DMA_CH7_FIRST (IO_TYPECAST_UDWORD 0xb00001bc)
  5553. #define R_DMA_CH7_FIRST__first__BITNR 0
  5554. #define R_DMA_CH7_FIRST__first__WIDTH 32
  5555. #define R_DMA_CH7_CMD (IO_TYPECAST_BYTE 0xb00001ec)
  5556. #define R_DMA_CH7_CMD__cmd__BITNR 0
  5557. #define R_DMA_CH7_CMD__cmd__WIDTH 3
  5558. #define R_DMA_CH7_CMD__cmd__hold 0
  5559. #define R_DMA_CH7_CMD__cmd__start 1
  5560. #define R_DMA_CH7_CMD__cmd__restart 3
  5561. #define R_DMA_CH7_CMD__cmd__continue 3
  5562. #define R_DMA_CH7_CMD__cmd__reset 4
  5563. #define R_DMA_CH7_CLR_INTR (IO_TYPECAST_BYTE 0xb00001ed)
  5564. #define R_DMA_CH7_CLR_INTR__clr_eop__BITNR 1
  5565. #define R_DMA_CH7_CLR_INTR__clr_eop__WIDTH 1
  5566. #define R_DMA_CH7_CLR_INTR__clr_eop__do 1
  5567. #define R_DMA_CH7_CLR_INTR__clr_eop__dont 0
  5568. #define R_DMA_CH7_CLR_INTR__clr_descr__BITNR 0
  5569. #define R_DMA_CH7_CLR_INTR__clr_descr__WIDTH 1
  5570. #define R_DMA_CH7_CLR_INTR__clr_descr__do 1
  5571. #define R_DMA_CH7_CLR_INTR__clr_descr__dont 0
  5572. #define R_DMA_CH7_STATUS (IO_TYPECAST_RO_BYTE 0xb00001ee)
  5573. #define R_DMA_CH7_STATUS__avail__BITNR 0
  5574. #define R_DMA_CH7_STATUS__avail__WIDTH 7
  5575. #define R_DMA_CH8_HWSW (IO_TYPECAST_UDWORD 0xb0000180)
  5576. #define R_DMA_CH8_HWSW__hw__BITNR 16
  5577. #define R_DMA_CH8_HWSW__hw__WIDTH 16
  5578. #define R_DMA_CH8_HWSW__sw__BITNR 0
  5579. #define R_DMA_CH8_HWSW__sw__WIDTH 16
  5580. #define R_DMA_CH8_DESCR (IO_TYPECAST_UDWORD 0xb000018c)
  5581. #define R_DMA_CH8_DESCR__descr__BITNR 0
  5582. #define R_DMA_CH8_DESCR__descr__WIDTH 32
  5583. #define R_DMA_CH8_NEXT (IO_TYPECAST_UDWORD 0xb0000184)
  5584. #define R_DMA_CH8_NEXT__next__BITNR 0
  5585. #define R_DMA_CH8_NEXT__next__WIDTH 32
  5586. #define R_DMA_CH8_BUF (IO_TYPECAST_UDWORD 0xb0000188)
  5587. #define R_DMA_CH8_BUF__buf__BITNR 0
  5588. #define R_DMA_CH8_BUF__buf__WIDTH 32
  5589. #define R_DMA_CH8_FIRST (IO_TYPECAST_UDWORD 0xb00001c0)
  5590. #define R_DMA_CH8_FIRST__first__BITNR 0
  5591. #define R_DMA_CH8_FIRST__first__WIDTH 32
  5592. #define R_DMA_CH8_CMD (IO_TYPECAST_BYTE 0xb00001f0)
  5593. #define R_DMA_CH8_CMD__cmd__BITNR 0
  5594. #define R_DMA_CH8_CMD__cmd__WIDTH 3
  5595. #define R_DMA_CH8_CMD__cmd__hold 0
  5596. #define R_DMA_CH8_CMD__cmd__start 1
  5597. #define R_DMA_CH8_CMD__cmd__restart 3
  5598. #define R_DMA_CH8_CMD__cmd__continue 3
  5599. #define R_DMA_CH8_CMD__cmd__reset 4
  5600. #define R_DMA_CH8_CLR_INTR (IO_TYPECAST_BYTE 0xb00001f1)
  5601. #define R_DMA_CH8_CLR_INTR__clr_eop__BITNR 1
  5602. #define R_DMA_CH8_CLR_INTR__clr_eop__WIDTH 1
  5603. #define R_DMA_CH8_CLR_INTR__clr_eop__do 1
  5604. #define R_DMA_CH8_CLR_INTR__clr_eop__dont 0
  5605. #define R_DMA_CH8_CLR_INTR__clr_descr__BITNR 0
  5606. #define R_DMA_CH8_CLR_INTR__clr_descr__WIDTH 1
  5607. #define R_DMA_CH8_CLR_INTR__clr_descr__do 1
  5608. #define R_DMA_CH8_CLR_INTR__clr_descr__dont 0
  5609. #define R_DMA_CH8_STATUS (IO_TYPECAST_RO_BYTE 0xb00001f2)
  5610. #define R_DMA_CH8_STATUS__avail__BITNR 0
  5611. #define R_DMA_CH8_STATUS__avail__WIDTH 7
  5612. #define R_DMA_CH8_SUB (IO_TYPECAST_UDWORD 0xb000018c)
  5613. #define R_DMA_CH8_SUB__sub__BITNR 0
  5614. #define R_DMA_CH8_SUB__sub__WIDTH 32
  5615. #define R_DMA_CH8_NEP (IO_TYPECAST_UDWORD 0xb00001c0)
  5616. #define R_DMA_CH8_NEP__nep__BITNR 0
  5617. #define R_DMA_CH8_NEP__nep__WIDTH 32
  5618. #define R_DMA_CH8_SUB0_EP (IO_TYPECAST_UDWORD 0xb00001c8)
  5619. #define R_DMA_CH8_SUB0_EP__ep__BITNR 0
  5620. #define R_DMA_CH8_SUB0_EP__ep__WIDTH 32
  5621. #define R_DMA_CH8_SUB0_CMD (IO_TYPECAST_BYTE 0xb00001d3)
  5622. #define R_DMA_CH8_SUB0_CMD__cmd__BITNR 0
  5623. #define R_DMA_CH8_SUB0_CMD__cmd__WIDTH 1
  5624. #define R_DMA_CH8_SUB0_CMD__cmd__stop 0
  5625. #define R_DMA_CH8_SUB0_CMD__cmd__start 1
  5626. #define R_DMA_CH8_SUB0_CLR_INTR (IO_TYPECAST_BYTE 0xb00001e3)
  5627. #define R_DMA_CH8_SUB0_CLR_INTR__clr_descr__BITNR 0
  5628. #define R_DMA_CH8_SUB0_CLR_INTR__clr_descr__WIDTH 1
  5629. #define R_DMA_CH8_SUB0_CLR_INTR__clr_descr__dont 0
  5630. #define R_DMA_CH8_SUB0_CLR_INTR__clr_descr__do 1
  5631. #define R_DMA_CH8_SUB1_EP (IO_TYPECAST_UDWORD 0xb00001cc)
  5632. #define R_DMA_CH8_SUB1_EP__ep__BITNR 0
  5633. #define R_DMA_CH8_SUB1_EP__ep__WIDTH 32
  5634. #define R_DMA_CH8_SUB1_CMD (IO_TYPECAST_BYTE 0xb00001d7)
  5635. #define R_DMA_CH8_SUB1_CMD__cmd__BITNR 0
  5636. #define R_DMA_CH8_SUB1_CMD__cmd__WIDTH 1
  5637. #define R_DMA_CH8_SUB1_CMD__cmd__stop 0
  5638. #define R_DMA_CH8_SUB1_CMD__cmd__start 1
  5639. #define R_DMA_CH8_SUB1_CLR_INTR (IO_TYPECAST_BYTE 0xb00001e7)
  5640. #define R_DMA_CH8_SUB1_CLR_INTR__clr_descr__BITNR 0
  5641. #define R_DMA_CH8_SUB1_CLR_INTR__clr_descr__WIDTH 1
  5642. #define R_DMA_CH8_SUB1_CLR_INTR__clr_descr__dont 0
  5643. #define R_DMA_CH8_SUB1_CLR_INTR__clr_descr__do 1
  5644. #define R_DMA_CH8_SUB2_EP (IO_TYPECAST_UDWORD 0xb00001f8)
  5645. #define R_DMA_CH8_SUB2_EP__ep__BITNR 0
  5646. #define R_DMA_CH8_SUB2_EP__ep__WIDTH 32
  5647. #define R_DMA_CH8_SUB2_CMD (IO_TYPECAST_BYTE 0xb00001db)
  5648. #define R_DMA_CH8_SUB2_CMD__cmd__BITNR 0
  5649. #define R_DMA_CH8_SUB2_CMD__cmd__WIDTH 1
  5650. #define R_DMA_CH8_SUB2_CMD__cmd__stop 0
  5651. #define R_DMA_CH8_SUB2_CMD__cmd__start 1
  5652. #define R_DMA_CH8_SUB2_CLR_INTR (IO_TYPECAST_BYTE 0xb00001eb)
  5653. #define R_DMA_CH8_SUB2_CLR_INTR__clr_descr__BITNR 0
  5654. #define R_DMA_CH8_SUB2_CLR_INTR__clr_descr__WIDTH 1
  5655. #define R_DMA_CH8_SUB2_CLR_INTR__clr_descr__dont 0
  5656. #define R_DMA_CH8_SUB2_CLR_INTR__clr_descr__do 1
  5657. #define R_DMA_CH8_SUB3_EP (IO_TYPECAST_UDWORD 0xb00001fc)
  5658. #define R_DMA_CH8_SUB3_EP__ep__BITNR 0
  5659. #define R_DMA_CH8_SUB3_EP__ep__WIDTH 32
  5660. #define R_DMA_CH8_SUB3_CMD (IO_TYPECAST_BYTE 0xb00001df)
  5661. #define R_DMA_CH8_SUB3_CMD__cmd__BITNR 0
  5662. #define R_DMA_CH8_SUB3_CMD__cmd__WIDTH 1
  5663. #define R_DMA_CH8_SUB3_CMD__cmd__stop 0
  5664. #define R_DMA_CH8_SUB3_CMD__cmd__start 1
  5665. #define R_DMA_CH8_SUB3_CLR_INTR (IO_TYPECAST_BYTE 0xb00001ef)
  5666. #define R_DMA_CH8_SUB3_CLR_INTR__clr_descr__BITNR 0
  5667. #define R_DMA_CH8_SUB3_CLR_INTR__clr_descr__WIDTH 1
  5668. #define R_DMA_CH8_SUB3_CLR_INTR__clr_descr__dont 0
  5669. #define R_DMA_CH8_SUB3_CLR_INTR__clr_descr__do 1
  5670. #define R_DMA_CH9_HWSW (IO_TYPECAST_UDWORD 0xb0000190)
  5671. #define R_DMA_CH9_HWSW__hw__BITNR 16
  5672. #define R_DMA_CH9_HWSW__hw__WIDTH 16
  5673. #define R_DMA_CH9_HWSW__sw__BITNR 0
  5674. #define R_DMA_CH9_HWSW__sw__WIDTH 16
  5675. #define R_DMA_CH9_DESCR (IO_TYPECAST_UDWORD 0xb000019c)
  5676. #define R_DMA_CH9_DESCR__descr__BITNR 0
  5677. #define R_DMA_CH9_DESCR__descr__WIDTH 32
  5678. #define R_DMA_CH9_NEXT (IO_TYPECAST_UDWORD 0xb0000194)
  5679. #define R_DMA_CH9_NEXT__next__BITNR 0
  5680. #define R_DMA_CH9_NEXT__next__WIDTH 32
  5681. #define R_DMA_CH9_BUF (IO_TYPECAST_UDWORD 0xb0000198)
  5682. #define R_DMA_CH9_BUF__buf__BITNR 0
  5683. #define R_DMA_CH9_BUF__buf__WIDTH 32
  5684. #define R_DMA_CH9_FIRST (IO_TYPECAST_UDWORD 0xb00001c4)
  5685. #define R_DMA_CH9_FIRST__first__BITNR 0
  5686. #define R_DMA_CH9_FIRST__first__WIDTH 32
  5687. #define R_DMA_CH9_CMD (IO_TYPECAST_BYTE 0xb00001f4)
  5688. #define R_DMA_CH9_CMD__cmd__BITNR 0
  5689. #define R_DMA_CH9_CMD__cmd__WIDTH 3
  5690. #define R_DMA_CH9_CMD__cmd__hold 0
  5691. #define R_DMA_CH9_CMD__cmd__start 1
  5692. #define R_DMA_CH9_CMD__cmd__restart 3
  5693. #define R_DMA_CH9_CMD__cmd__continue 3
  5694. #define R_DMA_CH9_CMD__cmd__reset 4
  5695. #define R_DMA_CH9_CLR_INTR (IO_TYPECAST_BYTE 0xb00001f5)
  5696. #define R_DMA_CH9_CLR_INTR__clr_eop__BITNR 1
  5697. #define R_DMA_CH9_CLR_INTR__clr_eop__WIDTH 1
  5698. #define R_DMA_CH9_CLR_INTR__clr_eop__do 1
  5699. #define R_DMA_CH9_CLR_INTR__clr_eop__dont 0
  5700. #define R_DMA_CH9_CLR_INTR__clr_descr__BITNR 0
  5701. #define R_DMA_CH9_CLR_INTR__clr_descr__WIDTH 1
  5702. #define R_DMA_CH9_CLR_INTR__clr_descr__do 1
  5703. #define R_DMA_CH9_CLR_INTR__clr_descr__dont 0
  5704. #define R_DMA_CH9_STATUS (IO_TYPECAST_RO_BYTE 0xb00001f6)
  5705. #define R_DMA_CH9_STATUS__avail__BITNR 0
  5706. #define R_DMA_CH9_STATUS__avail__WIDTH 7
  5707. /*
  5708. !* Test mode registers
  5709. !*/
  5710. #define R_TEST_MODE (IO_TYPECAST_UDWORD 0xb00000fc)
  5711. #define R_TEST_MODE__single_step__BITNR 19
  5712. #define R_TEST_MODE__single_step__WIDTH 1
  5713. #define R_TEST_MODE__single_step__on 1
  5714. #define R_TEST_MODE__single_step__off 0
  5715. #define R_TEST_MODE__step_wr__BITNR 18
  5716. #define R_TEST_MODE__step_wr__WIDTH 1
  5717. #define R_TEST_MODE__step_wr__on 1
  5718. #define R_TEST_MODE__step_wr__off 0
  5719. #define R_TEST_MODE__step_rd__BITNR 17
  5720. #define R_TEST_MODE__step_rd__WIDTH 1
  5721. #define R_TEST_MODE__step_rd__on 1
  5722. #define R_TEST_MODE__step_rd__off 0
  5723. #define R_TEST_MODE__step_fetch__BITNR 16
  5724. #define R_TEST_MODE__step_fetch__WIDTH 1
  5725. #define R_TEST_MODE__step_fetch__on 1
  5726. #define R_TEST_MODE__step_fetch__off 0
  5727. #define R_TEST_MODE__mmu_test__BITNR 12
  5728. #define R_TEST_MODE__mmu_test__WIDTH 1
  5729. #define R_TEST_MODE__mmu_test__on 1
  5730. #define R_TEST_MODE__mmu_test__off 0
  5731. #define R_TEST_MODE__usb_test__BITNR 11
  5732. #define R_TEST_MODE__usb_test__WIDTH 1
  5733. #define R_TEST_MODE__usb_test__on 1
  5734. #define R_TEST_MODE__usb_test__off 0
  5735. #define R_TEST_MODE__scsi_timer_test__BITNR 10
  5736. #define R_TEST_MODE__scsi_timer_test__WIDTH 1
  5737. #define R_TEST_MODE__scsi_timer_test__on 1
  5738. #define R_TEST_MODE__scsi_timer_test__off 0
  5739. #define R_TEST_MODE__backoff__BITNR 9
  5740. #define R_TEST_MODE__backoff__WIDTH 1
  5741. #define R_TEST_MODE__backoff__on 1
  5742. #define R_TEST_MODE__backoff__off 0
  5743. #define R_TEST_MODE__snmp_test__BITNR 8
  5744. #define R_TEST_MODE__snmp_test__WIDTH 1
  5745. #define R_TEST_MODE__snmp_test__on 1
  5746. #define R_TEST_MODE__snmp_test__off 0
  5747. #define R_TEST_MODE__snmp_inc__BITNR 7
  5748. #define R_TEST_MODE__snmp_inc__WIDTH 1
  5749. #define R_TEST_MODE__snmp_inc__do 1
  5750. #define R_TEST_MODE__snmp_inc__dont 0
  5751. #define R_TEST_MODE__ser_loop__BITNR 6
  5752. #define R_TEST_MODE__ser_loop__WIDTH 1
  5753. #define R_TEST_MODE__ser_loop__on 1
  5754. #define R_TEST_MODE__ser_loop__off 0
  5755. #define R_TEST_MODE__baudrate__BITNR 5
  5756. #define R_TEST_MODE__baudrate__WIDTH 1
  5757. #define R_TEST_MODE__baudrate__on 1
  5758. #define R_TEST_MODE__baudrate__off 0
  5759. #define R_TEST_MODE__timer__BITNR 3
  5760. #define R_TEST_MODE__timer__WIDTH 2
  5761. #define R_TEST_MODE__timer__off 0
  5762. #define R_TEST_MODE__timer__even 1
  5763. #define R_TEST_MODE__timer__odd 2
  5764. #define R_TEST_MODE__timer__all 3
  5765. #define R_TEST_MODE__cache_test__BITNR 2
  5766. #define R_TEST_MODE__cache_test__WIDTH 1
  5767. #define R_TEST_MODE__cache_test__normal 0
  5768. #define R_TEST_MODE__cache_test__test 1
  5769. #define R_TEST_MODE__tag_test__BITNR 1
  5770. #define R_TEST_MODE__tag_test__WIDTH 1
  5771. #define R_TEST_MODE__tag_test__normal 0
  5772. #define R_TEST_MODE__tag_test__test 1
  5773. #define R_TEST_MODE__cache_enable__BITNR 0
  5774. #define R_TEST_MODE__cache_enable__WIDTH 1
  5775. #define R_TEST_MODE__cache_enable__enable 1
  5776. #define R_TEST_MODE__cache_enable__disable 0
  5777. #define R_SINGLE_STEP (IO_TYPECAST_BYTE 0xb00000fe)
  5778. #define R_SINGLE_STEP__single_step__BITNR 3
  5779. #define R_SINGLE_STEP__single_step__WIDTH 1
  5780. #define R_SINGLE_STEP__single_step__on 1
  5781. #define R_SINGLE_STEP__single_step__off 0
  5782. #define R_SINGLE_STEP__step_wr__BITNR 2
  5783. #define R_SINGLE_STEP__step_wr__WIDTH 1
  5784. #define R_SINGLE_STEP__step_wr__on 1
  5785. #define R_SINGLE_STEP__step_wr__off 0
  5786. #define R_SINGLE_STEP__step_rd__BITNR 1
  5787. #define R_SINGLE_STEP__step_rd__WIDTH 1
  5788. #define R_SINGLE_STEP__step_rd__on 1
  5789. #define R_SINGLE_STEP__step_rd__off 0
  5790. #define R_SINGLE_STEP__step_fetch__BITNR 0
  5791. #define R_SINGLE_STEP__step_fetch__WIDTH 1
  5792. #define R_SINGLE_STEP__step_fetch__on 1
  5793. #define R_SINGLE_STEP__step_fetch__off 0
  5794. /*
  5795. !* USB interface control registers
  5796. !*/
  5797. #define R_USB_REVISION (IO_TYPECAST_RO_BYTE 0xb0000200)
  5798. #define R_USB_REVISION__major__BITNR 4
  5799. #define R_USB_REVISION__major__WIDTH 4
  5800. #define R_USB_REVISION__minor__BITNR 0
  5801. #define R_USB_REVISION__minor__WIDTH 4
  5802. #define R_USB_COMMAND (IO_TYPECAST_BYTE 0xb0000201)
  5803. #define R_USB_COMMAND__port_sel__BITNR 6
  5804. #define R_USB_COMMAND__port_sel__WIDTH 2
  5805. #define R_USB_COMMAND__port_sel__nop 0
  5806. #define R_USB_COMMAND__port_sel__port1 1
  5807. #define R_USB_COMMAND__port_sel__port2 2
  5808. #define R_USB_COMMAND__port_sel__both 3
  5809. #define R_USB_COMMAND__port_cmd__BITNR 4
  5810. #define R_USB_COMMAND__port_cmd__WIDTH 2
  5811. #define R_USB_COMMAND__port_cmd__reset 0
  5812. #define R_USB_COMMAND__port_cmd__disable 1
  5813. #define R_USB_COMMAND__port_cmd__suspend 2
  5814. #define R_USB_COMMAND__port_cmd__resume 3
  5815. #define R_USB_COMMAND__busy__BITNR 3
  5816. #define R_USB_COMMAND__busy__WIDTH 1
  5817. #define R_USB_COMMAND__busy__no 0
  5818. #define R_USB_COMMAND__busy__yes 1
  5819. #define R_USB_COMMAND__ctrl_cmd__BITNR 0
  5820. #define R_USB_COMMAND__ctrl_cmd__WIDTH 3
  5821. #define R_USB_COMMAND__ctrl_cmd__nop 0
  5822. #define R_USB_COMMAND__ctrl_cmd__reset 1
  5823. #define R_USB_COMMAND__ctrl_cmd__deconfig 2
  5824. #define R_USB_COMMAND__ctrl_cmd__host_config 3
  5825. #define R_USB_COMMAND__ctrl_cmd__dev_config 4
  5826. #define R_USB_COMMAND__ctrl_cmd__host_nop 5
  5827. #define R_USB_COMMAND__ctrl_cmd__host_run 6
  5828. #define R_USB_COMMAND__ctrl_cmd__host_stop 7
  5829. #define R_USB_COMMAND_DEV (IO_TYPECAST_BYTE 0xb0000201)
  5830. #define R_USB_COMMAND_DEV__port_sel__BITNR 6
  5831. #define R_USB_COMMAND_DEV__port_sel__WIDTH 2
  5832. #define R_USB_COMMAND_DEV__port_sel__nop 0
  5833. #define R_USB_COMMAND_DEV__port_sel__dummy1 1
  5834. #define R_USB_COMMAND_DEV__port_sel__dummy2 2
  5835. #define R_USB_COMMAND_DEV__port_sel__any 3
  5836. #define R_USB_COMMAND_DEV__port_cmd__BITNR 4
  5837. #define R_USB_COMMAND_DEV__port_cmd__WIDTH 2
  5838. #define R_USB_COMMAND_DEV__port_cmd__active 0
  5839. #define R_USB_COMMAND_DEV__port_cmd__passive 1
  5840. #define R_USB_COMMAND_DEV__port_cmd__nop 2
  5841. #define R_USB_COMMAND_DEV__port_cmd__wakeup 3
  5842. #define R_USB_COMMAND_DEV__busy__BITNR 3
  5843. #define R_USB_COMMAND_DEV__busy__WIDTH 1
  5844. #define R_USB_COMMAND_DEV__busy__no 0
  5845. #define R_USB_COMMAND_DEV__busy__yes 1
  5846. #define R_USB_COMMAND_DEV__ctrl_cmd__BITNR 0
  5847. #define R_USB_COMMAND_DEV__ctrl_cmd__WIDTH 3
  5848. #define R_USB_COMMAND_DEV__ctrl_cmd__nop 0
  5849. #define R_USB_COMMAND_DEV__ctrl_cmd__reset 1
  5850. #define R_USB_COMMAND_DEV__ctrl_cmd__deconfig 2
  5851. #define R_USB_COMMAND_DEV__ctrl_cmd__host_config 3
  5852. #define R_USB_COMMAND_DEV__ctrl_cmd__dev_config 4
  5853. #define R_USB_COMMAND_DEV__ctrl_cmd__dev_active 5
  5854. #define R_USB_COMMAND_DEV__ctrl_cmd__dev_passive 6
  5855. #define R_USB_COMMAND_DEV__ctrl_cmd__dev_nop 7
  5856. #define R_USB_STATUS (IO_TYPECAST_RO_BYTE 0xb0000202)
  5857. #define R_USB_STATUS__ourun__BITNR 5
  5858. #define R_USB_STATUS__ourun__WIDTH 1
  5859. #define R_USB_STATUS__ourun__no 0
  5860. #define R_USB_STATUS__ourun__yes 1
  5861. #define R_USB_STATUS__perror__BITNR 4
  5862. #define R_USB_STATUS__perror__WIDTH 1
  5863. #define R_USB_STATUS__perror__no 0
  5864. #define R_USB_STATUS__perror__yes 1
  5865. #define R_USB_STATUS__device_mode__BITNR 3
  5866. #define R_USB_STATUS__device_mode__WIDTH 1
  5867. #define R_USB_STATUS__device_mode__no 0
  5868. #define R_USB_STATUS__device_mode__yes 1
  5869. #define R_USB_STATUS__host_mode__BITNR 2
  5870. #define R_USB_STATUS__host_mode__WIDTH 1
  5871. #define R_USB_STATUS__host_mode__no 0
  5872. #define R_USB_STATUS__host_mode__yes 1
  5873. #define R_USB_STATUS__started__BITNR 1
  5874. #define R_USB_STATUS__started__WIDTH 1
  5875. #define R_USB_STATUS__started__no 0
  5876. #define R_USB_STATUS__started__yes 1
  5877. #define R_USB_STATUS__running__BITNR 0
  5878. #define R_USB_STATUS__running__WIDTH 1
  5879. #define R_USB_STATUS__running__no 0
  5880. #define R_USB_STATUS__running__yes 1
  5881. #define R_USB_IRQ_MASK_SET (IO_TYPECAST_UWORD 0xb0000204)
  5882. #define R_USB_IRQ_MASK_SET__iso_eof__BITNR 13
  5883. #define R_USB_IRQ_MASK_SET__iso_eof__WIDTH 1
  5884. #define R_USB_IRQ_MASK_SET__iso_eof__nop 0
  5885. #define R_USB_IRQ_MASK_SET__iso_eof__set 1
  5886. #define R_USB_IRQ_MASK_SET__intr_eof__BITNR 12
  5887. #define R_USB_IRQ_MASK_SET__intr_eof__WIDTH 1
  5888. #define R_USB_IRQ_MASK_SET__intr_eof__nop 0
  5889. #define R_USB_IRQ_MASK_SET__intr_eof__set 1
  5890. #define R_USB_IRQ_MASK_SET__iso_eot__BITNR 11
  5891. #define R_USB_IRQ_MASK_SET__iso_eot__WIDTH 1
  5892. #define R_USB_IRQ_MASK_SET__iso_eot__nop 0
  5893. #define R_USB_IRQ_MASK_SET__iso_eot__set 1
  5894. #define R_USB_IRQ_MASK_SET__intr_eot__BITNR 10
  5895. #define R_USB_IRQ_MASK_SET__intr_eot__WIDTH 1
  5896. #define R_USB_IRQ_MASK_SET__intr_eot__nop 0
  5897. #define R_USB_IRQ_MASK_SET__intr_eot__set 1
  5898. #define R_USB_IRQ_MASK_SET__ctl_eot__BITNR 9
  5899. #define R_USB_IRQ_MASK_SET__ctl_eot__WIDTH 1
  5900. #define R_USB_IRQ_MASK_SET__ctl_eot__nop 0
  5901. #define R_USB_IRQ_MASK_SET__ctl_eot__set 1
  5902. #define R_USB_IRQ_MASK_SET__bulk_eot__BITNR 8
  5903. #define R_USB_IRQ_MASK_SET__bulk_eot__WIDTH 1
  5904. #define R_USB_IRQ_MASK_SET__bulk_eot__nop 0
  5905. #define R_USB_IRQ_MASK_SET__bulk_eot__set 1
  5906. #define R_USB_IRQ_MASK_SET__epid_attn__BITNR 3
  5907. #define R_USB_IRQ_MASK_SET__epid_attn__WIDTH 1
  5908. #define R_USB_IRQ_MASK_SET__epid_attn__nop 0
  5909. #define R_USB_IRQ_MASK_SET__epid_attn__set 1
  5910. #define R_USB_IRQ_MASK_SET__sof__BITNR 2
  5911. #define R_USB_IRQ_MASK_SET__sof__WIDTH 1
  5912. #define R_USB_IRQ_MASK_SET__sof__nop 0
  5913. #define R_USB_IRQ_MASK_SET__sof__set 1
  5914. #define R_USB_IRQ_MASK_SET__port_status__BITNR 1
  5915. #define R_USB_IRQ_MASK_SET__port_status__WIDTH 1
  5916. #define R_USB_IRQ_MASK_SET__port_status__nop 0
  5917. #define R_USB_IRQ_MASK_SET__port_status__set 1
  5918. #define R_USB_IRQ_MASK_SET__ctl_status__BITNR 0
  5919. #define R_USB_IRQ_MASK_SET__ctl_status__WIDTH 1
  5920. #define R_USB_IRQ_MASK_SET__ctl_status__nop 0
  5921. #define R_USB_IRQ_MASK_SET__ctl_status__set 1
  5922. #define R_USB_IRQ_MASK_READ (IO_TYPECAST_RO_UWORD 0xb0000204)
  5923. #define R_USB_IRQ_MASK_READ__iso_eof__BITNR 13
  5924. #define R_USB_IRQ_MASK_READ__iso_eof__WIDTH 1
  5925. #define R_USB_IRQ_MASK_READ__iso_eof__no_pend 0
  5926. #define R_USB_IRQ_MASK_READ__iso_eof__pend 1
  5927. #define R_USB_IRQ_MASK_READ__intr_eof__BITNR 12
  5928. #define R_USB_IRQ_MASK_READ__intr_eof__WIDTH 1
  5929. #define R_USB_IRQ_MASK_READ__intr_eof__no_pend 0
  5930. #define R_USB_IRQ_MASK_READ__intr_eof__pend 1
  5931. #define R_USB_IRQ_MASK_READ__iso_eot__BITNR 11
  5932. #define R_USB_IRQ_MASK_READ__iso_eot__WIDTH 1
  5933. #define R_USB_IRQ_MASK_READ__iso_eot__no_pend 0
  5934. #define R_USB_IRQ_MASK_READ__iso_eot__pend 1
  5935. #define R_USB_IRQ_MASK_READ__intr_eot__BITNR 10
  5936. #define R_USB_IRQ_MASK_READ__intr_eot__WIDTH 1
  5937. #define R_USB_IRQ_MASK_READ__intr_eot__no_pend 0
  5938. #define R_USB_IRQ_MASK_READ__intr_eot__pend 1
  5939. #define R_USB_IRQ_MASK_READ__ctl_eot__BITNR 9
  5940. #define R_USB_IRQ_MASK_READ__ctl_eot__WIDTH 1
  5941. #define R_USB_IRQ_MASK_READ__ctl_eot__no_pend 0
  5942. #define R_USB_IRQ_MASK_READ__ctl_eot__pend 1
  5943. #define R_USB_IRQ_MASK_READ__bulk_eot__BITNR 8
  5944. #define R_USB_IRQ_MASK_READ__bulk_eot__WIDTH 1
  5945. #define R_USB_IRQ_MASK_READ__bulk_eot__no_pend 0
  5946. #define R_USB_IRQ_MASK_READ__bulk_eot__pend 1
  5947. #define R_USB_IRQ_MASK_READ__epid_attn__BITNR 3
  5948. #define R_USB_IRQ_MASK_READ__epid_attn__WIDTH 1
  5949. #define R_USB_IRQ_MASK_READ__epid_attn__no_pend 0
  5950. #define R_USB_IRQ_MASK_READ__epid_attn__pend 1
  5951. #define R_USB_IRQ_MASK_READ__sof__BITNR 2
  5952. #define R_USB_IRQ_MASK_READ__sof__WIDTH 1
  5953. #define R_USB_IRQ_MASK_READ__sof__no_pend 0
  5954. #define R_USB_IRQ_MASK_READ__sof__pend 1
  5955. #define R_USB_IRQ_MASK_READ__port_status__BITNR 1
  5956. #define R_USB_IRQ_MASK_READ__port_status__WIDTH 1
  5957. #define R_USB_IRQ_MASK_READ__port_status__no_pend 0
  5958. #define R_USB_IRQ_MASK_READ__port_status__pend 1
  5959. #define R_USB_IRQ_MASK_READ__ctl_status__BITNR 0
  5960. #define R_USB_IRQ_MASK_READ__ctl_status__WIDTH 1
  5961. #define R_USB_IRQ_MASK_READ__ctl_status__no_pend 0
  5962. #define R_USB_IRQ_MASK_READ__ctl_status__pend 1
  5963. #define R_USB_IRQ_MASK_CLR (IO_TYPECAST_UWORD 0xb0000206)
  5964. #define R_USB_IRQ_MASK_CLR__iso_eof__BITNR 13
  5965. #define R_USB_IRQ_MASK_CLR__iso_eof__WIDTH 1
  5966. #define R_USB_IRQ_MASK_CLR__iso_eof__nop 0
  5967. #define R_USB_IRQ_MASK_CLR__iso_eof__clr 1
  5968. #define R_USB_IRQ_MASK_CLR__intr_eof__BITNR 12
  5969. #define R_USB_IRQ_MASK_CLR__intr_eof__WIDTH 1
  5970. #define R_USB_IRQ_MASK_CLR__intr_eof__nop 0
  5971. #define R_USB_IRQ_MASK_CLR__intr_eof__clr 1
  5972. #define R_USB_IRQ_MASK_CLR__iso_eot__BITNR 11
  5973. #define R_USB_IRQ_MASK_CLR__iso_eot__WIDTH 1
  5974. #define R_USB_IRQ_MASK_CLR__iso_eot__nop 0
  5975. #define R_USB_IRQ_MASK_CLR__iso_eot__clr 1
  5976. #define R_USB_IRQ_MASK_CLR__intr_eot__BITNR 10
  5977. #define R_USB_IRQ_MASK_CLR__intr_eot__WIDTH 1
  5978. #define R_USB_IRQ_MASK_CLR__intr_eot__nop 0
  5979. #define R_USB_IRQ_MASK_CLR__intr_eot__clr 1
  5980. #define R_USB_IRQ_MASK_CLR__ctl_eot__BITNR 9
  5981. #define R_USB_IRQ_MASK_CLR__ctl_eot__WIDTH 1
  5982. #define R_USB_IRQ_MASK_CLR__ctl_eot__nop 0
  5983. #define R_USB_IRQ_MASK_CLR__ctl_eot__clr 1
  5984. #define R_USB_IRQ_MASK_CLR__bulk_eot__BITNR 8
  5985. #define R_USB_IRQ_MASK_CLR__bulk_eot__WIDTH 1
  5986. #define R_USB_IRQ_MASK_CLR__bulk_eot__nop 0
  5987. #define R_USB_IRQ_MASK_CLR__bulk_eot__clr 1
  5988. #define R_USB_IRQ_MASK_CLR__epid_attn__BITNR 3
  5989. #define R_USB_IRQ_MASK_CLR__epid_attn__WIDTH 1
  5990. #define R_USB_IRQ_MASK_CLR__epid_attn__nop 0
  5991. #define R_USB_IRQ_MASK_CLR__epid_attn__clr 1
  5992. #define R_USB_IRQ_MASK_CLR__sof__BITNR 2
  5993. #define R_USB_IRQ_MASK_CLR__sof__WIDTH 1
  5994. #define R_USB_IRQ_MASK_CLR__sof__nop 0
  5995. #define R_USB_IRQ_MASK_CLR__sof__clr 1
  5996. #define R_USB_IRQ_MASK_CLR__port_status__BITNR 1
  5997. #define R_USB_IRQ_MASK_CLR__port_status__WIDTH 1
  5998. #define R_USB_IRQ_MASK_CLR__port_status__nop 0
  5999. #define R_USB_IRQ_MASK_CLR__port_status__clr 1
  6000. #define R_USB_IRQ_MASK_CLR__ctl_status__BITNR 0
  6001. #define R_USB_IRQ_MASK_CLR__ctl_status__WIDTH 1
  6002. #define R_USB_IRQ_MASK_CLR__ctl_status__nop 0
  6003. #define R_USB_IRQ_MASK_CLR__ctl_status__clr 1
  6004. #define R_USB_IRQ_READ (IO_TYPECAST_RO_UWORD 0xb0000206)
  6005. #define R_USB_IRQ_READ__iso_eof__BITNR 13
  6006. #define R_USB_IRQ_READ__iso_eof__WIDTH 1
  6007. #define R_USB_IRQ_READ__iso_eof__no_pend 0
  6008. #define R_USB_IRQ_READ__iso_eof__pend 1
  6009. #define R_USB_IRQ_READ__intr_eof__BITNR 12
  6010. #define R_USB_IRQ_READ__intr_eof__WIDTH 1
  6011. #define R_USB_IRQ_READ__intr_eof__no_pend 0
  6012. #define R_USB_IRQ_READ__intr_eof__pend 1
  6013. #define R_USB_IRQ_READ__iso_eot__BITNR 11
  6014. #define R_USB_IRQ_READ__iso_eot__WIDTH 1
  6015. #define R_USB_IRQ_READ__iso_eot__no_pend 0
  6016. #define R_USB_IRQ_READ__iso_eot__pend 1
  6017. #define R_USB_IRQ_READ__intr_eot__BITNR 10
  6018. #define R_USB_IRQ_READ__intr_eot__WIDTH 1
  6019. #define R_USB_IRQ_READ__intr_eot__no_pend 0
  6020. #define R_USB_IRQ_READ__intr_eot__pend 1
  6021. #define R_USB_IRQ_READ__ctl_eot__BITNR 9
  6022. #define R_USB_IRQ_READ__ctl_eot__WIDTH 1
  6023. #define R_USB_IRQ_READ__ctl_eot__no_pend 0
  6024. #define R_USB_IRQ_READ__ctl_eot__pend 1
  6025. #define R_USB_IRQ_READ__bulk_eot__BITNR 8
  6026. #define R_USB_IRQ_READ__bulk_eot__WIDTH 1
  6027. #define R_USB_IRQ_READ__bulk_eot__no_pend 0
  6028. #define R_USB_IRQ_READ__bulk_eot__pend 1
  6029. #define R_USB_IRQ_READ__epid_attn__BITNR 3
  6030. #define R_USB_IRQ_READ__epid_attn__WIDTH 1
  6031. #define R_USB_IRQ_READ__epid_attn__no_pend 0
  6032. #define R_USB_IRQ_READ__epid_attn__pend 1
  6033. #define R_USB_IRQ_READ__sof__BITNR 2
  6034. #define R_USB_IRQ_READ__sof__WIDTH 1
  6035. #define R_USB_IRQ_READ__sof__no_pend 0
  6036. #define R_USB_IRQ_READ__sof__pend 1
  6037. #define R_USB_IRQ_READ__port_status__BITNR 1
  6038. #define R_USB_IRQ_READ__port_status__WIDTH 1
  6039. #define R_USB_IRQ_READ__port_status__no_pend 0
  6040. #define R_USB_IRQ_READ__port_status__pend 1
  6041. #define R_USB_IRQ_READ__ctl_status__BITNR 0
  6042. #define R_USB_IRQ_READ__ctl_status__WIDTH 1
  6043. #define R_USB_IRQ_READ__ctl_status__no_pend 0
  6044. #define R_USB_IRQ_READ__ctl_status__pend 1
  6045. #define R_USB_IRQ_MASK_SET_DEV (IO_TYPECAST_UWORD 0xb0000204)
  6046. #define R_USB_IRQ_MASK_SET_DEV__out_eot__BITNR 12
  6047. #define R_USB_IRQ_MASK_SET_DEV__out_eot__WIDTH 1
  6048. #define R_USB_IRQ_MASK_SET_DEV__out_eot__nop 0
  6049. #define R_USB_IRQ_MASK_SET_DEV__out_eot__set 1
  6050. #define R_USB_IRQ_MASK_SET_DEV__ep3_in_eot__BITNR 11
  6051. #define R_USB_IRQ_MASK_SET_DEV__ep3_in_eot__WIDTH 1
  6052. #define R_USB_IRQ_MASK_SET_DEV__ep3_in_eot__nop 0
  6053. #define R_USB_IRQ_MASK_SET_DEV__ep3_in_eot__set 1
  6054. #define R_USB_IRQ_MASK_SET_DEV__ep2_in_eot__BITNR 10
  6055. #define R_USB_IRQ_MASK_SET_DEV__ep2_in_eot__WIDTH 1
  6056. #define R_USB_IRQ_MASK_SET_DEV__ep2_in_eot__nop 0
  6057. #define R_USB_IRQ_MASK_SET_DEV__ep2_in_eot__set 1
  6058. #define R_USB_IRQ_MASK_SET_DEV__ep1_in_eot__BITNR 9
  6059. #define R_USB_IRQ_MASK_SET_DEV__ep1_in_eot__WIDTH 1
  6060. #define R_USB_IRQ_MASK_SET_DEV__ep1_in_eot__nop 0
  6061. #define R_USB_IRQ_MASK_SET_DEV__ep1_in_eot__set 1
  6062. #define R_USB_IRQ_MASK_SET_DEV__ep0_in_eot__BITNR 8
  6063. #define R_USB_IRQ_MASK_SET_DEV__ep0_in_eot__WIDTH 1
  6064. #define R_USB_IRQ_MASK_SET_DEV__ep0_in_eot__nop 0
  6065. #define R_USB_IRQ_MASK_SET_DEV__ep0_in_eot__set 1
  6066. #define R_USB_IRQ_MASK_SET_DEV__epid_attn__BITNR 3
  6067. #define R_USB_IRQ_MASK_SET_DEV__epid_attn__WIDTH 1
  6068. #define R_USB_IRQ_MASK_SET_DEV__epid_attn__nop 0
  6069. #define R_USB_IRQ_MASK_SET_DEV__epid_attn__set 1
  6070. #define R_USB_IRQ_MASK_SET_DEV__sof__BITNR 2
  6071. #define R_USB_IRQ_MASK_SET_DEV__sof__WIDTH 1
  6072. #define R_USB_IRQ_MASK_SET_DEV__sof__nop 0
  6073. #define R_USB_IRQ_MASK_SET_DEV__sof__set 1
  6074. #define R_USB_IRQ_MASK_SET_DEV__port_status__BITNR 1
  6075. #define R_USB_IRQ_MASK_SET_DEV__port_status__WIDTH 1
  6076. #define R_USB_IRQ_MASK_SET_DEV__port_status__nop 0
  6077. #define R_USB_IRQ_MASK_SET_DEV__port_status__set 1
  6078. #define R_USB_IRQ_MASK_SET_DEV__ctl_status__BITNR 0
  6079. #define R_USB_IRQ_MASK_SET_DEV__ctl_status__WIDTH 1
  6080. #define R_USB_IRQ_MASK_SET_DEV__ctl_status__nop 0
  6081. #define R_USB_IRQ_MASK_SET_DEV__ctl_status__set 1
  6082. #define R_USB_IRQ_MASK_READ_DEV (IO_TYPECAST_RO_UWORD 0xb0000204)
  6083. #define R_USB_IRQ_MASK_READ_DEV__out_eot__BITNR 12
  6084. #define R_USB_IRQ_MASK_READ_DEV__out_eot__WIDTH 1
  6085. #define R_USB_IRQ_MASK_READ_DEV__out_eot__no_pend 0
  6086. #define R_USB_IRQ_MASK_READ_DEV__out_eot__pend 1
  6087. #define R_USB_IRQ_MASK_READ_DEV__ep3_in_eot__BITNR 11
  6088. #define R_USB_IRQ_MASK_READ_DEV__ep3_in_eot__WIDTH 1
  6089. #define R_USB_IRQ_MASK_READ_DEV__ep3_in_eot__no_pend 0
  6090. #define R_USB_IRQ_MASK_READ_DEV__ep3_in_eot__pend 1
  6091. #define R_USB_IRQ_MASK_READ_DEV__ep2_in_eot__BITNR 10
  6092. #define R_USB_IRQ_MASK_READ_DEV__ep2_in_eot__WIDTH 1
  6093. #define R_USB_IRQ_MASK_READ_DEV__ep2_in_eot__no_pend 0
  6094. #define R_USB_IRQ_MASK_READ_DEV__ep2_in_eot__pend 1
  6095. #define R_USB_IRQ_MASK_READ_DEV__ep1_in_eot__BITNR 9
  6096. #define R_USB_IRQ_MASK_READ_DEV__ep1_in_eot__WIDTH 1
  6097. #define R_USB_IRQ_MASK_READ_DEV__ep1_in_eot__no_pend 0
  6098. #define R_USB_IRQ_MASK_READ_DEV__ep1_in_eot__pend 1
  6099. #define R_USB_IRQ_MASK_READ_DEV__ep0_in_eot__BITNR 8
  6100. #define R_USB_IRQ_MASK_READ_DEV__ep0_in_eot__WIDTH 1
  6101. #define R_USB_IRQ_MASK_READ_DEV__ep0_in_eot__no_pend 0
  6102. #define R_USB_IRQ_MASK_READ_DEV__ep0_in_eot__pend 1
  6103. #define R_USB_IRQ_MASK_READ_DEV__epid_attn__BITNR 3
  6104. #define R_USB_IRQ_MASK_READ_DEV__epid_attn__WIDTH 1
  6105. #define R_USB_IRQ_MASK_READ_DEV__epid_attn__no_pend 0
  6106. #define R_USB_IRQ_MASK_READ_DEV__epid_attn__pend 1
  6107. #define R_USB_IRQ_MASK_READ_DEV__sof__BITNR 2
  6108. #define R_USB_IRQ_MASK_READ_DEV__sof__WIDTH 1
  6109. #define R_USB_IRQ_MASK_READ_DEV__sof__no_pend 0
  6110. #define R_USB_IRQ_MASK_READ_DEV__sof__pend 1
  6111. #define R_USB_IRQ_MASK_READ_DEV__port_status__BITNR 1
  6112. #define R_USB_IRQ_MASK_READ_DEV__port_status__WIDTH 1
  6113. #define R_USB_IRQ_MASK_READ_DEV__port_status__no_pend 0
  6114. #define R_USB_IRQ_MASK_READ_DEV__port_status__pend 1
  6115. #define R_USB_IRQ_MASK_READ_DEV__ctl_status__BITNR 0
  6116. #define R_USB_IRQ_MASK_READ_DEV__ctl_status__WIDTH 1
  6117. #define R_USB_IRQ_MASK_READ_DEV__ctl_status__no_pend 0
  6118. #define R_USB_IRQ_MASK_READ_DEV__ctl_status__pend 1
  6119. #define R_USB_IRQ_MASK_CLR_DEV (IO_TYPECAST_UWORD 0xb0000206)
  6120. #define R_USB_IRQ_MASK_CLR_DEV__out_eot__BITNR 12
  6121. #define R_USB_IRQ_MASK_CLR_DEV__out_eot__WIDTH 1
  6122. #define R_USB_IRQ_MASK_CLR_DEV__out_eot__nop 0
  6123. #define R_USB_IRQ_MASK_CLR_DEV__out_eot__clr 1
  6124. #define R_USB_IRQ_MASK_CLR_DEV__ep3_in_eot__BITNR 11
  6125. #define R_USB_IRQ_MASK_CLR_DEV__ep3_in_eot__WIDTH 1
  6126. #define R_USB_IRQ_MASK_CLR_DEV__ep3_in_eot__nop 0
  6127. #define R_USB_IRQ_MASK_CLR_DEV__ep3_in_eot__clr 1
  6128. #define R_USB_IRQ_MASK_CLR_DEV__ep2_in_eot__BITNR 10
  6129. #define R_USB_IRQ_MASK_CLR_DEV__ep2_in_eot__WIDTH 1
  6130. #define R_USB_IRQ_MASK_CLR_DEV__ep2_in_eot__nop 0
  6131. #define R_USB_IRQ_MASK_CLR_DEV__ep2_in_eot__clr 1
  6132. #define R_USB_IRQ_MASK_CLR_DEV__ep1_in_eot__BITNR 9
  6133. #define R_USB_IRQ_MASK_CLR_DEV__ep1_in_eot__WIDTH 1
  6134. #define R_USB_IRQ_MASK_CLR_DEV__ep1_in_eot__nop 0
  6135. #define R_USB_IRQ_MASK_CLR_DEV__ep1_in_eot__clr 1
  6136. #define R_USB_IRQ_MASK_CLR_DEV__ep0_in_eot__BITNR 8
  6137. #define R_USB_IRQ_MASK_CLR_DEV__ep0_in_eot__WIDTH 1
  6138. #define R_USB_IRQ_MASK_CLR_DEV__ep0_in_eot__nop 0
  6139. #define R_USB_IRQ_MASK_CLR_DEV__ep0_in_eot__clr 1
  6140. #define R_USB_IRQ_MASK_CLR_DEV__epid_attn__BITNR 3
  6141. #define R_USB_IRQ_MASK_CLR_DEV__epid_attn__WIDTH 1
  6142. #define R_USB_IRQ_MASK_CLR_DEV__epid_attn__nop 0
  6143. #define R_USB_IRQ_MASK_CLR_DEV__epid_attn__clr 1
  6144. #define R_USB_IRQ_MASK_CLR_DEV__sof__BITNR 2
  6145. #define R_USB_IRQ_MASK_CLR_DEV__sof__WIDTH 1
  6146. #define R_USB_IRQ_MASK_CLR_DEV__sof__nop 0
  6147. #define R_USB_IRQ_MASK_CLR_DEV__sof__clr 1
  6148. #define R_USB_IRQ_MASK_CLR_DEV__port_status__BITNR 1
  6149. #define R_USB_IRQ_MASK_CLR_DEV__port_status__WIDTH 1
  6150. #define R_USB_IRQ_MASK_CLR_DEV__port_status__nop 0
  6151. #define R_USB_IRQ_MASK_CLR_DEV__port_status__clr 1
  6152. #define R_USB_IRQ_MASK_CLR_DEV__ctl_status__BITNR 0
  6153. #define R_USB_IRQ_MASK_CLR_DEV__ctl_status__WIDTH 1
  6154. #define R_USB_IRQ_MASK_CLR_DEV__ctl_status__nop 0
  6155. #define R_USB_IRQ_MASK_CLR_DEV__ctl_status__clr 1
  6156. #define R_USB_IRQ_READ_DEV (IO_TYPECAST_RO_UWORD 0xb0000206)
  6157. #define R_USB_IRQ_READ_DEV__out_eot__BITNR 12
  6158. #define R_USB_IRQ_READ_DEV__out_eot__WIDTH 1
  6159. #define R_USB_IRQ_READ_DEV__out_eot__no_pend 0
  6160. #define R_USB_IRQ_READ_DEV__out_eot__pend 1
  6161. #define R_USB_IRQ_READ_DEV__ep3_in_eot__BITNR 11
  6162. #define R_USB_IRQ_READ_DEV__ep3_in_eot__WIDTH 1
  6163. #define R_USB_IRQ_READ_DEV__ep3_in_eot__no_pend 0
  6164. #define R_USB_IRQ_READ_DEV__ep3_in_eot__pend 1
  6165. #define R_USB_IRQ_READ_DEV__ep2_in_eot__BITNR 10
  6166. #define R_USB_IRQ_READ_DEV__ep2_in_eot__WIDTH 1
  6167. #define R_USB_IRQ_READ_DEV__ep2_in_eot__no_pend 0
  6168. #define R_USB_IRQ_READ_DEV__ep2_in_eot__pend 1
  6169. #define R_USB_IRQ_READ_DEV__ep1_in_eot__BITNR 9
  6170. #define R_USB_IRQ_READ_DEV__ep1_in_eot__WIDTH 1
  6171. #define R_USB_IRQ_READ_DEV__ep1_in_eot__no_pend 0
  6172. #define R_USB_IRQ_READ_DEV__ep1_in_eot__pend 1
  6173. #define R_USB_IRQ_READ_DEV__ep0_in_eot__BITNR 8
  6174. #define R_USB_IRQ_READ_DEV__ep0_in_eot__WIDTH 1
  6175. #define R_USB_IRQ_READ_DEV__ep0_in_eot__no_pend 0
  6176. #define R_USB_IRQ_READ_DEV__ep0_in_eot__pend 1
  6177. #define R_USB_IRQ_READ_DEV__epid_attn__BITNR 3
  6178. #define R_USB_IRQ_READ_DEV__epid_attn__WIDTH 1
  6179. #define R_USB_IRQ_READ_DEV__epid_attn__no_pend 0
  6180. #define R_USB_IRQ_READ_DEV__epid_attn__pend 1
  6181. #define R_USB_IRQ_READ_DEV__sof__BITNR 2
  6182. #define R_USB_IRQ_READ_DEV__sof__WIDTH 1
  6183. #define R_USB_IRQ_READ_DEV__sof__no_pend 0
  6184. #define R_USB_IRQ_READ_DEV__sof__pend 1
  6185. #define R_USB_IRQ_READ_DEV__port_status__BITNR 1
  6186. #define R_USB_IRQ_READ_DEV__port_status__WIDTH 1
  6187. #define R_USB_IRQ_READ_DEV__port_status__no_pend 0
  6188. #define R_USB_IRQ_READ_DEV__port_status__pend 1
  6189. #define R_USB_IRQ_READ_DEV__ctl_status__BITNR 0
  6190. #define R_USB_IRQ_READ_DEV__ctl_status__WIDTH 1
  6191. #define R_USB_IRQ_READ_DEV__ctl_status__no_pend 0
  6192. #define R_USB_IRQ_READ_DEV__ctl_status__pend 1
  6193. #define R_USB_FM_NUMBER (IO_TYPECAST_UDWORD 0xb000020c)
  6194. #define R_USB_FM_NUMBER__value__BITNR 0
  6195. #define R_USB_FM_NUMBER__value__WIDTH 32
  6196. #define R_USB_FM_INTERVAL (IO_TYPECAST_UWORD 0xb0000210)
  6197. #define R_USB_FM_INTERVAL__fixed__BITNR 6
  6198. #define R_USB_FM_INTERVAL__fixed__WIDTH 8
  6199. #define R_USB_FM_INTERVAL__adj__BITNR 0
  6200. #define R_USB_FM_INTERVAL__adj__WIDTH 6
  6201. #define R_USB_FM_REMAINING (IO_TYPECAST_RO_UWORD 0xb0000212)
  6202. #define R_USB_FM_REMAINING__value__BITNR 0
  6203. #define R_USB_FM_REMAINING__value__WIDTH 14
  6204. #define R_USB_FM_PSTART (IO_TYPECAST_UWORD 0xb0000214)
  6205. #define R_USB_FM_PSTART__value__BITNR 0
  6206. #define R_USB_FM_PSTART__value__WIDTH 14
  6207. #define R_USB_RH_STATUS (IO_TYPECAST_RO_BYTE 0xb0000203)
  6208. #define R_USB_RH_STATUS__babble2__BITNR 7
  6209. #define R_USB_RH_STATUS__babble2__WIDTH 1
  6210. #define R_USB_RH_STATUS__babble2__no 0
  6211. #define R_USB_RH_STATUS__babble2__yes 1
  6212. #define R_USB_RH_STATUS__babble1__BITNR 6
  6213. #define R_USB_RH_STATUS__babble1__WIDTH 1
  6214. #define R_USB_RH_STATUS__babble1__no 0
  6215. #define R_USB_RH_STATUS__babble1__yes 1
  6216. #define R_USB_RH_STATUS__bus1__BITNR 4
  6217. #define R_USB_RH_STATUS__bus1__WIDTH 2
  6218. #define R_USB_RH_STATUS__bus1__SE0 0
  6219. #define R_USB_RH_STATUS__bus1__Diff0 1
  6220. #define R_USB_RH_STATUS__bus1__Diff1 2
  6221. #define R_USB_RH_STATUS__bus1__SE1 3
  6222. #define R_USB_RH_STATUS__bus2__BITNR 2
  6223. #define R_USB_RH_STATUS__bus2__WIDTH 2
  6224. #define R_USB_RH_STATUS__bus2__SE0 0
  6225. #define R_USB_RH_STATUS__bus2__Diff0 1
  6226. #define R_USB_RH_STATUS__bus2__Diff1 2
  6227. #define R_USB_RH_STATUS__bus2__SE1 3
  6228. #define R_USB_RH_STATUS__nports__BITNR 0
  6229. #define R_USB_RH_STATUS__nports__WIDTH 2
  6230. #define R_USB_RH_PORT_STATUS_1 (IO_TYPECAST_RO_UWORD 0xb0000218)
  6231. #define R_USB_RH_PORT_STATUS_1__speed__BITNR 9
  6232. #define R_USB_RH_PORT_STATUS_1__speed__WIDTH 1
  6233. #define R_USB_RH_PORT_STATUS_1__speed__full 0
  6234. #define R_USB_RH_PORT_STATUS_1__speed__low 1
  6235. #define R_USB_RH_PORT_STATUS_1__power__BITNR 8
  6236. #define R_USB_RH_PORT_STATUS_1__power__WIDTH 1
  6237. #define R_USB_RH_PORT_STATUS_1__reset__BITNR 4
  6238. #define R_USB_RH_PORT_STATUS_1__reset__WIDTH 1
  6239. #define R_USB_RH_PORT_STATUS_1__reset__no 0
  6240. #define R_USB_RH_PORT_STATUS_1__reset__yes 1
  6241. #define R_USB_RH_PORT_STATUS_1__overcurrent__BITNR 3
  6242. #define R_USB_RH_PORT_STATUS_1__overcurrent__WIDTH 1
  6243. #define R_USB_RH_PORT_STATUS_1__overcurrent__no 0
  6244. #define R_USB_RH_PORT_STATUS_1__overcurrent__yes 1
  6245. #define R_USB_RH_PORT_STATUS_1__suspended__BITNR 2
  6246. #define R_USB_RH_PORT_STATUS_1__suspended__WIDTH 1
  6247. #define R_USB_RH_PORT_STATUS_1__suspended__no 0
  6248. #define R_USB_RH_PORT_STATUS_1__suspended__yes 1
  6249. #define R_USB_RH_PORT_STATUS_1__enabled__BITNR 1
  6250. #define R_USB_RH_PORT_STATUS_1__enabled__WIDTH 1
  6251. #define R_USB_RH_PORT_STATUS_1__enabled__no 0
  6252. #define R_USB_RH_PORT_STATUS_1__enabled__yes 1
  6253. #define R_USB_RH_PORT_STATUS_1__connected__BITNR 0
  6254. #define R_USB_RH_PORT_STATUS_1__connected__WIDTH 1
  6255. #define R_USB_RH_PORT_STATUS_1__connected__no 0
  6256. #define R_USB_RH_PORT_STATUS_1__connected__yes 1
  6257. #define R_USB_RH_PORT_STATUS_2 (IO_TYPECAST_RO_UWORD 0xb000021a)
  6258. #define R_USB_RH_PORT_STATUS_2__speed__BITNR 9
  6259. #define R_USB_RH_PORT_STATUS_2__speed__WIDTH 1
  6260. #define R_USB_RH_PORT_STATUS_2__speed__full 0
  6261. #define R_USB_RH_PORT_STATUS_2__speed__low 1
  6262. #define R_USB_RH_PORT_STATUS_2__power__BITNR 8
  6263. #define R_USB_RH_PORT_STATUS_2__power__WIDTH 1
  6264. #define R_USB_RH_PORT_STATUS_2__reset__BITNR 4
  6265. #define R_USB_RH_PORT_STATUS_2__reset__WIDTH 1
  6266. #define R_USB_RH_PORT_STATUS_2__reset__no 0
  6267. #define R_USB_RH_PORT_STATUS_2__reset__yes 1
  6268. #define R_USB_RH_PORT_STATUS_2__overcurrent__BITNR 3
  6269. #define R_USB_RH_PORT_STATUS_2__overcurrent__WIDTH 1
  6270. #define R_USB_RH_PORT_STATUS_2__overcurrent__no 0
  6271. #define R_USB_RH_PORT_STATUS_2__overcurrent__yes 1
  6272. #define R_USB_RH_PORT_STATUS_2__suspended__BITNR 2
  6273. #define R_USB_RH_PORT_STATUS_2__suspended__WIDTH 1
  6274. #define R_USB_RH_PORT_STATUS_2__suspended__no 0
  6275. #define R_USB_RH_PORT_STATUS_2__suspended__yes 1
  6276. #define R_USB_RH_PORT_STATUS_2__enabled__BITNR 1
  6277. #define R_USB_RH_PORT_STATUS_2__enabled__WIDTH 1
  6278. #define R_USB_RH_PORT_STATUS_2__enabled__no 0
  6279. #define R_USB_RH_PORT_STATUS_2__enabled__yes 1
  6280. #define R_USB_RH_PORT_STATUS_2__connected__BITNR 0
  6281. #define R_USB_RH_PORT_STATUS_2__connected__WIDTH 1
  6282. #define R_USB_RH_PORT_STATUS_2__connected__no 0
  6283. #define R_USB_RH_PORT_STATUS_2__connected__yes 1
  6284. #define R_USB_EPT_INDEX (IO_TYPECAST_BYTE 0xb0000208)
  6285. #define R_USB_EPT_INDEX__value__BITNR 0
  6286. #define R_USB_EPT_INDEX__value__WIDTH 5
  6287. #define R_USB_EPT_DATA (IO_TYPECAST_UDWORD 0xb000021c)
  6288. #define R_USB_EPT_DATA__valid__BITNR 31
  6289. #define R_USB_EPT_DATA__valid__WIDTH 1
  6290. #define R_USB_EPT_DATA__valid__no 0
  6291. #define R_USB_EPT_DATA__valid__yes 1
  6292. #define R_USB_EPT_DATA__hold__BITNR 30
  6293. #define R_USB_EPT_DATA__hold__WIDTH 1
  6294. #define R_USB_EPT_DATA__hold__no 0
  6295. #define R_USB_EPT_DATA__hold__yes 1
  6296. #define R_USB_EPT_DATA__error_count_in__BITNR 28
  6297. #define R_USB_EPT_DATA__error_count_in__WIDTH 2
  6298. #define R_USB_EPT_DATA__t_in__BITNR 27
  6299. #define R_USB_EPT_DATA__t_in__WIDTH 1
  6300. #define R_USB_EPT_DATA__low_speed__BITNR 26
  6301. #define R_USB_EPT_DATA__low_speed__WIDTH 1
  6302. #define R_USB_EPT_DATA__low_speed__no 0
  6303. #define R_USB_EPT_DATA__low_speed__yes 1
  6304. #define R_USB_EPT_DATA__port__BITNR 24
  6305. #define R_USB_EPT_DATA__port__WIDTH 2
  6306. #define R_USB_EPT_DATA__port__any 0
  6307. #define R_USB_EPT_DATA__port__p1 1
  6308. #define R_USB_EPT_DATA__port__p2 2
  6309. #define R_USB_EPT_DATA__port__undef 3
  6310. #define R_USB_EPT_DATA__error_code__BITNR 22
  6311. #define R_USB_EPT_DATA__error_code__WIDTH 2
  6312. #define R_USB_EPT_DATA__error_code__no_error 0
  6313. #define R_USB_EPT_DATA__error_code__stall 1
  6314. #define R_USB_EPT_DATA__error_code__bus_error 2
  6315. #define R_USB_EPT_DATA__error_code__buffer_error 3
  6316. #define R_USB_EPT_DATA__t_out__BITNR 21
  6317. #define R_USB_EPT_DATA__t_out__WIDTH 1
  6318. #define R_USB_EPT_DATA__error_count_out__BITNR 19
  6319. #define R_USB_EPT_DATA__error_count_out__WIDTH 2
  6320. #define R_USB_EPT_DATA__max_len__BITNR 11
  6321. #define R_USB_EPT_DATA__max_len__WIDTH 7
  6322. #define R_USB_EPT_DATA__ep__BITNR 7
  6323. #define R_USB_EPT_DATA__ep__WIDTH 4
  6324. #define R_USB_EPT_DATA__dev__BITNR 0
  6325. #define R_USB_EPT_DATA__dev__WIDTH 7
  6326. #define R_USB_EPT_DATA_ISO (IO_TYPECAST_UDWORD 0xb000021c)
  6327. #define R_USB_EPT_DATA_ISO__valid__BITNR 31
  6328. #define R_USB_EPT_DATA_ISO__valid__WIDTH 1
  6329. #define R_USB_EPT_DATA_ISO__valid__no 0
  6330. #define R_USB_EPT_DATA_ISO__valid__yes 1
  6331. #define R_USB_EPT_DATA_ISO__port__BITNR 24
  6332. #define R_USB_EPT_DATA_ISO__port__WIDTH 2
  6333. #define R_USB_EPT_DATA_ISO__port__any 0
  6334. #define R_USB_EPT_DATA_ISO__port__p1 1
  6335. #define R_USB_EPT_DATA_ISO__port__p2 2
  6336. #define R_USB_EPT_DATA_ISO__port__undef 3
  6337. #define R_USB_EPT_DATA_ISO__error_code__BITNR 22
  6338. #define R_USB_EPT_DATA_ISO__error_code__WIDTH 2
  6339. #define R_USB_EPT_DATA_ISO__error_code__no_error 0
  6340. #define R_USB_EPT_DATA_ISO__error_code__stall 1
  6341. #define R_USB_EPT_DATA_ISO__error_code__bus_error 2
  6342. #define R_USB_EPT_DATA_ISO__error_code__TBD3 3
  6343. #define R_USB_EPT_DATA_ISO__max_len__BITNR 11
  6344. #define R_USB_EPT_DATA_ISO__max_len__WIDTH 10
  6345. #define R_USB_EPT_DATA_ISO__ep__BITNR 7
  6346. #define R_USB_EPT_DATA_ISO__ep__WIDTH 4
  6347. #define R_USB_EPT_DATA_ISO__dev__BITNR 0
  6348. #define R_USB_EPT_DATA_ISO__dev__WIDTH 7
  6349. #define R_USB_EPT_DATA_DEV (IO_TYPECAST_UDWORD 0xb000021c)
  6350. #define R_USB_EPT_DATA_DEV__valid__BITNR 31
  6351. #define R_USB_EPT_DATA_DEV__valid__WIDTH 1
  6352. #define R_USB_EPT_DATA_DEV__valid__no 0
  6353. #define R_USB_EPT_DATA_DEV__valid__yes 1
  6354. #define R_USB_EPT_DATA_DEV__hold__BITNR 30
  6355. #define R_USB_EPT_DATA_DEV__hold__WIDTH 1
  6356. #define R_USB_EPT_DATA_DEV__hold__no 0
  6357. #define R_USB_EPT_DATA_DEV__hold__yes 1
  6358. #define R_USB_EPT_DATA_DEV__stall__BITNR 29
  6359. #define R_USB_EPT_DATA_DEV__stall__WIDTH 1
  6360. #define R_USB_EPT_DATA_DEV__stall__no 0
  6361. #define R_USB_EPT_DATA_DEV__stall__yes 1
  6362. #define R_USB_EPT_DATA_DEV__iso_resp__BITNR 28
  6363. #define R_USB_EPT_DATA_DEV__iso_resp__WIDTH 1
  6364. #define R_USB_EPT_DATA_DEV__iso_resp__quiet 0
  6365. #define R_USB_EPT_DATA_DEV__iso_resp__yes 1
  6366. #define R_USB_EPT_DATA_DEV__ctrl__BITNR 27
  6367. #define R_USB_EPT_DATA_DEV__ctrl__WIDTH 1
  6368. #define R_USB_EPT_DATA_DEV__ctrl__no 0
  6369. #define R_USB_EPT_DATA_DEV__ctrl__yes 1
  6370. #define R_USB_EPT_DATA_DEV__iso__BITNR 26
  6371. #define R_USB_EPT_DATA_DEV__iso__WIDTH 1
  6372. #define R_USB_EPT_DATA_DEV__iso__no 0
  6373. #define R_USB_EPT_DATA_DEV__iso__yes 1
  6374. #define R_USB_EPT_DATA_DEV__port__BITNR 24
  6375. #define R_USB_EPT_DATA_DEV__port__WIDTH 2
  6376. #define R_USB_EPT_DATA_DEV__control_phase__BITNR 22
  6377. #define R_USB_EPT_DATA_DEV__control_phase__WIDTH 1
  6378. #define R_USB_EPT_DATA_DEV__t__BITNR 21
  6379. #define R_USB_EPT_DATA_DEV__t__WIDTH 1
  6380. #define R_USB_EPT_DATA_DEV__max_len__BITNR 11
  6381. #define R_USB_EPT_DATA_DEV__max_len__WIDTH 10
  6382. #define R_USB_EPT_DATA_DEV__ep__BITNR 7
  6383. #define R_USB_EPT_DATA_DEV__ep__WIDTH 4
  6384. #define R_USB_EPT_DATA_DEV__dev__BITNR 0
  6385. #define R_USB_EPT_DATA_DEV__dev__WIDTH 7
  6386. #define R_USB_SNMP_TERROR (IO_TYPECAST_UDWORD 0xb0000220)
  6387. #define R_USB_SNMP_TERROR__value__BITNR 0
  6388. #define R_USB_SNMP_TERROR__value__WIDTH 32
  6389. #define R_USB_EPID_ATTN (IO_TYPECAST_RO_UDWORD 0xb0000224)
  6390. #define R_USB_EPID_ATTN__value__BITNR 0
  6391. #define R_USB_EPID_ATTN__value__WIDTH 32
  6392. #define R_USB_PORT1_DISABLE (IO_TYPECAST_BYTE 0xb000006a)
  6393. #define R_USB_PORT1_DISABLE__disable__BITNR 0
  6394. #define R_USB_PORT1_DISABLE__disable__WIDTH 1
  6395. #define R_USB_PORT1_DISABLE__disable__yes 0
  6396. #define R_USB_PORT1_DISABLE__disable__no 1
  6397. #define R_USB_PORT2_DISABLE (IO_TYPECAST_BYTE 0xb0000052)
  6398. #define R_USB_PORT2_DISABLE__disable__BITNR 0
  6399. #define R_USB_PORT2_DISABLE__disable__WIDTH 1
  6400. #define R_USB_PORT2_DISABLE__disable__yes 0
  6401. #define R_USB_PORT2_DISABLE__disable__no 1
  6402. /*
  6403. !* MMU registers
  6404. !*/
  6405. #define R_MMU_CONFIG (IO_TYPECAST_UDWORD 0xb0000240)
  6406. #define R_MMU_CONFIG__mmu_enable__BITNR 31
  6407. #define R_MMU_CONFIG__mmu_enable__WIDTH 1
  6408. #define R_MMU_CONFIG__mmu_enable__enable 1
  6409. #define R_MMU_CONFIG__mmu_enable__disable 0
  6410. #define R_MMU_CONFIG__inv_excp__BITNR 18
  6411. #define R_MMU_CONFIG__inv_excp__WIDTH 1
  6412. #define R_MMU_CONFIG__inv_excp__enable 1
  6413. #define R_MMU_CONFIG__inv_excp__disable 0
  6414. #define R_MMU_CONFIG__acc_excp__BITNR 17
  6415. #define R_MMU_CONFIG__acc_excp__WIDTH 1
  6416. #define R_MMU_CONFIG__acc_excp__enable 1
  6417. #define R_MMU_CONFIG__acc_excp__disable 0
  6418. #define R_MMU_CONFIG__we_excp__BITNR 16
  6419. #define R_MMU_CONFIG__we_excp__WIDTH 1
  6420. #define R_MMU_CONFIG__we_excp__enable 1
  6421. #define R_MMU_CONFIG__we_excp__disable 0
  6422. #define R_MMU_CONFIG__seg_f__BITNR 15
  6423. #define R_MMU_CONFIG__seg_f__WIDTH 1
  6424. #define R_MMU_CONFIG__seg_f__seg 1
  6425. #define R_MMU_CONFIG__seg_f__page 0
  6426. #define R_MMU_CONFIG__seg_e__BITNR 14
  6427. #define R_MMU_CONFIG__seg_e__WIDTH 1
  6428. #define R_MMU_CONFIG__seg_e__seg 1
  6429. #define R_MMU_CONFIG__seg_e__page 0
  6430. #define R_MMU_CONFIG__seg_d__BITNR 13
  6431. #define R_MMU_CONFIG__seg_d__WIDTH 1
  6432. #define R_MMU_CONFIG__seg_d__seg 1
  6433. #define R_MMU_CONFIG__seg_d__page 0
  6434. #define R_MMU_CONFIG__seg_c__BITNR 12
  6435. #define R_MMU_CONFIG__seg_c__WIDTH 1
  6436. #define R_MMU_CONFIG__seg_c__seg 1
  6437. #define R_MMU_CONFIG__seg_c__page 0
  6438. #define R_MMU_CONFIG__seg_b__BITNR 11
  6439. #define R_MMU_CONFIG__seg_b__WIDTH 1
  6440. #define R_MMU_CONFIG__seg_b__seg 1
  6441. #define R_MMU_CONFIG__seg_b__page 0
  6442. #define R_MMU_CONFIG__seg_a__BITNR 10
  6443. #define R_MMU_CONFIG__seg_a__WIDTH 1
  6444. #define R_MMU_CONFIG__seg_a__seg 1
  6445. #define R_MMU_CONFIG__seg_a__page 0
  6446. #define R_MMU_CONFIG__seg_9__BITNR 9
  6447. #define R_MMU_CONFIG__seg_9__WIDTH 1
  6448. #define R_MMU_CONFIG__seg_9__seg 1
  6449. #define R_MMU_CONFIG__seg_9__page 0
  6450. #define R_MMU_CONFIG__seg_8__BITNR 8
  6451. #define R_MMU_CONFIG__seg_8__WIDTH 1
  6452. #define R_MMU_CONFIG__seg_8__seg 1
  6453. #define R_MMU_CONFIG__seg_8__page 0
  6454. #define R_MMU_CONFIG__seg_7__BITNR 7
  6455. #define R_MMU_CONFIG__seg_7__WIDTH 1
  6456. #define R_MMU_CONFIG__seg_7__seg 1
  6457. #define R_MMU_CONFIG__seg_7__page 0
  6458. #define R_MMU_CONFIG__seg_6__BITNR 6
  6459. #define R_MMU_CONFIG__seg_6__WIDTH 1
  6460. #define R_MMU_CONFIG__seg_6__seg 1
  6461. #define R_MMU_CONFIG__seg_6__page 0
  6462. #define R_MMU_CONFIG__seg_5__BITNR 5
  6463. #define R_MMU_CONFIG__seg_5__WIDTH 1
  6464. #define R_MMU_CONFIG__seg_5__seg 1
  6465. #define R_MMU_CONFIG__seg_5__page 0
  6466. #define R_MMU_CONFIG__seg_4__BITNR 4
  6467. #define R_MMU_CONFIG__seg_4__WIDTH 1
  6468. #define R_MMU_CONFIG__seg_4__seg 1
  6469. #define R_MMU_CONFIG__seg_4__page 0
  6470. #define R_MMU_CONFIG__seg_3__BITNR 3
  6471. #define R_MMU_CONFIG__seg_3__WIDTH 1
  6472. #define R_MMU_CONFIG__seg_3__seg 1
  6473. #define R_MMU_CONFIG__seg_3__page 0
  6474. #define R_MMU_CONFIG__seg_2__BITNR 2
  6475. #define R_MMU_CONFIG__seg_2__WIDTH 1
  6476. #define R_MMU_CONFIG__seg_2__seg 1
  6477. #define R_MMU_CONFIG__seg_2__page 0
  6478. #define R_MMU_CONFIG__seg_1__BITNR 1
  6479. #define R_MMU_CONFIG__seg_1__WIDTH 1
  6480. #define R_MMU_CONFIG__seg_1__seg 1
  6481. #define R_MMU_CONFIG__seg_1__page 0
  6482. #define R_MMU_CONFIG__seg_0__BITNR 0
  6483. #define R_MMU_CONFIG__seg_0__WIDTH 1
  6484. #define R_MMU_CONFIG__seg_0__seg 1
  6485. #define R_MMU_CONFIG__seg_0__page 0
  6486. #define R_MMU_KSEG (IO_TYPECAST_UWORD 0xb0000240)
  6487. #define R_MMU_KSEG__seg_f__BITNR 15
  6488. #define R_MMU_KSEG__seg_f__WIDTH 1
  6489. #define R_MMU_KSEG__seg_f__seg 1
  6490. #define R_MMU_KSEG__seg_f__page 0
  6491. #define R_MMU_KSEG__seg_e__BITNR 14
  6492. #define R_MMU_KSEG__seg_e__WIDTH 1
  6493. #define R_MMU_KSEG__seg_e__seg 1
  6494. #define R_MMU_KSEG__seg_e__page 0
  6495. #define R_MMU_KSEG__seg_d__BITNR 13
  6496. #define R_MMU_KSEG__seg_d__WIDTH 1
  6497. #define R_MMU_KSEG__seg_d__seg 1
  6498. #define R_MMU_KSEG__seg_d__page 0
  6499. #define R_MMU_KSEG__seg_c__BITNR 12
  6500. #define R_MMU_KSEG__seg_c__WIDTH 1
  6501. #define R_MMU_KSEG__seg_c__seg 1
  6502. #define R_MMU_KSEG__seg_c__page 0
  6503. #define R_MMU_KSEG__seg_b__BITNR 11
  6504. #define R_MMU_KSEG__seg_b__WIDTH 1
  6505. #define R_MMU_KSEG__seg_b__seg 1
  6506. #define R_MMU_KSEG__seg_b__page 0
  6507. #define R_MMU_KSEG__seg_a__BITNR 10
  6508. #define R_MMU_KSEG__seg_a__WIDTH 1
  6509. #define R_MMU_KSEG__seg_a__seg 1
  6510. #define R_MMU_KSEG__seg_a__page 0
  6511. #define R_MMU_KSEG__seg_9__BITNR 9
  6512. #define R_MMU_KSEG__seg_9__WIDTH 1
  6513. #define R_MMU_KSEG__seg_9__seg 1
  6514. #define R_MMU_KSEG__seg_9__page 0
  6515. #define R_MMU_KSEG__seg_8__BITNR 8
  6516. #define R_MMU_KSEG__seg_8__WIDTH 1
  6517. #define R_MMU_KSEG__seg_8__seg 1
  6518. #define R_MMU_KSEG__seg_8__page 0
  6519. #define R_MMU_KSEG__seg_7__BITNR 7
  6520. #define R_MMU_KSEG__seg_7__WIDTH 1
  6521. #define R_MMU_KSEG__seg_7__seg 1
  6522. #define R_MMU_KSEG__seg_7__page 0
  6523. #define R_MMU_KSEG__seg_6__BITNR 6
  6524. #define R_MMU_KSEG__seg_6__WIDTH 1
  6525. #define R_MMU_KSEG__seg_6__seg 1
  6526. #define R_MMU_KSEG__seg_6__page 0
  6527. #define R_MMU_KSEG__seg_5__BITNR 5
  6528. #define R_MMU_KSEG__seg_5__WIDTH 1
  6529. #define R_MMU_KSEG__seg_5__seg 1
  6530. #define R_MMU_KSEG__seg_5__page 0
  6531. #define R_MMU_KSEG__seg_4__BITNR 4
  6532. #define R_MMU_KSEG__seg_4__WIDTH 1
  6533. #define R_MMU_KSEG__seg_4__seg 1
  6534. #define R_MMU_KSEG__seg_4__page 0
  6535. #define R_MMU_KSEG__seg_3__BITNR 3
  6536. #define R_MMU_KSEG__seg_3__WIDTH 1
  6537. #define R_MMU_KSEG__seg_3__seg 1
  6538. #define R_MMU_KSEG__seg_3__page 0
  6539. #define R_MMU_KSEG__seg_2__BITNR 2
  6540. #define R_MMU_KSEG__seg_2__WIDTH 1
  6541. #define R_MMU_KSEG__seg_2__seg 1
  6542. #define R_MMU_KSEG__seg_2__page 0
  6543. #define R_MMU_KSEG__seg_1__BITNR 1
  6544. #define R_MMU_KSEG__seg_1__WIDTH 1
  6545. #define R_MMU_KSEG__seg_1__seg 1
  6546. #define R_MMU_KSEG__seg_1__page 0
  6547. #define R_MMU_KSEG__seg_0__BITNR 0
  6548. #define R_MMU_KSEG__seg_0__WIDTH 1
  6549. #define R_MMU_KSEG__seg_0__seg 1
  6550. #define R_MMU_KSEG__seg_0__page 0
  6551. #define R_MMU_CTRL (IO_TYPECAST_BYTE 0xb0000242)
  6552. #define R_MMU_CTRL__inv_excp__BITNR 2
  6553. #define R_MMU_CTRL__inv_excp__WIDTH 1
  6554. #define R_MMU_CTRL__inv_excp__enable 1
  6555. #define R_MMU_CTRL__inv_excp__disable 0
  6556. #define R_MMU_CTRL__acc_excp__BITNR 1
  6557. #define R_MMU_CTRL__acc_excp__WIDTH 1
  6558. #define R_MMU_CTRL__acc_excp__enable 1
  6559. #define R_MMU_CTRL__acc_excp__disable 0
  6560. #define R_MMU_CTRL__we_excp__BITNR 0
  6561. #define R_MMU_CTRL__we_excp__WIDTH 1
  6562. #define R_MMU_CTRL__we_excp__enable 1
  6563. #define R_MMU_CTRL__we_excp__disable 0
  6564. #define R_MMU_ENABLE (IO_TYPECAST_BYTE 0xb0000243)
  6565. #define R_MMU_ENABLE__mmu_enable__BITNR 7
  6566. #define R_MMU_ENABLE__mmu_enable__WIDTH 1
  6567. #define R_MMU_ENABLE__mmu_enable__enable 1
  6568. #define R_MMU_ENABLE__mmu_enable__disable 0
  6569. #define R_MMU_KBASE_LO (IO_TYPECAST_UDWORD 0xb0000244)
  6570. #define R_MMU_KBASE_LO__base_7__BITNR 28
  6571. #define R_MMU_KBASE_LO__base_7__WIDTH 4
  6572. #define R_MMU_KBASE_LO__base_6__BITNR 24
  6573. #define R_MMU_KBASE_LO__base_6__WIDTH 4
  6574. #define R_MMU_KBASE_LO__base_5__BITNR 20
  6575. #define R_MMU_KBASE_LO__base_5__WIDTH 4
  6576. #define R_MMU_KBASE_LO__base_4__BITNR 16
  6577. #define R_MMU_KBASE_LO__base_4__WIDTH 4
  6578. #define R_MMU_KBASE_LO__base_3__BITNR 12
  6579. #define R_MMU_KBASE_LO__base_3__WIDTH 4
  6580. #define R_MMU_KBASE_LO__base_2__BITNR 8
  6581. #define R_MMU_KBASE_LO__base_2__WIDTH 4
  6582. #define R_MMU_KBASE_LO__base_1__BITNR 4
  6583. #define R_MMU_KBASE_LO__base_1__WIDTH 4
  6584. #define R_MMU_KBASE_LO__base_0__BITNR 0
  6585. #define R_MMU_KBASE_LO__base_0__WIDTH 4
  6586. #define R_MMU_KBASE_HI (IO_TYPECAST_UDWORD 0xb0000248)
  6587. #define R_MMU_KBASE_HI__base_f__BITNR 28
  6588. #define R_MMU_KBASE_HI__base_f__WIDTH 4
  6589. #define R_MMU_KBASE_HI__base_e__BITNR 24
  6590. #define R_MMU_KBASE_HI__base_e__WIDTH 4
  6591. #define R_MMU_KBASE_HI__base_d__BITNR 20
  6592. #define R_MMU_KBASE_HI__base_d__WIDTH 4
  6593. #define R_MMU_KBASE_HI__base_c__BITNR 16
  6594. #define R_MMU_KBASE_HI__base_c__WIDTH 4
  6595. #define R_MMU_KBASE_HI__base_b__BITNR 12
  6596. #define R_MMU_KBASE_HI__base_b__WIDTH 4
  6597. #define R_MMU_KBASE_HI__base_a__BITNR 8
  6598. #define R_MMU_KBASE_HI__base_a__WIDTH 4
  6599. #define R_MMU_KBASE_HI__base_9__BITNR 4
  6600. #define R_MMU_KBASE_HI__base_9__WIDTH 4
  6601. #define R_MMU_KBASE_HI__base_8__BITNR 0
  6602. #define R_MMU_KBASE_HI__base_8__WIDTH 4
  6603. #define R_MMU_CONTEXT (IO_TYPECAST_BYTE 0xb000024c)
  6604. #define R_MMU_CONTEXT__page_id__BITNR 0
  6605. #define R_MMU_CONTEXT__page_id__WIDTH 6
  6606. #define R_MMU_CAUSE (IO_TYPECAST_RO_UDWORD 0xb0000250)
  6607. #define R_MMU_CAUSE__vpn__BITNR 13
  6608. #define R_MMU_CAUSE__vpn__WIDTH 19
  6609. #define R_MMU_CAUSE__miss_excp__BITNR 12
  6610. #define R_MMU_CAUSE__miss_excp__WIDTH 1
  6611. #define R_MMU_CAUSE__miss_excp__yes 1
  6612. #define R_MMU_CAUSE__miss_excp__no 0
  6613. #define R_MMU_CAUSE__inv_excp__BITNR 11
  6614. #define R_MMU_CAUSE__inv_excp__WIDTH 1
  6615. #define R_MMU_CAUSE__inv_excp__yes 1
  6616. #define R_MMU_CAUSE__inv_excp__no 0
  6617. #define R_MMU_CAUSE__acc_excp__BITNR 10
  6618. #define R_MMU_CAUSE__acc_excp__WIDTH 1
  6619. #define R_MMU_CAUSE__acc_excp__yes 1
  6620. #define R_MMU_CAUSE__acc_excp__no 0
  6621. #define R_MMU_CAUSE__we_excp__BITNR 9
  6622. #define R_MMU_CAUSE__we_excp__WIDTH 1
  6623. #define R_MMU_CAUSE__we_excp__yes 1
  6624. #define R_MMU_CAUSE__we_excp__no 0
  6625. #define R_MMU_CAUSE__wr_rd__BITNR 8
  6626. #define R_MMU_CAUSE__wr_rd__WIDTH 1
  6627. #define R_MMU_CAUSE__wr_rd__write 1
  6628. #define R_MMU_CAUSE__wr_rd__read 0
  6629. #define R_MMU_CAUSE__page_id__BITNR 0
  6630. #define R_MMU_CAUSE__page_id__WIDTH 6
  6631. #define R_TLB_SELECT (IO_TYPECAST_BYTE 0xb0000254)
  6632. #define R_TLB_SELECT__index__BITNR 0
  6633. #define R_TLB_SELECT__index__WIDTH 6
  6634. #define R_TLB_LO (IO_TYPECAST_UDWORD 0xb0000258)
  6635. #define R_TLB_LO__pfn__BITNR 13
  6636. #define R_TLB_LO__pfn__WIDTH 19
  6637. #define R_TLB_LO__global__BITNR 3
  6638. #define R_TLB_LO__global__WIDTH 1
  6639. #define R_TLB_LO__global__yes 1
  6640. #define R_TLB_LO__global__no 0
  6641. #define R_TLB_LO__valid__BITNR 2
  6642. #define R_TLB_LO__valid__WIDTH 1
  6643. #define R_TLB_LO__valid__yes 1
  6644. #define R_TLB_LO__valid__no 0
  6645. #define R_TLB_LO__kernel__BITNR 1
  6646. #define R_TLB_LO__kernel__WIDTH 1
  6647. #define R_TLB_LO__kernel__yes 1
  6648. #define R_TLB_LO__kernel__no 0
  6649. #define R_TLB_LO__we__BITNR 0
  6650. #define R_TLB_LO__we__WIDTH 1
  6651. #define R_TLB_LO__we__yes 1
  6652. #define R_TLB_LO__we__no 0
  6653. #define R_TLB_HI (IO_TYPECAST_UDWORD 0xb000025c)
  6654. #define R_TLB_HI__vpn__BITNR 13
  6655. #define R_TLB_HI__vpn__WIDTH 19
  6656. #define R_TLB_HI__page_id__BITNR 0
  6657. #define R_TLB_HI__page_id__WIDTH 6
  6658. /*
  6659. !* Syncrounous serial port registers
  6660. !*/
  6661. #define R_SYNC_SERIAL1_REC_DATA (IO_TYPECAST_RO_UDWORD 0xb000006c)
  6662. #define R_SYNC_SERIAL1_REC_DATA__data_in__BITNR 0
  6663. #define R_SYNC_SERIAL1_REC_DATA__data_in__WIDTH 32
  6664. #define R_SYNC_SERIAL1_REC_WORD (IO_TYPECAST_RO_UWORD 0xb000006c)
  6665. #define R_SYNC_SERIAL1_REC_WORD__data_in__BITNR 0
  6666. #define R_SYNC_SERIAL1_REC_WORD__data_in__WIDTH 16
  6667. #define R_SYNC_SERIAL1_REC_BYTE (IO_TYPECAST_RO_BYTE 0xb000006c)
  6668. #define R_SYNC_SERIAL1_REC_BYTE__data_in__BITNR 0
  6669. #define R_SYNC_SERIAL1_REC_BYTE__data_in__WIDTH 8
  6670. #define R_SYNC_SERIAL1_STATUS (IO_TYPECAST_RO_UDWORD 0xb0000068)
  6671. #define R_SYNC_SERIAL1_STATUS__rec_status__BITNR 15
  6672. #define R_SYNC_SERIAL1_STATUS__rec_status__WIDTH 1
  6673. #define R_SYNC_SERIAL1_STATUS__rec_status__running 0
  6674. #define R_SYNC_SERIAL1_STATUS__rec_status__idle 1
  6675. #define R_SYNC_SERIAL1_STATUS__tr_empty__BITNR 14
  6676. #define R_SYNC_SERIAL1_STATUS__tr_empty__WIDTH 1
  6677. #define R_SYNC_SERIAL1_STATUS__tr_empty__empty 1
  6678. #define R_SYNC_SERIAL1_STATUS__tr_empty__not_empty 0
  6679. #define R_SYNC_SERIAL1_STATUS__tr_ready__BITNR 13
  6680. #define R_SYNC_SERIAL1_STATUS__tr_ready__WIDTH 1
  6681. #define R_SYNC_SERIAL1_STATUS__tr_ready__full 0
  6682. #define R_SYNC_SERIAL1_STATUS__tr_ready__ready 1
  6683. #define R_SYNC_SERIAL1_STATUS__pin_1__BITNR 12
  6684. #define R_SYNC_SERIAL1_STATUS__pin_1__WIDTH 1
  6685. #define R_SYNC_SERIAL1_STATUS__pin_1__low 0
  6686. #define R_SYNC_SERIAL1_STATUS__pin_1__high 1
  6687. #define R_SYNC_SERIAL1_STATUS__pin_0__BITNR 11
  6688. #define R_SYNC_SERIAL1_STATUS__pin_0__WIDTH 1
  6689. #define R_SYNC_SERIAL1_STATUS__pin_0__low 0
  6690. #define R_SYNC_SERIAL1_STATUS__pin_0__high 1
  6691. #define R_SYNC_SERIAL1_STATUS__underflow__BITNR 10
  6692. #define R_SYNC_SERIAL1_STATUS__underflow__WIDTH 1
  6693. #define R_SYNC_SERIAL1_STATUS__underflow__no 0
  6694. #define R_SYNC_SERIAL1_STATUS__underflow__yes 1
  6695. #define R_SYNC_SERIAL1_STATUS__overrun__BITNR 9
  6696. #define R_SYNC_SERIAL1_STATUS__overrun__WIDTH 1
  6697. #define R_SYNC_SERIAL1_STATUS__overrun__no 0
  6698. #define R_SYNC_SERIAL1_STATUS__overrun__yes 1
  6699. #define R_SYNC_SERIAL1_STATUS__data_avail__BITNR 8
  6700. #define R_SYNC_SERIAL1_STATUS__data_avail__WIDTH 1
  6701. #define R_SYNC_SERIAL1_STATUS__data_avail__no 0
  6702. #define R_SYNC_SERIAL1_STATUS__data_avail__yes 1
  6703. #define R_SYNC_SERIAL1_STATUS__data__BITNR 0
  6704. #define R_SYNC_SERIAL1_STATUS__data__WIDTH 8
  6705. #define R_SYNC_SERIAL1_TR_DATA (IO_TYPECAST_UDWORD 0xb000006c)
  6706. #define R_SYNC_SERIAL1_TR_DATA__data_out__BITNR 0
  6707. #define R_SYNC_SERIAL1_TR_DATA__data_out__WIDTH 32
  6708. #define R_SYNC_SERIAL1_TR_WORD (IO_TYPECAST_UWORD 0xb000006c)
  6709. #define R_SYNC_SERIAL1_TR_WORD__data_out__BITNR 0
  6710. #define R_SYNC_SERIAL1_TR_WORD__data_out__WIDTH 16
  6711. #define R_SYNC_SERIAL1_TR_BYTE (IO_TYPECAST_BYTE 0xb000006c)
  6712. #define R_SYNC_SERIAL1_TR_BYTE__data_out__BITNR 0
  6713. #define R_SYNC_SERIAL1_TR_BYTE__data_out__WIDTH 8
  6714. #define R_SYNC_SERIAL1_CTRL (IO_TYPECAST_UDWORD 0xb0000068)
  6715. #define R_SYNC_SERIAL1_CTRL__tr_baud__BITNR 28
  6716. #define R_SYNC_SERIAL1_CTRL__tr_baud__WIDTH 4
  6717. #define R_SYNC_SERIAL1_CTRL__tr_baud__c150Hz 0
  6718. #define R_SYNC_SERIAL1_CTRL__tr_baud__c300Hz 1
  6719. #define R_SYNC_SERIAL1_CTRL__tr_baud__c600Hz 2
  6720. #define R_SYNC_SERIAL1_CTRL__tr_baud__c1200Hz 3
  6721. #define R_SYNC_SERIAL1_CTRL__tr_baud__c2400Hz 4
  6722. #define R_SYNC_SERIAL1_CTRL__tr_baud__c4800Hz 5
  6723. #define R_SYNC_SERIAL1_CTRL__tr_baud__c9600Hz 6
  6724. #define R_SYNC_SERIAL1_CTRL__tr_baud__c19k2Hz 7
  6725. #define R_SYNC_SERIAL1_CTRL__tr_baud__c28k8Hz 8
  6726. #define R_SYNC_SERIAL1_CTRL__tr_baud__c57k6Hz 9
  6727. #define R_SYNC_SERIAL1_CTRL__tr_baud__c115k2Hz 10
  6728. #define R_SYNC_SERIAL1_CTRL__tr_baud__c230k4Hz 11
  6729. #define R_SYNC_SERIAL1_CTRL__tr_baud__c460k8Hz 12
  6730. #define R_SYNC_SERIAL1_CTRL__tr_baud__c921k6Hz 13
  6731. #define R_SYNC_SERIAL1_CTRL__tr_baud__c3125kHz 14
  6732. #define R_SYNC_SERIAL1_CTRL__tr_baud__reserved 15
  6733. #define R_SYNC_SERIAL1_CTRL__dma_enable__BITNR 27
  6734. #define R_SYNC_SERIAL1_CTRL__dma_enable__WIDTH 1
  6735. #define R_SYNC_SERIAL1_CTRL__dma_enable__on 1
  6736. #define R_SYNC_SERIAL1_CTRL__dma_enable__off 0
  6737. #define R_SYNC_SERIAL1_CTRL__mode__BITNR 24
  6738. #define R_SYNC_SERIAL1_CTRL__mode__WIDTH 3
  6739. #define R_SYNC_SERIAL1_CTRL__mode__master_output 0
  6740. #define R_SYNC_SERIAL1_CTRL__mode__slave_output 1
  6741. #define R_SYNC_SERIAL1_CTRL__mode__master_input 2
  6742. #define R_SYNC_SERIAL1_CTRL__mode__slave_input 3
  6743. #define R_SYNC_SERIAL1_CTRL__mode__master_bidir 4
  6744. #define R_SYNC_SERIAL1_CTRL__mode__slave_bidir 5
  6745. #define R_SYNC_SERIAL1_CTRL__error__BITNR 23
  6746. #define R_SYNC_SERIAL1_CTRL__error__WIDTH 1
  6747. #define R_SYNC_SERIAL1_CTRL__error__normal 0
  6748. #define R_SYNC_SERIAL1_CTRL__error__ignore 1
  6749. #define R_SYNC_SERIAL1_CTRL__rec_enable__BITNR 22
  6750. #define R_SYNC_SERIAL1_CTRL__rec_enable__WIDTH 1
  6751. #define R_SYNC_SERIAL1_CTRL__rec_enable__disable 0
  6752. #define R_SYNC_SERIAL1_CTRL__rec_enable__enable 1
  6753. #define R_SYNC_SERIAL1_CTRL__f_synctype__BITNR 21
  6754. #define R_SYNC_SERIAL1_CTRL__f_synctype__WIDTH 1
  6755. #define R_SYNC_SERIAL1_CTRL__f_synctype__normal 0
  6756. #define R_SYNC_SERIAL1_CTRL__f_synctype__early 1
  6757. #define R_SYNC_SERIAL1_CTRL__f_syncsize__BITNR 19
  6758. #define R_SYNC_SERIAL1_CTRL__f_syncsize__WIDTH 2
  6759. #define R_SYNC_SERIAL1_CTRL__f_syncsize__bit 0
  6760. #define R_SYNC_SERIAL1_CTRL__f_syncsize__word 1
  6761. #define R_SYNC_SERIAL1_CTRL__f_syncsize__extended 2
  6762. #define R_SYNC_SERIAL1_CTRL__f_syncsize__reserved 3
  6763. #define R_SYNC_SERIAL1_CTRL__f_sync__BITNR 18
  6764. #define R_SYNC_SERIAL1_CTRL__f_sync__WIDTH 1
  6765. #define R_SYNC_SERIAL1_CTRL__f_sync__on 0
  6766. #define R_SYNC_SERIAL1_CTRL__f_sync__off 1
  6767. #define R_SYNC_SERIAL1_CTRL__clk_mode__BITNR 17
  6768. #define R_SYNC_SERIAL1_CTRL__clk_mode__WIDTH 1
  6769. #define R_SYNC_SERIAL1_CTRL__clk_mode__normal 0
  6770. #define R_SYNC_SERIAL1_CTRL__clk_mode__gated 1
  6771. #define R_SYNC_SERIAL1_CTRL__clk_halt__BITNR 16
  6772. #define R_SYNC_SERIAL1_CTRL__clk_halt__WIDTH 1
  6773. #define R_SYNC_SERIAL1_CTRL__clk_halt__running 0
  6774. #define R_SYNC_SERIAL1_CTRL__clk_halt__stopped 1
  6775. #define R_SYNC_SERIAL1_CTRL__bitorder__BITNR 15
  6776. #define R_SYNC_SERIAL1_CTRL__bitorder__WIDTH 1
  6777. #define R_SYNC_SERIAL1_CTRL__bitorder__lsb 0
  6778. #define R_SYNC_SERIAL1_CTRL__bitorder__msb 1
  6779. #define R_SYNC_SERIAL1_CTRL__tr_enable__BITNR 14
  6780. #define R_SYNC_SERIAL1_CTRL__tr_enable__WIDTH 1
  6781. #define R_SYNC_SERIAL1_CTRL__tr_enable__disable 0
  6782. #define R_SYNC_SERIAL1_CTRL__tr_enable__enable 1
  6783. #define R_SYNC_SERIAL1_CTRL__wordsize__BITNR 11
  6784. #define R_SYNC_SERIAL1_CTRL__wordsize__WIDTH 3
  6785. #define R_SYNC_SERIAL1_CTRL__wordsize__size8bit 0
  6786. #define R_SYNC_SERIAL1_CTRL__wordsize__size12bit 1
  6787. #define R_SYNC_SERIAL1_CTRL__wordsize__size16bit 2
  6788. #define R_SYNC_SERIAL1_CTRL__wordsize__size24bit 3
  6789. #define R_SYNC_SERIAL1_CTRL__wordsize__size32bit 4
  6790. #define R_SYNC_SERIAL1_CTRL__buf_empty__BITNR 10
  6791. #define R_SYNC_SERIAL1_CTRL__buf_empty__WIDTH 1
  6792. #define R_SYNC_SERIAL1_CTRL__buf_empty__lmt_8 0
  6793. #define R_SYNC_SERIAL1_CTRL__buf_empty__lmt_0 1
  6794. #define R_SYNC_SERIAL1_CTRL__buf_full__BITNR 9
  6795. #define R_SYNC_SERIAL1_CTRL__buf_full__WIDTH 1
  6796. #define R_SYNC_SERIAL1_CTRL__buf_full__lmt_32 0
  6797. #define R_SYNC_SERIAL1_CTRL__buf_full__lmt_8 1
  6798. #define R_SYNC_SERIAL1_CTRL__flow_ctrl__BITNR 8
  6799. #define R_SYNC_SERIAL1_CTRL__flow_ctrl__WIDTH 1
  6800. #define R_SYNC_SERIAL1_CTRL__flow_ctrl__disabled 0
  6801. #define R_SYNC_SERIAL1_CTRL__flow_ctrl__enabled 1
  6802. #define R_SYNC_SERIAL1_CTRL__clk_polarity__BITNR 6
  6803. #define R_SYNC_SERIAL1_CTRL__clk_polarity__WIDTH 1
  6804. #define R_SYNC_SERIAL1_CTRL__clk_polarity__pos 0
  6805. #define R_SYNC_SERIAL1_CTRL__clk_polarity__neg 1
  6806. #define R_SYNC_SERIAL1_CTRL__frame_polarity__BITNR 5
  6807. #define R_SYNC_SERIAL1_CTRL__frame_polarity__WIDTH 1
  6808. #define R_SYNC_SERIAL1_CTRL__frame_polarity__normal 0
  6809. #define R_SYNC_SERIAL1_CTRL__frame_polarity__inverted 1
  6810. #define R_SYNC_SERIAL1_CTRL__status_polarity__BITNR 4
  6811. #define R_SYNC_SERIAL1_CTRL__status_polarity__WIDTH 1
  6812. #define R_SYNC_SERIAL1_CTRL__status_polarity__normal 0
  6813. #define R_SYNC_SERIAL1_CTRL__status_polarity__inverted 1
  6814. #define R_SYNC_SERIAL1_CTRL__clk_driver__BITNR 3
  6815. #define R_SYNC_SERIAL1_CTRL__clk_driver__WIDTH 1
  6816. #define R_SYNC_SERIAL1_CTRL__clk_driver__normal 0
  6817. #define R_SYNC_SERIAL1_CTRL__clk_driver__inverted 1
  6818. #define R_SYNC_SERIAL1_CTRL__frame_driver__BITNR 2
  6819. #define R_SYNC_SERIAL1_CTRL__frame_driver__WIDTH 1
  6820. #define R_SYNC_SERIAL1_CTRL__frame_driver__normal 0
  6821. #define R_SYNC_SERIAL1_CTRL__frame_driver__inverted 1
  6822. #define R_SYNC_SERIAL1_CTRL__status_driver__BITNR 1
  6823. #define R_SYNC_SERIAL1_CTRL__status_driver__WIDTH 1
  6824. #define R_SYNC_SERIAL1_CTRL__status_driver__normal 0
  6825. #define R_SYNC_SERIAL1_CTRL__status_driver__inverted 1
  6826. #define R_SYNC_SERIAL1_CTRL__def_out0__BITNR 0
  6827. #define R_SYNC_SERIAL1_CTRL__def_out0__WIDTH 1
  6828. #define R_SYNC_SERIAL1_CTRL__def_out0__high 1
  6829. #define R_SYNC_SERIAL1_CTRL__def_out0__low 0
  6830. #define R_SYNC_SERIAL3_REC_DATA (IO_TYPECAST_RO_UDWORD 0xb000007c)
  6831. #define R_SYNC_SERIAL3_REC_DATA__data_in__BITNR 0
  6832. #define R_SYNC_SERIAL3_REC_DATA__data_in__WIDTH 32
  6833. #define R_SYNC_SERIAL3_REC_WORD (IO_TYPECAST_RO_UWORD 0xb000007c)
  6834. #define R_SYNC_SERIAL3_REC_WORD__data_in__BITNR 0
  6835. #define R_SYNC_SERIAL3_REC_WORD__data_in__WIDTH 16
  6836. #define R_SYNC_SERIAL3_REC_BYTE (IO_TYPECAST_RO_BYTE 0xb000007c)
  6837. #define R_SYNC_SERIAL3_REC_BYTE__data_in__BITNR 0
  6838. #define R_SYNC_SERIAL3_REC_BYTE__data_in__WIDTH 8
  6839. #define R_SYNC_SERIAL3_STATUS (IO_TYPECAST_RO_UDWORD 0xb0000078)
  6840. #define R_SYNC_SERIAL3_STATUS__rec_status__BITNR 15
  6841. #define R_SYNC_SERIAL3_STATUS__rec_status__WIDTH 1
  6842. #define R_SYNC_SERIAL3_STATUS__rec_status__running 0
  6843. #define R_SYNC_SERIAL3_STATUS__rec_status__idle 1
  6844. #define R_SYNC_SERIAL3_STATUS__tr_empty__BITNR 14
  6845. #define R_SYNC_SERIAL3_STATUS__tr_empty__WIDTH 1
  6846. #define R_SYNC_SERIAL3_STATUS__tr_empty__empty 1
  6847. #define R_SYNC_SERIAL3_STATUS__tr_empty__not_empty 0
  6848. #define R_SYNC_SERIAL3_STATUS__tr_ready__BITNR 13
  6849. #define R_SYNC_SERIAL3_STATUS__tr_ready__WIDTH 1
  6850. #define R_SYNC_SERIAL3_STATUS__tr_ready__full 0
  6851. #define R_SYNC_SERIAL3_STATUS__tr_ready__ready 1
  6852. #define R_SYNC_SERIAL3_STATUS__pin_1__BITNR 12
  6853. #define R_SYNC_SERIAL3_STATUS__pin_1__WIDTH 1
  6854. #define R_SYNC_SERIAL3_STATUS__pin_1__low 0
  6855. #define R_SYNC_SERIAL3_STATUS__pin_1__high 1
  6856. #define R_SYNC_SERIAL3_STATUS__pin_0__BITNR 11
  6857. #define R_SYNC_SERIAL3_STATUS__pin_0__WIDTH 1
  6858. #define R_SYNC_SERIAL3_STATUS__pin_0__low 0
  6859. #define R_SYNC_SERIAL3_STATUS__pin_0__high 1
  6860. #define R_SYNC_SERIAL3_STATUS__underflow__BITNR 10
  6861. #define R_SYNC_SERIAL3_STATUS__underflow__WIDTH 1
  6862. #define R_SYNC_SERIAL3_STATUS__underflow__no 0
  6863. #define R_SYNC_SERIAL3_STATUS__underflow__yes 1
  6864. #define R_SYNC_SERIAL3_STATUS__overrun__BITNR 9
  6865. #define R_SYNC_SERIAL3_STATUS__overrun__WIDTH 1
  6866. #define R_SYNC_SERIAL3_STATUS__overrun__no 0
  6867. #define R_SYNC_SERIAL3_STATUS__overrun__yes 1
  6868. #define R_SYNC_SERIAL3_STATUS__data_avail__BITNR 8
  6869. #define R_SYNC_SERIAL3_STATUS__data_avail__WIDTH 1
  6870. #define R_SYNC_SERIAL3_STATUS__data_avail__no 0
  6871. #define R_SYNC_SERIAL3_STATUS__data_avail__yes 1
  6872. #define R_SYNC_SERIAL3_STATUS__data__BITNR 0
  6873. #define R_SYNC_SERIAL3_STATUS__data__WIDTH 8
  6874. #define R_SYNC_SERIAL3_TR_DATA (IO_TYPECAST_UDWORD 0xb000007c)
  6875. #define R_SYNC_SERIAL3_TR_DATA__data_out__BITNR 0
  6876. #define R_SYNC_SERIAL3_TR_DATA__data_out__WIDTH 32
  6877. #define R_SYNC_SERIAL3_TR_WORD (IO_TYPECAST_UWORD 0xb000007c)
  6878. #define R_SYNC_SERIAL3_TR_WORD__data_out__BITNR 0
  6879. #define R_SYNC_SERIAL3_TR_WORD__data_out__WIDTH 16
  6880. #define R_SYNC_SERIAL3_TR_BYTE (IO_TYPECAST_BYTE 0xb000007c)
  6881. #define R_SYNC_SERIAL3_TR_BYTE__data_out__BITNR 0
  6882. #define R_SYNC_SERIAL3_TR_BYTE__data_out__WIDTH 8
  6883. #define R_SYNC_SERIAL3_CTRL (IO_TYPECAST_UDWORD 0xb0000078)
  6884. #define R_SYNC_SERIAL3_CTRL__tr_baud__BITNR 28
  6885. #define R_SYNC_SERIAL3_CTRL__tr_baud__WIDTH 4
  6886. #define R_SYNC_SERIAL3_CTRL__tr_baud__c150Hz 0
  6887. #define R_SYNC_SERIAL3_CTRL__tr_baud__c300Hz 1
  6888. #define R_SYNC_SERIAL3_CTRL__tr_baud__c600Hz 2
  6889. #define R_SYNC_SERIAL3_CTRL__tr_baud__c1200Hz 3
  6890. #define R_SYNC_SERIAL3_CTRL__tr_baud__c2400Hz 4
  6891. #define R_SYNC_SERIAL3_CTRL__tr_baud__c4800Hz 5
  6892. #define R_SYNC_SERIAL3_CTRL__tr_baud__c9600Hz 6
  6893. #define R_SYNC_SERIAL3_CTRL__tr_baud__c19k2Hz 7
  6894. #define R_SYNC_SERIAL3_CTRL__tr_baud__c28k8Hz 8
  6895. #define R_SYNC_SERIAL3_CTRL__tr_baud__c57k6Hz 9
  6896. #define R_SYNC_SERIAL3_CTRL__tr_baud__c115k2Hz 10
  6897. #define R_SYNC_SERIAL3_CTRL__tr_baud__c230k4Hz 11
  6898. #define R_SYNC_SERIAL3_CTRL__tr_baud__c460k8Hz 12
  6899. #define R_SYNC_SERIAL3_CTRL__tr_baud__c921k6Hz 13
  6900. #define R_SYNC_SERIAL3_CTRL__tr_baud__c3125kHz 14
  6901. #define R_SYNC_SERIAL3_CTRL__tr_baud__reserved 15
  6902. #define R_SYNC_SERIAL3_CTRL__dma_enable__BITNR 27
  6903. #define R_SYNC_SERIAL3_CTRL__dma_enable__WIDTH 1
  6904. #define R_SYNC_SERIAL3_CTRL__dma_enable__on 1
  6905. #define R_SYNC_SERIAL3_CTRL__dma_enable__off 0
  6906. #define R_SYNC_SERIAL3_CTRL__mode__BITNR 24
  6907. #define R_SYNC_SERIAL3_CTRL__mode__WIDTH 3
  6908. #define R_SYNC_SERIAL3_CTRL__mode__master_output 0
  6909. #define R_SYNC_SERIAL3_CTRL__mode__slave_output 1
  6910. #define R_SYNC_SERIAL3_CTRL__mode__master_input 2
  6911. #define R_SYNC_SERIAL3_CTRL__mode__slave_input 3
  6912. #define R_SYNC_SERIAL3_CTRL__mode__master_bidir 4
  6913. #define R_SYNC_SERIAL3_CTRL__mode__slave_bidir 5
  6914. #define R_SYNC_SERIAL3_CTRL__error__BITNR 23
  6915. #define R_SYNC_SERIAL3_CTRL__error__WIDTH 1
  6916. #define R_SYNC_SERIAL3_CTRL__error__normal 0
  6917. #define R_SYNC_SERIAL3_CTRL__error__ignore 1
  6918. #define R_SYNC_SERIAL3_CTRL__rec_enable__BITNR 22
  6919. #define R_SYNC_SERIAL3_CTRL__rec_enable__WIDTH 1
  6920. #define R_SYNC_SERIAL3_CTRL__rec_enable__disable 0
  6921. #define R_SYNC_SERIAL3_CTRL__rec_enable__enable 1
  6922. #define R_SYNC_SERIAL3_CTRL__f_synctype__BITNR 21
  6923. #define R_SYNC_SERIAL3_CTRL__f_synctype__WIDTH 1
  6924. #define R_SYNC_SERIAL3_CTRL__f_synctype__normal 0
  6925. #define R_SYNC_SERIAL3_CTRL__f_synctype__early 1
  6926. #define R_SYNC_SERIAL3_CTRL__f_syncsize__BITNR 19
  6927. #define R_SYNC_SERIAL3_CTRL__f_syncsize__WIDTH 2
  6928. #define R_SYNC_SERIAL3_CTRL__f_syncsize__bit 0
  6929. #define R_SYNC_SERIAL3_CTRL__f_syncsize__word 1
  6930. #define R_SYNC_SERIAL3_CTRL__f_syncsize__extended 2
  6931. #define R_SYNC_SERIAL3_CTRL__f_syncsize__reserved 3
  6932. #define R_SYNC_SERIAL3_CTRL__f_sync__BITNR 18
  6933. #define R_SYNC_SERIAL3_CTRL__f_sync__WIDTH 1
  6934. #define R_SYNC_SERIAL3_CTRL__f_sync__on 0
  6935. #define R_SYNC_SERIAL3_CTRL__f_sync__off 1
  6936. #define R_SYNC_SERIAL3_CTRL__clk_mode__BITNR 17
  6937. #define R_SYNC_SERIAL3_CTRL__clk_mode__WIDTH 1
  6938. #define R_SYNC_SERIAL3_CTRL__clk_mode__normal 0
  6939. #define R_SYNC_SERIAL3_CTRL__clk_mode__gated 1
  6940. #define R_SYNC_SERIAL3_CTRL__clk_halt__BITNR 16
  6941. #define R_SYNC_SERIAL3_CTRL__clk_halt__WIDTH 1
  6942. #define R_SYNC_SERIAL3_CTRL__clk_halt__running 0
  6943. #define R_SYNC_SERIAL3_CTRL__clk_halt__stopped 1
  6944. #define R_SYNC_SERIAL3_CTRL__bitorder__BITNR 15
  6945. #define R_SYNC_SERIAL3_CTRL__bitorder__WIDTH 1
  6946. #define R_SYNC_SERIAL3_CTRL__bitorder__lsb 0
  6947. #define R_SYNC_SERIAL3_CTRL__bitorder__msb 1
  6948. #define R_SYNC_SERIAL3_CTRL__tr_enable__BITNR 14
  6949. #define R_SYNC_SERIAL3_CTRL__tr_enable__WIDTH 1
  6950. #define R_SYNC_SERIAL3_CTRL__tr_enable__disable 0
  6951. #define R_SYNC_SERIAL3_CTRL__tr_enable__enable 1
  6952. #define R_SYNC_SERIAL3_CTRL__wordsize__BITNR 11
  6953. #define R_SYNC_SERIAL3_CTRL__wordsize__WIDTH 3
  6954. #define R_SYNC_SERIAL3_CTRL__wordsize__size8bit 0
  6955. #define R_SYNC_SERIAL3_CTRL__wordsize__size12bit 1
  6956. #define R_SYNC_SERIAL3_CTRL__wordsize__size16bit 2
  6957. #define R_SYNC_SERIAL3_CTRL__wordsize__size24bit 3
  6958. #define R_SYNC_SERIAL3_CTRL__wordsize__size32bit 4
  6959. #define R_SYNC_SERIAL3_CTRL__buf_empty__BITNR 10
  6960. #define R_SYNC_SERIAL3_CTRL__buf_empty__WIDTH 1
  6961. #define R_SYNC_SERIAL3_CTRL__buf_empty__lmt_8 0
  6962. #define R_SYNC_SERIAL3_CTRL__buf_empty__lmt_0 1
  6963. #define R_SYNC_SERIAL3_CTRL__buf_full__BITNR 9
  6964. #define R_SYNC_SERIAL3_CTRL__buf_full__WIDTH 1
  6965. #define R_SYNC_SERIAL3_CTRL__buf_full__lmt_32 0
  6966. #define R_SYNC_SERIAL3_CTRL__buf_full__lmt_8 1
  6967. #define R_SYNC_SERIAL3_CTRL__flow_ctrl__BITNR 8
  6968. #define R_SYNC_SERIAL3_CTRL__flow_ctrl__WIDTH 1
  6969. #define R_SYNC_SERIAL3_CTRL__flow_ctrl__disabled 0
  6970. #define R_SYNC_SERIAL3_CTRL__flow_ctrl__enabled 1
  6971. #define R_SYNC_SERIAL3_CTRL__clk_polarity__BITNR 6
  6972. #define R_SYNC_SERIAL3_CTRL__clk_polarity__WIDTH 1
  6973. #define R_SYNC_SERIAL3_CTRL__clk_polarity__pos 0
  6974. #define R_SYNC_SERIAL3_CTRL__clk_polarity__neg 1
  6975. #define R_SYNC_SERIAL3_CTRL__frame_polarity__BITNR 5
  6976. #define R_SYNC_SERIAL3_CTRL__frame_polarity__WIDTH 1
  6977. #define R_SYNC_SERIAL3_CTRL__frame_polarity__normal 0
  6978. #define R_SYNC_SERIAL3_CTRL__frame_polarity__inverted 1
  6979. #define R_SYNC_SERIAL3_CTRL__status_polarity__BITNR 4
  6980. #define R_SYNC_SERIAL3_CTRL__status_polarity__WIDTH 1
  6981. #define R_SYNC_SERIAL3_CTRL__status_polarity__normal 0
  6982. #define R_SYNC_SERIAL3_CTRL__status_polarity__inverted 1
  6983. #define R_SYNC_SERIAL3_CTRL__clk_driver__BITNR 3
  6984. #define R_SYNC_SERIAL3_CTRL__clk_driver__WIDTH 1
  6985. #define R_SYNC_SERIAL3_CTRL__clk_driver__normal 0
  6986. #define R_SYNC_SERIAL3_CTRL__clk_driver__inverted 1
  6987. #define R_SYNC_SERIAL3_CTRL__frame_driver__BITNR 2
  6988. #define R_SYNC_SERIAL3_CTRL__frame_driver__WIDTH 1
  6989. #define R_SYNC_SERIAL3_CTRL__frame_driver__normal 0
  6990. #define R_SYNC_SERIAL3_CTRL__frame_driver__inverted 1
  6991. #define R_SYNC_SERIAL3_CTRL__status_driver__BITNR 1
  6992. #define R_SYNC_SERIAL3_CTRL__status_driver__WIDTH 1
  6993. #define R_SYNC_SERIAL3_CTRL__status_driver__normal 0
  6994. #define R_SYNC_SERIAL3_CTRL__status_driver__inverted 1
  6995. #define R_SYNC_SERIAL3_CTRL__def_out0__BITNR 0
  6996. #define R_SYNC_SERIAL3_CTRL__def_out0__WIDTH 1
  6997. #define R_SYNC_SERIAL3_CTRL__def_out0__high 1
  6998. #define R_SYNC_SERIAL3_CTRL__def_out0__low 0