regs-gpio.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831
  1. /* linux/include/asm/hardware/s3c2410/regs-gpio.h
  2. *
  3. * Copyright (c) 2003,2004 Simtec Electronics <linux@simtec.co.uk>
  4. * http://www.simtec.co.uk/products/SWLINUX/
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * S3C2410 GPIO register definitions
  11. *
  12. * Changelog:
  13. * 19-06-2003 BJD Created file
  14. * 23-06-2003 BJD Updated GSTATUS registers
  15. * 12-03-2004 BJD Updated include protection
  16. * 20-07-2004 BJD Added GPIO pin numbers, added Port A definitions
  17. * 04-10-2004 BJD Fixed number of bugs, added EXT IRQ filter defs
  18. * 17-10-2004 BJD Added GSTATUS1 register definitions
  19. * 18-11-2004 BJD Fixed definitions of GPE3, GPE4, GPE5 and GPE6
  20. * 18-11-2004 BJD Added S3C2440 AC97 controls
  21. * 10-Mar-2005 LCVR Changed S3C2410_VA to S3C24XX_VA
  22. * 28-Mar-2005 LCVR Fixed definition of GPB10
  23. */
  24. #ifndef __ASM_ARCH_REGS_GPIO_H
  25. #define __ASM_ARCH_REGS_GPIO_H "$Id: gpio.h,v 1.5 2003/05/19 12:51:08 ben Exp $"
  26. #define S3C2410_GPIONO(bank,offset) ((bank) + (offset))
  27. #define S3C2410_GPIO_BANKA (32*0)
  28. #define S3C2410_GPIO_BANKB (32*1)
  29. #define S3C2410_GPIO_BANKC (32*2)
  30. #define S3C2410_GPIO_BANKD (32*3)
  31. #define S3C2410_GPIO_BANKE (32*4)
  32. #define S3C2410_GPIO_BANKF (32*5)
  33. #define S3C2410_GPIO_BANKG (32*6)
  34. #define S3C2410_GPIO_BANKH (32*7)
  35. #define S3C2410_GPIO_BASE(pin) ((((pin) & ~31) >> 1) + S3C24XX_VA_GPIO)
  36. #define S3C2410_GPIO_OFFSET(pin) ((pin) & 31)
  37. /* general configuration options */
  38. #define S3C2410_GPIO_LEAVE (0xFFFFFFFF)
  39. /* configure GPIO ports A..G */
  40. #define S3C2410_GPIOREG(x) ((x) + S3C24XX_VA_GPIO)
  41. /* port A - 22bits, zero in bit X makes pin X output
  42. * 1 makes port special function, this is default
  43. */
  44. #define S3C2410_GPACON S3C2410_GPIOREG(0x00)
  45. #define S3C2410_GPADAT S3C2410_GPIOREG(0x04)
  46. #define S3C2410_GPA0 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 0)
  47. #define S3C2410_GPA0_OUT (0<<0)
  48. #define S3C2410_GPA0_ADDR0 (1<<0)
  49. #define S3C2410_GPA1 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 1)
  50. #define S3C2410_GPA1_OUT (0<<1)
  51. #define S3C2410_GPA1_ADDR16 (1<<1)
  52. #define S3C2410_GPA2 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 2)
  53. #define S3C2410_GPA2_OUT (0<<2)
  54. #define S3C2410_GPA2_ADDR17 (1<<2)
  55. #define S3C2410_GPA3 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 3)
  56. #define S3C2410_GPA3_OUT (0<<3)
  57. #define S3C2410_GPA3_ADDR18 (1<<3)
  58. #define S3C2410_GPA4 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 4)
  59. #define S3C2410_GPA4_OUT (0<<4)
  60. #define S3C2410_GPA4_ADDR19 (1<<4)
  61. #define S3C2410_GPA5 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 5)
  62. #define S3C2410_GPA5_OUT (0<<5)
  63. #define S3C2410_GPA5_ADDR20 (1<<5)
  64. #define S3C2410_GPA6 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 6)
  65. #define S3C2410_GPA6_OUT (0<<6)
  66. #define S3C2410_GPA6_ADDR21 (1<<6)
  67. #define S3C2410_GPA7 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 7)
  68. #define S3C2410_GPA7_OUT (0<<7)
  69. #define S3C2410_GPA7_ADDR22 (1<<7)
  70. #define S3C2410_GPA8 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 8)
  71. #define S3C2410_GPA8_OUT (0<<8)
  72. #define S3C2410_GPA8_ADDR23 (1<<8)
  73. #define S3C2410_GPA9 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 9)
  74. #define S3C2410_GPA9_OUT (0<<9)
  75. #define S3C2410_GPA9_ADDR24 (1<<9)
  76. #define S3C2410_GPA10 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 10)
  77. #define S3C2410_GPA10_OUT (0<<10)
  78. #define S3C2410_GPA10_ADDR25 (1<<10)
  79. #define S3C2410_GPA11 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 11)
  80. #define S3C2410_GPA11_OUT (0<<11)
  81. #define S3C2410_GPA11_ADDR26 (1<<11)
  82. #define S3C2410_GPA12 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 12)
  83. #define S3C2410_GPA12_OUT (0<<12)
  84. #define S3C2410_GPA12_nGCS1 (1<<12)
  85. #define S3C2410_GPA13 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 13)
  86. #define S3C2410_GPA13_OUT (0<<13)
  87. #define S3C2410_GPA13_nGCS2 (1<<13)
  88. #define S3C2410_GPA14 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 14)
  89. #define S3C2410_GPA14_OUT (0<<14)
  90. #define S3C2410_GPA14_nGCS3 (1<<14)
  91. #define S3C2410_GPA15 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 15)
  92. #define S3C2410_GPA15_OUT (0<<15)
  93. #define S3C2410_GPA15_nGCS4 (1<<15)
  94. #define S3C2410_GPA16 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 16)
  95. #define S3C2410_GPA16_OUT (0<<16)
  96. #define S3C2410_GPA16_nGCS5 (1<<16)
  97. #define S3C2410_GPA17 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 17)
  98. #define S3C2410_GPA17_OUT (0<<17)
  99. #define S3C2410_GPA17_CLE (1<<17)
  100. #define S3C2410_GPA18 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 18)
  101. #define S3C2410_GPA18_OUT (0<<18)
  102. #define S3C2410_GPA18_ALE (1<<18)
  103. #define S3C2410_GPA19 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 19)
  104. #define S3C2410_GPA19_OUT (0<<19)
  105. #define S3C2410_GPA19_nFWE (1<<19)
  106. #define S3C2410_GPA20 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 20)
  107. #define S3C2410_GPA20_OUT (0<<20)
  108. #define S3C2410_GPA20_nFRE (1<<20)
  109. #define S3C2410_GPA21 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 21)
  110. #define S3C2410_GPA21_OUT (0<<21)
  111. #define S3C2410_GPA21_nRSTOUT (1<<21)
  112. #define S3C2410_GPA22 S3C2410_GPIONO(S3C2410_GPIO_BANKA, 22)
  113. #define S3C2410_GPA22_OUT (0<<22)
  114. #define S3C2410_GPA22_nFCE (1<<22)
  115. /* 0x08 and 0x0c are reserved */
  116. /* GPB is 10 IO pins, each configured by 2 bits each in GPBCON.
  117. * 00 = input, 01 = output, 10=special function, 11=reserved
  118. * bit 0,1 = pin 0, 2,3= pin 1...
  119. *
  120. * CPBUP = pull up resistor control, 1=disabled, 0=enabled
  121. */
  122. #define S3C2410_GPBCON S3C2410_GPIOREG(0x10)
  123. #define S3C2410_GPBDAT S3C2410_GPIOREG(0x14)
  124. #define S3C2410_GPBUP S3C2410_GPIOREG(0x18)
  125. /* no i/o pin in port b can have value 3! */
  126. #define S3C2410_GPB0 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 0)
  127. #define S3C2410_GPB0_INP (0x00 << 0)
  128. #define S3C2410_GPB0_OUTP (0x01 << 0)
  129. #define S3C2410_GPB0_TOUT0 (0x02 << 0)
  130. #define S3C2410_GPB1 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 1)
  131. #define S3C2410_GPB1_INP (0x00 << 2)
  132. #define S3C2410_GPB1_OUTP (0x01 << 2)
  133. #define S3C2410_GPB1_TOUT1 (0x02 << 2)
  134. #define S3C2410_GPB2 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 2)
  135. #define S3C2410_GPB2_INP (0x00 << 4)
  136. #define S3C2410_GPB2_OUTP (0x01 << 4)
  137. #define S3C2410_GPB2_TOUT2 (0x02 << 4)
  138. #define S3C2410_GPB3 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 3)
  139. #define S3C2410_GPB3_INP (0x00 << 6)
  140. #define S3C2410_GPB3_OUTP (0x01 << 6)
  141. #define S3C2410_GPB3_TOUT3 (0x02 << 6)
  142. #define S3C2410_GPB4 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 4)
  143. #define S3C2410_GPB4_INP (0x00 << 8)
  144. #define S3C2410_GPB4_OUTP (0x01 << 8)
  145. #define S3C2410_GPB4_TCLK0 (0x02 << 8)
  146. #define S3C2410_GPB4_MASK (0x03 << 8)
  147. #define S3C2410_GPB5 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 5)
  148. #define S3C2410_GPB5_INP (0x00 << 10)
  149. #define S3C2410_GPB5_OUTP (0x01 << 10)
  150. #define S3C2410_GPB5_nXBACK (0x02 << 10)
  151. #define S3C2410_GPB6 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 6)
  152. #define S3C2410_GPB6_INP (0x00 << 12)
  153. #define S3C2410_GPB6_OUTP (0x01 << 12)
  154. #define S3C2410_GPB6_nXBREQ (0x02 << 12)
  155. #define S3C2410_GPB7 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 7)
  156. #define S3C2410_GPB7_INP (0x00 << 14)
  157. #define S3C2410_GPB7_OUTP (0x01 << 14)
  158. #define S3C2410_GPB7_nXDACK1 (0x02 << 14)
  159. #define S3C2410_GPB8 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 8)
  160. #define S3C2410_GPB8_INP (0x00 << 16)
  161. #define S3C2410_GPB8_OUTP (0x01 << 16)
  162. #define S3C2410_GPB8_nXDREQ1 (0x02 << 16)
  163. #define S3C2410_GPB9 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 9)
  164. #define S3C2410_GPB9_INP (0x00 << 18)
  165. #define S3C2410_GPB9_OUTP (0x01 << 18)
  166. #define S3C2410_GPB9_nXDACK0 (0x02 << 18)
  167. #define S3C2410_GPB10 S3C2410_GPIONO(S3C2410_GPIO_BANKB, 10)
  168. #define S3C2410_GPB10_INP (0x00 << 20)
  169. #define S3C2410_GPB10_OUTP (0x01 << 20)
  170. #define S3C2410_GPB10_nXDRE0 (0x02 << 20)
  171. /* Port C consits of 16 GPIO/Special function
  172. *
  173. * almost identical setup to port b, but the special functions are mostly
  174. * to do with the video system's sync/etc.
  175. */
  176. #define S3C2410_GPCCON S3C2410_GPIOREG(0x20)
  177. #define S3C2410_GPCDAT S3C2410_GPIOREG(0x24)
  178. #define S3C2410_GPCUP S3C2410_GPIOREG(0x28)
  179. #define S3C2410_GPC0 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 0)
  180. #define S3C2410_GPC0_INP (0x00 << 0)
  181. #define S3C2410_GPC0_OUTP (0x01 << 0)
  182. #define S3C2410_GPC0_LEND (0x02 << 0)
  183. #define S3C2410_GPC1 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 1)
  184. #define S3C2410_GPC1_INP (0x00 << 2)
  185. #define S3C2410_GPC1_OUTP (0x01 << 2)
  186. #define S3C2410_GPC1_VCLK (0x02 << 2)
  187. #define S3C2410_GPC2 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 2)
  188. #define S3C2410_GPC2_INP (0x00 << 4)
  189. #define S3C2410_GPC2_OUTP (0x01 << 4)
  190. #define S3C2410_GPC2_VLINE (0x02 << 4)
  191. #define S3C2410_GPC3 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 3)
  192. #define S3C2410_GPC3_INP (0x00 << 6)
  193. #define S3C2410_GPC3_OUTP (0x01 << 6)
  194. #define S3C2410_GPC3_VFRAME (0x02 << 6)
  195. #define S3C2410_GPC4 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 4)
  196. #define S3C2410_GPC4_INP (0x00 << 8)
  197. #define S3C2410_GPC4_OUTP (0x01 << 8)
  198. #define S3C2410_GPC4_VM (0x02 << 8)
  199. #define S3C2410_GPC5 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 5)
  200. #define S3C2410_GPC5_INP (0x00 << 10)
  201. #define S3C2410_GPC5_OUTP (0x01 << 10)
  202. #define S3C2410_GPC5_LCDVF0 (0x02 << 10)
  203. #define S3C2410_GPC6 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 6)
  204. #define S3C2410_GPC6_INP (0x00 << 12)
  205. #define S3C2410_GPC6_OUTP (0x01 << 12)
  206. #define S3C2410_GPC6_LCDVF1 (0x02 << 12)
  207. #define S3C2410_GPC7 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 7)
  208. #define S3C2410_GPC7_INP (0x00 << 14)
  209. #define S3C2410_GPC7_OUTP (0x01 << 14)
  210. #define S3C2410_GPC7_LCDVF2 (0x02 << 14)
  211. #define S3C2410_GPC8 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 8)
  212. #define S3C2410_GPC8_INP (0x00 << 16)
  213. #define S3C2410_GPC8_OUTP (0x01 << 16)
  214. #define S3C2410_GPC8_VD0 (0x02 << 16)
  215. #define S3C2410_GPC9 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 9)
  216. #define S3C2410_GPC9_INP (0x00 << 18)
  217. #define S3C2410_GPC9_OUTP (0x01 << 18)
  218. #define S3C2410_GPC9_VD1 (0x02 << 18)
  219. #define S3C2410_GPC10 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 10)
  220. #define S3C2410_GPC10_INP (0x00 << 20)
  221. #define S3C2410_GPC10_OUTP (0x01 << 20)
  222. #define S3C2410_GPC10_VD2 (0x02 << 20)
  223. #define S3C2410_GPC11 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 11)
  224. #define S3C2410_GPC11_INP (0x00 << 22)
  225. #define S3C2410_GPC11_OUTP (0x01 << 22)
  226. #define S3C2410_GPC11_VD3 (0x02 << 22)
  227. #define S3C2410_GPC12 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 12)
  228. #define S3C2410_GPC12_INP (0x00 << 24)
  229. #define S3C2410_GPC12_OUTP (0x01 << 24)
  230. #define S3C2410_GPC12_VD4 (0x02 << 24)
  231. #define S3C2410_GPC13 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 13)
  232. #define S3C2410_GPC13_INP (0x00 << 26)
  233. #define S3C2410_GPC13_OUTP (0x01 << 26)
  234. #define S3C2410_GPC13_VD5 (0x02 << 26)
  235. #define S3C2410_GPC14 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 14)
  236. #define S3C2410_GPC14_INP (0x00 << 28)
  237. #define S3C2410_GPC14_OUTP (0x01 << 28)
  238. #define S3C2410_GPC14_VD6 (0x02 << 28)
  239. #define S3C2410_GPC15 S3C2410_GPIONO(S3C2410_GPIO_BANKC, 15)
  240. #define S3C2410_GPC15_INP (0x00 << 30)
  241. #define S3C2410_GPC15_OUTP (0x01 << 30)
  242. #define S3C2410_GPC15_VD7 (0x02 << 30)
  243. /* Port D consists of 16 GPIO/Special function
  244. *
  245. * almost identical setup to port b, but the special functions are mostly
  246. * to do with the video system's data.
  247. */
  248. #define S3C2410_GPDCON S3C2410_GPIOREG(0x30)
  249. #define S3C2410_GPDDAT S3C2410_GPIOREG(0x34)
  250. #define S3C2410_GPDUP S3C2410_GPIOREG(0x38)
  251. #define S3C2410_GPD0 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 0)
  252. #define S3C2410_GPD0_INP (0x00 << 0)
  253. #define S3C2410_GPD0_OUTP (0x01 << 0)
  254. #define S3C2410_GPD0_VD8 (0x02 << 0)
  255. #define S3C2410_GPD1 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 1)
  256. #define S3C2410_GPD1_INP (0x00 << 2)
  257. #define S3C2410_GPD1_OUTP (0x01 << 2)
  258. #define S3C2410_GPD1_VD9 (0x02 << 2)
  259. #define S3C2410_GPD2 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 2)
  260. #define S3C2410_GPD2_INP (0x00 << 4)
  261. #define S3C2410_GPD2_OUTP (0x01 << 4)
  262. #define S3C2410_GPD2_VD10 (0x02 << 4)
  263. #define S3C2410_GPD3 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 3)
  264. #define S3C2410_GPD3_INP (0x00 << 6)
  265. #define S3C2410_GPD3_OUTP (0x01 << 6)
  266. #define S3C2410_GPD3_VD11 (0x02 << 6)
  267. #define S3C2410_GPD4 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 4)
  268. #define S3C2410_GPD4_INP (0x00 << 8)
  269. #define S3C2410_GPD4_OUTP (0x01 << 8)
  270. #define S3C2410_GPD4_VD12 (0x02 << 8)
  271. #define S3C2410_GPD5 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 5)
  272. #define S3C2410_GPD5_INP (0x00 << 10)
  273. #define S3C2410_GPD5_OUTP (0x01 << 10)
  274. #define S3C2410_GPD5_VD13 (0x02 << 10)
  275. #define S3C2410_GPD6 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 6)
  276. #define S3C2410_GPD6_INP (0x00 << 12)
  277. #define S3C2410_GPD6_OUTP (0x01 << 12)
  278. #define S3C2410_GPD6_VD14 (0x02 << 12)
  279. #define S3C2410_GPD7 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 7)
  280. #define S3C2410_GPD7_INP (0x00 << 14)
  281. #define S3C2410_GPD7_OUTP (0x01 << 14)
  282. #define S3C2410_GPD7_VD15 (0x02 << 14)
  283. #define S3C2410_GPD8 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 8)
  284. #define S3C2410_GPD8_INP (0x00 << 16)
  285. #define S3C2410_GPD8_OUTP (0x01 << 16)
  286. #define S3C2410_GPD8_VD16 (0x02 << 16)
  287. #define S3C2410_GPD9 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 9)
  288. #define S3C2410_GPD9_INP (0x00 << 18)
  289. #define S3C2410_GPD9_OUTP (0x01 << 18)
  290. #define S3C2410_GPD9_VD17 (0x02 << 18)
  291. #define S3C2410_GPD10 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 10)
  292. #define S3C2410_GPD10_INP (0x00 << 20)
  293. #define S3C2410_GPD10_OUTP (0x01 << 20)
  294. #define S3C2410_GPD10_VD18 (0x02 << 20)
  295. #define S3C2410_GPD11 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 11)
  296. #define S3C2410_GPD11_INP (0x00 << 22)
  297. #define S3C2410_GPD11_OUTP (0x01 << 22)
  298. #define S3C2410_GPD11_VD19 (0x02 << 22)
  299. #define S3C2410_GPD12 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 12)
  300. #define S3C2410_GPD12_INP (0x00 << 24)
  301. #define S3C2410_GPD12_OUTP (0x01 << 24)
  302. #define S3C2410_GPD12_VD20 (0x02 << 24)
  303. #define S3C2410_GPD13 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 13)
  304. #define S3C2410_GPD13_INP (0x00 << 26)
  305. #define S3C2410_GPD13_OUTP (0x01 << 26)
  306. #define S3C2410_GPD13_VD21 (0x02 << 26)
  307. #define S3C2410_GPD14 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 14)
  308. #define S3C2410_GPD14_INP (0x00 << 28)
  309. #define S3C2410_GPD14_OUTP (0x01 << 28)
  310. #define S3C2410_GPD14_VD22 (0x02 << 28)
  311. #define S3C2410_GPD15 S3C2410_GPIONO(S3C2410_GPIO_BANKD, 15)
  312. #define S3C2410_GPD15_INP (0x00 << 30)
  313. #define S3C2410_GPD15_OUTP (0x01 << 30)
  314. #define S3C2410_GPD15_VD23 (0x02 << 30)
  315. /* Port E consists of 16 GPIO/Special function
  316. *
  317. * again, the same as port B, but dealing with I2S, SDI, and
  318. * more miscellaneous functions
  319. */
  320. #define S3C2410_GPECON S3C2410_GPIOREG(0x40)
  321. #define S3C2410_GPEDAT S3C2410_GPIOREG(0x44)
  322. #define S3C2410_GPEUP S3C2410_GPIOREG(0x48)
  323. #define S3C2410_GPE0 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 0)
  324. #define S3C2410_GPE0_INP (0x00 << 0)
  325. #define S3C2410_GPE0_OUTP (0x01 << 0)
  326. #define S3C2410_GPE0_I2SLRCK (0x02 << 0)
  327. #define S3C2410_GPE0_MASK (0x03 << 0)
  328. #define S3C2410_GPE1 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 1)
  329. #define S3C2410_GPE1_INP (0x00 << 2)
  330. #define S3C2410_GPE1_OUTP (0x01 << 2)
  331. #define S3C2410_GPE1_I2SSCLK (0x02 << 2)
  332. #define S3C2410_GPE1_MASK (0x03 << 2)
  333. #define S3C2410_GPE2 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 2)
  334. #define S3C2410_GPE2_INP (0x00 << 4)
  335. #define S3C2410_GPE2_OUTP (0x01 << 4)
  336. #define S3C2410_GPE2_CDCLK (0x02 << 4)
  337. #define S3C2410_GPE3 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 3)
  338. #define S3C2410_GPE3_INP (0x00 << 6)
  339. #define S3C2410_GPE3_OUTP (0x01 << 6)
  340. #define S3C2410_GPE3_I2SSDI (0x02 << 6)
  341. #define S3C2410_GPE3_nSS0 (0x03 << 6)
  342. #define S3C2410_GPE3_MASK (0x03 << 6)
  343. #define S3C2410_GPE4 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 4)
  344. #define S3C2410_GPE4_INP (0x00 << 8)
  345. #define S3C2410_GPE4_OUTP (0x01 << 8)
  346. #define S3C2410_GPE4_I2SSDO (0x02 << 8)
  347. #define S3C2410_GPE4_I2SSDI (0x03 << 8)
  348. #define S3C2410_GPE4_MASK (0x03 << 8)
  349. #define S3C2410_GPE5 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 5)
  350. #define S3C2410_GPE5_INP (0x00 << 10)
  351. #define S3C2410_GPE5_OUTP (0x01 << 10)
  352. #define S3C2410_GPE5_SDCLK (0x02 << 10)
  353. #define S3C2410_GPE6 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 6)
  354. #define S3C2410_GPE6_INP (0x00 << 12)
  355. #define S3C2410_GPE6_OUTP (0x01 << 12)
  356. #define S3C2410_GPE6_SDCMD (0x02 << 12)
  357. #define S3C2410_GPE7 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 7)
  358. #define S3C2410_GPE7_INP (0x00 << 14)
  359. #define S3C2410_GPE7_OUTP (0x01 << 14)
  360. #define S3C2410_GPE7_SDDAT0 (0x02 << 14)
  361. #define S3C2410_GPE8 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 8)
  362. #define S3C2410_GPE8_INP (0x00 << 16)
  363. #define S3C2410_GPE8_OUTP (0x01 << 16)
  364. #define S3C2410_GPE8_SDDAT1 (0x02 << 16)
  365. #define S3C2410_GPE9 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 9)
  366. #define S3C2410_GPE9_INP (0x00 << 18)
  367. #define S3C2410_GPE9_OUTP (0x01 << 18)
  368. #define S3C2410_GPE9_SDDAT2 (0x02 << 18)
  369. #define S3C2410_GPE10 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 10)
  370. #define S3C2410_GPE10_INP (0x00 << 20)
  371. #define S3C2410_GPE10_OUTP (0x01 << 20)
  372. #define S3C2410_GPE10_SDDAT3 (0x02 << 20)
  373. #define S3C2410_GPE11 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 11)
  374. #define S3C2410_GPE11_INP (0x00 << 22)
  375. #define S3C2410_GPE11_OUTP (0x01 << 22)
  376. #define S3C2410_GPE11_SPIMISO0 (0x02 << 22)
  377. #define S3C2410_GPE12 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 12)
  378. #define S3C2410_GPE12_INP (0x00 << 24)
  379. #define S3C2410_GPE12_OUTP (0x01 << 24)
  380. #define S3C2410_GPE12_SPIMOSI0 (0x02 << 24)
  381. #define S3C2410_GPE13 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 13)
  382. #define S3C2410_GPE13_INP (0x00 << 26)
  383. #define S3C2410_GPE13_OUTP (0x01 << 26)
  384. #define S3C2410_GPE13_SPICLK0 (0x02 << 26)
  385. #define S3C2410_GPE14 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 14)
  386. #define S3C2410_GPE14_INP (0x00 << 28)
  387. #define S3C2410_GPE14_OUTP (0x01 << 28)
  388. #define S3C2410_GPE14_IICSCL (0x02 << 28)
  389. #define S3C2410_GPE14_MASK (0x03 << 28)
  390. #define S3C2410_GPE15 S3C2410_GPIONO(S3C2410_GPIO_BANKE, 15)
  391. #define S3C2410_GPE15_INP (0x00 << 30)
  392. #define S3C2410_GPE15_OUTP (0x01 << 30)
  393. #define S3C2410_GPE15_IICSDA (0x02 << 30)
  394. #define S3C2410_GPE15_MASK (0x03 << 30)
  395. #define S3C2440_GPE0_ACSYNC (0x03 << 0)
  396. #define S3C2440_GPE1_ACBITCLK (0x03 << 2)
  397. #define S3C2440_GPE2_ACRESET (0x03 << 4)
  398. #define S3C2440_GPE3_ACIN (0x03 << 6)
  399. #define S3C2440_GPE4_ACOUT (0x03 << 8)
  400. #define S3C2410_GPE_PUPDIS(x) (1<<(x))
  401. /* Port F consists of 8 GPIO/Special function
  402. *
  403. * GPIO / interrupt inputs
  404. *
  405. * GPFCON has 2 bits for each of the input pins on port F
  406. * 00 = 0 input, 1 output, 2 interrupt (EINT0..7), 3 undefined
  407. *
  408. * pull up works like all other ports.
  409. */
  410. #define S3C2410_GPFCON S3C2410_GPIOREG(0x50)
  411. #define S3C2410_GPFDAT S3C2410_GPIOREG(0x54)
  412. #define S3C2410_GPFUP S3C2410_GPIOREG(0x58)
  413. #define S3C2410_GPF0 S3C2410_GPIONO(S3C2410_GPIO_BANKF, 0)
  414. #define S3C2410_GPF0_INP (0x00 << 0)
  415. #define S3C2410_GPF0_OUTP (0x01 << 0)
  416. #define S3C2410_GPF0_EINT0 (0x02 << 0)
  417. #define S3C2410_GPF1 S3C2410_GPIONO(S3C2410_GPIO_BANKF, 1)
  418. #define S3C2410_GPF1_INP (0x00 << 2)
  419. #define S3C2410_GPF1_OUTP (0x01 << 2)
  420. #define S3C2410_GPF1_EINT1 (0x02 << 2)
  421. #define S3C2410_GPF2 S3C2410_GPIONO(S3C2410_GPIO_BANKF, 2)
  422. #define S3C2410_GPF2_INP (0x00 << 4)
  423. #define S3C2410_GPF2_OUTP (0x01 << 4)
  424. #define S3C2410_GPF2_EINT2 (0x02 << 4)
  425. #define S3C2410_GPF3 S3C2410_GPIONO(S3C2410_GPIO_BANKF, 3)
  426. #define S3C2410_GPF3_INP (0x00 << 6)
  427. #define S3C2410_GPF3_OUTP (0x01 << 6)
  428. #define S3C2410_GPF3_EINT3 (0x02 << 6)
  429. #define S3C2410_GPF4 S3C2410_GPIONO(S3C2410_GPIO_BANKF, 4)
  430. #define S3C2410_GPF4_INP (0x00 << 8)
  431. #define S3C2410_GPF4_OUTP (0x01 << 8)
  432. #define S3C2410_GPF4_EINT4 (0x02 << 8)
  433. #define S3C2410_GPF5 S3C2410_GPIONO(S3C2410_GPIO_BANKF, 5)
  434. #define S3C2410_GPF5_INP (0x00 << 10)
  435. #define S3C2410_GPF5_OUTP (0x01 << 10)
  436. #define S3C2410_GPF5_EINT5 (0x02 << 10)
  437. #define S3C2410_GPF6 S3C2410_GPIONO(S3C2410_GPIO_BANKF, 6)
  438. #define S3C2410_GPF6_INP (0x00 << 12)
  439. #define S3C2410_GPF6_OUTP (0x01 << 12)
  440. #define S3C2410_GPF6_EINT6 (0x02 << 12)
  441. #define S3C2410_GPF7 S3C2410_GPIONO(S3C2410_GPIO_BANKF, 7)
  442. #define S3C2410_GPF7_INP (0x00 << 14)
  443. #define S3C2410_GPF7_OUTP (0x01 << 14)
  444. #define S3C2410_GPF7_EINT7 (0x02 << 14)
  445. /* Port G consists of 8 GPIO/IRQ/Special function
  446. *
  447. * GPGCON has 2 bits for each of the input pins on port F
  448. * 00 = 0 input, 1 output, 2 interrupt (EINT0..7), 3 special func
  449. *
  450. * pull up works like all other ports.
  451. */
  452. #define S3C2410_GPGCON S3C2410_GPIOREG(0x60)
  453. #define S3C2410_GPGDAT S3C2410_GPIOREG(0x64)
  454. #define S3C2410_GPGUP S3C2410_GPIOREG(0x68)
  455. #define S3C2410_GPG0 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 0)
  456. #define S3C2410_GPG0_INP (0x00 << 0)
  457. #define S3C2410_GPG0_OUTP (0x01 << 0)
  458. #define S3C2410_GPG0_EINT8 (0x02 << 0)
  459. #define S3C2410_GPG1 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 1)
  460. #define S3C2410_GPG1_INP (0x00 << 2)
  461. #define S3C2410_GPG1_OUTP (0x01 << 2)
  462. #define S3C2410_GPG1_EINT9 (0x02 << 2)
  463. #define S3C2410_GPG2 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 2)
  464. #define S3C2410_GPG2_INP (0x00 << 4)
  465. #define S3C2410_GPG2_OUTP (0x01 << 4)
  466. #define S3C2410_GPG2_EINT10 (0x02 << 4)
  467. #define S3C2410_GPG3 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 3)
  468. #define S3C2410_GPG3_INP (0x00 << 6)
  469. #define S3C2410_GPG3_OUTP (0x01 << 6)
  470. #define S3C2410_GPG3_EINT11 (0x02 << 6)
  471. #define S3C2410_GPG4 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 4)
  472. #define S3C2410_GPG4_INP (0x00 << 8)
  473. #define S3C2410_GPG4_OUTP (0x01 << 8)
  474. #define S3C2410_GPG4_EINT12 (0x02 << 8)
  475. #define S3C2410_GPG4_LCDPWREN (0x03 << 8)
  476. #define S3C2410_GPG5 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 5)
  477. #define S3C2410_GPG5_INP (0x00 << 10)
  478. #define S3C2410_GPG5_OUTP (0x01 << 10)
  479. #define S3C2410_GPG5_EINT13 (0x02 << 10)
  480. #define S3C2410_GPG5_SPIMISO1 (0x03 << 10)
  481. #define S3C2410_GPG6 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 6)
  482. #define S3C2410_GPG6_INP (0x00 << 12)
  483. #define S3C2410_GPG6_OUTP (0x01 << 12)
  484. #define S3C2410_GPG6_EINT14 (0x02 << 12)
  485. #define S3C2410_GPG6_SPIMOSI1 (0x03 << 12)
  486. #define S3C2410_GPG7 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 7)
  487. #define S3C2410_GPG7_INP (0x00 << 14)
  488. #define S3C2410_GPG7_OUTP (0x01 << 14)
  489. #define S3C2410_GPG7_EINT15 (0x02 << 14)
  490. #define S3C2410_GPG7_SPICLK1 (0x03 << 14)
  491. #define S3C2410_GPG8 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 8)
  492. #define S3C2410_GPG8_INP (0x00 << 16)
  493. #define S3C2410_GPG8_OUTP (0x01 << 16)
  494. #define S3C2410_GPG8_EINT16 (0x02 << 16)
  495. #define S3C2410_GPG9 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 9)
  496. #define S3C2410_GPG9_INP (0x00 << 18)
  497. #define S3C2410_GPG9_OUTP (0x01 << 18)
  498. #define S3C2410_GPG9_EINT17 (0x02 << 18)
  499. #define S3C2410_GPG10 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 10)
  500. #define S3C2410_GPG10_INP (0x00 << 20)
  501. #define S3C2410_GPG10_OUTP (0x01 << 20)
  502. #define S3C2410_GPG10_EINT18 (0x02 << 20)
  503. #define S3C2410_GPG11 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 11)
  504. #define S3C2410_GPG11_INP (0x00 << 22)
  505. #define S3C2410_GPG11_OUTP (0x01 << 22)
  506. #define S3C2410_GPG11_EINT19 (0x02 << 22)
  507. #define S3C2410_GPG11_TCLK1 (0x03 << 22)
  508. #define S3C2410_GPG12 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 12)
  509. #define S3C2410_GPG12_INP (0x00 << 24)
  510. #define S3C2410_GPG12_OUTP (0x01 << 24)
  511. #define S3C2410_GPG12_EINT20 (0x02 << 24)
  512. #define S3C2410_GPG12_XMON (0x03 << 24)
  513. #define S3C2410_GPG13 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 13)
  514. #define S3C2410_GPG13_INP (0x00 << 26)
  515. #define S3C2410_GPG13_OUTP (0x01 << 26)
  516. #define S3C2410_GPG13_EINT21 (0x02 << 26)
  517. #define S3C2410_GPG13_nXPON (0x03 << 26)
  518. #define S3C2410_GPG14 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 14)
  519. #define S3C2410_GPG14_INP (0x00 << 28)
  520. #define S3C2410_GPG14_OUTP (0x01 << 28)
  521. #define S3C2410_GPG14_EINT22 (0x02 << 28)
  522. #define S3C2410_GPG14_YMON (0x03 << 28)
  523. #define S3C2410_GPG15 S3C2410_GPIONO(S3C2410_GPIO_BANKG, 15)
  524. #define S3C2410_GPG15_INP (0x00 << 30)
  525. #define S3C2410_GPG15_OUTP (0x01 << 30)
  526. #define S3C2410_GPG15_EINT23 (0x02 << 30)
  527. #define S3C2410_GPG15_nYPON (0x03 << 30)
  528. #define S3C2410_GPG_PUPDIS(x) (1<<(x))
  529. /* Port H consists of11 GPIO/serial/Misc pins
  530. *
  531. * GPGCON has 2 bits for each of the input pins on port F
  532. * 00 = 0 input, 1 output, 2 interrupt (EINT0..7), 3 special func
  533. *
  534. * pull up works like all other ports.
  535. */
  536. #define S3C2410_GPHCON S3C2410_GPIOREG(0x70)
  537. #define S3C2410_GPHDAT S3C2410_GPIOREG(0x74)
  538. #define S3C2410_GPHUP S3C2410_GPIOREG(0x78)
  539. #define S3C2410_GPH0 S3C2410_GPIONO(S3C2410_GPIO_BANKH, 0)
  540. #define S3C2410_GPH0_INP (0x00 << 0)
  541. #define S3C2410_GPH0_OUTP (0x01 << 0)
  542. #define S3C2410_GPH0_nCTS0 (0x02 << 0)
  543. #define S3C2410_GPH1 S3C2410_GPIONO(S3C2410_GPIO_BANKH, 1)
  544. #define S3C2410_GPH1_INP (0x00 << 2)
  545. #define S3C2410_GPH1_OUTP (0x01 << 2)
  546. #define S3C2410_GPH1_nRTS0 (0x02 << 2)
  547. #define S3C2410_GPH2 S3C2410_GPIONO(S3C2410_GPIO_BANKH, 2)
  548. #define S3C2410_GPH2_INP (0x00 << 4)
  549. #define S3C2410_GPH2_OUTP (0x01 << 4)
  550. #define S3C2410_GPH2_TXD0 (0x02 << 4)
  551. #define S3C2410_GPH3 S3C2410_GPIONO(S3C2410_GPIO_BANKH, 3)
  552. #define S3C2410_GPH3_INP (0x00 << 6)
  553. #define S3C2410_GPH3_OUTP (0x01 << 6)
  554. #define S3C2410_GPH3_RXD0 (0x02 << 6)
  555. #define S3C2410_GPH4 S3C2410_GPIONO(S3C2410_GPIO_BANKH, 4)
  556. #define S3C2410_GPH4_INP (0x00 << 8)
  557. #define S3C2410_GPH4_OUTP (0x01 << 8)
  558. #define S3C2410_GPH4_TXD1 (0x02 << 8)
  559. #define S3C2410_GPH5 S3C2410_GPIONO(S3C2410_GPIO_BANKH, 5)
  560. #define S3C2410_GPH5_INP (0x00 << 10)
  561. #define S3C2410_GPH5_OUTP (0x01 << 10)
  562. #define S3C2410_GPH5_RXD1 (0x02 << 10)
  563. #define S3C2410_GPH6 S3C2410_GPIONO(S3C2410_GPIO_BANKH, 6)
  564. #define S3C2410_GPH6_INP (0x00 << 12)
  565. #define S3C2410_GPH6_OUTP (0x01 << 12)
  566. #define S3C2410_GPH6_TXD2 (0x02 << 12)
  567. #define S3C2410_GPH6_nRTS1 (0x03 << 12)
  568. #define S3C2410_GPH7 S3C2410_GPIONO(S3C2410_GPIO_BANKH, 7)
  569. #define S3C2410_GPH7_INP (0x00 << 14)
  570. #define S3C2410_GPH7_OUTP (0x01 << 14)
  571. #define S3C2410_GPH7_RXD2 (0x02 << 14)
  572. #define S3C2410_GPH7_nCTS1 (0x03 << 14)
  573. #define S3C2410_GPH8 S3C2410_GPIONO(S3C2410_GPIO_BANKH, 8)
  574. #define S3C2410_GPH8_INP (0x00 << 16)
  575. #define S3C2410_GPH8_OUTP (0x01 << 16)
  576. #define S3C2410_GPH8_UCLK (0x02 << 16)
  577. #define S3C2410_GPH9 S3C2410_GPIONO(S3C2410_GPIO_BANKH, 9)
  578. #define S3C2410_GPH9_INP (0x00 << 18)
  579. #define S3C2410_GPH9_OUTP (0x01 << 18)
  580. #define S3C2410_GPH9_CLKOUT0 (0x02 << 18)
  581. #define S3C2410_GPH10 S3C2410_GPIONO(S3C2410_GPIO_BANKH, 10)
  582. #define S3C2410_GPH10_INP (0x00 << 20)
  583. #define S3C2410_GPH10_OUTP (0x01 << 20)
  584. #define S3C2410_GPH10_CLKOUT1 (0x02 << 20)
  585. /* miscellaneous control */
  586. #define S3C2410_MISCCR S3C2410_GPIOREG(0x80)
  587. #define S3C2410_DCLKCON S3C2410_GPIOREG(0x84)
  588. /* see clock.h for dclk definitions */
  589. /* pullup control on databus */
  590. #define S3C2410_MISCCR_SPUCR_HEN (0)
  591. #define S3C2410_MISCCR_SPUCR_HDIS (1<<0)
  592. #define S3C2410_MISCCR_SPUCR_LEN (0)
  593. #define S3C2410_MISCCR_SPUCR_LDIS (1<<1)
  594. #define S3C2410_MISCCR_USBDEV (0)
  595. #define S3C2410_MISCCR_USBHOST (1<<3)
  596. #define S3C2410_MISCCR_CLK0_MPLL (0<<4)
  597. #define S3C2410_MISCCR_CLK0_UPLL (1<<4)
  598. #define S3C2410_MISCCR_CLK0_FCLK (2<<4)
  599. #define S3C2410_MISCCR_CLK0_HCLK (3<<4)
  600. #define S3C2410_MISCCR_CLK0_PCLK (4<<4)
  601. #define S3C2410_MISCCR_CLK0_DCLK0 (5<<4)
  602. #define S3C2410_MISCCR_CLK1_MPLL (0<<8)
  603. #define S3C2410_MISCCR_CLK1_UPLL (1<<8)
  604. #define S3C2410_MISCCR_CLK1_FCLK (2<<8)
  605. #define S3C2410_MISCCR_CLK1_HCLK (3<<8)
  606. #define S3C2410_MISCCR_CLK1_PCLK (4<<8)
  607. #define S3C2410_MISCCR_CLK1_DCLK1 (5<<8)
  608. #define S3C2410_MISCCR_USBSUSPND0 (1<<12)
  609. #define S3C2410_MISCCR_USBSUSPND1 (1<<13)
  610. #define S3C2410_MISCCR_nRSTCON (1<<16)
  611. #define S3C2410_MISCCR_nEN_SCLK0 (1<<17)
  612. #define S3C2410_MISCCR_nEN_SCLK1 (1<<18)
  613. #define S3C2410_MISCCR_nEN_SCLKE (1<<19)
  614. #define S3C2410_MISCCR_SDSLEEP (7<<17)
  615. /* external interrupt control... */
  616. /* S3C2410_EXTINT0 -> irq sense control for EINT0..EINT7
  617. * S3C2410_EXTINT1 -> irq sense control for EINT8..EINT15
  618. * S3C2410_EXTINT2 -> irq sense control for EINT16..EINT23
  619. *
  620. * note S3C2410_EXTINT2 has filtering options for EINT16..EINT23
  621. *
  622. * Samsung datasheet p9-25
  623. */
  624. #define S3C2410_EXTINT0 S3C2410_GPIOREG(0x88)
  625. #define S3C2410_EXTINT1 S3C2410_GPIOREG(0x8C)
  626. #define S3C2410_EXTINT2 S3C2410_GPIOREG(0x90)
  627. /* values for S3C2410_EXTINT0/1/2 */
  628. #define S3C2410_EXTINT_LOWLEV (0x00)
  629. #define S3C2410_EXTINT_HILEV (0x01)
  630. #define S3C2410_EXTINT_FALLEDGE (0x02)
  631. #define S3C2410_EXTINT_RISEEDGE (0x04)
  632. #define S3C2410_EXTINT_BOTHEDGE (0x06)
  633. /* interrupt filtering conrrol for EINT16..EINT23 */
  634. #define S3C2410_EINFLT0 S3C2410_GPIOREG(0x94)
  635. #define S3C2410_EINFLT1 S3C2410_GPIOREG(0x98)
  636. #define S3C2410_EINFLT2 S3C2410_GPIOREG(0x9C)
  637. #define S3C2410_EINFLT3 S3C2410_GPIOREG(0xA0)
  638. /* values for interrupt filtering */
  639. #define S3C2410_EINTFLT_PCLK (0x00)
  640. #define S3C2410_EINTFLT_EXTCLK (1<<7)
  641. #define S3C2410_EINTFLT_WIDTHMSK(x) ((x) & 0x3f)
  642. /* removed EINTxxxx defs from here, not meant for this */
  643. /* GSTATUS have miscellaneous information in them
  644. *
  645. */
  646. #define S3C2410_GSTATUS0 S3C2410_GPIOREG(0x0AC)
  647. #define S3C2410_GSTATUS1 S3C2410_GPIOREG(0x0B0)
  648. #define S3C2410_GSTATUS2 S3C2410_GPIOREG(0x0B4)
  649. #define S3C2410_GSTATUS3 S3C2410_GPIOREG(0x0B8)
  650. #define S3C2410_GSTATUS4 S3C2410_GPIOREG(0x0BC)
  651. #define S3C2410_GSTATUS0_nWAIT (1<<3)
  652. #define S3C2410_GSTATUS0_NCON (1<<2)
  653. #define S3C2410_GSTATUS0_RnB (1<<1)
  654. #define S3C2410_GSTATUS0_nBATTFLT (1<<0)
  655. #define S3C2410_GSTATUS1_IDMASK (0xffff0000)
  656. #define S3C2410_GSTATUS1_2410 (0x32410000)
  657. #define S3C2410_GSTATUS1_2440 (0x32440000)
  658. #define S3C2410_GSTATUS2_WTRESET (1<<2)
  659. #define S3C2410_GSTATUS2_OFFRESET (1<<1)
  660. #define S3C2410_GSTATUS2_PONRESET (1<<0)
  661. #endif /* __ASM_ARCH_REGS_GPIO_H */