regs-clock.h 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129
  1. /* linux/include/asm/arch-s3c2410/regs-clock.h
  2. *
  3. * Copyright (c) 2003,2004,2005 Simtec Electronics <linux@simtec.co.uk>
  4. * http://armlinux.simtec.co.uk/
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * S3C2410 clock register definitions
  11. *
  12. * Changelog:
  13. * 18-Aug-2004 Ben Dooks Added 2440 definitions
  14. * 08-Aug-2004 Herbert Pötzl Added CLKCON definitions
  15. * 19-06-2003 Ben Dooks Created file
  16. * 12-03-2004 Ben Dooks Updated include protection
  17. * 29-Sep-2004 Ben Dooks Fixed usage for assembly inclusion
  18. * 10-Feb-2005 Ben Dooks Fixed CAMDIVN address (Guillaume Gourat)
  19. * 10-Mar-2005 Lucas Villa Real Changed S3C2410_VA to S3C24XX_VA
  20. * 27-Aug-2005 Ben Dooks Add clock-slow info
  21. */
  22. #ifndef __ASM_ARM_REGS_CLOCK
  23. #define __ASM_ARM_REGS_CLOCK "$Id: clock.h,v 1.4 2003/04/30 14:50:51 ben Exp $"
  24. #define S3C2410_CLKREG(x) ((x) + S3C24XX_VA_CLKPWR)
  25. #define S3C2410_PLLVAL(_m,_p,_s) ((_m) << 12 | ((_p) << 4) | ((_s)))
  26. #define S3C2410_LOCKTIME S3C2410_CLKREG(0x00)
  27. #define S3C2410_MPLLCON S3C2410_CLKREG(0x04)
  28. #define S3C2410_UPLLCON S3C2410_CLKREG(0x08)
  29. #define S3C2410_CLKCON S3C2410_CLKREG(0x0C)
  30. #define S3C2410_CLKSLOW S3C2410_CLKREG(0x10)
  31. #define S3C2410_CLKDIVN S3C2410_CLKREG(0x14)
  32. #define S3C2410_CLKCON_IDLE (1<<2)
  33. #define S3C2410_CLKCON_POWER (1<<3)
  34. #define S3C2410_CLKCON_NAND (1<<4)
  35. #define S3C2410_CLKCON_LCDC (1<<5)
  36. #define S3C2410_CLKCON_USBH (1<<6)
  37. #define S3C2410_CLKCON_USBD (1<<7)
  38. #define S3C2410_CLKCON_PWMT (1<<8)
  39. #define S3C2410_CLKCON_SDI (1<<9)
  40. #define S3C2410_CLKCON_UART0 (1<<10)
  41. #define S3C2410_CLKCON_UART1 (1<<11)
  42. #define S3C2410_CLKCON_UART2 (1<<12)
  43. #define S3C2410_CLKCON_GPIO (1<<13)
  44. #define S3C2410_CLKCON_RTC (1<<14)
  45. #define S3C2410_CLKCON_ADC (1<<15)
  46. #define S3C2410_CLKCON_IIC (1<<16)
  47. #define S3C2410_CLKCON_IIS (1<<17)
  48. #define S3C2410_CLKCON_SPI (1<<18)
  49. #define S3C2410_PLLCON_MDIVSHIFT 12
  50. #define S3C2410_PLLCON_PDIVSHIFT 4
  51. #define S3C2410_PLLCON_SDIVSHIFT 0
  52. #define S3C2410_PLLCON_MDIVMASK ((1<<(1+(19-12)))-1)
  53. #define S3C2410_PLLCON_PDIVMASK ((1<<5)-1)
  54. #define S3C2410_PLLCON_SDIVMASK 3
  55. /* DCLKCON register addresses in gpio.h */
  56. #define S3C2410_DCLKCON_DCLK0EN (1<<0)
  57. #define S3C2410_DCLKCON_DCLK0_PCLK (0<<1)
  58. #define S3C2410_DCLKCON_DCLK0_UCLK (1<<1)
  59. #define S3C2410_DCLKCON_DCLK0_DIV(x) (((x) - 1 )<<4)
  60. #define S3C2410_DCLKCON_DCLK0_CMP(x) (((x) - 1 )<<8)
  61. #define S3C2410_DCLKCON_DCLK1EN (1<<16)
  62. #define S3C2410_DCLKCON_DCLK1_PCLK (0<<17)
  63. #define S3C2410_DCLKCON_DCLK1_UCLK (1<<17)
  64. #define S3C2410_DCLKCON_DCLK1_DIV(x) (((x) - 1) <<20)
  65. #define S3C2410_CLKDIVN_PDIVN (1<<0)
  66. #define S3C2410_CLKDIVN_HDIVN (1<<1)
  67. #define S3C2410_CLKSLOW_UCLK_OFF (1<<7)
  68. #define S3C2410_CLKSLOW_MPLL_OFF (1<<5)
  69. #define S3C2410_CLKSLOW_SLOW (1<<4)
  70. #define S3C2410_CLKSLOW_SLOWVAL(x) (x)
  71. #define S3C2410_CLKSLOW_GET_SLOWVAL(x) ((x) & 7)
  72. #ifndef __ASSEMBLY__
  73. static inline unsigned int
  74. s3c2410_get_pll(int pllval, int baseclk)
  75. {
  76. int mdiv, pdiv, sdiv;
  77. mdiv = pllval >> S3C2410_PLLCON_MDIVSHIFT;
  78. pdiv = pllval >> S3C2410_PLLCON_PDIVSHIFT;
  79. sdiv = pllval >> S3C2410_PLLCON_SDIVSHIFT;
  80. mdiv &= S3C2410_PLLCON_MDIVMASK;
  81. pdiv &= S3C2410_PLLCON_PDIVMASK;
  82. sdiv &= S3C2410_PLLCON_SDIVMASK;
  83. return (baseclk * (mdiv + 8)) / ((pdiv + 2) << sdiv);
  84. }
  85. #endif /* __ASSEMBLY__ */
  86. #ifdef CONFIG_CPU_S3C2440
  87. /* extra registers */
  88. #define S3C2440_CAMDIVN S3C2410_CLKREG(0x18)
  89. #define S3C2440_CLKCON_CAMERA (1<<19)
  90. #define S3C2440_CLKCON_AC97 (1<<20)
  91. #define S3C2440_CLKDIVN_PDIVN (1<<0)
  92. #define S3C2440_CLKDIVN_HDIVN_MASK (3<<1)
  93. #define S3C2440_CLKDIVN_HDIVN_1 (0<<1)
  94. #define S3C2440_CLKDIVN_HDIVN_2 (1<<1)
  95. #define S3C2440_CLKDIVN_HDIVN_4_8 (2<<1)
  96. #define S3C2440_CLKDIVN_HDIVN_3_6 (3<<1)
  97. #define S3C2440_CLKDIVN_UCLK (1<<3)
  98. #define S3C2440_CAMDIVN_CAMCLK_MASK (0xf<<0)
  99. #define S3C2440_CAMDIVN_CAMCLK_SEL (1<<4)
  100. #define S3C2440_CAMDIVN_HCLK3_HALF (1<<8)
  101. #define S3C2440_CAMDIVN_HCLK4_HALF (1<<9)
  102. #define S3C2440_CAMDIVN_DVSEN (1<<12)
  103. #endif /* CONFIG_CPU_S3C2440 */
  104. #endif /* __ASM_ARM_REGS_CLOCK */