map.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. /* linux/include/asm-arm/arch-s3c2410/map.h
  2. *
  3. * (c) 2003 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * S3C2410 - Memory map definitions
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Changelog:
  13. * 12-May-2003 BJD Created file
  14. * 06-Jan-2003 BJD Linux 2.6.0 version, moved bast specifics out
  15. * 10-Feb-2005 BJD Added CAMIF definition from guillaume.gourat@nexvision.tv
  16. * 10-Mar-2005 LCVR Added support to S3C2400, changed {VA,SZ} names
  17. */
  18. #ifndef __ASM_ARCH_MAP_H
  19. #define __ASM_ARCH_MAP_H
  20. /* we have a bit of a tight squeeze to fit all our registers from
  21. * 0xF00000000 upwards, since we use all of the nGCS space in some
  22. * capacity, and also need to fit the S3C2410 registers in as well...
  23. *
  24. * we try to ensure stuff like the IRQ registers are available for
  25. * an single MOVS instruction (ie, only 8 bits of set data)
  26. *
  27. * Note, we are trying to remove some of these from the implementation
  28. * as they are only useful to certain drivers...
  29. */
  30. #ifndef __ASSEMBLY__
  31. #define S3C2410_ADDR(x) ((void __iomem *)0xF0000000 + (x))
  32. #else
  33. #define S3C2410_ADDR(x) (0xF0000000 + (x))
  34. #endif
  35. #define S3C2400_ADDR(x) S3C2410_ADDR(x)
  36. /* interrupt controller is the first thing we put in, to make
  37. * the assembly code for the irq detection easier
  38. */
  39. #define S3C24XX_VA_IRQ S3C2410_ADDR(0x00000000)
  40. #define S3C2400_PA_IRQ (0x14400000)
  41. #define S3C2410_PA_IRQ (0x4A000000)
  42. #define S3C24XX_SZ_IRQ SZ_1M
  43. /* memory controller registers */
  44. #define S3C24XX_VA_MEMCTRL S3C2410_ADDR(0x00100000)
  45. #define S3C2400_PA_MEMCTRL (0x14000000)
  46. #define S3C2410_PA_MEMCTRL (0x48000000)
  47. #define S3C24XX_SZ_MEMCTRL SZ_1M
  48. /* USB host controller */
  49. #define S3C24XX_VA_USBHOST S3C2410_ADDR(0x00200000)
  50. #define S3C2400_PA_USBHOST (0x14200000)
  51. #define S3C2410_PA_USBHOST (0x49000000)
  52. #define S3C24XX_SZ_USBHOST SZ_1M
  53. /* DMA controller */
  54. #define S3C24XX_VA_DMA S3C2410_ADDR(0x00300000)
  55. #define S3C2400_PA_DMA (0x14600000)
  56. #define S3C2410_PA_DMA (0x4B000000)
  57. #define S3C24XX_SZ_DMA SZ_1M
  58. /* Clock and Power management */
  59. #define S3C24XX_VA_CLKPWR S3C2410_ADDR(0x00400000)
  60. #define S3C2400_PA_CLKPWR (0x14800000)
  61. #define S3C2410_PA_CLKPWR (0x4C000000)
  62. #define S3C24XX_SZ_CLKPWR SZ_1M
  63. /* LCD controller */
  64. #define S3C24XX_VA_LCD S3C2410_ADDR(0x00600000)
  65. #define S3C2400_PA_LCD (0x14A00000)
  66. #define S3C2410_PA_LCD (0x4D000000)
  67. #define S3C24XX_SZ_LCD SZ_1M
  68. /* NAND flash controller */
  69. #define S3C24XX_VA_NAND S3C2410_ADDR(0x00700000)
  70. #define S3C2410_PA_NAND (0x4E000000)
  71. #define S3C24XX_SZ_NAND SZ_1M
  72. /* MMC controller - available on the S3C2400 */
  73. #define S3C2400_VA_MMC S3C2400_ADDR(0x00700000)
  74. #define S3C2400_PA_MMC (0x15A00000)
  75. #define S3C2400_SZ_MMC SZ_1M
  76. /* UARTs */
  77. #define S3C24XX_VA_UART S3C2410_ADDR(0x00800000)
  78. #define S3C2400_PA_UART (0x15000000)
  79. #define S3C2410_PA_UART (0x50000000)
  80. #define S3C24XX_SZ_UART SZ_1M
  81. /* Timers */
  82. #define S3C24XX_VA_TIMER S3C2410_ADDR(0x00900000)
  83. #define S3C2400_PA_TIMER (0x15100000)
  84. #define S3C2410_PA_TIMER (0x51000000)
  85. #define S3C24XX_SZ_TIMER SZ_1M
  86. /* USB Device port */
  87. #define S3C24XX_VA_USBDEV S3C2410_ADDR(0x00A00000)
  88. #define S3C2400_PA_USBDEV (0x15200140)
  89. #define S3C2410_PA_USBDEV (0x52000000)
  90. #define S3C24XX_SZ_USBDEV SZ_1M
  91. /* Watchdog */
  92. #define S3C24XX_VA_WATCHDOG S3C2410_ADDR(0x00B00000)
  93. #define S3C2400_PA_WATCHDOG (0x15300000)
  94. #define S3C2410_PA_WATCHDOG (0x53000000)
  95. #define S3C24XX_SZ_WATCHDOG SZ_1M
  96. /* IIC hardware controller */
  97. #define S3C24XX_VA_IIC S3C2410_ADDR(0x00C00000)
  98. #define S3C2400_PA_IIC (0x15400000)
  99. #define S3C2410_PA_IIC (0x54000000)
  100. #define S3C24XX_SZ_IIC SZ_1M
  101. #define VA_IIC_BASE (S3C24XX_VA_IIC)
  102. /* IIS controller */
  103. #define S3C24XX_VA_IIS S3C2410_ADDR(0x00D00000)
  104. #define S3C2400_PA_IIS (0x15508000)
  105. #define S3C2410_PA_IIS (0x55000000)
  106. #define S3C24XX_SZ_IIS SZ_1M
  107. /* GPIO ports */
  108. #define S3C24XX_VA_GPIO S3C2410_ADDR(0x00E00000)
  109. #define S3C2400_PA_GPIO (0x15600000)
  110. #define S3C2410_PA_GPIO (0x56000000)
  111. #define S3C24XX_SZ_GPIO SZ_1M
  112. /* RTC */
  113. #define S3C24XX_VA_RTC S3C2410_ADDR(0x00F00000)
  114. #define S3C2400_PA_RTC (0x15700040)
  115. #define S3C2410_PA_RTC (0x57000000)
  116. #define S3C24XX_SZ_RTC SZ_1M
  117. /* ADC */
  118. #define S3C24XX_VA_ADC S3C2410_ADDR(0x01000000)
  119. #define S3C2400_PA_ADC (0x15800000)
  120. #define S3C2410_PA_ADC (0x58000000)
  121. #define S3C24XX_SZ_ADC SZ_1M
  122. /* SPI */
  123. #define S3C24XX_VA_SPI S3C2410_ADDR(0x01100000)
  124. #define S3C2400_PA_SPI (0x15900000)
  125. #define S3C2410_PA_SPI (0x59000000)
  126. #define S3C24XX_SZ_SPI SZ_1M
  127. /* SDI */
  128. #define S3C24XX_VA_SDI S3C2410_ADDR(0x01200000)
  129. #define S3C2410_PA_SDI (0x5A000000)
  130. #define S3C24XX_SZ_SDI SZ_1M
  131. /* CAMIF */
  132. #define S3C2440_PA_CAMIF (0x4F000000)
  133. #define S3C2440_SZ_CAMIF SZ_1M
  134. /* ISA style IO, for each machine to sort out mappings for, if it
  135. * implements it. We reserve two 16M regions for ISA.
  136. */
  137. #define S3C24XX_VA_ISA_WORD S3C2410_ADDR(0x02000000)
  138. #define S3C24XX_VA_ISA_BYTE S3C2410_ADDR(0x03000000)
  139. /* physical addresses of all the chip-select areas */
  140. #define S3C2410_CS0 (0x00000000)
  141. #define S3C2410_CS1 (0x08000000)
  142. #define S3C2410_CS2 (0x10000000)
  143. #define S3C2410_CS3 (0x18000000)
  144. #define S3C2410_CS4 (0x20000000)
  145. #define S3C2410_CS5 (0x28000000)
  146. #define S3C2410_CS6 (0x30000000)
  147. #define S3C2410_CS7 (0x38000000)
  148. #define S3C2410_SDRAM_PA (S3C2410_CS6)
  149. #define S3C2400_CS0 (0x00000000)
  150. #define S3C2400_CS1 (0x02000000)
  151. #define S3C2400_CS2 (0x04000000)
  152. #define S3C2400_CS3 (0x06000000)
  153. #define S3C2400_CS4 (0x08000000)
  154. #define S3C2400_CS5 (0x0A000000)
  155. #define S3C2400_CS6 (0x0C000000)
  156. #define S3C2400_CS7 (0x0E000000)
  157. #define S3C2400_SDRAM_PA (S3C2400_CS6)
  158. #endif /* __ASM_ARCH_MAP_H */