ixp4xx-regs.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601
  1. /*
  2. * include/asm-arm/arch-ixp4xx/ixp4xx-regs.h
  3. *
  4. * Register definitions for IXP4xx chipset. This file contains
  5. * register location and bit definitions only. Platform specific
  6. * definitions and helper function declarations are in platform.h
  7. * and machine-name.h.
  8. *
  9. * Copyright (C) 2002 Intel Corporation.
  10. * Copyright (C) 2003-2004 MontaVista Software, Inc.
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. *
  16. */
  17. #ifndef __ASM_ARCH_HARDWARE_H__
  18. #error "Do not include this directly, instead #include <asm/hardware.h>"
  19. #endif
  20. #ifndef _ASM_ARM_IXP4XX_H_
  21. #define _ASM_ARM_IXP4XX_H_
  22. /*
  23. * IXP4xx Linux Memory Map:
  24. *
  25. * Phy Size Virt Description
  26. * =========================================================================
  27. *
  28. * 0x00000000 0x10000000(max) PAGE_OFFSET System RAM
  29. *
  30. * 0x48000000 0x04000000 ioremap'd PCI Memory Space
  31. *
  32. * 0x50000000 0x10000000 ioremap'd EXP BUS
  33. *
  34. * 0x6000000 0x00004000 ioremap'd QMgr
  35. *
  36. * 0xC0000000 0x00001000 0xffbfe000 PCI CFG
  37. *
  38. * 0xC4000000 0x00001000 0xffbfd000 EXP CFG
  39. *
  40. * 0xC8000000 0x0000C000 0xffbf2000 On-Chip Peripherals
  41. */
  42. /*
  43. * Queue Manager
  44. */
  45. #define IXP4XX_QMGR_BASE_PHYS (0x60000000)
  46. /*
  47. * Expansion BUS Configuration registers
  48. */
  49. #define IXP4XX_EXP_CFG_BASE_PHYS (0xC4000000)
  50. #define IXP4XX_EXP_CFG_BASE_VIRT (0xFFBFD000)
  51. #define IXP4XX_EXP_CFG_REGION_SIZE (0x00001000)
  52. /*
  53. * PCI Config registers
  54. */
  55. #define IXP4XX_PCI_CFG_BASE_PHYS (0xC0000000)
  56. #define IXP4XX_PCI_CFG_BASE_VIRT (0xFFBFE000)
  57. #define IXP4XX_PCI_CFG_REGION_SIZE (0x00001000)
  58. /*
  59. * Peripheral space
  60. */
  61. #define IXP4XX_PERIPHERAL_BASE_PHYS (0xC8000000)
  62. #define IXP4XX_PERIPHERAL_BASE_VIRT (0xFFBF2000)
  63. #define IXP4XX_PERIPHERAL_REGION_SIZE (0x0000C000)
  64. /*
  65. * Debug UART
  66. *
  67. * This is basically a remap of UART1 into a region that is section
  68. * aligned so that it * can be used with the low-level debug code.
  69. */
  70. #define IXP4XX_DEBUG_UART_BASE_PHYS (0xC8000000)
  71. #define IXP4XX_DEBUG_UART_BASE_VIRT (0xffb00000)
  72. #define IXP4XX_DEBUG_UART_REGION_SIZE (0x00001000)
  73. #define IXP4XX_EXP_CS0_OFFSET 0x00
  74. #define IXP4XX_EXP_CS1_OFFSET 0x04
  75. #define IXP4XX_EXP_CS2_OFFSET 0x08
  76. #define IXP4XX_EXP_CS3_OFFSET 0x0C
  77. #define IXP4XX_EXP_CS4_OFFSET 0x10
  78. #define IXP4XX_EXP_CS5_OFFSET 0x14
  79. #define IXP4XX_EXP_CS6_OFFSET 0x18
  80. #define IXP4XX_EXP_CS7_OFFSET 0x1C
  81. #define IXP4XX_EXP_CFG0_OFFSET 0x20
  82. #define IXP4XX_EXP_CFG1_OFFSET 0x24
  83. #define IXP4XX_EXP_CFG2_OFFSET 0x28
  84. #define IXP4XX_EXP_CFG3_OFFSET 0x2C
  85. /*
  86. * Expansion Bus Controller registers.
  87. */
  88. #define IXP4XX_EXP_REG(x) ((volatile u32 *)(IXP4XX_EXP_CFG_BASE_VIRT+(x)))
  89. #define IXP4XX_EXP_CS0 IXP4XX_EXP_REG(IXP4XX_EXP_CS0_OFFSET)
  90. #define IXP4XX_EXP_CS1 IXP4XX_EXP_REG(IXP4XX_EXP_CS1_OFFSET)
  91. #define IXP4XX_EXP_CS2 IXP4XX_EXP_REG(IXP4XX_EXP_CS2_OFFSET)
  92. #define IXP4XX_EXP_CS3 IXP4XX_EXP_REG(IXP4XX_EXP_CS3_OFFSET)
  93. #define IXP4XX_EXP_CS4 IXP4XX_EXP_REG(IXP4XX_EXP_CS4_OFFSET)
  94. #define IXP4XX_EXP_CS5 IXP4XX_EXP_REG(IXP4XX_EXP_CS5_OFFSET)
  95. #define IXP4XX_EXP_CS6 IXP4XX_EXP_REG(IXP4XX_EXP_CS6_OFFSET)
  96. #define IXP4XX_EXP_CS7 IXP4XX_EXP_REG(IXP4XX_EXP_CS7_OFFSET)
  97. #define IXP4XX_EXP_CFG0 IXP4XX_EXP_REG(IXP4XX_EXP_CFG0_OFFSET)
  98. #define IXP4XX_EXP_CFG1 IXP4XX_EXP_REG(IXP4XX_EXP_CFG1_OFFSET)
  99. #define IXP4XX_EXP_CFG2 IXP4XX_EXP_REG(IXP4XX_EXP_CFG2_OFFSET)
  100. #define IXP4XX_EXP_CFG3 IXP4XX_EXP_REG(IXP4XX_EXP_CFG3_OFFSET)
  101. /*
  102. * Peripheral Space Register Region Base Addresses
  103. */
  104. #define IXP4XX_UART1_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x0000)
  105. #define IXP4XX_UART2_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x1000)
  106. #define IXP4XX_PMU_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x2000)
  107. #define IXP4XX_INTC_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x3000)
  108. #define IXP4XX_GPIO_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x4000)
  109. #define IXP4XX_TIMER_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x5000)
  110. #define IXP4XX_EthA_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x9000)
  111. #define IXP4XX_EthB_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0xA000)
  112. #define IXP4XX_USB_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0xB000)
  113. #define IXP4XX_UART1_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x0000)
  114. #define IXP4XX_UART2_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x1000)
  115. #define IXP4XX_PMU_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x2000)
  116. #define IXP4XX_INTC_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x3000)
  117. #define IXP4XX_GPIO_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x4000)
  118. #define IXP4XX_TIMER_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x5000)
  119. #define IXP4XX_EthA_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x9000)
  120. #define IXP4XX_EthB_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0xA000)
  121. #define IXP4XX_USB_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0xB000)
  122. /*
  123. * Constants to make it easy to access Interrupt Controller registers
  124. */
  125. #define IXP4XX_ICPR_OFFSET 0x00 /* Interrupt Status */
  126. #define IXP4XX_ICMR_OFFSET 0x04 /* Interrupt Enable */
  127. #define IXP4XX_ICLR_OFFSET 0x08 /* Interrupt IRQ/FIQ Select */
  128. #define IXP4XX_ICIP_OFFSET 0x0C /* IRQ Status */
  129. #define IXP4XX_ICFP_OFFSET 0x10 /* FIQ Status */
  130. #define IXP4XX_ICHR_OFFSET 0x14 /* Interrupt Priority */
  131. #define IXP4XX_ICIH_OFFSET 0x18 /* IRQ Highest Pri Int */
  132. #define IXP4XX_ICFH_OFFSET 0x1C /* FIQ Highest Pri Int */
  133. /*
  134. * IXP465-only
  135. */
  136. #define IXP4XX_ICPR2_OFFSET 0x20 /* Interrupt Status 2 */
  137. #define IXP4XX_ICMR2_OFFSET 0x24 /* Interrupt Enable 2 */
  138. #define IXP4XX_ICLR2_OFFSET 0x28 /* Interrupt IRQ/FIQ Select 2 */
  139. #define IXP4XX_ICIP2_OFFSET 0x2C /* IRQ Status */
  140. #define IXP4XX_ICFP2_OFFSET 0x30 /* FIQ Status */
  141. #define IXP4XX_ICEEN_OFFSET 0x34 /* Error High Pri Enable */
  142. /*
  143. * Interrupt Controller Register Definitions.
  144. */
  145. #define IXP4XX_INTC_REG(x) ((volatile u32 *)(IXP4XX_INTC_BASE_VIRT+(x)))
  146. #define IXP4XX_ICPR IXP4XX_INTC_REG(IXP4XX_ICPR_OFFSET)
  147. #define IXP4XX_ICMR IXP4XX_INTC_REG(IXP4XX_ICMR_OFFSET)
  148. #define IXP4XX_ICLR IXP4XX_INTC_REG(IXP4XX_ICLR_OFFSET)
  149. #define IXP4XX_ICIP IXP4XX_INTC_REG(IXP4XX_ICIP_OFFSET)
  150. #define IXP4XX_ICFP IXP4XX_INTC_REG(IXP4XX_ICFP_OFFSET)
  151. #define IXP4XX_ICHR IXP4XX_INTC_REG(IXP4XX_ICHR_OFFSET)
  152. #define IXP4XX_ICIH IXP4XX_INTC_REG(IXP4XX_ICIH_OFFSET)
  153. #define IXP4XX_ICFH IXP4XX_INTC_REG(IXP4XX_ICFH_OFFSET)
  154. #define IXP4XX_ICPR2 IXP4XX_INTC_REG(IXP4XX_ICPR2_OFFSET)
  155. #define IXP4XX_ICMR2 IXP4XX_INTC_REG(IXP4XX_ICMR2_OFFSET)
  156. #define IXP4XX_ICLR2 IXP4XX_INTC_REG(IXP4XX_ICLR2_OFFSET)
  157. #define IXP4XX_ICIP2 IXP4XX_INTC_REG(IXP4XX_ICIP2_OFFSET)
  158. #define IXP4XX_ICFP2 IXP4XX_INTC_REG(IXP4XX_ICFP2_OFFSET)
  159. #define IXP4XX_ICEEN IXP4XX_INTC_REG(IXP4XX_ICEEN_OFFSET)
  160. /*
  161. * Constants to make it easy to access GPIO registers
  162. */
  163. #define IXP4XX_GPIO_GPOUTR_OFFSET 0x00
  164. #define IXP4XX_GPIO_GPOER_OFFSET 0x04
  165. #define IXP4XX_GPIO_GPINR_OFFSET 0x08
  166. #define IXP4XX_GPIO_GPISR_OFFSET 0x0C
  167. #define IXP4XX_GPIO_GPIT1R_OFFSET 0x10
  168. #define IXP4XX_GPIO_GPIT2R_OFFSET 0x14
  169. #define IXP4XX_GPIO_GPCLKR_OFFSET 0x18
  170. #define IXP4XX_GPIO_GPDBSELR_OFFSET 0x1C
  171. /*
  172. * GPIO Register Definitions.
  173. * [Only perform 32bit reads/writes]
  174. */
  175. #define IXP4XX_GPIO_REG(x) ((volatile u32 *)(IXP4XX_GPIO_BASE_VIRT+(x)))
  176. #define IXP4XX_GPIO_GPOUTR IXP4XX_GPIO_REG(IXP4XX_GPIO_GPOUTR_OFFSET)
  177. #define IXP4XX_GPIO_GPOER IXP4XX_GPIO_REG(IXP4XX_GPIO_GPOER_OFFSET)
  178. #define IXP4XX_GPIO_GPINR IXP4XX_GPIO_REG(IXP4XX_GPIO_GPINR_OFFSET)
  179. #define IXP4XX_GPIO_GPISR IXP4XX_GPIO_REG(IXP4XX_GPIO_GPISR_OFFSET)
  180. #define IXP4XX_GPIO_GPIT1R IXP4XX_GPIO_REG(IXP4XX_GPIO_GPIT1R_OFFSET)
  181. #define IXP4XX_GPIO_GPIT2R IXP4XX_GPIO_REG(IXP4XX_GPIO_GPIT2R_OFFSET)
  182. #define IXP4XX_GPIO_GPCLKR IXP4XX_GPIO_REG(IXP4XX_GPIO_GPCLKR_OFFSET)
  183. #define IXP4XX_GPIO_GPDBSELR IXP4XX_GPIO_REG(IXP4XX_GPIO_GPDBSELR_OFFSET)
  184. /*
  185. * GPIO register bit definitions
  186. */
  187. /* Interrupt styles
  188. */
  189. #define IXP4XX_GPIO_STYLE_ACTIVE_HIGH 0x0
  190. #define IXP4XX_GPIO_STYLE_ACTIVE_LOW 0x1
  191. #define IXP4XX_GPIO_STYLE_RISING_EDGE 0x2
  192. #define IXP4XX_GPIO_STYLE_FALLING_EDGE 0x3
  193. #define IXP4XX_GPIO_STYLE_TRANSITIONAL 0x4
  194. /*
  195. * Mask used to clear interrupt styles
  196. */
  197. #define IXP4XX_GPIO_STYLE_CLEAR 0x7
  198. #define IXP4XX_GPIO_STYLE_SIZE 3
  199. /*
  200. * Constants to make it easy to access Timer Control/Status registers
  201. */
  202. #define IXP4XX_OSTS_OFFSET 0x00 /* Continious TimeStamp */
  203. #define IXP4XX_OST1_OFFSET 0x04 /* Timer 1 Timestamp */
  204. #define IXP4XX_OSRT1_OFFSET 0x08 /* Timer 1 Reload */
  205. #define IXP4XX_OST2_OFFSET 0x0C /* Timer 2 Timestamp */
  206. #define IXP4XX_OSRT2_OFFSET 0x10 /* Timer 2 Reload */
  207. #define IXP4XX_OSWT_OFFSET 0x14 /* Watchdog Timer */
  208. #define IXP4XX_OSWE_OFFSET 0x18 /* Watchdog Enable */
  209. #define IXP4XX_OSWK_OFFSET 0x1C /* Watchdog Key */
  210. #define IXP4XX_OSST_OFFSET 0x20 /* Timer Status */
  211. /*
  212. * Operating System Timer Register Definitions.
  213. */
  214. #define IXP4XX_TIMER_REG(x) ((volatile u32 *)(IXP4XX_TIMER_BASE_VIRT+(x)))
  215. #define IXP4XX_OSTS IXP4XX_TIMER_REG(IXP4XX_OSTS_OFFSET)
  216. #define IXP4XX_OST1 IXP4XX_TIMER_REG(IXP4XX_OST1_OFFSET)
  217. #define IXP4XX_OSRT1 IXP4XX_TIMER_REG(IXP4XX_OSRT1_OFFSET)
  218. #define IXP4XX_OST2 IXP4XX_TIMER_REG(IXP4XX_OST2_OFFSET)
  219. #define IXP4XX_OSRT2 IXP4XX_TIMER_REG(IXP4XX_OSRT2_OFFSET)
  220. #define IXP4XX_OSWT IXP4XX_TIMER_REG(IXP4XX_OSWT_OFFSET)
  221. #define IXP4XX_OSWE IXP4XX_TIMER_REG(IXP4XX_OSWE_OFFSET)
  222. #define IXP4XX_OSWK IXP4XX_TIMER_REG(IXP4XX_OSWK_OFFSET)
  223. #define IXP4XX_OSST IXP4XX_TIMER_REG(IXP4XX_OSST_OFFSET)
  224. /*
  225. * Timer register values and bit definitions
  226. */
  227. #define IXP4XX_OST_ENABLE 0x00000001
  228. #define IXP4XX_OST_ONE_SHOT 0x00000002
  229. /* Low order bits of reload value ignored */
  230. #define IXP4XX_OST_RELOAD_MASK 0x00000003
  231. #define IXP4XX_OST_DISABLED 0x00000000
  232. #define IXP4XX_OSST_TIMER_1_PEND 0x00000001
  233. #define IXP4XX_OSST_TIMER_2_PEND 0x00000002
  234. #define IXP4XX_OSST_TIMER_TS_PEND 0x00000004
  235. #define IXP4XX_OSST_TIMER_WDOG_PEND 0x00000008
  236. #define IXP4XX_OSST_TIMER_WARM_RESET 0x00000010
  237. #define IXP4XX_WDT_KEY 0x0000482E
  238. #define IXP4XX_WDT_RESET_ENABLE 0x00000001
  239. #define IXP4XX_WDT_IRQ_ENABLE 0x00000002
  240. #define IXP4XX_WDT_COUNT_ENABLE 0x00000004
  241. /*
  242. * Constants to make it easy to access PCI Control/Status registers
  243. */
  244. #define PCI_NP_AD_OFFSET 0x00
  245. #define PCI_NP_CBE_OFFSET 0x04
  246. #define PCI_NP_WDATA_OFFSET 0x08
  247. #define PCI_NP_RDATA_OFFSET 0x0c
  248. #define PCI_CRP_AD_CBE_OFFSET 0x10
  249. #define PCI_CRP_WDATA_OFFSET 0x14
  250. #define PCI_CRP_RDATA_OFFSET 0x18
  251. #define PCI_CSR_OFFSET 0x1c
  252. #define PCI_ISR_OFFSET 0x20
  253. #define PCI_INTEN_OFFSET 0x24
  254. #define PCI_DMACTRL_OFFSET 0x28
  255. #define PCI_AHBMEMBASE_OFFSET 0x2c
  256. #define PCI_AHBIOBASE_OFFSET 0x30
  257. #define PCI_PCIMEMBASE_OFFSET 0x34
  258. #define PCI_AHBDOORBELL_OFFSET 0x38
  259. #define PCI_PCIDOORBELL_OFFSET 0x3C
  260. #define PCI_ATPDMA0_AHBADDR_OFFSET 0x40
  261. #define PCI_ATPDMA0_PCIADDR_OFFSET 0x44
  262. #define PCI_ATPDMA0_LENADDR_OFFSET 0x48
  263. #define PCI_ATPDMA1_AHBADDR_OFFSET 0x4C
  264. #define PCI_ATPDMA1_PCIADDR_OFFSET 0x50
  265. #define PCI_ATPDMA1_LENADDR_OFFSET 0x54
  266. /*
  267. * PCI Control/Status Registers
  268. */
  269. #define IXP4XX_PCI_CSR(x) ((volatile u32 *)(IXP4XX_PCI_CFG_BASE_VIRT+(x)))
  270. #define PCI_NP_AD IXP4XX_PCI_CSR(PCI_NP_AD_OFFSET)
  271. #define PCI_NP_CBE IXP4XX_PCI_CSR(PCI_NP_CBE_OFFSET)
  272. #define PCI_NP_WDATA IXP4XX_PCI_CSR(PCI_NP_WDATA_OFFSET)
  273. #define PCI_NP_RDATA IXP4XX_PCI_CSR(PCI_NP_RDATA_OFFSET)
  274. #define PCI_CRP_AD_CBE IXP4XX_PCI_CSR(PCI_CRP_AD_CBE_OFFSET)
  275. #define PCI_CRP_WDATA IXP4XX_PCI_CSR(PCI_CRP_WDATA_OFFSET)
  276. #define PCI_CRP_RDATA IXP4XX_PCI_CSR(PCI_CRP_RDATA_OFFSET)
  277. #define PCI_CSR IXP4XX_PCI_CSR(PCI_CSR_OFFSET)
  278. #define PCI_ISR IXP4XX_PCI_CSR(PCI_ISR_OFFSET)
  279. #define PCI_INTEN IXP4XX_PCI_CSR(PCI_INTEN_OFFSET)
  280. #define PCI_DMACTRL IXP4XX_PCI_CSR(PCI_DMACTRL_OFFSET)
  281. #define PCI_AHBMEMBASE IXP4XX_PCI_CSR(PCI_AHBMEMBASE_OFFSET)
  282. #define PCI_AHBIOBASE IXP4XX_PCI_CSR(PCI_AHBIOBASE_OFFSET)
  283. #define PCI_PCIMEMBASE IXP4XX_PCI_CSR(PCI_PCIMEMBASE_OFFSET)
  284. #define PCI_AHBDOORBELL IXP4XX_PCI_CSR(PCI_AHBDOORBELL_OFFSET)
  285. #define PCI_PCIDOORBELL IXP4XX_PCI_CSR(PCI_PCIDOORBELL_OFFSET)
  286. #define PCI_ATPDMA0_AHBADDR IXP4XX_PCI_CSR(PCI_ATPDMA0_AHBADDR_OFFSET)
  287. #define PCI_ATPDMA0_PCIADDR IXP4XX_PCI_CSR(PCI_ATPDMA0_PCIADDR_OFFSET)
  288. #define PCI_ATPDMA0_LENADDR IXP4XX_PCI_CSR(PCI_ATPDMA0_LENADDR_OFFSET)
  289. #define PCI_ATPDMA1_AHBADDR IXP4XX_PCI_CSR(PCI_ATPDMA1_AHBADDR_OFFSET)
  290. #define PCI_ATPDMA1_PCIADDR IXP4XX_PCI_CSR(PCI_ATPDMA1_PCIADDR_OFFSET)
  291. #define PCI_ATPDMA1_LENADDR IXP4XX_PCI_CSR(PCI_ATPDMA1_LENADDR_OFFSET)
  292. /*
  293. * PCI register values and bit definitions
  294. */
  295. /* CSR bit definitions */
  296. #define PCI_CSR_HOST 0x00000001
  297. #define PCI_CSR_ARBEN 0x00000002
  298. #define PCI_CSR_ADS 0x00000004
  299. #define PCI_CSR_PDS 0x00000008
  300. #define PCI_CSR_ABE 0x00000010
  301. #define PCI_CSR_DBT 0x00000020
  302. #define PCI_CSR_ASE 0x00000100
  303. #define PCI_CSR_IC 0x00008000
  304. /* ISR (Interrupt status) Register bit definitions */
  305. #define PCI_ISR_PSE 0x00000001
  306. #define PCI_ISR_PFE 0x00000002
  307. #define PCI_ISR_PPE 0x00000004
  308. #define PCI_ISR_AHBE 0x00000008
  309. #define PCI_ISR_APDC 0x00000010
  310. #define PCI_ISR_PADC 0x00000020
  311. #define PCI_ISR_ADB 0x00000040
  312. #define PCI_ISR_PDB 0x00000080
  313. /* INTEN (Interrupt Enable) Register bit definitions */
  314. #define PCI_INTEN_PSE 0x00000001
  315. #define PCI_INTEN_PFE 0x00000002
  316. #define PCI_INTEN_PPE 0x00000004
  317. #define PCI_INTEN_AHBE 0x00000008
  318. #define PCI_INTEN_APDC 0x00000010
  319. #define PCI_INTEN_PADC 0x00000020
  320. #define PCI_INTEN_ADB 0x00000040
  321. #define PCI_INTEN_PDB 0x00000080
  322. /*
  323. * Shift value for byte enable on NP cmd/byte enable register
  324. */
  325. #define IXP4XX_PCI_NP_CBE_BESL 4
  326. /*
  327. * PCI commands supported by NP access unit
  328. */
  329. #define NP_CMD_IOREAD 0x2
  330. #define NP_CMD_IOWRITE 0x3
  331. #define NP_CMD_CONFIGREAD 0xa
  332. #define NP_CMD_CONFIGWRITE 0xb
  333. #define NP_CMD_MEMREAD 0x6
  334. #define NP_CMD_MEMWRITE 0x7
  335. /*
  336. * Constants for CRP access into local config space
  337. */
  338. #define CRP_AD_CBE_BESL 20
  339. #define CRP_AD_CBE_WRITE 0x00010000
  340. /*
  341. * USB Device Controller
  342. *
  343. * These are used by the USB gadget driver, so they don't follow the
  344. * IXP4XX_ naming convetions.
  345. *
  346. */
  347. # define IXP4XX_USB_REG(x) (*((volatile u32 *)(x)))
  348. /* UDC Undocumented - Reserved1 */
  349. #define UDC_RES1 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0004)
  350. /* UDC Undocumented - Reserved2 */
  351. #define UDC_RES2 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0008)
  352. /* UDC Undocumented - Reserved3 */
  353. #define UDC_RES3 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x000C)
  354. /* UDC Control Register */
  355. #define UDCCR IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0000)
  356. /* UDC Endpoint 0 Control/Status Register */
  357. #define UDCCS0 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0010)
  358. /* UDC Endpoint 1 (IN) Control/Status Register */
  359. #define UDCCS1 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0014)
  360. /* UDC Endpoint 2 (OUT) Control/Status Register */
  361. #define UDCCS2 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0018)
  362. /* UDC Endpoint 3 (IN) Control/Status Register */
  363. #define UDCCS3 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x001C)
  364. /* UDC Endpoint 4 (OUT) Control/Status Register */
  365. #define UDCCS4 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0020)
  366. /* UDC Endpoint 5 (Interrupt) Control/Status Register */
  367. #define UDCCS5 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0024)
  368. /* UDC Endpoint 6 (IN) Control/Status Register */
  369. #define UDCCS6 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0028)
  370. /* UDC Endpoint 7 (OUT) Control/Status Register */
  371. #define UDCCS7 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x002C)
  372. /* UDC Endpoint 8 (IN) Control/Status Register */
  373. #define UDCCS8 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0030)
  374. /* UDC Endpoint 9 (OUT) Control/Status Register */
  375. #define UDCCS9 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0034)
  376. /* UDC Endpoint 10 (Interrupt) Control/Status Register */
  377. #define UDCCS10 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0038)
  378. /* UDC Endpoint 11 (IN) Control/Status Register */
  379. #define UDCCS11 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x003C)
  380. /* UDC Endpoint 12 (OUT) Control/Status Register */
  381. #define UDCCS12 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0040)
  382. /* UDC Endpoint 13 (IN) Control/Status Register */
  383. #define UDCCS13 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0044)
  384. /* UDC Endpoint 14 (OUT) Control/Status Register */
  385. #define UDCCS14 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0048)
  386. /* UDC Endpoint 15 (Interrupt) Control/Status Register */
  387. #define UDCCS15 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x004C)
  388. /* UDC Frame Number Register High */
  389. #define UFNRH IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0060)
  390. /* UDC Frame Number Register Low */
  391. #define UFNRL IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0064)
  392. /* UDC Byte Count Reg 2 */
  393. #define UBCR2 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0068)
  394. /* UDC Byte Count Reg 4 */
  395. #define UBCR4 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x006c)
  396. /* UDC Byte Count Reg 7 */
  397. #define UBCR7 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0070)
  398. /* UDC Byte Count Reg 9 */
  399. #define UBCR9 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0074)
  400. /* UDC Byte Count Reg 12 */
  401. #define UBCR12 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0078)
  402. /* UDC Byte Count Reg 14 */
  403. #define UBCR14 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x007c)
  404. /* UDC Endpoint 0 Data Register */
  405. #define UDDR0 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0080)
  406. /* UDC Endpoint 1 Data Register */
  407. #define UDDR1 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0100)
  408. /* UDC Endpoint 2 Data Register */
  409. #define UDDR2 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0180)
  410. /* UDC Endpoint 3 Data Register */
  411. #define UDDR3 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0200)
  412. /* UDC Endpoint 4 Data Register */
  413. #define UDDR4 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0400)
  414. /* UDC Endpoint 5 Data Register */
  415. #define UDDR5 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x00A0)
  416. /* UDC Endpoint 6 Data Register */
  417. #define UDDR6 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0600)
  418. /* UDC Endpoint 7 Data Register */
  419. #define UDDR7 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0680)
  420. /* UDC Endpoint 8 Data Register */
  421. #define UDDR8 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0700)
  422. /* UDC Endpoint 9 Data Register */
  423. #define UDDR9 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0900)
  424. /* UDC Endpoint 10 Data Register */
  425. #define UDDR10 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x00C0)
  426. /* UDC Endpoint 11 Data Register */
  427. #define UDDR11 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0B00)
  428. /* UDC Endpoint 12 Data Register */
  429. #define UDDR12 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0B80)
  430. /* UDC Endpoint 13 Data Register */
  431. #define UDDR13 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0C00)
  432. /* UDC Endpoint 14 Data Register */
  433. #define UDDR14 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0E00)
  434. /* UDC Endpoint 15 Data Register */
  435. #define UDDR15 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x00E0)
  436. /* UDC Interrupt Control Register 0 */
  437. #define UICR0 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0050)
  438. /* UDC Interrupt Control Register 1 */
  439. #define UICR1 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0054)
  440. /* UDC Status Interrupt Register 0 */
  441. #define USIR0 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0058)
  442. /* UDC Status Interrupt Register 1 */
  443. #define USIR1 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x005C)
  444. #define UDCCR_UDE (1 << 0) /* UDC enable */
  445. #define UDCCR_UDA (1 << 1) /* UDC active */
  446. #define UDCCR_RSM (1 << 2) /* Device resume */
  447. #define UDCCR_RESIR (1 << 3) /* Resume interrupt request */
  448. #define UDCCR_SUSIR (1 << 4) /* Suspend interrupt request */
  449. #define UDCCR_SRM (1 << 5) /* Suspend/resume interrupt mask */
  450. #define UDCCR_RSTIR (1 << 6) /* Reset interrupt request */
  451. #define UDCCR_REM (1 << 7) /* Reset interrupt mask */
  452. #define UDCCS0_OPR (1 << 0) /* OUT packet ready */
  453. #define UDCCS0_IPR (1 << 1) /* IN packet ready */
  454. #define UDCCS0_FTF (1 << 2) /* Flush Tx FIFO */
  455. #define UDCCS0_DRWF (1 << 3) /* Device remote wakeup feature */
  456. #define UDCCS0_SST (1 << 4) /* Sent stall */
  457. #define UDCCS0_FST (1 << 5) /* Force stall */
  458. #define UDCCS0_RNE (1 << 6) /* Receive FIFO no empty */
  459. #define UDCCS0_SA (1 << 7) /* Setup active */
  460. #define UDCCS_BI_TFS (1 << 0) /* Transmit FIFO service */
  461. #define UDCCS_BI_TPC (1 << 1) /* Transmit packet complete */
  462. #define UDCCS_BI_FTF (1 << 2) /* Flush Tx FIFO */
  463. #define UDCCS_BI_TUR (1 << 3) /* Transmit FIFO underrun */
  464. #define UDCCS_BI_SST (1 << 4) /* Sent stall */
  465. #define UDCCS_BI_FST (1 << 5) /* Force stall */
  466. #define UDCCS_BI_TSP (1 << 7) /* Transmit short packet */
  467. #define UDCCS_BO_RFS (1 << 0) /* Receive FIFO service */
  468. #define UDCCS_BO_RPC (1 << 1) /* Receive packet complete */
  469. #define UDCCS_BO_DME (1 << 3) /* DMA enable */
  470. #define UDCCS_BO_SST (1 << 4) /* Sent stall */
  471. #define UDCCS_BO_FST (1 << 5) /* Force stall */
  472. #define UDCCS_BO_RNE (1 << 6) /* Receive FIFO not empty */
  473. #define UDCCS_BO_RSP (1 << 7) /* Receive short packet */
  474. #define UDCCS_II_TFS (1 << 0) /* Transmit FIFO service */
  475. #define UDCCS_II_TPC (1 << 1) /* Transmit packet complete */
  476. #define UDCCS_II_FTF (1 << 2) /* Flush Tx FIFO */
  477. #define UDCCS_II_TUR (1 << 3) /* Transmit FIFO underrun */
  478. #define UDCCS_II_TSP (1 << 7) /* Transmit short packet */
  479. #define UDCCS_IO_RFS (1 << 0) /* Receive FIFO service */
  480. #define UDCCS_IO_RPC (1 << 1) /* Receive packet complete */
  481. #define UDCCS_IO_ROF (1 << 3) /* Receive overflow */
  482. #define UDCCS_IO_DME (1 << 3) /* DMA enable */
  483. #define UDCCS_IO_RNE (1 << 6) /* Receive FIFO not empty */
  484. #define UDCCS_IO_RSP (1 << 7) /* Receive short packet */
  485. #define UDCCS_INT_TFS (1 << 0) /* Transmit FIFO service */
  486. #define UDCCS_INT_TPC (1 << 1) /* Transmit packet complete */
  487. #define UDCCS_INT_FTF (1 << 2) /* Flush Tx FIFO */
  488. #define UDCCS_INT_TUR (1 << 3) /* Transmit FIFO underrun */
  489. #define UDCCS_INT_SST (1 << 4) /* Sent stall */
  490. #define UDCCS_INT_FST (1 << 5) /* Force stall */
  491. #define UDCCS_INT_TSP (1 << 7) /* Transmit short packet */
  492. #define UICR0_IM0 (1 << 0) /* Interrupt mask ep 0 */
  493. #define UICR0_IM1 (1 << 1) /* Interrupt mask ep 1 */
  494. #define UICR0_IM2 (1 << 2) /* Interrupt mask ep 2 */
  495. #define UICR0_IM3 (1 << 3) /* Interrupt mask ep 3 */
  496. #define UICR0_IM4 (1 << 4) /* Interrupt mask ep 4 */
  497. #define UICR0_IM5 (1 << 5) /* Interrupt mask ep 5 */
  498. #define UICR0_IM6 (1 << 6) /* Interrupt mask ep 6 */
  499. #define UICR0_IM7 (1 << 7) /* Interrupt mask ep 7 */
  500. #define UICR1_IM8 (1 << 0) /* Interrupt mask ep 8 */
  501. #define UICR1_IM9 (1 << 1) /* Interrupt mask ep 9 */
  502. #define UICR1_IM10 (1 << 2) /* Interrupt mask ep 10 */
  503. #define UICR1_IM11 (1 << 3) /* Interrupt mask ep 11 */
  504. #define UICR1_IM12 (1 << 4) /* Interrupt mask ep 12 */
  505. #define UICR1_IM13 (1 << 5) /* Interrupt mask ep 13 */
  506. #define UICR1_IM14 (1 << 6) /* Interrupt mask ep 14 */
  507. #define UICR1_IM15 (1 << 7) /* Interrupt mask ep 15 */
  508. #define USIR0_IR0 (1 << 0) /* Interrup request ep 0 */
  509. #define USIR0_IR1 (1 << 1) /* Interrup request ep 1 */
  510. #define USIR0_IR2 (1 << 2) /* Interrup request ep 2 */
  511. #define USIR0_IR3 (1 << 3) /* Interrup request ep 3 */
  512. #define USIR0_IR4 (1 << 4) /* Interrup request ep 4 */
  513. #define USIR0_IR5 (1 << 5) /* Interrup request ep 5 */
  514. #define USIR0_IR6 (1 << 6) /* Interrup request ep 6 */
  515. #define USIR0_IR7 (1 << 7) /* Interrup request ep 7 */
  516. #define USIR1_IR8 (1 << 0) /* Interrup request ep 8 */
  517. #define USIR1_IR9 (1 << 1) /* Interrup request ep 9 */
  518. #define USIR1_IR10 (1 << 2) /* Interrup request ep 10 */
  519. #define USIR1_IR11 (1 << 3) /* Interrup request ep 11 */
  520. #define USIR1_IR12 (1 << 4) /* Interrup request ep 12 */
  521. #define USIR1_IR13 (1 << 5) /* Interrup request ep 13 */
  522. #define USIR1_IR14 (1 << 6) /* Interrup request ep 14 */
  523. #define USIR1_IR15 (1 << 7) /* Interrup request ep 15 */
  524. #define DCMD_LENGTH 0x01fff /* length mask (max = 8K - 1) */
  525. #ifndef __ASSEMBLY__
  526. static inline int cpu_is_ixp46x(void)
  527. {
  528. #ifdef CONFIG_CPU_IXP46X
  529. unsigned int processor_id;
  530. asm("mrc p15, 0, %0, cr0, cr0, 0;" : "=r"(processor_id) :);
  531. if ((processor_id & 0xffffff00) == 0x69054200)
  532. return 1;
  533. #endif
  534. return 0;
  535. }
  536. #endif
  537. #endif