hardware.h 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139
  1. /*
  2. * linux/include/asm-arm/arch-ebsa285/hardware.h
  3. *
  4. * Copyright (C) 1998-1999 Russell King.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This file contains the hardware definitions of the EBSA-285.
  11. */
  12. #ifndef __ASM_ARCH_HARDWARE_H
  13. #define __ASM_ARCH_HARDWARE_H
  14. #include <linux/config.h>
  15. #include <asm/arch/memory.h>
  16. #ifdef CONFIG_ARCH_FOOTBRIDGE
  17. /* Virtual Physical Size
  18. * 0xff800000 0x40000000 1MB X-Bus
  19. * 0xff000000 0x7c000000 1MB PCI I/O space
  20. * 0xfe000000 0x42000000 1MB CSR
  21. * 0xfd000000 0x78000000 1MB Outbound write flush (not supported)
  22. * 0xfc000000 0x79000000 1MB PCI IACK/special space
  23. * 0xfb000000 0x7a000000 16MB PCI Config type 1
  24. * 0xfa000000 0x7b000000 16MB PCI Config type 0
  25. * 0xf9000000 0x50000000 1MB Cache flush
  26. * 0xf0000000 0x80000000 16MB ISA memory
  27. */
  28. #define XBUS_SIZE 0x00100000
  29. #define XBUS_BASE 0xff800000
  30. #define PCIO_SIZE 0x00100000
  31. #define PCIO_BASE 0xff000000
  32. #define ARMCSR_SIZE 0x00100000
  33. #define ARMCSR_BASE 0xfe000000
  34. #define WFLUSH_SIZE 0x00100000
  35. #define WFLUSH_BASE 0xfd000000
  36. #define PCIIACK_SIZE 0x00100000
  37. #define PCIIACK_BASE 0xfc000000
  38. #define PCICFG1_SIZE 0x01000000
  39. #define PCICFG1_BASE 0xfb000000
  40. #define PCICFG0_SIZE 0x01000000
  41. #define PCICFG0_BASE 0xfa000000
  42. #define FLUSH_SIZE 0x00100000
  43. #define FLUSH_BASE 0xf9000000
  44. #define PCIMEM_SIZE 0x01000000
  45. #define PCIMEM_BASE 0xf0000000
  46. #elif defined(CONFIG_ARCH_CO285)
  47. /*
  48. * This is the COEBSA285 cut-down mapping
  49. */
  50. #define PCIMEM_SIZE 0x80000000
  51. #define PCIMEM_BASE 0x80000000
  52. #define FLUSH_SIZE 0x00100000
  53. #define FLUSH_BASE 0x7e000000
  54. #define WFLUSH_SIZE 0x01000000
  55. #define WFLUSH_BASE 0x7d000000
  56. #define ARMCSR_SIZE 0x00100000
  57. #define ARMCSR_BASE 0x7cf00000
  58. #define XBUS_SIZE 0x00020000
  59. #define XBUS_BASE 0x7cee0000
  60. #define PCIO_SIZE 0x00010000
  61. #define PCIO_BASE 0x7ced0000
  62. #else
  63. #error "Undefined footbridge architecture"
  64. #endif
  65. #define XBUS_LEDS ((volatile unsigned char *)(XBUS_BASE + 0x12000))
  66. #define XBUS_LED_AMBER (1 << 0)
  67. #define XBUS_LED_GREEN (1 << 1)
  68. #define XBUS_LED_RED (1 << 2)
  69. #define XBUS_LED_TOGGLE (1 << 8)
  70. #define XBUS_SWITCH ((volatile unsigned char *)(XBUS_BASE + 0x12000))
  71. #define XBUS_SWITCH_SWITCH ((*XBUS_SWITCH) & 15)
  72. #define XBUS_SWITCH_J17_13 ((*XBUS_SWITCH) & (1 << 4))
  73. #define XBUS_SWITCH_J17_11 ((*XBUS_SWITCH) & (1 << 5))
  74. #define XBUS_SWITCH_J17_9 ((*XBUS_SWITCH) & (1 << 6))
  75. #define FLUSH_BASE_PHYS 0x50000000
  76. #define UNCACHEABLE_ADDR (ARMCSR_BASE + 0x108)
  77. /* PIC irq control */
  78. #define PIC_LO 0x20
  79. #define PIC_MASK_LO 0x21
  80. #define PIC_HI 0xA0
  81. #define PIC_MASK_HI 0xA1
  82. /* GPIO pins */
  83. #define GPIO_CCLK 0x800
  84. #define GPIO_DSCLK 0x400
  85. #define GPIO_E2CLK 0x200
  86. #define GPIO_IOLOAD 0x100
  87. #define GPIO_RED_LED 0x080
  88. #define GPIO_WDTIMER 0x040
  89. #define GPIO_DATA 0x020
  90. #define GPIO_IOCLK 0x010
  91. #define GPIO_DONE 0x008
  92. #define GPIO_FAN 0x004
  93. #define GPIO_GREEN_LED 0x002
  94. #define GPIO_RESET 0x001
  95. /* CPLD pins */
  96. #define CPLD_DS_ENABLE 8
  97. #define CPLD_7111_DISABLE 4
  98. #define CPLD_UNMUTE 2
  99. #define CPLD_FLASH_WR_ENABLE 1
  100. #ifndef __ASSEMBLY__
  101. extern void gpio_modify_op(int mask, int set);
  102. extern void gpio_modify_io(int mask, int in);
  103. extern int gpio_read(void);
  104. extern void cpld_modify(int mask, int set);
  105. #endif
  106. #define pcibios_assign_all_busses() 1
  107. #define PCIBIOS_MIN_IO 0x1000
  108. #define PCIBIOS_MIN_MEM 0x81000000
  109. #endif