pmagb-b-fb.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381
  1. /*
  2. * linux/drivers/video/pmagb-b-fb.c
  3. *
  4. * PMAGB-B TURBOchannel Smart Frame Buffer (SFB) card support,
  5. * derived from:
  6. * "HP300 Topcat framebuffer support (derived from macfb of all things)
  7. * Phil Blundell <philb@gnu.org> 1998", the original code can be
  8. * found in the file hpfb.c in the same directory.
  9. *
  10. * DECstation related code Copyright (C) 1999, 2000, 2001 by
  11. * Michael Engel <engel@unix-ag.org>,
  12. * Karsten Merker <merker@linuxtag.org> and
  13. * Harald Koerfgen.
  14. * Copyright (c) 2005 Maciej W. Rozycki
  15. *
  16. * This file is subject to the terms and conditions of the GNU General
  17. * Public License. See the file COPYING in the main directory of this
  18. * archive for more details.
  19. */
  20. #include <linux/compiler.h>
  21. #include <linux/delay.h>
  22. #include <linux/errno.h>
  23. #include <linux/fb.h>
  24. #include <linux/init.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/types.h>
  28. #include <asm/bug.h>
  29. #include <asm/io.h>
  30. #include <asm/system.h>
  31. #include <asm/dec/tc.h>
  32. #include <video/pmagb-b-fb.h>
  33. struct pmagbbfb_par {
  34. struct fb_info *next;
  35. volatile void __iomem *mmio;
  36. volatile void __iomem *smem;
  37. volatile u32 __iomem *sfb;
  38. volatile u32 __iomem *dac;
  39. unsigned int osc0;
  40. unsigned int osc1;
  41. int slot;
  42. };
  43. static struct fb_info *root_pmagbbfb_dev;
  44. static struct fb_var_screeninfo pmagbbfb_defined __initdata = {
  45. .bits_per_pixel = 8,
  46. .red.length = 8,
  47. .green.length = 8,
  48. .blue.length = 8,
  49. .activate = FB_ACTIVATE_NOW,
  50. .height = -1,
  51. .width = -1,
  52. .accel_flags = FB_ACCEL_NONE,
  53. .sync = FB_SYNC_ON_GREEN,
  54. .vmode = FB_VMODE_NONINTERLACED,
  55. };
  56. static struct fb_fix_screeninfo pmagbbfb_fix __initdata = {
  57. .id = "PMAGB-BA",
  58. .smem_len = (2048 * 1024),
  59. .type = FB_TYPE_PACKED_PIXELS,
  60. .visual = FB_VISUAL_PSEUDOCOLOR,
  61. .mmio_len = PMAGB_B_FBMEM,
  62. };
  63. static inline void sfb_write(struct pmagbbfb_par *par, unsigned int reg, u32 v)
  64. {
  65. writel(v, par->sfb + reg / 4);
  66. }
  67. static inline u32 sfb_read(struct pmagbbfb_par *par, unsigned int reg)
  68. {
  69. return readl(par->sfb + reg / 4);
  70. }
  71. static inline void dac_write(struct pmagbbfb_par *par, unsigned int reg, u8 v)
  72. {
  73. writeb(v, par->dac + reg / 4);
  74. }
  75. static inline u8 dac_read(struct pmagbbfb_par *par, unsigned int reg)
  76. {
  77. return readb(par->dac + reg / 4);
  78. }
  79. static inline void gp0_write(struct pmagbbfb_par *par, u32 v)
  80. {
  81. writel(v, par->mmio + PMAGB_B_GP0);
  82. }
  83. /*
  84. * Set the palette.
  85. */
  86. static int pmagbbfb_setcolreg(unsigned int regno, unsigned int red,
  87. unsigned int green, unsigned int blue,
  88. unsigned int transp, struct fb_info *info)
  89. {
  90. struct pmagbbfb_par *par = info->par;
  91. BUG_ON(regno >= info->cmap.len);
  92. red >>= 8; /* The cmap fields are 16 bits */
  93. green >>= 8; /* wide, but the hardware colormap */
  94. blue >>= 8; /* registers are only 8 bits wide */
  95. mb();
  96. dac_write(par, BT459_ADDR_LO, regno);
  97. dac_write(par, BT459_ADDR_HI, 0x00);
  98. wmb();
  99. dac_write(par, BT459_CMAP, red);
  100. wmb();
  101. dac_write(par, BT459_CMAP, green);
  102. wmb();
  103. dac_write(par, BT459_CMAP, blue);
  104. return 0;
  105. }
  106. static struct fb_ops pmagbbfb_ops = {
  107. .owner = THIS_MODULE,
  108. .fb_setcolreg = pmagbbfb_setcolreg,
  109. .fb_fillrect = cfb_fillrect,
  110. .fb_copyarea = cfb_copyarea,
  111. .fb_imageblit = cfb_imageblit,
  112. .fb_cursor = soft_cursor,
  113. };
  114. /*
  115. * Turn the hardware cursor off.
  116. */
  117. static void __init pmagbbfb_erase_cursor(struct fb_info *info)
  118. {
  119. struct pmagbbfb_par *par = info->par;
  120. mb();
  121. dac_write(par, BT459_ADDR_LO, 0x00);
  122. dac_write(par, BT459_ADDR_HI, 0x03);
  123. wmb();
  124. dac_write(par, BT459_DATA, 0x00);
  125. }
  126. /*
  127. * Set up screen parameters.
  128. */
  129. static void __init pmagbbfb_screen_setup(struct fb_info *info)
  130. {
  131. struct pmagbbfb_par *par = info->par;
  132. info->var.xres = ((sfb_read(par, SFB_REG_VID_HOR) >>
  133. SFB_VID_HOR_PIX_SHIFT) & SFB_VID_HOR_PIX_MASK) * 4;
  134. info->var.xres_virtual = info->var.xres;
  135. info->var.yres = (sfb_read(par, SFB_REG_VID_VER) >>
  136. SFB_VID_VER_SL_SHIFT) & SFB_VID_VER_SL_MASK;
  137. info->var.yres_virtual = info->var.yres;
  138. info->var.left_margin = ((sfb_read(par, SFB_REG_VID_HOR) >>
  139. SFB_VID_HOR_BP_SHIFT) &
  140. SFB_VID_HOR_BP_MASK) * 4;
  141. info->var.right_margin = ((sfb_read(par, SFB_REG_VID_HOR) >>
  142. SFB_VID_HOR_FP_SHIFT) &
  143. SFB_VID_HOR_FP_MASK) * 4;
  144. info->var.upper_margin = (sfb_read(par, SFB_REG_VID_VER) >>
  145. SFB_VID_VER_BP_SHIFT) & SFB_VID_VER_BP_MASK;
  146. info->var.lower_margin = (sfb_read(par, SFB_REG_VID_VER) >>
  147. SFB_VID_VER_FP_SHIFT) & SFB_VID_VER_FP_MASK;
  148. info->var.hsync_len = ((sfb_read(par, SFB_REG_VID_HOR) >>
  149. SFB_VID_HOR_SYN_SHIFT) &
  150. SFB_VID_HOR_SYN_MASK) * 4;
  151. info->var.vsync_len = (sfb_read(par, SFB_REG_VID_VER) >>
  152. SFB_VID_VER_SYN_SHIFT) & SFB_VID_VER_SYN_MASK;
  153. info->fix.line_length = info->var.xres;
  154. };
  155. /*
  156. * Determine oscillator configuration.
  157. */
  158. static void __init pmagbbfb_osc_setup(struct fb_info *info)
  159. {
  160. static unsigned int pmagbbfb_freqs[] __initdata = {
  161. 130808, 119843, 104000, 92980, 74367, 72800,
  162. 69197, 66000, 65000, 50350, 36000, 32000, 25175
  163. };
  164. struct pmagbbfb_par *par = info->par;
  165. u32 count0 = 8, count1 = 8, counttc = 16 * 256 + 8;
  166. u32 freq0, freq1, freqtc = get_tc_speed() / 250;
  167. int i, j;
  168. gp0_write(par, 0); /* select Osc0 */
  169. for (j = 0; j < 16; j++) {
  170. mb();
  171. sfb_write(par, SFB_REG_TCCLK_COUNT, 0);
  172. mb();
  173. for (i = 0; i < 100; i++) { /* nominally max. 20.5us */
  174. if (sfb_read(par, SFB_REG_TCCLK_COUNT) == 0)
  175. break;
  176. udelay(1);
  177. }
  178. count0 += sfb_read(par, SFB_REG_VIDCLK_COUNT);
  179. }
  180. gp0_write(par, 1); /* select Osc1 */
  181. for (j = 0; j < 16; j++) {
  182. mb();
  183. sfb_write(par, SFB_REG_TCCLK_COUNT, 0);
  184. for (i = 0; i < 100; i++) { /* nominally max. 20.5us */
  185. if (sfb_read(par, SFB_REG_TCCLK_COUNT) == 0)
  186. break;
  187. udelay(1);
  188. }
  189. count1 += sfb_read(par, SFB_REG_VIDCLK_COUNT);
  190. }
  191. freq0 = (freqtc * count0 + counttc / 2) / counttc;
  192. par->osc0 = freq0;
  193. if (freq0 >= pmagbbfb_freqs[0] - (pmagbbfb_freqs[0] + 32) / 64 &&
  194. freq0 <= pmagbbfb_freqs[0] + (pmagbbfb_freqs[0] + 32) / 64)
  195. par->osc0 = pmagbbfb_freqs[0];
  196. freq1 = (par->osc0 * count1 + count0 / 2) / count0;
  197. par->osc1 = freq1;
  198. for (i = 0; i < sizeof(pmagbbfb_freqs) / sizeof(*pmagbbfb_freqs); i++)
  199. if (freq1 >= pmagbbfb_freqs[i] -
  200. (pmagbbfb_freqs[i] + 128) / 256 &&
  201. freq1 <= pmagbbfb_freqs[i] +
  202. (pmagbbfb_freqs[i] + 128) / 256) {
  203. par->osc1 = pmagbbfb_freqs[i];
  204. break;
  205. }
  206. if (par->osc0 - par->osc1 <= (par->osc0 + par->osc1 + 256) / 512 ||
  207. par->osc1 - par->osc0 <= (par->osc0 + par->osc1 + 256) / 512)
  208. par->osc1 = 0;
  209. gp0_write(par, par->osc1 != 0); /* reselect OscX */
  210. info->var.pixclock = par->osc1 ?
  211. (1000000000 + par->osc1 / 2) / par->osc1 :
  212. (1000000000 + par->osc0 / 2) / par->osc0;
  213. };
  214. static int __init pmagbbfb_init_one(int slot)
  215. {
  216. char freq0[12], freq1[12];
  217. struct fb_info *info;
  218. struct pmagbbfb_par *par;
  219. unsigned long base_addr;
  220. u32 vid_base;
  221. info = framebuffer_alloc(sizeof(struct pmagbbfb_par), NULL);
  222. if (!info)
  223. return -ENOMEM;
  224. par = info->par;
  225. par->slot = slot;
  226. claim_tc_card(par->slot);
  227. base_addr = get_tc_base_addr(par->slot);
  228. par->next = root_pmagbbfb_dev;
  229. root_pmagbbfb_dev = info;
  230. if (fb_alloc_cmap(&info->cmap, 256, 0) < 0)
  231. goto err_alloc;
  232. info->fbops = &pmagbbfb_ops;
  233. info->fix = pmagbbfb_fix;
  234. info->var = pmagbbfb_defined;
  235. info->flags = FBINFO_DEFAULT;
  236. /* MMIO mapping setup. */
  237. info->fix.mmio_start = base_addr;
  238. par->mmio = ioremap_nocache(info->fix.mmio_start, info->fix.mmio_len);
  239. if (!par->mmio)
  240. goto err_cmap;
  241. par->sfb = par->mmio + PMAGB_B_SFB;
  242. par->dac = par->mmio + PMAGB_B_BT459;
  243. /* Frame buffer mapping setup. */
  244. info->fix.smem_start = base_addr + PMAGB_B_FBMEM;
  245. par->smem = ioremap_nocache(info->fix.smem_start, info->fix.smem_len);
  246. if (!par->smem)
  247. goto err_mmio_map;
  248. vid_base = sfb_read(par, SFB_REG_VID_BASE);
  249. info->screen_base = (void __iomem *)par->smem + vid_base * 0x1000;
  250. info->screen_size = info->fix.smem_len - 2 * vid_base * 0x1000;
  251. pmagbbfb_erase_cursor(info);
  252. pmagbbfb_screen_setup(info);
  253. pmagbbfb_osc_setup(info);
  254. if (register_framebuffer(info) < 0)
  255. goto err_smem_map;
  256. snprintf(freq0, sizeof(freq0), "%u.%03uMHz",
  257. par->osc0 / 1000, par->osc0 % 1000);
  258. snprintf(freq1, sizeof(freq1), "%u.%03uMHz",
  259. par->osc1 / 1000, par->osc1 % 1000);
  260. pr_info("fb%d: %s frame buffer device in slot %d\n",
  261. info->node, info->fix.id, par->slot);
  262. pr_info("fb%d: Osc0: %s, Osc1: %s, Osc%u selected\n",
  263. info->node, freq0, par->osc1 ? freq1 : "disabled",
  264. par->osc1 != 0);
  265. return 0;
  266. err_smem_map:
  267. iounmap(par->smem);
  268. err_mmio_map:
  269. iounmap(par->mmio);
  270. err_cmap:
  271. fb_dealloc_cmap(&info->cmap);
  272. err_alloc:
  273. root_pmagbbfb_dev = par->next;
  274. release_tc_card(par->slot);
  275. framebuffer_release(info);
  276. return -ENXIO;
  277. }
  278. static void __exit pmagbbfb_exit_one(void)
  279. {
  280. struct fb_info *info = root_pmagbbfb_dev;
  281. struct pmagbbfb_par *par = info->par;
  282. unregister_framebuffer(info);
  283. iounmap(par->smem);
  284. iounmap(par->mmio);
  285. fb_dealloc_cmap(&info->cmap);
  286. root_pmagbbfb_dev = par->next;
  287. release_tc_card(par->slot);
  288. framebuffer_release(info);
  289. }
  290. /*
  291. * Initialise the framebuffer.
  292. */
  293. static int __init pmagbbfb_init(void)
  294. {
  295. int count = 0;
  296. int slot;
  297. if (fb_get_options("pmagbbfb", NULL))
  298. return -ENXIO;
  299. while ((slot = search_tc_card("PMAGB-BA")) >= 0) {
  300. if (pmagbbfb_init_one(slot) < 0)
  301. break;
  302. count++;
  303. }
  304. return (count > 0) ? 0 : -ENXIO;
  305. }
  306. static void __exit pmagbbfb_exit(void)
  307. {
  308. while (root_pmagbbfb_dev)
  309. pmagbbfb_exit_one();
  310. }
  311. module_init(pmagbbfb_init);
  312. module_exit(pmagbbfb_exit);
  313. MODULE_LICENSE("GPL");