qla_dbg.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108
  1. /*
  2. * QLOGIC LINUX SOFTWARE
  3. *
  4. * QLogic ISP2x00 device driver for Linux 2.6.x
  5. * Copyright (C) 2003-2005 QLogic Corporation
  6. * (www.qlogic.com)
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include "qla_def.h"
  20. #include <linux/delay.h>
  21. static int qla_uprintf(char **, char *, ...);
  22. /**
  23. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  24. * @ha: HA context
  25. * @hardware_locked: Called with the hardware_lock
  26. */
  27. void
  28. qla2300_fw_dump(scsi_qla_host_t *ha, int hardware_locked)
  29. {
  30. int rval;
  31. uint32_t cnt, timer;
  32. uint32_t risc_address;
  33. uint16_t mb0, mb2;
  34. uint32_t stat;
  35. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  36. uint16_t __iomem *dmp_reg;
  37. unsigned long flags;
  38. struct qla2300_fw_dump *fw;
  39. uint32_t dump_size, data_ram_cnt;
  40. risc_address = data_ram_cnt = 0;
  41. mb0 = mb2 = 0;
  42. flags = 0;
  43. if (!hardware_locked)
  44. spin_lock_irqsave(&ha->hardware_lock, flags);
  45. if (ha->fw_dump != NULL) {
  46. qla_printk(KERN_WARNING, ha,
  47. "Firmware has been previously dumped (%p) -- ignoring "
  48. "request...\n", ha->fw_dump);
  49. goto qla2300_fw_dump_failed;
  50. }
  51. /* Allocate (large) dump buffer. */
  52. dump_size = sizeof(struct qla2300_fw_dump);
  53. dump_size += (ha->fw_memory_size - 0x11000) * sizeof(uint16_t);
  54. ha->fw_dump_order = get_order(dump_size);
  55. ha->fw_dump = (struct qla2300_fw_dump *) __get_free_pages(GFP_ATOMIC,
  56. ha->fw_dump_order);
  57. if (ha->fw_dump == NULL) {
  58. qla_printk(KERN_WARNING, ha,
  59. "Unable to allocated memory for firmware dump (%d/%d).\n",
  60. ha->fw_dump_order, dump_size);
  61. goto qla2300_fw_dump_failed;
  62. }
  63. fw = ha->fw_dump;
  64. rval = QLA_SUCCESS;
  65. fw->hccr = RD_REG_WORD(&reg->hccr);
  66. /* Pause RISC. */
  67. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  68. if (IS_QLA2300(ha)) {
  69. for (cnt = 30000;
  70. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  71. rval == QLA_SUCCESS; cnt--) {
  72. if (cnt)
  73. udelay(100);
  74. else
  75. rval = QLA_FUNCTION_TIMEOUT;
  76. }
  77. } else {
  78. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  79. udelay(10);
  80. }
  81. if (rval == QLA_SUCCESS) {
  82. dmp_reg = (uint16_t __iomem *)(reg + 0);
  83. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  84. fw->pbiu_reg[cnt] = RD_REG_WORD(dmp_reg++);
  85. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x10);
  86. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  87. fw->risc_host_reg[cnt] = RD_REG_WORD(dmp_reg++);
  88. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x40);
  89. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  90. fw->mailbox_reg[cnt] = RD_REG_WORD(dmp_reg++);
  91. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  92. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  93. for (cnt = 0; cnt < sizeof(fw->resp_dma_reg) / 2; cnt++)
  94. fw->resp_dma_reg[cnt] = RD_REG_WORD(dmp_reg++);
  95. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  96. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  97. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  98. fw->dma_reg[cnt] = RD_REG_WORD(dmp_reg++);
  99. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  100. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0xA0);
  101. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  102. fw->risc_hdw_reg[cnt] = RD_REG_WORD(dmp_reg++);
  103. WRT_REG_WORD(&reg->pcr, 0x2000);
  104. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  105. for (cnt = 0; cnt < sizeof(fw->risc_gp0_reg) / 2; cnt++)
  106. fw->risc_gp0_reg[cnt] = RD_REG_WORD(dmp_reg++);
  107. WRT_REG_WORD(&reg->pcr, 0x2200);
  108. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  109. for (cnt = 0; cnt < sizeof(fw->risc_gp1_reg) / 2; cnt++)
  110. fw->risc_gp1_reg[cnt] = RD_REG_WORD(dmp_reg++);
  111. WRT_REG_WORD(&reg->pcr, 0x2400);
  112. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  113. for (cnt = 0; cnt < sizeof(fw->risc_gp2_reg) / 2; cnt++)
  114. fw->risc_gp2_reg[cnt] = RD_REG_WORD(dmp_reg++);
  115. WRT_REG_WORD(&reg->pcr, 0x2600);
  116. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  117. for (cnt = 0; cnt < sizeof(fw->risc_gp3_reg) / 2; cnt++)
  118. fw->risc_gp3_reg[cnt] = RD_REG_WORD(dmp_reg++);
  119. WRT_REG_WORD(&reg->pcr, 0x2800);
  120. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  121. for (cnt = 0; cnt < sizeof(fw->risc_gp4_reg) / 2; cnt++)
  122. fw->risc_gp4_reg[cnt] = RD_REG_WORD(dmp_reg++);
  123. WRT_REG_WORD(&reg->pcr, 0x2A00);
  124. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  125. for (cnt = 0; cnt < sizeof(fw->risc_gp5_reg) / 2; cnt++)
  126. fw->risc_gp5_reg[cnt] = RD_REG_WORD(dmp_reg++);
  127. WRT_REG_WORD(&reg->pcr, 0x2C00);
  128. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  129. for (cnt = 0; cnt < sizeof(fw->risc_gp6_reg) / 2; cnt++)
  130. fw->risc_gp6_reg[cnt] = RD_REG_WORD(dmp_reg++);
  131. WRT_REG_WORD(&reg->pcr, 0x2E00);
  132. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  133. for (cnt = 0; cnt < sizeof(fw->risc_gp7_reg) / 2; cnt++)
  134. fw->risc_gp7_reg[cnt] = RD_REG_WORD(dmp_reg++);
  135. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  136. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  137. for (cnt = 0; cnt < sizeof(fw->frame_buf_hdw_reg) / 2; cnt++)
  138. fw->frame_buf_hdw_reg[cnt] = RD_REG_WORD(dmp_reg++);
  139. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  140. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  141. for (cnt = 0; cnt < sizeof(fw->fpm_b0_reg) / 2; cnt++)
  142. fw->fpm_b0_reg[cnt] = RD_REG_WORD(dmp_reg++);
  143. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  144. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  145. for (cnt = 0; cnt < sizeof(fw->fpm_b1_reg) / 2; cnt++)
  146. fw->fpm_b1_reg[cnt] = RD_REG_WORD(dmp_reg++);
  147. /* Reset RISC. */
  148. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  149. for (cnt = 0; cnt < 30000; cnt++) {
  150. if ((RD_REG_WORD(&reg->ctrl_status) &
  151. CSR_ISP_SOFT_RESET) == 0)
  152. break;
  153. udelay(10);
  154. }
  155. }
  156. if (!IS_QLA2300(ha)) {
  157. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  158. rval == QLA_SUCCESS; cnt--) {
  159. if (cnt)
  160. udelay(100);
  161. else
  162. rval = QLA_FUNCTION_TIMEOUT;
  163. }
  164. }
  165. if (rval == QLA_SUCCESS) {
  166. /* Get RISC SRAM. */
  167. risc_address = 0x800;
  168. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  169. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  170. }
  171. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  172. cnt++, risc_address++) {
  173. WRT_MAILBOX_REG(ha, reg, 1, (uint16_t)risc_address);
  174. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  175. for (timer = 6000000; timer; timer--) {
  176. /* Check for pending interrupts. */
  177. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  178. if (stat & HSR_RISC_INT) {
  179. stat &= 0xff;
  180. if (stat == 0x1 || stat == 0x2) {
  181. set_bit(MBX_INTERRUPT,
  182. &ha->mbx_cmd_flags);
  183. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  184. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  185. /* Release mailbox registers. */
  186. WRT_REG_WORD(&reg->semaphore, 0);
  187. WRT_REG_WORD(&reg->hccr,
  188. HCCR_CLR_RISC_INT);
  189. RD_REG_WORD(&reg->hccr);
  190. break;
  191. } else if (stat == 0x10 || stat == 0x11) {
  192. set_bit(MBX_INTERRUPT,
  193. &ha->mbx_cmd_flags);
  194. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  195. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  196. WRT_REG_WORD(&reg->hccr,
  197. HCCR_CLR_RISC_INT);
  198. RD_REG_WORD(&reg->hccr);
  199. break;
  200. }
  201. /* clear this intr; it wasn't a mailbox intr */
  202. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  203. RD_REG_WORD(&reg->hccr);
  204. }
  205. udelay(5);
  206. }
  207. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  208. rval = mb0 & MBS_MASK;
  209. fw->risc_ram[cnt] = mb2;
  210. } else {
  211. rval = QLA_FUNCTION_FAILED;
  212. }
  213. }
  214. if (rval == QLA_SUCCESS) {
  215. /* Get stack SRAM. */
  216. risc_address = 0x10000;
  217. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_EXTENDED);
  218. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  219. }
  220. for (cnt = 0; cnt < sizeof(fw->stack_ram) / 2 && rval == QLA_SUCCESS;
  221. cnt++, risc_address++) {
  222. WRT_MAILBOX_REG(ha, reg, 1, LSW(risc_address));
  223. WRT_MAILBOX_REG(ha, reg, 8, MSW(risc_address));
  224. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  225. for (timer = 6000000; timer; timer--) {
  226. /* Check for pending interrupts. */
  227. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  228. if (stat & HSR_RISC_INT) {
  229. stat &= 0xff;
  230. if (stat == 0x1 || stat == 0x2) {
  231. set_bit(MBX_INTERRUPT,
  232. &ha->mbx_cmd_flags);
  233. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  234. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  235. /* Release mailbox registers. */
  236. WRT_REG_WORD(&reg->semaphore, 0);
  237. WRT_REG_WORD(&reg->hccr,
  238. HCCR_CLR_RISC_INT);
  239. RD_REG_WORD(&reg->hccr);
  240. break;
  241. } else if (stat == 0x10 || stat == 0x11) {
  242. set_bit(MBX_INTERRUPT,
  243. &ha->mbx_cmd_flags);
  244. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  245. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  246. WRT_REG_WORD(&reg->hccr,
  247. HCCR_CLR_RISC_INT);
  248. RD_REG_WORD(&reg->hccr);
  249. break;
  250. }
  251. /* clear this intr; it wasn't a mailbox intr */
  252. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  253. RD_REG_WORD(&reg->hccr);
  254. }
  255. udelay(5);
  256. }
  257. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  258. rval = mb0 & MBS_MASK;
  259. fw->stack_ram[cnt] = mb2;
  260. } else {
  261. rval = QLA_FUNCTION_FAILED;
  262. }
  263. }
  264. if (rval == QLA_SUCCESS) {
  265. /* Get data SRAM. */
  266. risc_address = 0x11000;
  267. data_ram_cnt = ha->fw_memory_size - risc_address + 1;
  268. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_EXTENDED);
  269. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  270. }
  271. for (cnt = 0; cnt < data_ram_cnt && rval == QLA_SUCCESS;
  272. cnt++, risc_address++) {
  273. WRT_MAILBOX_REG(ha, reg, 1, LSW(risc_address));
  274. WRT_MAILBOX_REG(ha, reg, 8, MSW(risc_address));
  275. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  276. for (timer = 6000000; timer; timer--) {
  277. /* Check for pending interrupts. */
  278. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  279. if (stat & HSR_RISC_INT) {
  280. stat &= 0xff;
  281. if (stat == 0x1 || stat == 0x2) {
  282. set_bit(MBX_INTERRUPT,
  283. &ha->mbx_cmd_flags);
  284. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  285. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  286. /* Release mailbox registers. */
  287. WRT_REG_WORD(&reg->semaphore, 0);
  288. WRT_REG_WORD(&reg->hccr,
  289. HCCR_CLR_RISC_INT);
  290. RD_REG_WORD(&reg->hccr);
  291. break;
  292. } else if (stat == 0x10 || stat == 0x11) {
  293. set_bit(MBX_INTERRUPT,
  294. &ha->mbx_cmd_flags);
  295. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  296. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  297. WRT_REG_WORD(&reg->hccr,
  298. HCCR_CLR_RISC_INT);
  299. RD_REG_WORD(&reg->hccr);
  300. break;
  301. }
  302. /* clear this intr; it wasn't a mailbox intr */
  303. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  304. RD_REG_WORD(&reg->hccr);
  305. }
  306. udelay(5);
  307. }
  308. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  309. rval = mb0 & MBS_MASK;
  310. fw->data_ram[cnt] = mb2;
  311. } else {
  312. rval = QLA_FUNCTION_FAILED;
  313. }
  314. }
  315. if (rval != QLA_SUCCESS) {
  316. qla_printk(KERN_WARNING, ha,
  317. "Failed to dump firmware (%x)!!!\n", rval);
  318. free_pages((unsigned long)ha->fw_dump, ha->fw_dump_order);
  319. ha->fw_dump = NULL;
  320. } else {
  321. qla_printk(KERN_INFO, ha,
  322. "Firmware dump saved to temp buffer (%ld/%p).\n",
  323. ha->host_no, ha->fw_dump);
  324. }
  325. qla2300_fw_dump_failed:
  326. if (!hardware_locked)
  327. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  328. }
  329. /**
  330. * qla2300_ascii_fw_dump() - Converts a binary firmware dump to ASCII.
  331. * @ha: HA context
  332. */
  333. void
  334. qla2300_ascii_fw_dump(scsi_qla_host_t *ha)
  335. {
  336. uint32_t cnt;
  337. char *uiter;
  338. char fw_info[30];
  339. struct qla2300_fw_dump *fw;
  340. uint32_t data_ram_cnt;
  341. uiter = ha->fw_dump_buffer;
  342. fw = ha->fw_dump;
  343. qla_uprintf(&uiter, "%s Firmware Version %s\n", ha->model_number,
  344. ha->isp_ops.fw_version_str(ha, fw_info));
  345. qla_uprintf(&uiter, "\n[==>BEG]\n");
  346. qla_uprintf(&uiter, "HCCR Register:\n%04x\n\n", fw->hccr);
  347. qla_uprintf(&uiter, "PBIU Registers:");
  348. for (cnt = 0; cnt < sizeof (fw->pbiu_reg) / 2; cnt++) {
  349. if (cnt % 8 == 0) {
  350. qla_uprintf(&uiter, "\n");
  351. }
  352. qla_uprintf(&uiter, "%04x ", fw->pbiu_reg[cnt]);
  353. }
  354. qla_uprintf(&uiter, "\n\nReqQ-RspQ-Risc2Host Status registers:");
  355. for (cnt = 0; cnt < sizeof (fw->risc_host_reg) / 2; cnt++) {
  356. if (cnt % 8 == 0) {
  357. qla_uprintf(&uiter, "\n");
  358. }
  359. qla_uprintf(&uiter, "%04x ", fw->risc_host_reg[cnt]);
  360. }
  361. qla_uprintf(&uiter, "\n\nMailbox Registers:");
  362. for (cnt = 0; cnt < sizeof (fw->mailbox_reg) / 2; cnt++) {
  363. if (cnt % 8 == 0) {
  364. qla_uprintf(&uiter, "\n");
  365. }
  366. qla_uprintf(&uiter, "%04x ", fw->mailbox_reg[cnt]);
  367. }
  368. qla_uprintf(&uiter, "\n\nAuto Request Response DMA Registers:");
  369. for (cnt = 0; cnt < sizeof (fw->resp_dma_reg) / 2; cnt++) {
  370. if (cnt % 8 == 0) {
  371. qla_uprintf(&uiter, "\n");
  372. }
  373. qla_uprintf(&uiter, "%04x ", fw->resp_dma_reg[cnt]);
  374. }
  375. qla_uprintf(&uiter, "\n\nDMA Registers:");
  376. for (cnt = 0; cnt < sizeof (fw->dma_reg) / 2; cnt++) {
  377. if (cnt % 8 == 0) {
  378. qla_uprintf(&uiter, "\n");
  379. }
  380. qla_uprintf(&uiter, "%04x ", fw->dma_reg[cnt]);
  381. }
  382. qla_uprintf(&uiter, "\n\nRISC Hardware Registers:");
  383. for (cnt = 0; cnt < sizeof (fw->risc_hdw_reg) / 2; cnt++) {
  384. if (cnt % 8 == 0) {
  385. qla_uprintf(&uiter, "\n");
  386. }
  387. qla_uprintf(&uiter, "%04x ", fw->risc_hdw_reg[cnt]);
  388. }
  389. qla_uprintf(&uiter, "\n\nRISC GP0 Registers:");
  390. for (cnt = 0; cnt < sizeof (fw->risc_gp0_reg) / 2; cnt++) {
  391. if (cnt % 8 == 0) {
  392. qla_uprintf(&uiter, "\n");
  393. }
  394. qla_uprintf(&uiter, "%04x ", fw->risc_gp0_reg[cnt]);
  395. }
  396. qla_uprintf(&uiter, "\n\nRISC GP1 Registers:");
  397. for (cnt = 0; cnt < sizeof (fw->risc_gp1_reg) / 2; cnt++) {
  398. if (cnt % 8 == 0) {
  399. qla_uprintf(&uiter, "\n");
  400. }
  401. qla_uprintf(&uiter, "%04x ", fw->risc_gp1_reg[cnt]);
  402. }
  403. qla_uprintf(&uiter, "\n\nRISC GP2 Registers:");
  404. for (cnt = 0; cnt < sizeof (fw->risc_gp2_reg) / 2; cnt++) {
  405. if (cnt % 8 == 0) {
  406. qla_uprintf(&uiter, "\n");
  407. }
  408. qla_uprintf(&uiter, "%04x ", fw->risc_gp2_reg[cnt]);
  409. }
  410. qla_uprintf(&uiter, "\n\nRISC GP3 Registers:");
  411. for (cnt = 0; cnt < sizeof (fw->risc_gp3_reg) / 2; cnt++) {
  412. if (cnt % 8 == 0) {
  413. qla_uprintf(&uiter, "\n");
  414. }
  415. qla_uprintf(&uiter, "%04x ", fw->risc_gp3_reg[cnt]);
  416. }
  417. qla_uprintf(&uiter, "\n\nRISC GP4 Registers:");
  418. for (cnt = 0; cnt < sizeof (fw->risc_gp4_reg) / 2; cnt++) {
  419. if (cnt % 8 == 0) {
  420. qla_uprintf(&uiter, "\n");
  421. }
  422. qla_uprintf(&uiter, "%04x ", fw->risc_gp4_reg[cnt]);
  423. }
  424. qla_uprintf(&uiter, "\n\nRISC GP5 Registers:");
  425. for (cnt = 0; cnt < sizeof (fw->risc_gp5_reg) / 2; cnt++) {
  426. if (cnt % 8 == 0) {
  427. qla_uprintf(&uiter, "\n");
  428. }
  429. qla_uprintf(&uiter, "%04x ", fw->risc_gp5_reg[cnt]);
  430. }
  431. qla_uprintf(&uiter, "\n\nRISC GP6 Registers:");
  432. for (cnt = 0; cnt < sizeof (fw->risc_gp6_reg) / 2; cnt++) {
  433. if (cnt % 8 == 0) {
  434. qla_uprintf(&uiter, "\n");
  435. }
  436. qla_uprintf(&uiter, "%04x ", fw->risc_gp6_reg[cnt]);
  437. }
  438. qla_uprintf(&uiter, "\n\nRISC GP7 Registers:");
  439. for (cnt = 0; cnt < sizeof (fw->risc_gp7_reg) / 2; cnt++) {
  440. if (cnt % 8 == 0) {
  441. qla_uprintf(&uiter, "\n");
  442. }
  443. qla_uprintf(&uiter, "%04x ", fw->risc_gp7_reg[cnt]);
  444. }
  445. qla_uprintf(&uiter, "\n\nFrame Buffer Hardware Registers:");
  446. for (cnt = 0; cnt < sizeof (fw->frame_buf_hdw_reg) / 2; cnt++) {
  447. if (cnt % 8 == 0) {
  448. qla_uprintf(&uiter, "\n");
  449. }
  450. qla_uprintf(&uiter, "%04x ", fw->frame_buf_hdw_reg[cnt]);
  451. }
  452. qla_uprintf(&uiter, "\n\nFPM B0 Registers:");
  453. for (cnt = 0; cnt < sizeof (fw->fpm_b0_reg) / 2; cnt++) {
  454. if (cnt % 8 == 0) {
  455. qla_uprintf(&uiter, "\n");
  456. }
  457. qla_uprintf(&uiter, "%04x ", fw->fpm_b0_reg[cnt]);
  458. }
  459. qla_uprintf(&uiter, "\n\nFPM B1 Registers:");
  460. for (cnt = 0; cnt < sizeof (fw->fpm_b1_reg) / 2; cnt++) {
  461. if (cnt % 8 == 0) {
  462. qla_uprintf(&uiter, "\n");
  463. }
  464. qla_uprintf(&uiter, "%04x ", fw->fpm_b1_reg[cnt]);
  465. }
  466. qla_uprintf(&uiter, "\n\nCode RAM Dump:");
  467. for (cnt = 0; cnt < sizeof (fw->risc_ram) / 2; cnt++) {
  468. if (cnt % 8 == 0) {
  469. qla_uprintf(&uiter, "\n%04x: ", cnt + 0x0800);
  470. }
  471. qla_uprintf(&uiter, "%04x ", fw->risc_ram[cnt]);
  472. }
  473. qla_uprintf(&uiter, "\n\nStack RAM Dump:");
  474. for (cnt = 0; cnt < sizeof (fw->stack_ram) / 2; cnt++) {
  475. if (cnt % 8 == 0) {
  476. qla_uprintf(&uiter, "\n%05x: ", cnt + 0x10000);
  477. }
  478. qla_uprintf(&uiter, "%04x ", fw->stack_ram[cnt]);
  479. }
  480. qla_uprintf(&uiter, "\n\nData RAM Dump:");
  481. data_ram_cnt = ha->fw_memory_size - 0x11000 + 1;
  482. for (cnt = 0; cnt < data_ram_cnt; cnt++) {
  483. if (cnt % 8 == 0) {
  484. qla_uprintf(&uiter, "\n%05x: ", cnt + 0x11000);
  485. }
  486. qla_uprintf(&uiter, "%04x ", fw->data_ram[cnt]);
  487. }
  488. qla_uprintf(&uiter, "\n\n[<==END] ISP Debug Dump.");
  489. }
  490. /**
  491. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  492. * @ha: HA context
  493. * @hardware_locked: Called with the hardware_lock
  494. */
  495. void
  496. qla2100_fw_dump(scsi_qla_host_t *ha, int hardware_locked)
  497. {
  498. int rval;
  499. uint32_t cnt, timer;
  500. uint16_t risc_address;
  501. uint16_t mb0, mb2;
  502. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  503. uint16_t __iomem *dmp_reg;
  504. unsigned long flags;
  505. struct qla2100_fw_dump *fw;
  506. risc_address = 0;
  507. mb0 = mb2 = 0;
  508. flags = 0;
  509. if (!hardware_locked)
  510. spin_lock_irqsave(&ha->hardware_lock, flags);
  511. if (ha->fw_dump != NULL) {
  512. qla_printk(KERN_WARNING, ha,
  513. "Firmware has been previously dumped (%p) -- ignoring "
  514. "request...\n", ha->fw_dump);
  515. goto qla2100_fw_dump_failed;
  516. }
  517. /* Allocate (large) dump buffer. */
  518. ha->fw_dump_order = get_order(sizeof(struct qla2100_fw_dump));
  519. ha->fw_dump = (struct qla2100_fw_dump *) __get_free_pages(GFP_ATOMIC,
  520. ha->fw_dump_order);
  521. if (ha->fw_dump == NULL) {
  522. qla_printk(KERN_WARNING, ha,
  523. "Unable to allocated memory for firmware dump (%d/%Zd).\n",
  524. ha->fw_dump_order, sizeof(struct qla2100_fw_dump));
  525. goto qla2100_fw_dump_failed;
  526. }
  527. fw = ha->fw_dump;
  528. rval = QLA_SUCCESS;
  529. fw->hccr = RD_REG_WORD(&reg->hccr);
  530. /* Pause RISC. */
  531. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  532. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  533. rval == QLA_SUCCESS; cnt--) {
  534. if (cnt)
  535. udelay(100);
  536. else
  537. rval = QLA_FUNCTION_TIMEOUT;
  538. }
  539. if (rval == QLA_SUCCESS) {
  540. dmp_reg = (uint16_t __iomem *)(reg + 0);
  541. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  542. fw->pbiu_reg[cnt] = RD_REG_WORD(dmp_reg++);
  543. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x10);
  544. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  545. if (cnt == 8) {
  546. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0xe0);
  547. }
  548. fw->mailbox_reg[cnt] = RD_REG_WORD(dmp_reg++);
  549. }
  550. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x20);
  551. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  552. fw->dma_reg[cnt] = RD_REG_WORD(dmp_reg++);
  553. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  554. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0xA0);
  555. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  556. fw->risc_hdw_reg[cnt] = RD_REG_WORD(dmp_reg++);
  557. WRT_REG_WORD(&reg->pcr, 0x2000);
  558. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  559. for (cnt = 0; cnt < sizeof(fw->risc_gp0_reg) / 2; cnt++)
  560. fw->risc_gp0_reg[cnt] = RD_REG_WORD(dmp_reg++);
  561. WRT_REG_WORD(&reg->pcr, 0x2100);
  562. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  563. for (cnt = 0; cnt < sizeof(fw->risc_gp1_reg) / 2; cnt++)
  564. fw->risc_gp1_reg[cnt] = RD_REG_WORD(dmp_reg++);
  565. WRT_REG_WORD(&reg->pcr, 0x2200);
  566. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  567. for (cnt = 0; cnt < sizeof(fw->risc_gp2_reg) / 2; cnt++)
  568. fw->risc_gp2_reg[cnt] = RD_REG_WORD(dmp_reg++);
  569. WRT_REG_WORD(&reg->pcr, 0x2300);
  570. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  571. for (cnt = 0; cnt < sizeof(fw->risc_gp3_reg) / 2; cnt++)
  572. fw->risc_gp3_reg[cnt] = RD_REG_WORD(dmp_reg++);
  573. WRT_REG_WORD(&reg->pcr, 0x2400);
  574. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  575. for (cnt = 0; cnt < sizeof(fw->risc_gp4_reg) / 2; cnt++)
  576. fw->risc_gp4_reg[cnt] = RD_REG_WORD(dmp_reg++);
  577. WRT_REG_WORD(&reg->pcr, 0x2500);
  578. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  579. for (cnt = 0; cnt < sizeof(fw->risc_gp5_reg) / 2; cnt++)
  580. fw->risc_gp5_reg[cnt] = RD_REG_WORD(dmp_reg++);
  581. WRT_REG_WORD(&reg->pcr, 0x2600);
  582. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  583. for (cnt = 0; cnt < sizeof(fw->risc_gp6_reg) / 2; cnt++)
  584. fw->risc_gp6_reg[cnt] = RD_REG_WORD(dmp_reg++);
  585. WRT_REG_WORD(&reg->pcr, 0x2700);
  586. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  587. for (cnt = 0; cnt < sizeof(fw->risc_gp7_reg) / 2; cnt++)
  588. fw->risc_gp7_reg[cnt] = RD_REG_WORD(dmp_reg++);
  589. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  590. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  591. for (cnt = 0; cnt < sizeof(fw->frame_buf_hdw_reg) / 2; cnt++)
  592. fw->frame_buf_hdw_reg[cnt] = RD_REG_WORD(dmp_reg++);
  593. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  594. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  595. for (cnt = 0; cnt < sizeof(fw->fpm_b0_reg) / 2; cnt++)
  596. fw->fpm_b0_reg[cnt] = RD_REG_WORD(dmp_reg++);
  597. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  598. dmp_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  599. for (cnt = 0; cnt < sizeof(fw->fpm_b1_reg) / 2; cnt++)
  600. fw->fpm_b1_reg[cnt] = RD_REG_WORD(dmp_reg++);
  601. /* Reset the ISP. */
  602. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  603. }
  604. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  605. rval == QLA_SUCCESS; cnt--) {
  606. if (cnt)
  607. udelay(100);
  608. else
  609. rval = QLA_FUNCTION_TIMEOUT;
  610. }
  611. /* Pause RISC. */
  612. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  613. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  614. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  615. for (cnt = 30000;
  616. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  617. rval == QLA_SUCCESS; cnt--) {
  618. if (cnt)
  619. udelay(100);
  620. else
  621. rval = QLA_FUNCTION_TIMEOUT;
  622. }
  623. if (rval == QLA_SUCCESS) {
  624. /* Set memory configuration and timing. */
  625. if (IS_QLA2100(ha))
  626. WRT_REG_WORD(&reg->mctr, 0xf1);
  627. else
  628. WRT_REG_WORD(&reg->mctr, 0xf2);
  629. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  630. /* Release RISC. */
  631. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  632. }
  633. }
  634. if (rval == QLA_SUCCESS) {
  635. /* Get RISC SRAM. */
  636. risc_address = 0x1000;
  637. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  638. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  639. }
  640. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  641. cnt++, risc_address++) {
  642. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  643. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  644. for (timer = 6000000; timer != 0; timer--) {
  645. /* Check for pending interrupts. */
  646. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  647. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  648. set_bit(MBX_INTERRUPT,
  649. &ha->mbx_cmd_flags);
  650. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  651. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  652. WRT_REG_WORD(&reg->semaphore, 0);
  653. WRT_REG_WORD(&reg->hccr,
  654. HCCR_CLR_RISC_INT);
  655. RD_REG_WORD(&reg->hccr);
  656. break;
  657. }
  658. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  659. RD_REG_WORD(&reg->hccr);
  660. }
  661. udelay(5);
  662. }
  663. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  664. rval = mb0 & MBS_MASK;
  665. fw->risc_ram[cnt] = mb2;
  666. } else {
  667. rval = QLA_FUNCTION_FAILED;
  668. }
  669. }
  670. if (rval != QLA_SUCCESS) {
  671. qla_printk(KERN_WARNING, ha,
  672. "Failed to dump firmware (%x)!!!\n", rval);
  673. free_pages((unsigned long)ha->fw_dump, ha->fw_dump_order);
  674. ha->fw_dump = NULL;
  675. } else {
  676. qla_printk(KERN_INFO, ha,
  677. "Firmware dump saved to temp buffer (%ld/%p).\n",
  678. ha->host_no, ha->fw_dump);
  679. }
  680. qla2100_fw_dump_failed:
  681. if (!hardware_locked)
  682. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  683. }
  684. /**
  685. * qla2100_ascii_fw_dump() - Converts a binary firmware dump to ASCII.
  686. * @ha: HA context
  687. */
  688. void
  689. qla2100_ascii_fw_dump(scsi_qla_host_t *ha)
  690. {
  691. uint32_t cnt;
  692. char *uiter;
  693. char fw_info[30];
  694. struct qla2100_fw_dump *fw;
  695. uiter = ha->fw_dump_buffer;
  696. fw = ha->fw_dump;
  697. qla_uprintf(&uiter, "%s Firmware Version %s\n", ha->model_number,
  698. ha->isp_ops.fw_version_str(ha, fw_info));
  699. qla_uprintf(&uiter, "\n[==>BEG]\n");
  700. qla_uprintf(&uiter, "HCCR Register:\n%04x\n\n", fw->hccr);
  701. qla_uprintf(&uiter, "PBIU Registers:");
  702. for (cnt = 0; cnt < sizeof (fw->pbiu_reg) / 2; cnt++) {
  703. if (cnt % 8 == 0) {
  704. qla_uprintf(&uiter, "\n");
  705. }
  706. qla_uprintf(&uiter, "%04x ", fw->pbiu_reg[cnt]);
  707. }
  708. qla_uprintf(&uiter, "\n\nMailbox Registers:");
  709. for (cnt = 0; cnt < sizeof (fw->mailbox_reg) / 2; cnt++) {
  710. if (cnt % 8 == 0) {
  711. qla_uprintf(&uiter, "\n");
  712. }
  713. qla_uprintf(&uiter, "%04x ", fw->mailbox_reg[cnt]);
  714. }
  715. qla_uprintf(&uiter, "\n\nDMA Registers:");
  716. for (cnt = 0; cnt < sizeof (fw->dma_reg) / 2; cnt++) {
  717. if (cnt % 8 == 0) {
  718. qla_uprintf(&uiter, "\n");
  719. }
  720. qla_uprintf(&uiter, "%04x ", fw->dma_reg[cnt]);
  721. }
  722. qla_uprintf(&uiter, "\n\nRISC Hardware Registers:");
  723. for (cnt = 0; cnt < sizeof (fw->risc_hdw_reg) / 2; cnt++) {
  724. if (cnt % 8 == 0) {
  725. qla_uprintf(&uiter, "\n");
  726. }
  727. qla_uprintf(&uiter, "%04x ", fw->risc_hdw_reg[cnt]);
  728. }
  729. qla_uprintf(&uiter, "\n\nRISC GP0 Registers:");
  730. for (cnt = 0; cnt < sizeof (fw->risc_gp0_reg) / 2; cnt++) {
  731. if (cnt % 8 == 0) {
  732. qla_uprintf(&uiter, "\n");
  733. }
  734. qla_uprintf(&uiter, "%04x ", fw->risc_gp0_reg[cnt]);
  735. }
  736. qla_uprintf(&uiter, "\n\nRISC GP1 Registers:");
  737. for (cnt = 0; cnt < sizeof (fw->risc_gp1_reg) / 2; cnt++) {
  738. if (cnt % 8 == 0) {
  739. qla_uprintf(&uiter, "\n");
  740. }
  741. qla_uprintf(&uiter, "%04x ", fw->risc_gp1_reg[cnt]);
  742. }
  743. qla_uprintf(&uiter, "\n\nRISC GP2 Registers:");
  744. for (cnt = 0; cnt < sizeof (fw->risc_gp2_reg) / 2; cnt++) {
  745. if (cnt % 8 == 0) {
  746. qla_uprintf(&uiter, "\n");
  747. }
  748. qla_uprintf(&uiter, "%04x ", fw->risc_gp2_reg[cnt]);
  749. }
  750. qla_uprintf(&uiter, "\n\nRISC GP3 Registers:");
  751. for (cnt = 0; cnt < sizeof (fw->risc_gp3_reg) / 2; cnt++) {
  752. if (cnt % 8 == 0) {
  753. qla_uprintf(&uiter, "\n");
  754. }
  755. qla_uprintf(&uiter, "%04x ", fw->risc_gp3_reg[cnt]);
  756. }
  757. qla_uprintf(&uiter, "\n\nRISC GP4 Registers:");
  758. for (cnt = 0; cnt < sizeof (fw->risc_gp4_reg) / 2; cnt++) {
  759. if (cnt % 8 == 0) {
  760. qla_uprintf(&uiter, "\n");
  761. }
  762. qla_uprintf(&uiter, "%04x ", fw->risc_gp4_reg[cnt]);
  763. }
  764. qla_uprintf(&uiter, "\n\nRISC GP5 Registers:");
  765. for (cnt = 0; cnt < sizeof (fw->risc_gp5_reg) / 2; cnt++) {
  766. if (cnt % 8 == 0) {
  767. qla_uprintf(&uiter, "\n");
  768. }
  769. qla_uprintf(&uiter, "%04x ", fw->risc_gp5_reg[cnt]);
  770. }
  771. qla_uprintf(&uiter, "\n\nRISC GP6 Registers:");
  772. for (cnt = 0; cnt < sizeof (fw->risc_gp6_reg) / 2; cnt++) {
  773. if (cnt % 8 == 0) {
  774. qla_uprintf(&uiter, "\n");
  775. }
  776. qla_uprintf(&uiter, "%04x ", fw->risc_gp6_reg[cnt]);
  777. }
  778. qla_uprintf(&uiter, "\n\nRISC GP7 Registers:");
  779. for (cnt = 0; cnt < sizeof (fw->risc_gp7_reg) / 2; cnt++) {
  780. if (cnt % 8 == 0) {
  781. qla_uprintf(&uiter, "\n");
  782. }
  783. qla_uprintf(&uiter, "%04x ", fw->risc_gp7_reg[cnt]);
  784. }
  785. qla_uprintf(&uiter, "\n\nFrame Buffer Hardware Registers:");
  786. for (cnt = 0; cnt < sizeof (fw->frame_buf_hdw_reg) / 2; cnt++) {
  787. if (cnt % 8 == 0) {
  788. qla_uprintf(&uiter, "\n");
  789. }
  790. qla_uprintf(&uiter, "%04x ", fw->frame_buf_hdw_reg[cnt]);
  791. }
  792. qla_uprintf(&uiter, "\n\nFPM B0 Registers:");
  793. for (cnt = 0; cnt < sizeof (fw->fpm_b0_reg) / 2; cnt++) {
  794. if (cnt % 8 == 0) {
  795. qla_uprintf(&uiter, "\n");
  796. }
  797. qla_uprintf(&uiter, "%04x ", fw->fpm_b0_reg[cnt]);
  798. }
  799. qla_uprintf(&uiter, "\n\nFPM B1 Registers:");
  800. for (cnt = 0; cnt < sizeof (fw->fpm_b1_reg) / 2; cnt++) {
  801. if (cnt % 8 == 0) {
  802. qla_uprintf(&uiter, "\n");
  803. }
  804. qla_uprintf(&uiter, "%04x ", fw->fpm_b1_reg[cnt]);
  805. }
  806. qla_uprintf(&uiter, "\n\nRISC SRAM:");
  807. for (cnt = 0; cnt < sizeof (fw->risc_ram) / 2; cnt++) {
  808. if (cnt % 8 == 0) {
  809. qla_uprintf(&uiter, "\n%04x: ", cnt + 0x1000);
  810. }
  811. qla_uprintf(&uiter, "%04x ", fw->risc_ram[cnt]);
  812. }
  813. qla_uprintf(&uiter, "\n\n[<==END] ISP Debug Dump.");
  814. return;
  815. }
  816. static int
  817. qla_uprintf(char **uiter, char *fmt, ...)
  818. {
  819. int iter, len;
  820. char buf[128];
  821. va_list args;
  822. va_start(args, fmt);
  823. len = vsprintf(buf, fmt, args);
  824. va_end(args);
  825. for (iter = 0; iter < len; iter++, *uiter += 1)
  826. *uiter[0] = buf[iter];
  827. return (len);
  828. }
  829. void
  830. qla24xx_fw_dump(scsi_qla_host_t *ha, int hardware_locked)
  831. {
  832. int rval;
  833. uint32_t cnt, timer;
  834. uint32_t risc_address;
  835. uint16_t mb[4];
  836. uint32_t stat;
  837. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  838. uint32_t __iomem *dmp_reg;
  839. uint32_t *iter_reg;
  840. uint16_t __iomem *mbx_reg;
  841. unsigned long flags;
  842. struct qla24xx_fw_dump *fw;
  843. uint32_t ext_mem_cnt;
  844. risc_address = ext_mem_cnt = 0;
  845. memset(mb, 0, sizeof(mb));
  846. flags = 0;
  847. if (!hardware_locked)
  848. spin_lock_irqsave(&ha->hardware_lock, flags);
  849. if (!ha->fw_dump24) {
  850. qla_printk(KERN_WARNING, ha,
  851. "No buffer available for dump!!!\n");
  852. goto qla24xx_fw_dump_failed;
  853. }
  854. if (ha->fw_dumped) {
  855. qla_printk(KERN_WARNING, ha,
  856. "Firmware has been previously dumped (%p) -- ignoring "
  857. "request...\n", ha->fw_dump24);
  858. goto qla24xx_fw_dump_failed;
  859. }
  860. fw = (struct qla24xx_fw_dump *) ha->fw_dump24;
  861. rval = QLA_SUCCESS;
  862. fw->hccr = RD_REG_DWORD(&reg->hccr);
  863. /* Pause RISC. */
  864. if ((fw->hccr & HCCRX_RISC_PAUSE) == 0) {
  865. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_RESET |
  866. HCCRX_CLR_HOST_INT);
  867. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  868. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  869. for (cnt = 30000;
  870. (RD_REG_DWORD(&reg->hccr) & HCCRX_RISC_PAUSE) == 0 &&
  871. rval == QLA_SUCCESS; cnt--) {
  872. if (cnt)
  873. udelay(100);
  874. else
  875. rval = QLA_FUNCTION_TIMEOUT;
  876. }
  877. }
  878. /* Disable interrupts. */
  879. WRT_REG_DWORD(&reg->ictrl, 0);
  880. RD_REG_DWORD(&reg->ictrl);
  881. if (rval == QLA_SUCCESS) {
  882. /* Host interface registers. */
  883. dmp_reg = (uint32_t __iomem *)(reg + 0);
  884. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  885. fw->host_reg[cnt] = RD_REG_DWORD(dmp_reg++);
  886. /* Mailbox registers. */
  887. mbx_reg = (uint16_t __iomem *)((uint8_t __iomem *)reg + 0x80);
  888. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  889. fw->mailbox_reg[cnt] = RD_REG_WORD(mbx_reg++);
  890. /* Transfer sequence registers. */
  891. iter_reg = fw->xseq_gp_reg;
  892. WRT_REG_DWORD(&reg->iobase_addr, 0xBF00);
  893. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  894. for (cnt = 0; cnt < 16; cnt++)
  895. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  896. WRT_REG_DWORD(&reg->iobase_addr, 0xBF10);
  897. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  898. for (cnt = 0; cnt < 16; cnt++)
  899. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  900. WRT_REG_DWORD(&reg->iobase_addr, 0xBF20);
  901. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  902. for (cnt = 0; cnt < 16; cnt++)
  903. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  904. WRT_REG_DWORD(&reg->iobase_addr, 0xBF30);
  905. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  906. for (cnt = 0; cnt < 16; cnt++)
  907. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  908. WRT_REG_DWORD(&reg->iobase_addr, 0xBF40);
  909. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  910. for (cnt = 0; cnt < 16; cnt++)
  911. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  912. WRT_REG_DWORD(&reg->iobase_addr, 0xBF50);
  913. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  914. for (cnt = 0; cnt < 16; cnt++)
  915. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  916. WRT_REG_DWORD(&reg->iobase_addr, 0xBF60);
  917. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  918. for (cnt = 0; cnt < 16; cnt++)
  919. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  920. WRT_REG_DWORD(&reg->iobase_addr, 0xBF70);
  921. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  922. for (cnt = 0; cnt < 16; cnt++)
  923. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  924. WRT_REG_DWORD(&reg->iobase_addr, 0xBFE0);
  925. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  926. for (cnt = 0; cnt < sizeof(fw->xseq_0_reg) / 4; cnt++)
  927. fw->xseq_0_reg[cnt] = RD_REG_DWORD(dmp_reg++);
  928. WRT_REG_DWORD(&reg->iobase_addr, 0xBFF0);
  929. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  930. for (cnt = 0; cnt < sizeof(fw->xseq_1_reg) / 4; cnt++)
  931. fw->xseq_1_reg[cnt] = RD_REG_DWORD(dmp_reg++);
  932. /* Receive sequence registers. */
  933. iter_reg = fw->rseq_gp_reg;
  934. WRT_REG_DWORD(&reg->iobase_addr, 0xFF00);
  935. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  936. for (cnt = 0; cnt < 16; cnt++)
  937. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  938. WRT_REG_DWORD(&reg->iobase_addr, 0xFF10);
  939. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  940. for (cnt = 0; cnt < 16; cnt++)
  941. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  942. WRT_REG_DWORD(&reg->iobase_addr, 0xFF20);
  943. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  944. for (cnt = 0; cnt < 16; cnt++)
  945. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  946. WRT_REG_DWORD(&reg->iobase_addr, 0xFF30);
  947. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  948. for (cnt = 0; cnt < 16; cnt++)
  949. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  950. WRT_REG_DWORD(&reg->iobase_addr, 0xFF40);
  951. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  952. for (cnt = 0; cnt < 16; cnt++)
  953. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  954. WRT_REG_DWORD(&reg->iobase_addr, 0xFF50);
  955. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  956. for (cnt = 0; cnt < 16; cnt++)
  957. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  958. WRT_REG_DWORD(&reg->iobase_addr, 0xFF60);
  959. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  960. for (cnt = 0; cnt < 16; cnt++)
  961. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  962. WRT_REG_DWORD(&reg->iobase_addr, 0xFF70);
  963. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  964. for (cnt = 0; cnt < 16; cnt++)
  965. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  966. WRT_REG_DWORD(&reg->iobase_addr, 0xFFD0);
  967. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  968. for (cnt = 0; cnt < sizeof(fw->rseq_0_reg) / 4; cnt++)
  969. fw->rseq_0_reg[cnt] = RD_REG_DWORD(dmp_reg++);
  970. WRT_REG_DWORD(&reg->iobase_addr, 0xFFE0);
  971. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  972. for (cnt = 0; cnt < sizeof(fw->rseq_1_reg) / 4; cnt++)
  973. fw->rseq_1_reg[cnt] = RD_REG_DWORD(dmp_reg++);
  974. WRT_REG_DWORD(&reg->iobase_addr, 0xFFF0);
  975. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  976. for (cnt = 0; cnt < sizeof(fw->rseq_2_reg) / 4; cnt++)
  977. fw->rseq_2_reg[cnt] = RD_REG_DWORD(dmp_reg++);
  978. /* Command DMA registers. */
  979. WRT_REG_DWORD(&reg->iobase_addr, 0x7100);
  980. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  981. for (cnt = 0; cnt < sizeof(fw->cmd_dma_reg) / 4; cnt++)
  982. fw->cmd_dma_reg[cnt] = RD_REG_DWORD(dmp_reg++);
  983. /* Queues. */
  984. iter_reg = fw->req0_dma_reg;
  985. WRT_REG_DWORD(&reg->iobase_addr, 0x7200);
  986. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  987. for (cnt = 0; cnt < 8; cnt++)
  988. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  989. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xE4);
  990. for (cnt = 0; cnt < 7; cnt++)
  991. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  992. iter_reg = fw->resp0_dma_reg;
  993. WRT_REG_DWORD(&reg->iobase_addr, 0x7300);
  994. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  995. for (cnt = 0; cnt < 8; cnt++)
  996. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  997. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xE4);
  998. for (cnt = 0; cnt < 7; cnt++)
  999. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1000. iter_reg = fw->req1_dma_reg;
  1001. WRT_REG_DWORD(&reg->iobase_addr, 0x7400);
  1002. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1003. for (cnt = 0; cnt < 8; cnt++)
  1004. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1005. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xE4);
  1006. for (cnt = 0; cnt < 7; cnt++)
  1007. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1008. /* Transmit DMA registers. */
  1009. iter_reg = fw->xmt0_dma_reg;
  1010. WRT_REG_DWORD(&reg->iobase_addr, 0x7600);
  1011. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1012. for (cnt = 0; cnt < 16; cnt++)
  1013. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1014. WRT_REG_DWORD(&reg->iobase_addr, 0x7610);
  1015. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1016. for (cnt = 0; cnt < 16; cnt++)
  1017. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1018. iter_reg = fw->xmt1_dma_reg;
  1019. WRT_REG_DWORD(&reg->iobase_addr, 0x7620);
  1020. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1021. for (cnt = 0; cnt < 16; cnt++)
  1022. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1023. WRT_REG_DWORD(&reg->iobase_addr, 0x7630);
  1024. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1025. for (cnt = 0; cnt < 16; cnt++)
  1026. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1027. iter_reg = fw->xmt2_dma_reg;
  1028. WRT_REG_DWORD(&reg->iobase_addr, 0x7640);
  1029. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1030. for (cnt = 0; cnt < 16; cnt++)
  1031. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1032. WRT_REG_DWORD(&reg->iobase_addr, 0x7650);
  1033. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1034. for (cnt = 0; cnt < 16; cnt++)
  1035. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1036. iter_reg = fw->xmt3_dma_reg;
  1037. WRT_REG_DWORD(&reg->iobase_addr, 0x7660);
  1038. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1039. for (cnt = 0; cnt < 16; cnt++)
  1040. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1041. WRT_REG_DWORD(&reg->iobase_addr, 0x7670);
  1042. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1043. for (cnt = 0; cnt < 16; cnt++)
  1044. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1045. iter_reg = fw->xmt4_dma_reg;
  1046. WRT_REG_DWORD(&reg->iobase_addr, 0x7680);
  1047. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1048. for (cnt = 0; cnt < 16; cnt++)
  1049. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1050. WRT_REG_DWORD(&reg->iobase_addr, 0x7690);
  1051. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1052. for (cnt = 0; cnt < 16; cnt++)
  1053. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1054. WRT_REG_DWORD(&reg->iobase_addr, 0x76A0);
  1055. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1056. for (cnt = 0; cnt < sizeof(fw->xmt_data_dma_reg) / 4; cnt++)
  1057. fw->xmt_data_dma_reg[cnt] = RD_REG_DWORD(dmp_reg++);
  1058. /* Receive DMA registers. */
  1059. iter_reg = fw->rcvt0_data_dma_reg;
  1060. WRT_REG_DWORD(&reg->iobase_addr, 0x7700);
  1061. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1062. for (cnt = 0; cnt < 16; cnt++)
  1063. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1064. WRT_REG_DWORD(&reg->iobase_addr, 0x7710);
  1065. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1066. for (cnt = 0; cnt < 16; cnt++)
  1067. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1068. iter_reg = fw->rcvt1_data_dma_reg;
  1069. WRT_REG_DWORD(&reg->iobase_addr, 0x7720);
  1070. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1071. for (cnt = 0; cnt < 16; cnt++)
  1072. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1073. WRT_REG_DWORD(&reg->iobase_addr, 0x7730);
  1074. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1075. for (cnt = 0; cnt < 16; cnt++)
  1076. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1077. /* RISC registers. */
  1078. iter_reg = fw->risc_gp_reg;
  1079. WRT_REG_DWORD(&reg->iobase_addr, 0x0F00);
  1080. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1081. for (cnt = 0; cnt < 16; cnt++)
  1082. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1083. WRT_REG_DWORD(&reg->iobase_addr, 0x0F10);
  1084. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1085. for (cnt = 0; cnt < 16; cnt++)
  1086. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1087. WRT_REG_DWORD(&reg->iobase_addr, 0x0F20);
  1088. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1089. for (cnt = 0; cnt < 16; cnt++)
  1090. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1091. WRT_REG_DWORD(&reg->iobase_addr, 0x0F30);
  1092. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1093. for (cnt = 0; cnt < 16; cnt++)
  1094. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1095. WRT_REG_DWORD(&reg->iobase_addr, 0x0F40);
  1096. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1097. for (cnt = 0; cnt < 16; cnt++)
  1098. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1099. WRT_REG_DWORD(&reg->iobase_addr, 0x0F50);
  1100. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1101. for (cnt = 0; cnt < 16; cnt++)
  1102. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1103. WRT_REG_DWORD(&reg->iobase_addr, 0x0F60);
  1104. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1105. for (cnt = 0; cnt < 16; cnt++)
  1106. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1107. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1108. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1109. for (cnt = 0; cnt < 16; cnt++)
  1110. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1111. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1112. RD_REG_DWORD(&reg->iobase_addr);
  1113. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xF0);
  1114. WRT_REG_DWORD(dmp_reg, 0xB0000000);
  1115. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xFC);
  1116. fw->shadow_reg[0] = RD_REG_DWORD(dmp_reg);
  1117. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xF0);
  1118. WRT_REG_DWORD(dmp_reg, 0xB0100000);
  1119. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xFC);
  1120. fw->shadow_reg[1] = RD_REG_DWORD(dmp_reg);
  1121. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xF0);
  1122. WRT_REG_DWORD(dmp_reg, 0xB0200000);
  1123. dmp_reg = (uint32_t *)((uint8_t *)reg + 0xFC);
  1124. fw->shadow_reg[2] = RD_REG_DWORD(dmp_reg);
  1125. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xF0);
  1126. WRT_REG_DWORD(dmp_reg, 0xB0300000);
  1127. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xFC);
  1128. fw->shadow_reg[3] = RD_REG_DWORD(dmp_reg);
  1129. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xF0);
  1130. WRT_REG_DWORD(dmp_reg, 0xB0400000);
  1131. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xFC);
  1132. fw->shadow_reg[4] = RD_REG_DWORD(dmp_reg);
  1133. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xF0);
  1134. WRT_REG_DWORD(dmp_reg, 0xB0500000);
  1135. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xFC);
  1136. fw->shadow_reg[5] = RD_REG_DWORD(dmp_reg);
  1137. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xF0);
  1138. WRT_REG_DWORD(dmp_reg, 0xB0600000);
  1139. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xFC);
  1140. fw->shadow_reg[6] = RD_REG_DWORD(dmp_reg);
  1141. /* Local memory controller registers. */
  1142. iter_reg = fw->lmc_reg;
  1143. WRT_REG_DWORD(&reg->iobase_addr, 0x3000);
  1144. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1145. for (cnt = 0; cnt < 16; cnt++)
  1146. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1147. WRT_REG_DWORD(&reg->iobase_addr, 0x3010);
  1148. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1149. for (cnt = 0; cnt < 16; cnt++)
  1150. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1151. WRT_REG_DWORD(&reg->iobase_addr, 0x3020);
  1152. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1153. for (cnt = 0; cnt < 16; cnt++)
  1154. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1155. WRT_REG_DWORD(&reg->iobase_addr, 0x3030);
  1156. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1157. for (cnt = 0; cnt < 16; cnt++)
  1158. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1159. WRT_REG_DWORD(&reg->iobase_addr, 0x3040);
  1160. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1161. for (cnt = 0; cnt < 16; cnt++)
  1162. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1163. WRT_REG_DWORD(&reg->iobase_addr, 0x3050);
  1164. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1165. for (cnt = 0; cnt < 16; cnt++)
  1166. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1167. WRT_REG_DWORD(&reg->iobase_addr, 0x3060);
  1168. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1169. for (cnt = 0; cnt < 16; cnt++)
  1170. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1171. /* Fibre Protocol Module registers. */
  1172. iter_reg = fw->fpm_hdw_reg;
  1173. WRT_REG_DWORD(&reg->iobase_addr, 0x4000);
  1174. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1175. for (cnt = 0; cnt < 16; cnt++)
  1176. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1177. WRT_REG_DWORD(&reg->iobase_addr, 0x4010);
  1178. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1179. for (cnt = 0; cnt < 16; cnt++)
  1180. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1181. WRT_REG_DWORD(&reg->iobase_addr, 0x4020);
  1182. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1183. for (cnt = 0; cnt < 16; cnt++)
  1184. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1185. WRT_REG_DWORD(&reg->iobase_addr, 0x4030);
  1186. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1187. for (cnt = 0; cnt < 16; cnt++)
  1188. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1189. WRT_REG_DWORD(&reg->iobase_addr, 0x4040);
  1190. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1191. for (cnt = 0; cnt < 16; cnt++)
  1192. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1193. WRT_REG_DWORD(&reg->iobase_addr, 0x4050);
  1194. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1195. for (cnt = 0; cnt < 16; cnt++)
  1196. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1197. WRT_REG_DWORD(&reg->iobase_addr, 0x4060);
  1198. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1199. for (cnt = 0; cnt < 16; cnt++)
  1200. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1201. WRT_REG_DWORD(&reg->iobase_addr, 0x4070);
  1202. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1203. for (cnt = 0; cnt < 16; cnt++)
  1204. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1205. WRT_REG_DWORD(&reg->iobase_addr, 0x4080);
  1206. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1207. for (cnt = 0; cnt < 16; cnt++)
  1208. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1209. WRT_REG_DWORD(&reg->iobase_addr, 0x4090);
  1210. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1211. for (cnt = 0; cnt < 16; cnt++)
  1212. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1213. WRT_REG_DWORD(&reg->iobase_addr, 0x40A0);
  1214. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1215. for (cnt = 0; cnt < 16; cnt++)
  1216. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1217. WRT_REG_DWORD(&reg->iobase_addr, 0x40B0);
  1218. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1219. for (cnt = 0; cnt < 16; cnt++)
  1220. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1221. /* Frame Buffer registers. */
  1222. iter_reg = fw->fb_hdw_reg;
  1223. WRT_REG_DWORD(&reg->iobase_addr, 0x6000);
  1224. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1225. for (cnt = 0; cnt < 16; cnt++)
  1226. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1227. WRT_REG_DWORD(&reg->iobase_addr, 0x6010);
  1228. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1229. for (cnt = 0; cnt < 16; cnt++)
  1230. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1231. WRT_REG_DWORD(&reg->iobase_addr, 0x6020);
  1232. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1233. for (cnt = 0; cnt < 16; cnt++)
  1234. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1235. WRT_REG_DWORD(&reg->iobase_addr, 0x6030);
  1236. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1237. for (cnt = 0; cnt < 16; cnt++)
  1238. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1239. WRT_REG_DWORD(&reg->iobase_addr, 0x6040);
  1240. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1241. for (cnt = 0; cnt < 16; cnt++)
  1242. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1243. WRT_REG_DWORD(&reg->iobase_addr, 0x6100);
  1244. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1245. for (cnt = 0; cnt < 16; cnt++)
  1246. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1247. WRT_REG_DWORD(&reg->iobase_addr, 0x6130);
  1248. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1249. for (cnt = 0; cnt < 16; cnt++)
  1250. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1251. WRT_REG_DWORD(&reg->iobase_addr, 0x6150);
  1252. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1253. for (cnt = 0; cnt < 16; cnt++)
  1254. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1255. WRT_REG_DWORD(&reg->iobase_addr, 0x6170);
  1256. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1257. for (cnt = 0; cnt < 16; cnt++)
  1258. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1259. WRT_REG_DWORD(&reg->iobase_addr, 0x6190);
  1260. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1261. for (cnt = 0; cnt < 16; cnt++)
  1262. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1263. WRT_REG_DWORD(&reg->iobase_addr, 0x61B0);
  1264. dmp_reg = (uint32_t __iomem *)((uint8_t __iomem *)reg + 0xC0);
  1265. for (cnt = 0; cnt < 16; cnt++)
  1266. *iter_reg++ = RD_REG_DWORD(dmp_reg++);
  1267. /* Reset RISC. */
  1268. WRT_REG_DWORD(&reg->ctrl_status,
  1269. CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  1270. for (cnt = 0; cnt < 30000; cnt++) {
  1271. if ((RD_REG_DWORD(&reg->ctrl_status) &
  1272. CSRX_DMA_ACTIVE) == 0)
  1273. break;
  1274. udelay(10);
  1275. }
  1276. WRT_REG_DWORD(&reg->ctrl_status,
  1277. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  1278. RD_REG_DWORD(&reg->ctrl_status);
  1279. /* Wait for firmware to complete NVRAM accesses. */
  1280. udelay(5);
  1281. mb[0] = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  1282. for (cnt = 10000 ; cnt && mb[0]; cnt--) {
  1283. udelay(5);
  1284. mb[0] = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  1285. barrier();
  1286. }
  1287. udelay(20);
  1288. for (cnt = 0; cnt < 30000; cnt++) {
  1289. if ((RD_REG_DWORD(&reg->ctrl_status) &
  1290. CSRX_ISP_SOFT_RESET) == 0)
  1291. break;
  1292. udelay(10);
  1293. }
  1294. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  1295. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  1296. }
  1297. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  1298. rval == QLA_SUCCESS; cnt--) {
  1299. if (cnt)
  1300. udelay(100);
  1301. else
  1302. rval = QLA_FUNCTION_TIMEOUT;
  1303. }
  1304. /* Memory. */
  1305. if (rval == QLA_SUCCESS) {
  1306. /* Code RAM. */
  1307. risc_address = 0x20000;
  1308. WRT_REG_WORD(&reg->mailbox0, MBC_READ_RAM_EXTENDED);
  1309. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1310. }
  1311. for (cnt = 0; cnt < sizeof(fw->code_ram) / 4 && rval == QLA_SUCCESS;
  1312. cnt++, risc_address++) {
  1313. WRT_REG_WORD(&reg->mailbox1, LSW(risc_address));
  1314. WRT_REG_WORD(&reg->mailbox8, MSW(risc_address));
  1315. RD_REG_WORD(&reg->mailbox8);
  1316. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  1317. for (timer = 6000000; timer; timer--) {
  1318. /* Check for pending interrupts. */
  1319. stat = RD_REG_DWORD(&reg->host_status);
  1320. if (stat & HSRX_RISC_INT) {
  1321. stat &= 0xff;
  1322. if (stat == 0x1 || stat == 0x2 ||
  1323. stat == 0x10 || stat == 0x11) {
  1324. set_bit(MBX_INTERRUPT,
  1325. &ha->mbx_cmd_flags);
  1326. mb[0] = RD_REG_WORD(&reg->mailbox0);
  1327. mb[2] = RD_REG_WORD(&reg->mailbox2);
  1328. mb[3] = RD_REG_WORD(&reg->mailbox3);
  1329. WRT_REG_DWORD(&reg->hccr,
  1330. HCCRX_CLR_RISC_INT);
  1331. RD_REG_DWORD(&reg->hccr);
  1332. break;
  1333. }
  1334. /* Clear this intr; it wasn't a mailbox intr */
  1335. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  1336. RD_REG_DWORD(&reg->hccr);
  1337. }
  1338. udelay(5);
  1339. }
  1340. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  1341. rval = mb[0] & MBS_MASK;
  1342. fw->code_ram[cnt] = (mb[3] << 16) | mb[2];
  1343. } else {
  1344. rval = QLA_FUNCTION_FAILED;
  1345. }
  1346. }
  1347. if (rval == QLA_SUCCESS) {
  1348. /* External Memory. */
  1349. risc_address = 0x100000;
  1350. ext_mem_cnt = ha->fw_memory_size - 0x100000 + 1;
  1351. WRT_REG_WORD(&reg->mailbox0, MBC_READ_RAM_EXTENDED);
  1352. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1353. }
  1354. for (cnt = 0; cnt < ext_mem_cnt && rval == QLA_SUCCESS;
  1355. cnt++, risc_address++) {
  1356. WRT_REG_WORD(&reg->mailbox1, LSW(risc_address));
  1357. WRT_REG_WORD(&reg->mailbox8, MSW(risc_address));
  1358. RD_REG_WORD(&reg->mailbox8);
  1359. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  1360. for (timer = 6000000; timer; timer--) {
  1361. /* Check for pending interrupts. */
  1362. stat = RD_REG_DWORD(&reg->host_status);
  1363. if (stat & HSRX_RISC_INT) {
  1364. stat &= 0xff;
  1365. if (stat == 0x1 || stat == 0x2 ||
  1366. stat == 0x10 || stat == 0x11) {
  1367. set_bit(MBX_INTERRUPT,
  1368. &ha->mbx_cmd_flags);
  1369. mb[0] = RD_REG_WORD(&reg->mailbox0);
  1370. mb[2] = RD_REG_WORD(&reg->mailbox2);
  1371. mb[3] = RD_REG_WORD(&reg->mailbox3);
  1372. WRT_REG_DWORD(&reg->hccr,
  1373. HCCRX_CLR_RISC_INT);
  1374. RD_REG_DWORD(&reg->hccr);
  1375. break;
  1376. }
  1377. /* Clear this intr; it wasn't a mailbox intr */
  1378. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  1379. RD_REG_DWORD(&reg->hccr);
  1380. }
  1381. udelay(5);
  1382. }
  1383. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  1384. rval = mb[0] & MBS_MASK;
  1385. fw->ext_mem[cnt] = (mb[3] << 16) | mb[2];
  1386. } else {
  1387. rval = QLA_FUNCTION_FAILED;
  1388. }
  1389. }
  1390. if (rval != QLA_SUCCESS) {
  1391. qla_printk(KERN_WARNING, ha,
  1392. "Failed to dump firmware (%x)!!!\n", rval);
  1393. ha->fw_dumped = 0;
  1394. } else {
  1395. qla_printk(KERN_INFO, ha,
  1396. "Firmware dump saved to temp buffer (%ld/%p).\n",
  1397. ha->host_no, ha->fw_dump24);
  1398. ha->fw_dumped = 1;
  1399. }
  1400. qla24xx_fw_dump_failed:
  1401. if (!hardware_locked)
  1402. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1403. }
  1404. void
  1405. qla24xx_ascii_fw_dump(scsi_qla_host_t *ha)
  1406. {
  1407. uint32_t cnt;
  1408. char *uiter;
  1409. struct qla24xx_fw_dump *fw;
  1410. uint32_t ext_mem_cnt;
  1411. uiter = ha->fw_dump_buffer;
  1412. fw = ha->fw_dump24;
  1413. qla_uprintf(&uiter, "ISP FW Version %d.%02d.%02d Attributes %04x\n",
  1414. ha->fw_major_version, ha->fw_minor_version,
  1415. ha->fw_subminor_version, ha->fw_attributes);
  1416. qla_uprintf(&uiter, "\nHCCR Register\n%04x\n", fw->hccr);
  1417. qla_uprintf(&uiter, "\nHost Interface Registers");
  1418. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++) {
  1419. if (cnt % 8 == 0)
  1420. qla_uprintf(&uiter, "\n");
  1421. qla_uprintf(&uiter, "%08x ", fw->host_reg[cnt]);
  1422. }
  1423. qla_uprintf(&uiter, "\n\nMailbox Registers");
  1424. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++) {
  1425. if (cnt % 8 == 0)
  1426. qla_uprintf(&uiter, "\n");
  1427. qla_uprintf(&uiter, "%08x ", fw->mailbox_reg[cnt]);
  1428. }
  1429. qla_uprintf(&uiter, "\n\nXSEQ GP Registers");
  1430. for (cnt = 0; cnt < sizeof(fw->xseq_gp_reg) / 4; cnt++) {
  1431. if (cnt % 8 == 0)
  1432. qla_uprintf(&uiter, "\n");
  1433. qla_uprintf(&uiter, "%08x ", fw->xseq_gp_reg[cnt]);
  1434. }
  1435. qla_uprintf(&uiter, "\n\nXSEQ-0 Registers");
  1436. for (cnt = 0; cnt < sizeof(fw->xseq_0_reg) / 4; cnt++) {
  1437. if (cnt % 8 == 0)
  1438. qla_uprintf(&uiter, "\n");
  1439. qla_uprintf(&uiter, "%08x ", fw->xseq_0_reg[cnt]);
  1440. }
  1441. qla_uprintf(&uiter, "\n\nXSEQ-1 Registers");
  1442. for (cnt = 0; cnt < sizeof(fw->xseq_1_reg) / 4; cnt++) {
  1443. if (cnt % 8 == 0)
  1444. qla_uprintf(&uiter, "\n");
  1445. qla_uprintf(&uiter, "%08x ", fw->xseq_1_reg[cnt]);
  1446. }
  1447. qla_uprintf(&uiter, "\n\nRSEQ GP Registers");
  1448. for (cnt = 0; cnt < sizeof(fw->rseq_gp_reg) / 4; cnt++) {
  1449. if (cnt % 8 == 0)
  1450. qla_uprintf(&uiter, "\n");
  1451. qla_uprintf(&uiter, "%08x ", fw->rseq_gp_reg[cnt]);
  1452. }
  1453. qla_uprintf(&uiter, "\n\nRSEQ-0 Registers");
  1454. for (cnt = 0; cnt < sizeof(fw->rseq_0_reg) / 4; cnt++) {
  1455. if (cnt % 8 == 0)
  1456. qla_uprintf(&uiter, "\n");
  1457. qla_uprintf(&uiter, "%08x ", fw->rseq_0_reg[cnt]);
  1458. }
  1459. qla_uprintf(&uiter, "\n\nRSEQ-1 Registers");
  1460. for (cnt = 0; cnt < sizeof(fw->rseq_1_reg) / 4; cnt++) {
  1461. if (cnt % 8 == 0)
  1462. qla_uprintf(&uiter, "\n");
  1463. qla_uprintf(&uiter, "%08x ", fw->rseq_1_reg[cnt]);
  1464. }
  1465. qla_uprintf(&uiter, "\n\nRSEQ-2 Registers");
  1466. for (cnt = 0; cnt < sizeof(fw->rseq_2_reg) / 4; cnt++) {
  1467. if (cnt % 8 == 0)
  1468. qla_uprintf(&uiter, "\n");
  1469. qla_uprintf(&uiter, "%08x ", fw->rseq_2_reg[cnt]);
  1470. }
  1471. qla_uprintf(&uiter, "\n\nCommand DMA Registers");
  1472. for (cnt = 0; cnt < sizeof(fw->cmd_dma_reg) / 4; cnt++) {
  1473. if (cnt % 8 == 0)
  1474. qla_uprintf(&uiter, "\n");
  1475. qla_uprintf(&uiter, "%08x ", fw->cmd_dma_reg[cnt]);
  1476. }
  1477. qla_uprintf(&uiter, "\n\nRequest0 Queue DMA Channel Registers");
  1478. for (cnt = 0; cnt < sizeof(fw->req0_dma_reg) / 4; cnt++) {
  1479. if (cnt % 8 == 0)
  1480. qla_uprintf(&uiter, "\n");
  1481. qla_uprintf(&uiter, "%08x ", fw->req0_dma_reg[cnt]);
  1482. }
  1483. qla_uprintf(&uiter, "\n\nResponse0 Queue DMA Channel Registers");
  1484. for (cnt = 0; cnt < sizeof(fw->resp0_dma_reg) / 4; cnt++) {
  1485. if (cnt % 8 == 0)
  1486. qla_uprintf(&uiter, "\n");
  1487. qla_uprintf(&uiter, "%08x ", fw->resp0_dma_reg[cnt]);
  1488. }
  1489. qla_uprintf(&uiter, "\n\nRequest1 Queue DMA Channel Registers");
  1490. for (cnt = 0; cnt < sizeof(fw->req1_dma_reg) / 4; cnt++) {
  1491. if (cnt % 8 == 0)
  1492. qla_uprintf(&uiter, "\n");
  1493. qla_uprintf(&uiter, "%08x ", fw->req1_dma_reg[cnt]);
  1494. }
  1495. qla_uprintf(&uiter, "\n\nXMT0 Data DMA Registers");
  1496. for (cnt = 0; cnt < sizeof(fw->xmt0_dma_reg) / 4; cnt++) {
  1497. if (cnt % 8 == 0)
  1498. qla_uprintf(&uiter, "\n");
  1499. qla_uprintf(&uiter, "%08x ", fw->xmt0_dma_reg[cnt]);
  1500. }
  1501. qla_uprintf(&uiter, "\n\nXMT1 Data DMA Registers");
  1502. for (cnt = 0; cnt < sizeof(fw->xmt1_dma_reg) / 4; cnt++) {
  1503. if (cnt % 8 == 0)
  1504. qla_uprintf(&uiter, "\n");
  1505. qla_uprintf(&uiter, "%08x ", fw->xmt1_dma_reg[cnt]);
  1506. }
  1507. qla_uprintf(&uiter, "\n\nXMT2 Data DMA Registers");
  1508. for (cnt = 0; cnt < sizeof(fw->xmt2_dma_reg) / 4; cnt++) {
  1509. if (cnt % 8 == 0)
  1510. qla_uprintf(&uiter, "\n");
  1511. qla_uprintf(&uiter, "%08x ", fw->xmt2_dma_reg[cnt]);
  1512. }
  1513. qla_uprintf(&uiter, "\n\nXMT3 Data DMA Registers");
  1514. for (cnt = 0; cnt < sizeof(fw->xmt3_dma_reg) / 4; cnt++) {
  1515. if (cnt % 8 == 0)
  1516. qla_uprintf(&uiter, "\n");
  1517. qla_uprintf(&uiter, "%08x ", fw->xmt3_dma_reg[cnt]);
  1518. }
  1519. qla_uprintf(&uiter, "\n\nXMT4 Data DMA Registers");
  1520. for (cnt = 0; cnt < sizeof(fw->xmt4_dma_reg) / 4; cnt++) {
  1521. if (cnt % 8 == 0)
  1522. qla_uprintf(&uiter, "\n");
  1523. qla_uprintf(&uiter, "%08x ", fw->xmt4_dma_reg[cnt]);
  1524. }
  1525. qla_uprintf(&uiter, "\n\nXMT Data DMA Common Registers");
  1526. for (cnt = 0; cnt < sizeof(fw->xmt_data_dma_reg) / 4; cnt++) {
  1527. if (cnt % 8 == 0)
  1528. qla_uprintf(&uiter, "\n");
  1529. qla_uprintf(&uiter, "%08x ", fw->xmt_data_dma_reg[cnt]);
  1530. }
  1531. qla_uprintf(&uiter, "\n\nRCV Thread 0 Data DMA Registers");
  1532. for (cnt = 0; cnt < sizeof(fw->rcvt0_data_dma_reg) / 4; cnt++) {
  1533. if (cnt % 8 == 0)
  1534. qla_uprintf(&uiter, "\n");
  1535. qla_uprintf(&uiter, "%08x ", fw->rcvt0_data_dma_reg[cnt]);
  1536. }
  1537. qla_uprintf(&uiter, "\n\nRCV Thread 1 Data DMA Registers");
  1538. for (cnt = 0; cnt < sizeof(fw->rcvt1_data_dma_reg) / 4; cnt++) {
  1539. if (cnt % 8 == 0)
  1540. qla_uprintf(&uiter, "\n");
  1541. qla_uprintf(&uiter, "%08x ", fw->rcvt1_data_dma_reg[cnt]);
  1542. }
  1543. qla_uprintf(&uiter, "\n\nRISC GP Registers");
  1544. for (cnt = 0; cnt < sizeof(fw->risc_gp_reg) / 4; cnt++) {
  1545. if (cnt % 8 == 0)
  1546. qla_uprintf(&uiter, "\n");
  1547. qla_uprintf(&uiter, "%08x ", fw->risc_gp_reg[cnt]);
  1548. }
  1549. qla_uprintf(&uiter, "\n\nShadow Registers");
  1550. for (cnt = 0; cnt < sizeof(fw->shadow_reg) / 4; cnt++) {
  1551. if (cnt % 8 == 0)
  1552. qla_uprintf(&uiter, "\n");
  1553. qla_uprintf(&uiter, "%08x ", fw->shadow_reg[cnt]);
  1554. }
  1555. qla_uprintf(&uiter, "\n\nLMC Registers");
  1556. for (cnt = 0; cnt < sizeof(fw->lmc_reg) / 4; cnt++) {
  1557. if (cnt % 8 == 0)
  1558. qla_uprintf(&uiter, "\n");
  1559. qla_uprintf(&uiter, "%08x ", fw->lmc_reg[cnt]);
  1560. }
  1561. qla_uprintf(&uiter, "\n\nFPM Hardware Registers");
  1562. for (cnt = 0; cnt < sizeof(fw->fpm_hdw_reg) / 4; cnt++) {
  1563. if (cnt % 8 == 0)
  1564. qla_uprintf(&uiter, "\n");
  1565. qla_uprintf(&uiter, "%08x ", fw->fpm_hdw_reg[cnt]);
  1566. }
  1567. qla_uprintf(&uiter, "\n\nFB Hardware Registers");
  1568. for (cnt = 0; cnt < sizeof(fw->fb_hdw_reg) / 4; cnt++) {
  1569. if (cnt % 8 == 0)
  1570. qla_uprintf(&uiter, "\n");
  1571. qla_uprintf(&uiter, "%08x ", fw->fb_hdw_reg[cnt]);
  1572. }
  1573. qla_uprintf(&uiter, "\n\nCode RAM");
  1574. for (cnt = 0; cnt < sizeof (fw->code_ram) / 4; cnt++) {
  1575. if (cnt % 8 == 0) {
  1576. qla_uprintf(&uiter, "\n%08x: ", cnt + 0x20000);
  1577. }
  1578. qla_uprintf(&uiter, "%08x ", fw->code_ram[cnt]);
  1579. }
  1580. qla_uprintf(&uiter, "\n\nExternal Memory");
  1581. ext_mem_cnt = ha->fw_memory_size - 0x100000 + 1;
  1582. for (cnt = 0; cnt < ext_mem_cnt; cnt++) {
  1583. if (cnt % 8 == 0) {
  1584. qla_uprintf(&uiter, "\n%08x: ", cnt + 0x100000);
  1585. }
  1586. qla_uprintf(&uiter, "%08x ", fw->ext_mem[cnt]);
  1587. }
  1588. qla_uprintf(&uiter, "\n[<==END] ISP Debug Dump");
  1589. }
  1590. /****************************************************************************/
  1591. /* Driver Debug Functions. */
  1592. /****************************************************************************/
  1593. void
  1594. qla2x00_dump_regs(scsi_qla_host_t *ha)
  1595. {
  1596. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  1597. printk("Mailbox registers:\n");
  1598. printk("scsi(%ld): mbox 0 0x%04x \n",
  1599. ha->host_no, RD_MAILBOX_REG(ha, reg, 0));
  1600. printk("scsi(%ld): mbox 1 0x%04x \n",
  1601. ha->host_no, RD_MAILBOX_REG(ha, reg, 1));
  1602. printk("scsi(%ld): mbox 2 0x%04x \n",
  1603. ha->host_no, RD_MAILBOX_REG(ha, reg, 2));
  1604. printk("scsi(%ld): mbox 3 0x%04x \n",
  1605. ha->host_no, RD_MAILBOX_REG(ha, reg, 3));
  1606. printk("scsi(%ld): mbox 4 0x%04x \n",
  1607. ha->host_no, RD_MAILBOX_REG(ha, reg, 4));
  1608. printk("scsi(%ld): mbox 5 0x%04x \n",
  1609. ha->host_no, RD_MAILBOX_REG(ha, reg, 5));
  1610. }
  1611. void
  1612. qla2x00_dump_buffer(uint8_t * b, uint32_t size)
  1613. {
  1614. uint32_t cnt;
  1615. uint8_t c;
  1616. printk(" 0 1 2 3 4 5 6 7 8 9 "
  1617. "Ah Bh Ch Dh Eh Fh\n");
  1618. printk("----------------------------------------"
  1619. "----------------------\n");
  1620. for (cnt = 0; cnt < size;) {
  1621. c = *b++;
  1622. printk("%02x",(uint32_t) c);
  1623. cnt++;
  1624. if (!(cnt % 16))
  1625. printk("\n");
  1626. else
  1627. printk(" ");
  1628. }
  1629. if (cnt % 16)
  1630. printk("\n");
  1631. }
  1632. /**************************************************************************
  1633. * qla2x00_print_scsi_cmd
  1634. * Dumps out info about the scsi cmd and srb.
  1635. * Input
  1636. * cmd : struct scsi_cmnd
  1637. **************************************************************************/
  1638. void
  1639. qla2x00_print_scsi_cmd(struct scsi_cmnd * cmd)
  1640. {
  1641. int i;
  1642. struct scsi_qla_host *ha;
  1643. srb_t *sp;
  1644. ha = (struct scsi_qla_host *)cmd->device->host->hostdata;
  1645. sp = (srb_t *) cmd->SCp.ptr;
  1646. printk("SCSI Command @=0x%p, Handle=0x%p\n", cmd, cmd->host_scribble);
  1647. printk(" chan=0x%02x, target=0x%02x, lun=0x%02x, cmd_len=0x%02x\n",
  1648. cmd->device->channel, cmd->device->id, cmd->device->lun,
  1649. cmd->cmd_len);
  1650. printk(" CDB: ");
  1651. for (i = 0; i < cmd->cmd_len; i++) {
  1652. printk("0x%02x ", cmd->cmnd[i]);
  1653. }
  1654. printk("\n seg_cnt=%d, allowed=%d, retries=%d\n",
  1655. cmd->use_sg, cmd->allowed, cmd->retries);
  1656. printk(" request buffer=0x%p, request buffer len=0x%x\n",
  1657. cmd->request_buffer, cmd->request_bufflen);
  1658. printk(" tag=%d, transfersize=0x%x\n",
  1659. cmd->tag, cmd->transfersize);
  1660. printk(" serial_number=%lx, SP=%p\n", cmd->serial_number, sp);
  1661. printk(" data direction=%d\n", cmd->sc_data_direction);
  1662. if (!sp)
  1663. return;
  1664. printk(" sp flags=0x%x\n", sp->flags);
  1665. printk(" state=%d\n", sp->state);
  1666. }
  1667. void
  1668. qla2x00_dump_pkt(void *pkt)
  1669. {
  1670. uint32_t i;
  1671. uint8_t *data = (uint8_t *) pkt;
  1672. for (i = 0; i < 64; i++) {
  1673. if (!(i % 4))
  1674. printk("\n%02x: ", i);
  1675. printk("%02x ", data[i]);
  1676. }
  1677. printk("\n");
  1678. }
  1679. #if defined(QL_DEBUG_ROUTINES)
  1680. /*
  1681. * qla2x00_formatted_dump_buffer
  1682. * Prints string plus buffer.
  1683. *
  1684. * Input:
  1685. * string = Null terminated string (no newline at end).
  1686. * buffer = buffer address.
  1687. * wd_size = word size 8, 16, 32 or 64 bits
  1688. * count = number of words.
  1689. */
  1690. void
  1691. qla2x00_formatted_dump_buffer(char *string, uint8_t * buffer,
  1692. uint8_t wd_size, uint32_t count)
  1693. {
  1694. uint32_t cnt;
  1695. uint16_t *buf16;
  1696. uint32_t *buf32;
  1697. if (strcmp(string, "") != 0)
  1698. printk("%s\n",string);
  1699. switch (wd_size) {
  1700. case 8:
  1701. printk(" 0 1 2 3 4 5 6 7 "
  1702. "8 9 Ah Bh Ch Dh Eh Fh\n");
  1703. printk("-----------------------------------------"
  1704. "-------------------------------------\n");
  1705. for (cnt = 1; cnt <= count; cnt++, buffer++) {
  1706. printk("%02x",*buffer);
  1707. if (cnt % 16 == 0)
  1708. printk("\n");
  1709. else
  1710. printk(" ");
  1711. }
  1712. if (cnt % 16 != 0)
  1713. printk("\n");
  1714. break;
  1715. case 16:
  1716. printk(" 0 2 4 6 8 Ah "
  1717. " Ch Eh\n");
  1718. printk("-----------------------------------------"
  1719. "-------------\n");
  1720. buf16 = (uint16_t *) buffer;
  1721. for (cnt = 1; cnt <= count; cnt++, buf16++) {
  1722. printk("%4x",*buf16);
  1723. if (cnt % 8 == 0)
  1724. printk("\n");
  1725. else if (*buf16 < 10)
  1726. printk(" ");
  1727. else
  1728. printk(" ");
  1729. }
  1730. if (cnt % 8 != 0)
  1731. printk("\n");
  1732. break;
  1733. case 32:
  1734. printk(" 0 4 8 Ch\n");
  1735. printk("------------------------------------------\n");
  1736. buf32 = (uint32_t *) buffer;
  1737. for (cnt = 1; cnt <= count; cnt++, buf32++) {
  1738. printk("%8x", *buf32);
  1739. if (cnt % 4 == 0)
  1740. printk("\n");
  1741. else if (*buf32 < 10)
  1742. printk(" ");
  1743. else
  1744. printk(" ");
  1745. }
  1746. if (cnt % 4 != 0)
  1747. printk("\n");
  1748. break;
  1749. default:
  1750. break;
  1751. }
  1752. }
  1753. #endif