dib3000mc.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918
  1. /*
  2. * Frontend driver for mobile DVB-T demodulator DiBcom 3000P/M-C
  3. * DiBcom (http://www.dibcom.fr/)
  4. *
  5. * Copyright (C) 2004-5 Patrick Boettcher (patrick.boettcher@desy.de)
  6. *
  7. * based on GPL code from DiBCom, which has
  8. *
  9. * Copyright (C) 2004 Amaury Demol for DiBcom (ademol@dibcom.fr)
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation, version 2.
  14. *
  15. * Acknowledgements
  16. *
  17. * Amaury Demol (ademol@dibcom.fr) from DiBcom for providing specs and driver
  18. * sources, on which this driver (and the dvb-dibusb) are based.
  19. *
  20. * see Documentation/dvb/README.dibusb for more information
  21. *
  22. */
  23. #include <linux/config.h>
  24. #include <linux/kernel.h>
  25. #include <linux/version.h>
  26. #include <linux/module.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/init.h>
  29. #include <linux/delay.h>
  30. #include "dib3000-common.h"
  31. #include "dib3000mc_priv.h"
  32. #include "dib3000.h"
  33. /* Version information */
  34. #define DRIVER_VERSION "0.1"
  35. #define DRIVER_DESC "DiBcom 3000M-C DVB-T demodulator"
  36. #define DRIVER_AUTHOR "Patrick Boettcher, patrick.boettcher@desy.de"
  37. #ifdef CONFIG_DVB_DIBCOM_DEBUG
  38. static int debug;
  39. module_param(debug, int, 0644);
  40. MODULE_PARM_DESC(debug, "set debugging level (1=info,2=xfer,4=setfe,8=getfe,16=stat (|-able)).");
  41. #endif
  42. #define deb_info(args...) dprintk(0x01,args)
  43. #define deb_xfer(args...) dprintk(0x02,args)
  44. #define deb_setf(args...) dprintk(0x04,args)
  45. #define deb_getf(args...) dprintk(0x08,args)
  46. #define deb_stat(args...) dprintk(0x10,args)
  47. static int dib3000mc_set_impulse_noise(struct dib3000_state * state, int mode,
  48. fe_transmit_mode_t transmission_mode, fe_bandwidth_t bandwidth)
  49. {
  50. switch (transmission_mode) {
  51. case TRANSMISSION_MODE_2K:
  52. wr_foreach(dib3000mc_reg_fft,dib3000mc_fft_modes[0]);
  53. break;
  54. case TRANSMISSION_MODE_8K:
  55. wr_foreach(dib3000mc_reg_fft,dib3000mc_fft_modes[1]);
  56. break;
  57. default:
  58. break;
  59. }
  60. switch (bandwidth) {
  61. /* case BANDWIDTH_5_MHZ:
  62. wr_foreach(dib3000mc_reg_impulse_noise,dib3000mc_impluse_noise[0]);
  63. break; */
  64. case BANDWIDTH_6_MHZ:
  65. wr_foreach(dib3000mc_reg_impulse_noise,dib3000mc_impluse_noise[1]);
  66. break;
  67. case BANDWIDTH_7_MHZ:
  68. wr_foreach(dib3000mc_reg_impulse_noise,dib3000mc_impluse_noise[2]);
  69. break;
  70. case BANDWIDTH_8_MHZ:
  71. wr_foreach(dib3000mc_reg_impulse_noise,dib3000mc_impluse_noise[3]);
  72. break;
  73. default:
  74. break;
  75. }
  76. switch (mode) {
  77. case 0: /* no impulse */ /* fall through */
  78. wr_foreach(dib3000mc_reg_imp_noise_ctl,dib3000mc_imp_noise_ctl[0]);
  79. break;
  80. case 1: /* new algo */
  81. wr_foreach(dib3000mc_reg_imp_noise_ctl,dib3000mc_imp_noise_ctl[1]);
  82. set_or(DIB3000MC_REG_IMP_NOISE_55,DIB3000MC_IMP_NEW_ALGO(0)); /* gives 1<<10 */
  83. break;
  84. default: /* old algo */
  85. wr_foreach(dib3000mc_reg_imp_noise_ctl,dib3000mc_imp_noise_ctl[3]);
  86. break;
  87. }
  88. return 0;
  89. }
  90. static int dib3000mc_set_timing(struct dib3000_state *state, int upd_offset,
  91. fe_transmit_mode_t fft, fe_bandwidth_t bw)
  92. {
  93. u16 timf_msb,timf_lsb;
  94. s32 tim_offset,tim_sgn;
  95. u64 comp1,comp2,comp=0;
  96. switch (bw) {
  97. case BANDWIDTH_8_MHZ: comp = DIB3000MC_CLOCK_REF*8; break;
  98. case BANDWIDTH_7_MHZ: comp = DIB3000MC_CLOCK_REF*7; break;
  99. case BANDWIDTH_6_MHZ: comp = DIB3000MC_CLOCK_REF*6; break;
  100. default: err("unknown bandwidth (%d)",bw); break;
  101. }
  102. timf_msb = (comp >> 16) & 0xff;
  103. timf_lsb = (comp & 0xffff);
  104. // Update the timing offset ;
  105. if (upd_offset > 0) {
  106. if (!state->timing_offset_comp_done) {
  107. msleep(200);
  108. state->timing_offset_comp_done = 1;
  109. }
  110. tim_offset = rd(DIB3000MC_REG_TIMING_OFFS_MSB);
  111. if ((tim_offset & 0x2000) == 0x2000)
  112. tim_offset |= 0xC000;
  113. if (fft == TRANSMISSION_MODE_2K)
  114. tim_offset <<= 2;
  115. state->timing_offset += tim_offset;
  116. }
  117. tim_offset = state->timing_offset;
  118. if (tim_offset < 0) {
  119. tim_sgn = 1;
  120. tim_offset = -tim_offset;
  121. } else
  122. tim_sgn = 0;
  123. comp1 = (u32)tim_offset * (u32)timf_lsb ;
  124. comp2 = (u32)tim_offset * (u32)timf_msb ;
  125. comp = ((comp1 >> 16) + comp2) >> 7;
  126. if (tim_sgn == 0)
  127. comp = (u32)(timf_msb << 16) + (u32) timf_lsb + comp;
  128. else
  129. comp = (u32)(timf_msb << 16) + (u32) timf_lsb - comp ;
  130. timf_msb = (comp >> 16) & 0xff;
  131. timf_lsb = comp & 0xffff;
  132. wr(DIB3000MC_REG_TIMING_FREQ_MSB,timf_msb);
  133. wr(DIB3000MC_REG_TIMING_FREQ_LSB,timf_lsb);
  134. return 0;
  135. }
  136. static int dib3000mc_init_auto_scan(struct dib3000_state *state, fe_bandwidth_t bw, int boost)
  137. {
  138. if (boost) {
  139. wr(DIB3000MC_REG_SCAN_BOOST,DIB3000MC_SCAN_BOOST_ON);
  140. } else {
  141. wr(DIB3000MC_REG_SCAN_BOOST,DIB3000MC_SCAN_BOOST_OFF);
  142. }
  143. switch (bw) {
  144. case BANDWIDTH_8_MHZ:
  145. wr_foreach(dib3000mc_reg_bandwidth,dib3000mc_bandwidth_8mhz);
  146. break;
  147. case BANDWIDTH_7_MHZ:
  148. wr_foreach(dib3000mc_reg_bandwidth,dib3000mc_bandwidth_7mhz);
  149. break;
  150. case BANDWIDTH_6_MHZ:
  151. wr_foreach(dib3000mc_reg_bandwidth,dib3000mc_bandwidth_6mhz);
  152. break;
  153. /* case BANDWIDTH_5_MHZ:
  154. wr_foreach(dib3000mc_reg_bandwidth,dib3000mc_bandwidth_5mhz);
  155. break;*/
  156. case BANDWIDTH_AUTO:
  157. return -EOPNOTSUPP;
  158. default:
  159. err("unknown bandwidth value (%d).",bw);
  160. return -EINVAL;
  161. }
  162. if (boost) {
  163. u32 timeout = (rd(DIB3000MC_REG_BW_TIMOUT_MSB) << 16) +
  164. rd(DIB3000MC_REG_BW_TIMOUT_LSB);
  165. timeout *= 85; timeout >>= 7;
  166. wr(DIB3000MC_REG_BW_TIMOUT_MSB,(timeout >> 16) & 0xffff);
  167. wr(DIB3000MC_REG_BW_TIMOUT_LSB,timeout & 0xffff);
  168. }
  169. return 0;
  170. }
  171. static int dib3000mc_set_adp_cfg(struct dib3000_state *state, fe_modulation_t con)
  172. {
  173. switch (con) {
  174. case QAM_64:
  175. wr_foreach(dib3000mc_reg_adp_cfg,dib3000mc_adp_cfg[2]);
  176. break;
  177. case QAM_16:
  178. wr_foreach(dib3000mc_reg_adp_cfg,dib3000mc_adp_cfg[1]);
  179. break;
  180. case QPSK:
  181. wr_foreach(dib3000mc_reg_adp_cfg,dib3000mc_adp_cfg[0]);
  182. break;
  183. case QAM_AUTO:
  184. break;
  185. default:
  186. warn("unkown constellation.");
  187. break;
  188. }
  189. return 0;
  190. }
  191. static int dib3000mc_set_general_cfg(struct dib3000_state *state, struct dvb_frontend_parameters *fep, int *auto_val)
  192. {
  193. struct dvb_ofdm_parameters *ofdm = &fep->u.ofdm;
  194. fe_code_rate_t fe_cr = FEC_NONE;
  195. u8 fft=0, guard=0, qam=0, alpha=0, sel_hp=0, cr=0, hrch=0;
  196. int seq;
  197. switch (ofdm->transmission_mode) {
  198. case TRANSMISSION_MODE_2K: fft = DIB3000_TRANSMISSION_MODE_2K; break;
  199. case TRANSMISSION_MODE_8K: fft = DIB3000_TRANSMISSION_MODE_8K; break;
  200. case TRANSMISSION_MODE_AUTO: break;
  201. default: return -EINVAL;
  202. }
  203. switch (ofdm->guard_interval) {
  204. case GUARD_INTERVAL_1_32: guard = DIB3000_GUARD_TIME_1_32; break;
  205. case GUARD_INTERVAL_1_16: guard = DIB3000_GUARD_TIME_1_16; break;
  206. case GUARD_INTERVAL_1_8: guard = DIB3000_GUARD_TIME_1_8; break;
  207. case GUARD_INTERVAL_1_4: guard = DIB3000_GUARD_TIME_1_4; break;
  208. case GUARD_INTERVAL_AUTO: break;
  209. default: return -EINVAL;
  210. }
  211. switch (ofdm->constellation) {
  212. case QPSK: qam = DIB3000_CONSTELLATION_QPSK; break;
  213. case QAM_16: qam = DIB3000_CONSTELLATION_16QAM; break;
  214. case QAM_64: qam = DIB3000_CONSTELLATION_64QAM; break;
  215. case QAM_AUTO: break;
  216. default: return -EINVAL;
  217. }
  218. switch (ofdm->hierarchy_information) {
  219. case HIERARCHY_NONE: /* fall through */
  220. case HIERARCHY_1: alpha = DIB3000_ALPHA_1; break;
  221. case HIERARCHY_2: alpha = DIB3000_ALPHA_2; break;
  222. case HIERARCHY_4: alpha = DIB3000_ALPHA_4; break;
  223. case HIERARCHY_AUTO: break;
  224. default: return -EINVAL;
  225. }
  226. if (ofdm->hierarchy_information == HIERARCHY_NONE) {
  227. hrch = DIB3000_HRCH_OFF;
  228. sel_hp = DIB3000_SELECT_HP;
  229. fe_cr = ofdm->code_rate_HP;
  230. } else if (ofdm->hierarchy_information != HIERARCHY_AUTO) {
  231. hrch = DIB3000_HRCH_ON;
  232. sel_hp = DIB3000_SELECT_LP;
  233. fe_cr = ofdm->code_rate_LP;
  234. }
  235. switch (fe_cr) {
  236. case FEC_1_2: cr = DIB3000_FEC_1_2; break;
  237. case FEC_2_3: cr = DIB3000_FEC_2_3; break;
  238. case FEC_3_4: cr = DIB3000_FEC_3_4; break;
  239. case FEC_5_6: cr = DIB3000_FEC_5_6; break;
  240. case FEC_7_8: cr = DIB3000_FEC_7_8; break;
  241. case FEC_NONE: break;
  242. case FEC_AUTO: break;
  243. default: return -EINVAL;
  244. }
  245. wr(DIB3000MC_REG_DEMOD_PARM,DIB3000MC_DEMOD_PARM(alpha,qam,guard,fft));
  246. wr(DIB3000MC_REG_HRCH_PARM,DIB3000MC_HRCH_PARM(sel_hp,cr,hrch));
  247. switch (fep->inversion) {
  248. case INVERSION_OFF:
  249. wr(DIB3000MC_REG_SET_DDS_FREQ_MSB,DIB3000MC_DDS_FREQ_MSB_INV_OFF);
  250. break;
  251. case INVERSION_AUTO: /* fall through */
  252. case INVERSION_ON:
  253. wr(DIB3000MC_REG_SET_DDS_FREQ_MSB,DIB3000MC_DDS_FREQ_MSB_INV_ON);
  254. break;
  255. default:
  256. return -EINVAL;
  257. }
  258. seq = dib3000_seq
  259. [ofdm->transmission_mode == TRANSMISSION_MODE_AUTO]
  260. [ofdm->guard_interval == GUARD_INTERVAL_AUTO]
  261. [fep->inversion == INVERSION_AUTO];
  262. deb_setf("seq? %d\n", seq);
  263. wr(DIB3000MC_REG_SEQ_TPS,DIB3000MC_SEQ_TPS(seq,1));
  264. *auto_val = ofdm->constellation == QAM_AUTO ||
  265. ofdm->hierarchy_information == HIERARCHY_AUTO ||
  266. ofdm->guard_interval == GUARD_INTERVAL_AUTO ||
  267. ofdm->transmission_mode == TRANSMISSION_MODE_AUTO ||
  268. fe_cr == FEC_AUTO ||
  269. fep->inversion == INVERSION_AUTO;
  270. return 0;
  271. }
  272. static int dib3000mc_get_frontend(struct dvb_frontend* fe,
  273. struct dvb_frontend_parameters *fep)
  274. {
  275. struct dib3000_state* state = fe->demodulator_priv;
  276. struct dvb_ofdm_parameters *ofdm = &fep->u.ofdm;
  277. fe_code_rate_t *cr;
  278. u16 tps_val,cr_val;
  279. int inv_test1,inv_test2;
  280. u32 dds_val, threshold = 0x1000000;
  281. if (!(rd(DIB3000MC_REG_LOCK_507) & DIB3000MC_LOCK_507))
  282. return 0;
  283. dds_val = (rd(DIB3000MC_REG_DDS_FREQ_MSB) << 16) + rd(DIB3000MC_REG_DDS_FREQ_LSB);
  284. deb_getf("DDS_FREQ: %6x\n",dds_val);
  285. if (dds_val < threshold)
  286. inv_test1 = 0;
  287. else if (dds_val == threshold)
  288. inv_test1 = 1;
  289. else
  290. inv_test1 = 2;
  291. dds_val = (rd(DIB3000MC_REG_SET_DDS_FREQ_MSB) << 16) + rd(DIB3000MC_REG_SET_DDS_FREQ_LSB);
  292. deb_getf("DDS_SET_FREQ: %6x\n",dds_val);
  293. if (dds_val < threshold)
  294. inv_test2 = 0;
  295. else if (dds_val == threshold)
  296. inv_test2 = 1;
  297. else
  298. inv_test2 = 2;
  299. fep->inversion =
  300. ((inv_test2 == 2) && (inv_test1==1 || inv_test1==0)) ||
  301. ((inv_test2 == 0) && (inv_test1==1 || inv_test1==2)) ?
  302. INVERSION_ON : INVERSION_OFF;
  303. deb_getf("inversion %d %d, %d\n", inv_test2, inv_test1, fep->inversion);
  304. fep->frequency = state->last_tuned_freq;
  305. fep->u.ofdm.bandwidth= state->last_tuned_bw;
  306. tps_val = rd(DIB3000MC_REG_TUNING_PARM);
  307. switch (DIB3000MC_TP_QAM(tps_val)) {
  308. case DIB3000_CONSTELLATION_QPSK:
  309. deb_getf("QPSK ");
  310. ofdm->constellation = QPSK;
  311. break;
  312. case DIB3000_CONSTELLATION_16QAM:
  313. deb_getf("QAM16 ");
  314. ofdm->constellation = QAM_16;
  315. break;
  316. case DIB3000_CONSTELLATION_64QAM:
  317. deb_getf("QAM64 ");
  318. ofdm->constellation = QAM_64;
  319. break;
  320. default:
  321. err("Unexpected constellation returned by TPS (%d)", tps_val);
  322. break;
  323. }
  324. if (DIB3000MC_TP_HRCH(tps_val)) {
  325. deb_getf("HRCH ON ");
  326. cr = &ofdm->code_rate_LP;
  327. ofdm->code_rate_HP = FEC_NONE;
  328. switch (DIB3000MC_TP_ALPHA(tps_val)) {
  329. case DIB3000_ALPHA_0:
  330. deb_getf("HIERARCHY_NONE ");
  331. ofdm->hierarchy_information = HIERARCHY_NONE;
  332. break;
  333. case DIB3000_ALPHA_1:
  334. deb_getf("HIERARCHY_1 ");
  335. ofdm->hierarchy_information = HIERARCHY_1;
  336. break;
  337. case DIB3000_ALPHA_2:
  338. deb_getf("HIERARCHY_2 ");
  339. ofdm->hierarchy_information = HIERARCHY_2;
  340. break;
  341. case DIB3000_ALPHA_4:
  342. deb_getf("HIERARCHY_4 ");
  343. ofdm->hierarchy_information = HIERARCHY_4;
  344. break;
  345. default:
  346. err("Unexpected ALPHA value returned by TPS (%d)", tps_val);
  347. break;
  348. }
  349. cr_val = DIB3000MC_TP_FEC_CR_LP(tps_val);
  350. } else {
  351. deb_getf("HRCH OFF ");
  352. cr = &ofdm->code_rate_HP;
  353. ofdm->code_rate_LP = FEC_NONE;
  354. ofdm->hierarchy_information = HIERARCHY_NONE;
  355. cr_val = DIB3000MC_TP_FEC_CR_HP(tps_val);
  356. }
  357. switch (cr_val) {
  358. case DIB3000_FEC_1_2:
  359. deb_getf("FEC_1_2 ");
  360. *cr = FEC_1_2;
  361. break;
  362. case DIB3000_FEC_2_3:
  363. deb_getf("FEC_2_3 ");
  364. *cr = FEC_2_3;
  365. break;
  366. case DIB3000_FEC_3_4:
  367. deb_getf("FEC_3_4 ");
  368. *cr = FEC_3_4;
  369. break;
  370. case DIB3000_FEC_5_6:
  371. deb_getf("FEC_5_6 ");
  372. *cr = FEC_4_5;
  373. break;
  374. case DIB3000_FEC_7_8:
  375. deb_getf("FEC_7_8 ");
  376. *cr = FEC_7_8;
  377. break;
  378. default:
  379. err("Unexpected FEC returned by TPS (%d)", tps_val);
  380. break;
  381. }
  382. switch (DIB3000MC_TP_GUARD(tps_val)) {
  383. case DIB3000_GUARD_TIME_1_32:
  384. deb_getf("GUARD_INTERVAL_1_32 ");
  385. ofdm->guard_interval = GUARD_INTERVAL_1_32;
  386. break;
  387. case DIB3000_GUARD_TIME_1_16:
  388. deb_getf("GUARD_INTERVAL_1_16 ");
  389. ofdm->guard_interval = GUARD_INTERVAL_1_16;
  390. break;
  391. case DIB3000_GUARD_TIME_1_8:
  392. deb_getf("GUARD_INTERVAL_1_8 ");
  393. ofdm->guard_interval = GUARD_INTERVAL_1_8;
  394. break;
  395. case DIB3000_GUARD_TIME_1_4:
  396. deb_getf("GUARD_INTERVAL_1_4 ");
  397. ofdm->guard_interval = GUARD_INTERVAL_1_4;
  398. break;
  399. default:
  400. err("Unexpected Guard Time returned by TPS (%d)", tps_val);
  401. break;
  402. }
  403. switch (DIB3000MC_TP_FFT(tps_val)) {
  404. case DIB3000_TRANSMISSION_MODE_2K:
  405. deb_getf("TRANSMISSION_MODE_2K ");
  406. ofdm->transmission_mode = TRANSMISSION_MODE_2K;
  407. break;
  408. case DIB3000_TRANSMISSION_MODE_8K:
  409. deb_getf("TRANSMISSION_MODE_8K ");
  410. ofdm->transmission_mode = TRANSMISSION_MODE_8K;
  411. break;
  412. default:
  413. err("unexpected transmission mode return by TPS (%d)", tps_val);
  414. break;
  415. }
  416. deb_getf("\n");
  417. return 0;
  418. }
  419. static int dib3000mc_set_frontend(struct dvb_frontend* fe,
  420. struct dvb_frontend_parameters *fep, int tuner)
  421. {
  422. struct dib3000_state* state = fe->demodulator_priv;
  423. struct dvb_ofdm_parameters *ofdm = &fep->u.ofdm;
  424. int search_state,auto_val;
  425. u16 val;
  426. if (tuner && state->config.pll_set) { /* initial call from dvb */
  427. state->config.pll_set(fe,fep);
  428. state->last_tuned_freq = fep->frequency;
  429. // if (!scanboost) {
  430. dib3000mc_set_timing(state,0,ofdm->transmission_mode,ofdm->bandwidth);
  431. dib3000mc_init_auto_scan(state, ofdm->bandwidth, 0);
  432. state->last_tuned_bw = ofdm->bandwidth;
  433. wr_foreach(dib3000mc_reg_agc_bandwidth,dib3000mc_agc_bandwidth);
  434. wr(DIB3000MC_REG_RESTART,DIB3000MC_RESTART_AGC);
  435. wr(DIB3000MC_REG_RESTART,DIB3000MC_RESTART_OFF);
  436. /* Default cfg isi offset adp */
  437. wr_foreach(dib3000mc_reg_offset,dib3000mc_offset[0]);
  438. wr(DIB3000MC_REG_ISI,DIB3000MC_ISI_DEFAULT | DIB3000MC_ISI_INHIBIT);
  439. dib3000mc_set_adp_cfg(state,ofdm->constellation);
  440. wr(DIB3000MC_REG_UNK_133,DIB3000MC_UNK_133);
  441. wr_foreach(dib3000mc_reg_bandwidth_general,dib3000mc_bandwidth_general);
  442. /* power smoothing */
  443. if (ofdm->bandwidth != BANDWIDTH_8_MHZ) {
  444. wr_foreach(dib3000mc_reg_bw,dib3000mc_bw[0]);
  445. } else {
  446. wr_foreach(dib3000mc_reg_bw,dib3000mc_bw[3]);
  447. }
  448. auto_val = 0;
  449. dib3000mc_set_general_cfg(state,fep,&auto_val);
  450. dib3000mc_set_impulse_noise(state,0,ofdm->constellation,ofdm->bandwidth);
  451. val = rd(DIB3000MC_REG_DEMOD_PARM);
  452. wr(DIB3000MC_REG_DEMOD_PARM,val|DIB3000MC_DEMOD_RST_DEMOD_ON);
  453. wr(DIB3000MC_REG_DEMOD_PARM,val);
  454. // }
  455. msleep(70);
  456. /* something has to be auto searched */
  457. if (auto_val) {
  458. int as_count=0;
  459. deb_setf("autosearch enabled.\n");
  460. val = rd(DIB3000MC_REG_DEMOD_PARM);
  461. wr(DIB3000MC_REG_DEMOD_PARM,val | DIB3000MC_DEMOD_RST_AUTO_SRCH_ON);
  462. wr(DIB3000MC_REG_DEMOD_PARM,val);
  463. while ((search_state = dib3000_search_status(
  464. rd(DIB3000MC_REG_AS_IRQ),1)) < 0 && as_count++ < 100)
  465. msleep(10);
  466. deb_info("search_state after autosearch %d after %d checks\n",search_state,as_count);
  467. if (search_state == 1) {
  468. struct dvb_frontend_parameters feps;
  469. if (dib3000mc_get_frontend(fe, &feps) == 0) {
  470. deb_setf("reading tuning data from frontend succeeded.\n");
  471. return dib3000mc_set_frontend(fe, &feps, 0);
  472. }
  473. }
  474. } else {
  475. dib3000mc_set_impulse_noise(state,0,ofdm->transmission_mode,ofdm->bandwidth);
  476. wr(DIB3000MC_REG_ISI,DIB3000MC_ISI_DEFAULT|DIB3000MC_ISI_ACTIVATE);
  477. dib3000mc_set_adp_cfg(state,ofdm->constellation);
  478. /* set_offset_cfg */
  479. wr_foreach(dib3000mc_reg_offset,
  480. dib3000mc_offset[(ofdm->transmission_mode == TRANSMISSION_MODE_8K)+1]);
  481. }
  482. } else { /* second call, after autosearch (fka: set_WithKnownParams) */
  483. // dib3000mc_set_timing(state,1,ofdm->transmission_mode,ofdm->bandwidth);
  484. auto_val = 0;
  485. dib3000mc_set_general_cfg(state,fep,&auto_val);
  486. if (auto_val)
  487. deb_info("auto_val is true, even though an auto search was already performed.\n");
  488. dib3000mc_set_impulse_noise(state,0,ofdm->constellation,ofdm->bandwidth);
  489. val = rd(DIB3000MC_REG_DEMOD_PARM);
  490. wr(DIB3000MC_REG_DEMOD_PARM,val | DIB3000MC_DEMOD_RST_AUTO_SRCH_ON);
  491. wr(DIB3000MC_REG_DEMOD_PARM,val);
  492. msleep(30);
  493. wr(DIB3000MC_REG_ISI,DIB3000MC_ISI_DEFAULT|DIB3000MC_ISI_ACTIVATE);
  494. dib3000mc_set_adp_cfg(state,ofdm->constellation);
  495. wr_foreach(dib3000mc_reg_offset,
  496. dib3000mc_offset[(ofdm->transmission_mode == TRANSMISSION_MODE_8K)+1]);
  497. }
  498. return 0;
  499. }
  500. static int dib3000mc_fe_init(struct dvb_frontend* fe, int mobile_mode)
  501. {
  502. struct dib3000_state *state = fe->demodulator_priv;
  503. deb_info("init start\n");
  504. state->timing_offset = 0;
  505. state->timing_offset_comp_done = 0;
  506. wr(DIB3000MC_REG_RESTART,DIB3000MC_RESTART_CONFIG);
  507. wr(DIB3000MC_REG_RESTART,DIB3000MC_RESTART_OFF);
  508. wr(DIB3000MC_REG_CLK_CFG_1,DIB3000MC_CLK_CFG_1_POWER_UP);
  509. wr(DIB3000MC_REG_CLK_CFG_2,DIB3000MC_CLK_CFG_2_PUP_MOBILE);
  510. wr(DIB3000MC_REG_CLK_CFG_3,DIB3000MC_CLK_CFG_3_POWER_UP);
  511. wr(DIB3000MC_REG_CLK_CFG_7,DIB3000MC_CLK_CFG_7_INIT);
  512. wr(DIB3000MC_REG_RST_UNC,DIB3000MC_RST_UNC_OFF);
  513. wr(DIB3000MC_REG_UNK_19,DIB3000MC_UNK_19);
  514. wr(33,5);
  515. wr(36,81);
  516. wr(DIB3000MC_REG_UNK_88,DIB3000MC_UNK_88);
  517. wr(DIB3000MC_REG_UNK_99,DIB3000MC_UNK_99);
  518. wr(DIB3000MC_REG_UNK_111,DIB3000MC_UNK_111_PH_N_MODE_0); /* phase noise algo off */
  519. /* mobile mode - portable reception */
  520. wr_foreach(dib3000mc_reg_mobile_mode,dib3000mc_mobile_mode[1]);
  521. /* TUNER_PANASONIC_ENV57H12D5: */
  522. wr_foreach(dib3000mc_reg_agc_bandwidth,dib3000mc_agc_bandwidth);
  523. wr_foreach(dib3000mc_reg_agc_bandwidth_general,dib3000mc_agc_bandwidth_general);
  524. wr_foreach(dib3000mc_reg_agc,dib3000mc_agc_tuner[1]);
  525. wr(DIB3000MC_REG_UNK_110,DIB3000MC_UNK_110);
  526. wr(26,0x6680);
  527. wr(DIB3000MC_REG_UNK_1,DIB3000MC_UNK_1);
  528. wr(DIB3000MC_REG_UNK_2,DIB3000MC_UNK_2);
  529. wr(DIB3000MC_REG_UNK_3,DIB3000MC_UNK_3);
  530. wr(DIB3000MC_REG_SEQ_TPS,DIB3000MC_SEQ_TPS_DEFAULT);
  531. wr_foreach(dib3000mc_reg_bandwidth,dib3000mc_bandwidth_8mhz);
  532. wr_foreach(dib3000mc_reg_bandwidth_general,dib3000mc_bandwidth_general);
  533. wr(DIB3000MC_REG_UNK_4,DIB3000MC_UNK_4);
  534. wr(DIB3000MC_REG_SET_DDS_FREQ_MSB,DIB3000MC_DDS_FREQ_MSB_INV_OFF);
  535. wr(DIB3000MC_REG_SET_DDS_FREQ_LSB,DIB3000MC_DDS_FREQ_LSB);
  536. dib3000mc_set_timing(state,0,TRANSMISSION_MODE_8K,BANDWIDTH_8_MHZ);
  537. // wr_foreach(dib3000mc_reg_timing_freq,dib3000mc_timing_freq[3]);
  538. wr(DIB3000MC_REG_UNK_120,DIB3000MC_UNK_120);
  539. wr(DIB3000MC_REG_UNK_134,DIB3000MC_UNK_134);
  540. wr(DIB3000MC_REG_FEC_CFG,DIB3000MC_FEC_CFG);
  541. wr(DIB3000MC_REG_DIVERSITY3,DIB3000MC_DIVERSITY3_IN_OFF);
  542. dib3000mc_set_impulse_noise(state,0,TRANSMISSION_MODE_8K,BANDWIDTH_8_MHZ);
  543. /* output mode control, just the MPEG2_SLAVE */
  544. // set_or(DIB3000MC_REG_OUTMODE,DIB3000MC_OM_SLAVE);
  545. wr(DIB3000MC_REG_OUTMODE,DIB3000MC_OM_SLAVE);
  546. wr(DIB3000MC_REG_SMO_MODE,DIB3000MC_SMO_MODE_SLAVE);
  547. wr(DIB3000MC_REG_FIFO_THRESHOLD,DIB3000MC_FIFO_THRESHOLD_SLAVE);
  548. wr(DIB3000MC_REG_ELEC_OUT,DIB3000MC_ELEC_OUT_SLAVE);
  549. /* MPEG2_PARALLEL_CONTINUOUS_CLOCK
  550. wr(DIB3000MC_REG_OUTMODE,
  551. DIB3000MC_SET_OUTMODE(DIB3000MC_OM_PAR_CONT_CLK,
  552. rd(DIB3000MC_REG_OUTMODE)));
  553. wr(DIB3000MC_REG_SMO_MODE,
  554. DIB3000MC_SMO_MODE_DEFAULT |
  555. DIB3000MC_SMO_MODE_188);
  556. wr(DIB3000MC_REG_FIFO_THRESHOLD,DIB3000MC_FIFO_THRESHOLD_DEFAULT);
  557. wr(DIB3000MC_REG_ELEC_OUT,DIB3000MC_ELEC_OUT_DIV_OUT_ON);
  558. */
  559. /* diversity */
  560. wr(DIB3000MC_REG_DIVERSITY1,DIB3000MC_DIVERSITY1_DEFAULT);
  561. wr(DIB3000MC_REG_DIVERSITY2,DIB3000MC_DIVERSITY2_DEFAULT);
  562. set_and(DIB3000MC_REG_DIVERSITY3,DIB3000MC_DIVERSITY3_IN_OFF);
  563. set_or(DIB3000MC_REG_CLK_CFG_7,DIB3000MC_CLK_CFG_7_DIV_IN_OFF);
  564. if (state->config.pll_init)
  565. state->config.pll_init(fe);
  566. deb_info("init end\n");
  567. return 0;
  568. }
  569. static int dib3000mc_read_status(struct dvb_frontend* fe, fe_status_t *stat)
  570. {
  571. struct dib3000_state* state = fe->demodulator_priv;
  572. u16 lock = rd(DIB3000MC_REG_LOCKING);
  573. *stat = 0;
  574. if (DIB3000MC_AGC_LOCK(lock))
  575. *stat |= FE_HAS_SIGNAL;
  576. if (DIB3000MC_CARRIER_LOCK(lock))
  577. *stat |= FE_HAS_CARRIER;
  578. if (DIB3000MC_TPS_LOCK(lock))
  579. *stat |= FE_HAS_VITERBI;
  580. if (DIB3000MC_MPEG_SYNC_LOCK(lock))
  581. *stat |= (FE_HAS_SYNC | FE_HAS_LOCK);
  582. deb_stat("actual status is %2x fifo_level: %x,244: %x, 206: %x, 207: %x, 1040: %x\n",*stat,rd(510),rd(244),rd(206),rd(207),rd(1040));
  583. return 0;
  584. }
  585. static int dib3000mc_read_ber(struct dvb_frontend* fe, u32 *ber)
  586. {
  587. struct dib3000_state* state = fe->demodulator_priv;
  588. *ber = ((rd(DIB3000MC_REG_BER_MSB) << 16) | rd(DIB3000MC_REG_BER_LSB));
  589. return 0;
  590. }
  591. static int dib3000mc_read_unc_blocks(struct dvb_frontend* fe, u32 *unc)
  592. {
  593. struct dib3000_state* state = fe->demodulator_priv;
  594. *unc = rd(DIB3000MC_REG_PACKET_ERRORS);
  595. return 0;
  596. }
  597. /* see dib3000mb.c for calculation comments */
  598. static int dib3000mc_read_signal_strength(struct dvb_frontend* fe, u16 *strength)
  599. {
  600. struct dib3000_state* state = fe->demodulator_priv;
  601. u16 val = rd(DIB3000MC_REG_SIGNAL_NOISE_LSB);
  602. *strength = (((val >> 6) & 0xff) << 8) + (val & 0x3f);
  603. deb_stat("signal: mantisse = %d, exponent = %d\n",(*strength >> 8) & 0xff, *strength & 0xff);
  604. return 0;
  605. }
  606. /* see dib3000mb.c for calculation comments */
  607. static int dib3000mc_read_snr(struct dvb_frontend* fe, u16 *snr)
  608. {
  609. struct dib3000_state* state = fe->demodulator_priv;
  610. u16 val = rd(DIB3000MC_REG_SIGNAL_NOISE_LSB),
  611. val2 = rd(DIB3000MC_REG_SIGNAL_NOISE_MSB);
  612. u16 sig,noise;
  613. sig = (((val >> 6) & 0xff) << 8) + (val & 0x3f);
  614. noise = (((val >> 4) & 0xff) << 8) + ((val & 0xf) << 2) + ((val2 >> 14) & 0x3);
  615. if (noise == 0)
  616. *snr = 0xffff;
  617. else
  618. *snr = (u16) sig/noise;
  619. deb_stat("signal: mantisse = %d, exponent = %d\n",(sig >> 8) & 0xff, sig & 0xff);
  620. deb_stat("noise: mantisse = %d, exponent = %d\n",(noise >> 8) & 0xff, noise & 0xff);
  621. deb_stat("snr: %d\n",*snr);
  622. return 0;
  623. }
  624. static int dib3000mc_sleep(struct dvb_frontend* fe)
  625. {
  626. struct dib3000_state* state = fe->demodulator_priv;
  627. set_or(DIB3000MC_REG_CLK_CFG_7,DIB3000MC_CLK_CFG_7_PWR_DOWN);
  628. wr(DIB3000MC_REG_CLK_CFG_1,DIB3000MC_CLK_CFG_1_POWER_DOWN);
  629. wr(DIB3000MC_REG_CLK_CFG_2,DIB3000MC_CLK_CFG_2_POWER_DOWN);
  630. wr(DIB3000MC_REG_CLK_CFG_3,DIB3000MC_CLK_CFG_3_POWER_DOWN);
  631. return 0;
  632. }
  633. static int dib3000mc_fe_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings *tune)
  634. {
  635. tune->min_delay_ms = 1000;
  636. return 0;
  637. }
  638. static int dib3000mc_fe_init_nonmobile(struct dvb_frontend* fe)
  639. {
  640. return dib3000mc_fe_init(fe, 0);
  641. }
  642. static int dib3000mc_set_frontend_and_tuner(struct dvb_frontend* fe, struct dvb_frontend_parameters *fep)
  643. {
  644. return dib3000mc_set_frontend(fe, fep, 1);
  645. }
  646. static void dib3000mc_release(struct dvb_frontend* fe)
  647. {
  648. struct dib3000_state *state = fe->demodulator_priv;
  649. kfree(state);
  650. }
  651. /* pid filter and transfer stuff */
  652. static int dib3000mc_pid_control(struct dvb_frontend *fe,int index, int pid,int onoff)
  653. {
  654. struct dib3000_state *state = fe->demodulator_priv;
  655. pid = (onoff ? pid | DIB3000_ACTIVATE_PID_FILTERING : 0);
  656. wr(index+DIB3000MC_REG_FIRST_PID,pid);
  657. return 0;
  658. }
  659. static int dib3000mc_fifo_control(struct dvb_frontend *fe, int onoff)
  660. {
  661. struct dib3000_state *state = fe->demodulator_priv;
  662. u16 tmp = rd(DIB3000MC_REG_SMO_MODE);
  663. deb_xfer("%s fifo\n",onoff ? "enabling" : "disabling");
  664. if (onoff) {
  665. deb_xfer("%d %x\n",tmp & DIB3000MC_SMO_MODE_FIFO_UNFLUSH,tmp & DIB3000MC_SMO_MODE_FIFO_UNFLUSH);
  666. wr(DIB3000MC_REG_SMO_MODE,tmp & DIB3000MC_SMO_MODE_FIFO_UNFLUSH);
  667. } else {
  668. deb_xfer("%d %x\n",tmp | DIB3000MC_SMO_MODE_FIFO_FLUSH,tmp | DIB3000MC_SMO_MODE_FIFO_FLUSH);
  669. wr(DIB3000MC_REG_SMO_MODE,tmp | DIB3000MC_SMO_MODE_FIFO_FLUSH);
  670. }
  671. return 0;
  672. }
  673. static int dib3000mc_pid_parse(struct dvb_frontend *fe, int onoff)
  674. {
  675. struct dib3000_state *state = fe->demodulator_priv;
  676. u16 tmp = rd(DIB3000MC_REG_SMO_MODE);
  677. deb_xfer("%s pid parsing\n",onoff ? "enabling" : "disabling");
  678. if (onoff) {
  679. wr(DIB3000MC_REG_SMO_MODE,tmp | DIB3000MC_SMO_MODE_PID_PARSE);
  680. } else {
  681. wr(DIB3000MC_REG_SMO_MODE,tmp & DIB3000MC_SMO_MODE_NO_PID_PARSE);
  682. }
  683. return 0;
  684. }
  685. static int dib3000mc_tuner_pass_ctrl(struct dvb_frontend *fe, int onoff, u8 pll_addr)
  686. {
  687. struct dib3000_state *state = fe->demodulator_priv;
  688. if (onoff) {
  689. wr(DIB3000MC_REG_TUNER, DIB3000_TUNER_WRITE_ENABLE(pll_addr));
  690. } else {
  691. wr(DIB3000MC_REG_TUNER, DIB3000_TUNER_WRITE_DISABLE(pll_addr));
  692. }
  693. return 0;
  694. }
  695. static int dib3000mc_demod_init(struct dib3000_state *state)
  696. {
  697. u16 default_addr = 0x0a;
  698. /* first init */
  699. if (state->config.demod_address != default_addr) {
  700. deb_info("initializing the demod the first time. Setting demod addr to 0x%x\n",default_addr);
  701. wr(DIB3000MC_REG_ELEC_OUT,DIB3000MC_ELEC_OUT_DIV_OUT_ON);
  702. wr(DIB3000MC_REG_OUTMODE,DIB3000MC_OM_PAR_CONT_CLK);
  703. wr(DIB3000MC_REG_RST_I2C_ADDR,
  704. DIB3000MC_DEMOD_ADDR(default_addr) |
  705. DIB3000MC_DEMOD_ADDR_ON);
  706. state->config.demod_address = default_addr;
  707. wr(DIB3000MC_REG_RST_I2C_ADDR,
  708. DIB3000MC_DEMOD_ADDR(default_addr));
  709. } else
  710. deb_info("demod is already initialized. Demod addr: 0x%x\n",state->config.demod_address);
  711. return 0;
  712. }
  713. static struct dvb_frontend_ops dib3000mc_ops;
  714. struct dvb_frontend* dib3000mc_attach(const struct dib3000_config* config,
  715. struct i2c_adapter* i2c, struct dib_fe_xfer_ops *xfer_ops)
  716. {
  717. struct dib3000_state* state = NULL;
  718. u16 devid;
  719. /* allocate memory for the internal state */
  720. state = kmalloc(sizeof(struct dib3000_state), GFP_KERNEL);
  721. if (state == NULL)
  722. goto error;
  723. memset(state,0,sizeof(struct dib3000_state));
  724. /* setup the state */
  725. state->i2c = i2c;
  726. memcpy(&state->config,config,sizeof(struct dib3000_config));
  727. memcpy(&state->ops, &dib3000mc_ops, sizeof(struct dvb_frontend_ops));
  728. /* check for the correct demod */
  729. if (rd(DIB3000_REG_MANUFACTOR_ID) != DIB3000_I2C_ID_DIBCOM)
  730. goto error;
  731. devid = rd(DIB3000_REG_DEVICE_ID);
  732. if (devid != DIB3000MC_DEVICE_ID && devid != DIB3000P_DEVICE_ID)
  733. goto error;
  734. switch (devid) {
  735. case DIB3000MC_DEVICE_ID:
  736. info("Found a DiBcom 3000M-C, interesting...");
  737. break;
  738. case DIB3000P_DEVICE_ID:
  739. info("Found a DiBcom 3000P.");
  740. break;
  741. }
  742. /* create dvb_frontend */
  743. state->frontend.ops = &state->ops;
  744. state->frontend.demodulator_priv = state;
  745. /* set the xfer operations */
  746. xfer_ops->pid_parse = dib3000mc_pid_parse;
  747. xfer_ops->fifo_ctrl = dib3000mc_fifo_control;
  748. xfer_ops->pid_ctrl = dib3000mc_pid_control;
  749. xfer_ops->tuner_pass_ctrl = dib3000mc_tuner_pass_ctrl;
  750. dib3000mc_demod_init(state);
  751. return &state->frontend;
  752. error:
  753. kfree(state);
  754. return NULL;
  755. }
  756. static struct dvb_frontend_ops dib3000mc_ops = {
  757. .info = {
  758. .name = "DiBcom 3000P/M-C DVB-T",
  759. .type = FE_OFDM,
  760. .frequency_min = 44250000,
  761. .frequency_max = 867250000,
  762. .frequency_stepsize = 62500,
  763. .caps = FE_CAN_INVERSION_AUTO |
  764. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  765. FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  766. FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 | FE_CAN_QAM_AUTO |
  767. FE_CAN_TRANSMISSION_MODE_AUTO |
  768. FE_CAN_GUARD_INTERVAL_AUTO |
  769. FE_CAN_RECOVER |
  770. FE_CAN_HIERARCHY_AUTO,
  771. },
  772. .release = dib3000mc_release,
  773. .init = dib3000mc_fe_init_nonmobile,
  774. .sleep = dib3000mc_sleep,
  775. .set_frontend = dib3000mc_set_frontend_and_tuner,
  776. .get_frontend = dib3000mc_get_frontend,
  777. .get_tune_settings = dib3000mc_fe_get_tune_settings,
  778. .read_status = dib3000mc_read_status,
  779. .read_ber = dib3000mc_read_ber,
  780. .read_signal_strength = dib3000mc_read_signal_strength,
  781. .read_snr = dib3000mc_read_snr,
  782. .read_ucblocks = dib3000mc_read_unc_blocks,
  783. };
  784. MODULE_AUTHOR(DRIVER_AUTHOR);
  785. MODULE_DESCRIPTION(DRIVER_DESC);
  786. MODULE_LICENSE("GPL");
  787. EXPORT_SYMBOL(dib3000mc_attach);