ultra.S 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598
  1. /* $Id: ultra.S,v 1.72 2002/02/09 19:49:31 davem Exp $
  2. * ultra.S: Don't expand these all over the place...
  3. *
  4. * Copyright (C) 1997, 2000 David S. Miller (davem@redhat.com)
  5. */
  6. #include <linux/config.h>
  7. #include <asm/asi.h>
  8. #include <asm/pgtable.h>
  9. #include <asm/page.h>
  10. #include <asm/spitfire.h>
  11. #include <asm/mmu_context.h>
  12. #include <asm/mmu.h>
  13. #include <asm/pil.h>
  14. #include <asm/head.h>
  15. #include <asm/thread_info.h>
  16. #include <asm/cacheflush.h>
  17. /* Basically, most of the Spitfire vs. Cheetah madness
  18. * has to do with the fact that Cheetah does not support
  19. * IMMU flushes out of the secondary context. Someone needs
  20. * to throw a south lake birthday party for the folks
  21. * in Microelectronics who refused to fix this shit.
  22. */
  23. /* This file is meant to be read efficiently by the CPU, not humans.
  24. * Staraj sie tego nikomu nie pierdolnac...
  25. */
  26. .text
  27. .align 32
  28. .globl __flush_tlb_mm
  29. __flush_tlb_mm: /* %o0=(ctx & TAG_CONTEXT_BITS), %o1=SECONDARY_CONTEXT */
  30. ldxa [%o1] ASI_DMMU, %g2
  31. cmp %g2, %o0
  32. bne,pn %icc, __spitfire_flush_tlb_mm_slow
  33. mov 0x50, %g3
  34. stxa %g0, [%g3] ASI_DMMU_DEMAP
  35. stxa %g0, [%g3] ASI_IMMU_DEMAP
  36. retl
  37. flush %g6
  38. nop
  39. nop
  40. nop
  41. nop
  42. nop
  43. nop
  44. nop
  45. nop
  46. nop
  47. nop
  48. .align 32
  49. .globl __flush_tlb_pending
  50. __flush_tlb_pending:
  51. /* %o0 = context, %o1 = nr, %o2 = vaddrs[] */
  52. rdpr %pstate, %g7
  53. sllx %o1, 3, %o1
  54. andn %g7, PSTATE_IE, %g2
  55. wrpr %g2, %pstate
  56. mov SECONDARY_CONTEXT, %o4
  57. ldxa [%o4] ASI_DMMU, %g2
  58. stxa %o0, [%o4] ASI_DMMU
  59. 1: sub %o1, (1 << 3), %o1
  60. ldx [%o2 + %o1], %o3
  61. andcc %o3, 1, %g0
  62. andn %o3, 1, %o3
  63. be,pn %icc, 2f
  64. or %o3, 0x10, %o3
  65. stxa %g0, [%o3] ASI_IMMU_DEMAP
  66. 2: stxa %g0, [%o3] ASI_DMMU_DEMAP
  67. membar #Sync
  68. brnz,pt %o1, 1b
  69. nop
  70. stxa %g2, [%o4] ASI_DMMU
  71. flush %g6
  72. retl
  73. wrpr %g7, 0x0, %pstate
  74. nop
  75. nop
  76. nop
  77. nop
  78. .align 32
  79. .globl __flush_tlb_kernel_range
  80. __flush_tlb_kernel_range: /* %o0=start, %o1=end */
  81. cmp %o0, %o1
  82. be,pn %xcc, 2f
  83. sethi %hi(PAGE_SIZE), %o4
  84. sub %o1, %o0, %o3
  85. sub %o3, %o4, %o3
  86. or %o0, 0x20, %o0 ! Nucleus
  87. 1: stxa %g0, [%o0 + %o3] ASI_DMMU_DEMAP
  88. stxa %g0, [%o0 + %o3] ASI_IMMU_DEMAP
  89. membar #Sync
  90. brnz,pt %o3, 1b
  91. sub %o3, %o4, %o3
  92. 2: retl
  93. flush %g6
  94. __spitfire_flush_tlb_mm_slow:
  95. rdpr %pstate, %g1
  96. wrpr %g1, PSTATE_IE, %pstate
  97. stxa %o0, [%o1] ASI_DMMU
  98. stxa %g0, [%g3] ASI_DMMU_DEMAP
  99. stxa %g0, [%g3] ASI_IMMU_DEMAP
  100. flush %g6
  101. stxa %g2, [%o1] ASI_DMMU
  102. flush %g6
  103. retl
  104. wrpr %g1, 0, %pstate
  105. /*
  106. * The following code flushes one page_size worth.
  107. */
  108. #if (PAGE_SHIFT == 13)
  109. #define ITAG_MASK 0xfe
  110. #elif (PAGE_SHIFT == 16)
  111. #define ITAG_MASK 0x7fe
  112. #else
  113. #error unsupported PAGE_SIZE
  114. #endif
  115. .section .kprobes.text, "ax"
  116. .align 32
  117. .globl __flush_icache_page
  118. __flush_icache_page: /* %o0 = phys_page */
  119. membar #StoreStore
  120. srlx %o0, PAGE_SHIFT, %o0
  121. sethi %uhi(PAGE_OFFSET), %g1
  122. sllx %o0, PAGE_SHIFT, %o0
  123. sethi %hi(PAGE_SIZE), %g2
  124. sllx %g1, 32, %g1
  125. add %o0, %g1, %o0
  126. 1: subcc %g2, 32, %g2
  127. bne,pt %icc, 1b
  128. flush %o0 + %g2
  129. retl
  130. nop
  131. #ifdef DCACHE_ALIASING_POSSIBLE
  132. #if (PAGE_SHIFT != 13)
  133. #error only page shift of 13 is supported by dcache flush
  134. #endif
  135. #define DTAG_MASK 0x3
  136. .align 64
  137. .globl __flush_dcache_page
  138. __flush_dcache_page: /* %o0=kaddr, %o1=flush_icache */
  139. sethi %uhi(PAGE_OFFSET), %g1
  140. sllx %g1, 32, %g1
  141. sub %o0, %g1, %o0
  142. clr %o4
  143. srlx %o0, 11, %o0
  144. sethi %hi(1 << 14), %o2
  145. 1: ldxa [%o4] ASI_DCACHE_TAG, %o3 ! LSU Group
  146. add %o4, (1 << 5), %o4 ! IEU0
  147. ldxa [%o4] ASI_DCACHE_TAG, %g1 ! LSU Group
  148. add %o4, (1 << 5), %o4 ! IEU0
  149. ldxa [%o4] ASI_DCACHE_TAG, %g2 ! LSU Group o3 available
  150. add %o4, (1 << 5), %o4 ! IEU0
  151. andn %o3, DTAG_MASK, %o3 ! IEU1
  152. ldxa [%o4] ASI_DCACHE_TAG, %g3 ! LSU Group
  153. add %o4, (1 << 5), %o4 ! IEU0
  154. andn %g1, DTAG_MASK, %g1 ! IEU1
  155. cmp %o0, %o3 ! IEU1 Group
  156. be,a,pn %xcc, dflush1 ! CTI
  157. sub %o4, (4 << 5), %o4 ! IEU0 (Group)
  158. cmp %o0, %g1 ! IEU1 Group
  159. andn %g2, DTAG_MASK, %g2 ! IEU0
  160. be,a,pn %xcc, dflush2 ! CTI
  161. sub %o4, (3 << 5), %o4 ! IEU0 (Group)
  162. cmp %o0, %g2 ! IEU1 Group
  163. andn %g3, DTAG_MASK, %g3 ! IEU0
  164. be,a,pn %xcc, dflush3 ! CTI
  165. sub %o4, (2 << 5), %o4 ! IEU0 (Group)
  166. cmp %o0, %g3 ! IEU1 Group
  167. be,a,pn %xcc, dflush4 ! CTI
  168. sub %o4, (1 << 5), %o4 ! IEU0
  169. 2: cmp %o4, %o2 ! IEU1 Group
  170. bne,pt %xcc, 1b ! CTI
  171. nop ! IEU0
  172. /* The I-cache does not snoop local stores so we
  173. * better flush that too when necessary.
  174. */
  175. brnz,pt %o1, __flush_icache_page
  176. sllx %o0, 11, %o0
  177. retl
  178. nop
  179. dflush1:stxa %g0, [%o4] ASI_DCACHE_TAG
  180. add %o4, (1 << 5), %o4
  181. dflush2:stxa %g0, [%o4] ASI_DCACHE_TAG
  182. add %o4, (1 << 5), %o4
  183. dflush3:stxa %g0, [%o4] ASI_DCACHE_TAG
  184. add %o4, (1 << 5), %o4
  185. dflush4:stxa %g0, [%o4] ASI_DCACHE_TAG
  186. add %o4, (1 << 5), %o4
  187. membar #Sync
  188. ba,pt %xcc, 2b
  189. nop
  190. #endif /* DCACHE_ALIASING_POSSIBLE */
  191. .previous .text
  192. .align 32
  193. __prefill_dtlb:
  194. rdpr %pstate, %g7
  195. wrpr %g7, PSTATE_IE, %pstate
  196. mov TLB_TAG_ACCESS, %g1
  197. stxa %o5, [%g1] ASI_DMMU
  198. stxa %o2, [%g0] ASI_DTLB_DATA_IN
  199. flush %g6
  200. retl
  201. wrpr %g7, %pstate
  202. __prefill_itlb:
  203. rdpr %pstate, %g7
  204. wrpr %g7, PSTATE_IE, %pstate
  205. mov TLB_TAG_ACCESS, %g1
  206. stxa %o5, [%g1] ASI_IMMU
  207. stxa %o2, [%g0] ASI_ITLB_DATA_IN
  208. flush %g6
  209. retl
  210. wrpr %g7, %pstate
  211. .globl __update_mmu_cache
  212. __update_mmu_cache: /* %o0=hw_context, %o1=address, %o2=pte, %o3=fault_code */
  213. srlx %o1, PAGE_SHIFT, %o1
  214. andcc %o3, FAULT_CODE_DTLB, %g0
  215. sllx %o1, PAGE_SHIFT, %o5
  216. bne,pt %xcc, __prefill_dtlb
  217. or %o5, %o0, %o5
  218. ba,a,pt %xcc, __prefill_itlb
  219. /* Cheetah specific versions, patched at boot time. */
  220. __cheetah_flush_tlb_mm: /* 18 insns */
  221. rdpr %pstate, %g7
  222. andn %g7, PSTATE_IE, %g2
  223. wrpr %g2, 0x0, %pstate
  224. wrpr %g0, 1, %tl
  225. mov PRIMARY_CONTEXT, %o2
  226. mov 0x40, %g3
  227. ldxa [%o2] ASI_DMMU, %g2
  228. srlx %g2, CTX_PGSZ1_NUC_SHIFT, %o1
  229. sllx %o1, CTX_PGSZ1_NUC_SHIFT, %o1
  230. or %o0, %o1, %o0 /* Preserve nucleus page size fields */
  231. stxa %o0, [%o2] ASI_DMMU
  232. stxa %g0, [%g3] ASI_DMMU_DEMAP
  233. stxa %g0, [%g3] ASI_IMMU_DEMAP
  234. stxa %g2, [%o2] ASI_DMMU
  235. flush %g6
  236. wrpr %g0, 0, %tl
  237. retl
  238. wrpr %g7, 0x0, %pstate
  239. __cheetah_flush_tlb_pending: /* 26 insns */
  240. /* %o0 = context, %o1 = nr, %o2 = vaddrs[] */
  241. rdpr %pstate, %g7
  242. sllx %o1, 3, %o1
  243. andn %g7, PSTATE_IE, %g2
  244. wrpr %g2, 0x0, %pstate
  245. wrpr %g0, 1, %tl
  246. mov PRIMARY_CONTEXT, %o4
  247. ldxa [%o4] ASI_DMMU, %g2
  248. srlx %g2, CTX_PGSZ1_NUC_SHIFT, %o3
  249. sllx %o3, CTX_PGSZ1_NUC_SHIFT, %o3
  250. or %o0, %o3, %o0 /* Preserve nucleus page size fields */
  251. stxa %o0, [%o4] ASI_DMMU
  252. 1: sub %o1, (1 << 3), %o1
  253. ldx [%o2 + %o1], %o3
  254. andcc %o3, 1, %g0
  255. be,pn %icc, 2f
  256. andn %o3, 1, %o3
  257. stxa %g0, [%o3] ASI_IMMU_DEMAP
  258. 2: stxa %g0, [%o3] ASI_DMMU_DEMAP
  259. membar #Sync
  260. brnz,pt %o1, 1b
  261. nop
  262. stxa %g2, [%o4] ASI_DMMU
  263. flush %g6
  264. wrpr %g0, 0, %tl
  265. retl
  266. wrpr %g7, 0x0, %pstate
  267. #ifdef DCACHE_ALIASING_POSSIBLE
  268. flush_dcpage_cheetah: /* 11 insns */
  269. sethi %uhi(PAGE_OFFSET), %g1
  270. sllx %g1, 32, %g1
  271. sub %o0, %g1, %o0
  272. sethi %hi(PAGE_SIZE), %o4
  273. 1: subcc %o4, (1 << 5), %o4
  274. stxa %g0, [%o0 + %o4] ASI_DCACHE_INVALIDATE
  275. membar #Sync
  276. bne,pt %icc, 1b
  277. nop
  278. retl /* I-cache flush never needed on Cheetah, see callers. */
  279. nop
  280. #endif /* DCACHE_ALIASING_POSSIBLE */
  281. cheetah_patch_one:
  282. 1: lduw [%o1], %g1
  283. stw %g1, [%o0]
  284. flush %o0
  285. subcc %o2, 1, %o2
  286. add %o1, 4, %o1
  287. bne,pt %icc, 1b
  288. add %o0, 4, %o0
  289. retl
  290. nop
  291. .globl cheetah_patch_cachetlbops
  292. cheetah_patch_cachetlbops:
  293. save %sp, -128, %sp
  294. sethi %hi(__flush_tlb_mm), %o0
  295. or %o0, %lo(__flush_tlb_mm), %o0
  296. sethi %hi(__cheetah_flush_tlb_mm), %o1
  297. or %o1, %lo(__cheetah_flush_tlb_mm), %o1
  298. call cheetah_patch_one
  299. mov 18, %o2
  300. sethi %hi(__flush_tlb_pending), %o0
  301. or %o0, %lo(__flush_tlb_pending), %o0
  302. sethi %hi(__cheetah_flush_tlb_pending), %o1
  303. or %o1, %lo(__cheetah_flush_tlb_pending), %o1
  304. call cheetah_patch_one
  305. mov 26, %o2
  306. #ifdef DCACHE_ALIASING_POSSIBLE
  307. sethi %hi(__flush_dcache_page), %o0
  308. or %o0, %lo(__flush_dcache_page), %o0
  309. sethi %hi(flush_dcpage_cheetah), %o1
  310. or %o1, %lo(flush_dcpage_cheetah), %o1
  311. call cheetah_patch_one
  312. mov 11, %o2
  313. #endif /* DCACHE_ALIASING_POSSIBLE */
  314. ret
  315. restore
  316. #ifdef CONFIG_SMP
  317. /* These are all called by the slaves of a cross call, at
  318. * trap level 1, with interrupts fully disabled.
  319. *
  320. * Register usage:
  321. * %g5 mm->context (all tlb flushes)
  322. * %g1 address arg 1 (tlb page and range flushes)
  323. * %g7 address arg 2 (tlb range flush only)
  324. *
  325. * %g6 ivector table, don't touch
  326. * %g2 scratch 1
  327. * %g3 scratch 2
  328. * %g4 scratch 3
  329. *
  330. * TODO: Make xcall TLB range flushes use the tricks above... -DaveM
  331. */
  332. .align 32
  333. .globl xcall_flush_tlb_mm
  334. xcall_flush_tlb_mm:
  335. mov PRIMARY_CONTEXT, %g2
  336. ldxa [%g2] ASI_DMMU, %g3
  337. srlx %g3, CTX_PGSZ1_NUC_SHIFT, %g4
  338. sllx %g4, CTX_PGSZ1_NUC_SHIFT, %g4
  339. or %g5, %g4, %g5 /* Preserve nucleus page size fields */
  340. stxa %g5, [%g2] ASI_DMMU
  341. mov 0x40, %g4
  342. stxa %g0, [%g4] ASI_DMMU_DEMAP
  343. stxa %g0, [%g4] ASI_IMMU_DEMAP
  344. stxa %g3, [%g2] ASI_DMMU
  345. retry
  346. .globl xcall_flush_tlb_pending
  347. xcall_flush_tlb_pending:
  348. /* %g5=context, %g1=nr, %g7=vaddrs[] */
  349. sllx %g1, 3, %g1
  350. mov PRIMARY_CONTEXT, %g4
  351. ldxa [%g4] ASI_DMMU, %g2
  352. srlx %g2, CTX_PGSZ1_NUC_SHIFT, %g4
  353. sllx %g4, CTX_PGSZ1_NUC_SHIFT, %g4
  354. or %g5, %g4, %g5
  355. mov PRIMARY_CONTEXT, %g4
  356. stxa %g5, [%g4] ASI_DMMU
  357. 1: sub %g1, (1 << 3), %g1
  358. ldx [%g7 + %g1], %g5
  359. andcc %g5, 0x1, %g0
  360. be,pn %icc, 2f
  361. andn %g5, 0x1, %g5
  362. stxa %g0, [%g5] ASI_IMMU_DEMAP
  363. 2: stxa %g0, [%g5] ASI_DMMU_DEMAP
  364. membar #Sync
  365. brnz,pt %g1, 1b
  366. nop
  367. stxa %g2, [%g4] ASI_DMMU
  368. retry
  369. .globl xcall_flush_tlb_kernel_range
  370. xcall_flush_tlb_kernel_range:
  371. sethi %hi(PAGE_SIZE - 1), %g2
  372. or %g2, %lo(PAGE_SIZE - 1), %g2
  373. andn %g1, %g2, %g1
  374. andn %g7, %g2, %g7
  375. sub %g7, %g1, %g3
  376. add %g2, 1, %g2
  377. sub %g3, %g2, %g3
  378. or %g1, 0x20, %g1 ! Nucleus
  379. 1: stxa %g0, [%g1 + %g3] ASI_DMMU_DEMAP
  380. stxa %g0, [%g1 + %g3] ASI_IMMU_DEMAP
  381. membar #Sync
  382. brnz,pt %g3, 1b
  383. sub %g3, %g2, %g3
  384. retry
  385. nop
  386. nop
  387. /* This runs in a very controlled environment, so we do
  388. * not need to worry about BH races etc.
  389. */
  390. .globl xcall_sync_tick
  391. xcall_sync_tick:
  392. rdpr %pstate, %g2
  393. wrpr %g2, PSTATE_IG | PSTATE_AG, %pstate
  394. rdpr %pil, %g2
  395. wrpr %g0, 15, %pil
  396. sethi %hi(109f), %g7
  397. b,pt %xcc, etrap_irq
  398. 109: or %g7, %lo(109b), %g7
  399. call smp_synchronize_tick_client
  400. nop
  401. clr %l6
  402. b rtrap_xcall
  403. ldx [%sp + PTREGS_OFF + PT_V9_TSTATE], %l1
  404. /* NOTE: This is SPECIAL!! We do etrap/rtrap however
  405. * we choose to deal with the "BH's run with
  406. * %pil==15" problem (described in asm/pil.h)
  407. * by just invoking rtrap directly past where
  408. * BH's are checked for.
  409. *
  410. * We do it like this because we do not want %pil==15
  411. * lockups to prevent regs being reported.
  412. */
  413. .globl xcall_report_regs
  414. xcall_report_regs:
  415. rdpr %pstate, %g2
  416. wrpr %g2, PSTATE_IG | PSTATE_AG, %pstate
  417. rdpr %pil, %g2
  418. wrpr %g0, 15, %pil
  419. sethi %hi(109f), %g7
  420. b,pt %xcc, etrap_irq
  421. 109: or %g7, %lo(109b), %g7
  422. call __show_regs
  423. add %sp, PTREGS_OFF, %o0
  424. clr %l6
  425. /* Has to be a non-v9 branch due to the large distance. */
  426. b rtrap_xcall
  427. ldx [%sp + PTREGS_OFF + PT_V9_TSTATE], %l1
  428. #ifdef DCACHE_ALIASING_POSSIBLE
  429. .align 32
  430. .globl xcall_flush_dcache_page_cheetah
  431. xcall_flush_dcache_page_cheetah: /* %g1 == physical page address */
  432. sethi %hi(PAGE_SIZE), %g3
  433. 1: subcc %g3, (1 << 5), %g3
  434. stxa %g0, [%g1 + %g3] ASI_DCACHE_INVALIDATE
  435. membar #Sync
  436. bne,pt %icc, 1b
  437. nop
  438. retry
  439. nop
  440. #endif /* DCACHE_ALIASING_POSSIBLE */
  441. .globl xcall_flush_dcache_page_spitfire
  442. xcall_flush_dcache_page_spitfire: /* %g1 == physical page address
  443. %g7 == kernel page virtual address
  444. %g5 == (page->mapping != NULL) */
  445. #ifdef DCACHE_ALIASING_POSSIBLE
  446. srlx %g1, (13 - 2), %g1 ! Form tag comparitor
  447. sethi %hi(L1DCACHE_SIZE), %g3 ! D$ size == 16K
  448. sub %g3, (1 << 5), %g3 ! D$ linesize == 32
  449. 1: ldxa [%g3] ASI_DCACHE_TAG, %g2
  450. andcc %g2, 0x3, %g0
  451. be,pn %xcc, 2f
  452. andn %g2, 0x3, %g2
  453. cmp %g2, %g1
  454. bne,pt %xcc, 2f
  455. nop
  456. stxa %g0, [%g3] ASI_DCACHE_TAG
  457. membar #Sync
  458. 2: cmp %g3, 0
  459. bne,pt %xcc, 1b
  460. sub %g3, (1 << 5), %g3
  461. brz,pn %g5, 2f
  462. #endif /* DCACHE_ALIASING_POSSIBLE */
  463. sethi %hi(PAGE_SIZE), %g3
  464. 1: flush %g7
  465. subcc %g3, (1 << 5), %g3
  466. bne,pt %icc, 1b
  467. add %g7, (1 << 5), %g7
  468. 2: retry
  469. nop
  470. nop
  471. .globl xcall_promstop
  472. xcall_promstop:
  473. rdpr %pstate, %g2
  474. wrpr %g2, PSTATE_IG | PSTATE_AG, %pstate
  475. rdpr %pil, %g2
  476. wrpr %g0, 15, %pil
  477. sethi %hi(109f), %g7
  478. b,pt %xcc, etrap_irq
  479. 109: or %g7, %lo(109b), %g7
  480. flushw
  481. call prom_stopself
  482. nop
  483. /* We should not return, just spin if we do... */
  484. 1: b,a,pt %xcc, 1b
  485. nop
  486. .data
  487. errata32_hwbug:
  488. .xword 0
  489. .text
  490. /* These two are not performance critical... */
  491. .globl xcall_flush_tlb_all_spitfire
  492. xcall_flush_tlb_all_spitfire:
  493. /* Spitfire Errata #32 workaround. */
  494. sethi %hi(errata32_hwbug), %g4
  495. stx %g0, [%g4 + %lo(errata32_hwbug)]
  496. clr %g2
  497. clr %g3
  498. 1: ldxa [%g3] ASI_DTLB_DATA_ACCESS, %g4
  499. and %g4, _PAGE_L, %g5
  500. brnz,pn %g5, 2f
  501. mov TLB_TAG_ACCESS, %g7
  502. stxa %g0, [%g7] ASI_DMMU
  503. membar #Sync
  504. stxa %g0, [%g3] ASI_DTLB_DATA_ACCESS
  505. membar #Sync
  506. /* Spitfire Errata #32 workaround. */
  507. sethi %hi(errata32_hwbug), %g4
  508. stx %g0, [%g4 + %lo(errata32_hwbug)]
  509. 2: ldxa [%g3] ASI_ITLB_DATA_ACCESS, %g4
  510. and %g4, _PAGE_L, %g5
  511. brnz,pn %g5, 2f
  512. mov TLB_TAG_ACCESS, %g7
  513. stxa %g0, [%g7] ASI_IMMU
  514. membar #Sync
  515. stxa %g0, [%g3] ASI_ITLB_DATA_ACCESS
  516. membar #Sync
  517. /* Spitfire Errata #32 workaround. */
  518. sethi %hi(errata32_hwbug), %g4
  519. stx %g0, [%g4 + %lo(errata32_hwbug)]
  520. 2: add %g2, 1, %g2
  521. cmp %g2, SPITFIRE_HIGHEST_LOCKED_TLBENT
  522. ble,pt %icc, 1b
  523. sll %g2, 3, %g3
  524. flush %g6
  525. retry
  526. .globl xcall_flush_tlb_all_cheetah
  527. xcall_flush_tlb_all_cheetah:
  528. mov 0x80, %g2
  529. stxa %g0, [%g2] ASI_DMMU_DEMAP
  530. stxa %g0, [%g2] ASI_IMMU_DEMAP
  531. retry
  532. /* These just get rescheduled to PIL vectors. */
  533. .globl xcall_call_function
  534. xcall_call_function:
  535. wr %g0, (1 << PIL_SMP_CALL_FUNC), %set_softint
  536. retry
  537. .globl xcall_receive_signal
  538. xcall_receive_signal:
  539. wr %g0, (1 << PIL_SMP_RECEIVE_SIGNAL), %set_softint
  540. retry
  541. .globl xcall_capture
  542. xcall_capture:
  543. wr %g0, (1 << PIL_SMP_CAPTURE), %set_softint
  544. retry
  545. #endif /* CONFIG_SMP */