sun4c_irq.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250
  1. /* sun4c_irq.c
  2. * arch/sparc/kernel/sun4c_irq.c:
  3. *
  4. * djhr: Hacked out of irq.c into a CPU dependent version.
  5. *
  6. * Copyright (C) 1995 David S. Miller (davem@caip.rutgers.edu)
  7. * Copyright (C) 1995 Miguel de Icaza (miguel@nuclecu.unam.mx)
  8. * Copyright (C) 1995 Pete A. Zaitcev (zaitcev@yahoo.com)
  9. * Copyright (C) 1996 Dave Redman (djhr@tadpole.co.uk)
  10. */
  11. #include <linux/config.h>
  12. #include <linux/errno.h>
  13. #include <linux/linkage.h>
  14. #include <linux/kernel_stat.h>
  15. #include <linux/signal.h>
  16. #include <linux/sched.h>
  17. #include <linux/ptrace.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/slab.h>
  20. #include <linux/init.h>
  21. #include <asm/ptrace.h>
  22. #include <asm/processor.h>
  23. #include <asm/system.h>
  24. #include <asm/psr.h>
  25. #include <asm/vaddrs.h>
  26. #include <asm/timer.h>
  27. #include <asm/openprom.h>
  28. #include <asm/oplib.h>
  29. #include <asm/traps.h>
  30. #include <asm/irq.h>
  31. #include <asm/io.h>
  32. #include <asm/sun4paddr.h>
  33. #include <asm/idprom.h>
  34. #include <asm/machines.h>
  35. #include <asm/sbus.h>
  36. #if 0
  37. static struct resource sun4c_timer_eb = { "sun4c_timer" };
  38. static struct resource sun4c_intr_eb = { "sun4c_intr" };
  39. #endif
  40. /* Pointer to the interrupt enable byte
  41. *
  42. * Dave Redman (djhr@tadpole.co.uk)
  43. * What you may not be aware of is that entry.S requires this variable.
  44. *
  45. * --- linux_trap_nmi_sun4c --
  46. *
  47. * so don't go making it static, like I tried. sigh.
  48. */
  49. unsigned char *interrupt_enable = NULL;
  50. static int sun4c_pil_map[] = { 0, 1, 2, 3, 5, 7, 8, 9 };
  51. unsigned int sun4c_sbint_to_irq(struct sbus_dev *sdev, unsigned int sbint)
  52. {
  53. if (sbint >= sizeof(sun4c_pil_map)) {
  54. printk(KERN_ERR "%s: bogus SBINT %d\n", sdev->prom_name, sbint);
  55. BUG();
  56. }
  57. return sun4c_pil_map[sbint];
  58. }
  59. static void sun4c_disable_irq(unsigned int irq_nr)
  60. {
  61. unsigned long flags;
  62. unsigned char current_mask, new_mask;
  63. local_irq_save(flags);
  64. irq_nr &= (NR_IRQS - 1);
  65. current_mask = *interrupt_enable;
  66. switch(irq_nr) {
  67. case 1:
  68. new_mask = ((current_mask) & (~(SUN4C_INT_E1)));
  69. break;
  70. case 8:
  71. new_mask = ((current_mask) & (~(SUN4C_INT_E8)));
  72. break;
  73. case 10:
  74. new_mask = ((current_mask) & (~(SUN4C_INT_E10)));
  75. break;
  76. case 14:
  77. new_mask = ((current_mask) & (~(SUN4C_INT_E14)));
  78. break;
  79. default:
  80. local_irq_restore(flags);
  81. return;
  82. }
  83. *interrupt_enable = new_mask;
  84. local_irq_restore(flags);
  85. }
  86. static void sun4c_enable_irq(unsigned int irq_nr)
  87. {
  88. unsigned long flags;
  89. unsigned char current_mask, new_mask;
  90. local_irq_save(flags);
  91. irq_nr &= (NR_IRQS - 1);
  92. current_mask = *interrupt_enable;
  93. switch(irq_nr) {
  94. case 1:
  95. new_mask = ((current_mask) | SUN4C_INT_E1);
  96. break;
  97. case 8:
  98. new_mask = ((current_mask) | SUN4C_INT_E8);
  99. break;
  100. case 10:
  101. new_mask = ((current_mask) | SUN4C_INT_E10);
  102. break;
  103. case 14:
  104. new_mask = ((current_mask) | SUN4C_INT_E14);
  105. break;
  106. default:
  107. local_irq_restore(flags);
  108. return;
  109. }
  110. *interrupt_enable = new_mask;
  111. local_irq_restore(flags);
  112. }
  113. #define TIMER_IRQ 10 /* Also at level 14, but we ignore that one. */
  114. #define PROFILE_IRQ 14 /* Level14 ticker.. used by OBP for polling */
  115. volatile struct sun4c_timer_info *sun4c_timers;
  116. #ifdef CONFIG_SUN4
  117. /* This is an ugly hack to work around the
  118. current timer code, and make it work with
  119. the sun4/260 intersil
  120. */
  121. volatile struct sun4c_timer_info sun4_timer;
  122. #endif
  123. static void sun4c_clear_clock_irq(void)
  124. {
  125. volatile unsigned int clear_intr;
  126. #ifdef CONFIG_SUN4
  127. if (idprom->id_machtype == (SM_SUN4 | SM_4_260))
  128. clear_intr = sun4_timer.timer_limit10;
  129. else
  130. #endif
  131. clear_intr = sun4c_timers->timer_limit10;
  132. }
  133. static void sun4c_clear_profile_irq(int cpu)
  134. {
  135. /* Errm.. not sure how to do this.. */
  136. }
  137. static void sun4c_load_profile_irq(int cpu, unsigned int limit)
  138. {
  139. /* Errm.. not sure how to do this.. */
  140. }
  141. static void __init sun4c_init_timers(irqreturn_t (*counter_fn)(int, void *, struct pt_regs *))
  142. {
  143. int irq;
  144. /* Map the Timer chip, this is implemented in hardware inside
  145. * the cache chip on the sun4c.
  146. */
  147. #ifdef CONFIG_SUN4
  148. if (idprom->id_machtype == (SM_SUN4 | SM_4_260))
  149. sun4c_timers = &sun4_timer;
  150. else
  151. #endif
  152. sun4c_timers = ioremap(SUN_TIMER_PHYSADDR,
  153. sizeof(struct sun4c_timer_info));
  154. /* Have the level 10 timer tick at 100HZ. We don't touch the
  155. * level 14 timer limit since we are letting the prom handle
  156. * them until we have a real console driver so L1-A works.
  157. */
  158. sun4c_timers->timer_limit10 = (((1000000/HZ) + 1) << 10);
  159. master_l10_counter = &sun4c_timers->cur_count10;
  160. master_l10_limit = &sun4c_timers->timer_limit10;
  161. irq = request_irq(TIMER_IRQ,
  162. counter_fn,
  163. (SA_INTERRUPT | SA_STATIC_ALLOC),
  164. "timer", NULL);
  165. if (irq) {
  166. prom_printf("time_init: unable to attach IRQ%d\n",TIMER_IRQ);
  167. prom_halt();
  168. }
  169. #if 0
  170. /* This does not work on 4/330 */
  171. sun4c_enable_irq(10);
  172. #endif
  173. claim_ticker14(NULL, PROFILE_IRQ, 0);
  174. }
  175. #ifdef CONFIG_SMP
  176. static void sun4c_nop(void) {}
  177. #endif
  178. extern char *sun4m_irq_itoa(unsigned int irq);
  179. void __init sun4c_init_IRQ(void)
  180. {
  181. struct linux_prom_registers int_regs[2];
  182. int ie_node;
  183. if (ARCH_SUN4) {
  184. interrupt_enable = (char *)
  185. ioremap(sun4_ie_physaddr, PAGE_SIZE);
  186. } else {
  187. struct resource phyres;
  188. ie_node = prom_searchsiblings (prom_getchild(prom_root_node),
  189. "interrupt-enable");
  190. if(ie_node == 0)
  191. panic("Cannot find /interrupt-enable node");
  192. /* Depending on the "address" property is bad news... */
  193. interrupt_enable = NULL;
  194. if (prom_getproperty(ie_node, "reg", (char *) int_regs,
  195. sizeof(int_regs)) != -1) {
  196. memset(&phyres, 0, sizeof(struct resource));
  197. phyres.flags = int_regs[0].which_io;
  198. phyres.start = int_regs[0].phys_addr;
  199. interrupt_enable = (char *) sbus_ioremap(&phyres, 0,
  200. int_regs[0].reg_size, "sun4c_intr");
  201. }
  202. }
  203. if (!interrupt_enable)
  204. panic("Cannot map interrupt_enable");
  205. BTFIXUPSET_CALL(sbint_to_irq, sun4c_sbint_to_irq, BTFIXUPCALL_NORM);
  206. BTFIXUPSET_CALL(enable_irq, sun4c_enable_irq, BTFIXUPCALL_NORM);
  207. BTFIXUPSET_CALL(disable_irq, sun4c_disable_irq, BTFIXUPCALL_NORM);
  208. BTFIXUPSET_CALL(enable_pil_irq, sun4c_enable_irq, BTFIXUPCALL_NORM);
  209. BTFIXUPSET_CALL(disable_pil_irq, sun4c_disable_irq, BTFIXUPCALL_NORM);
  210. BTFIXUPSET_CALL(clear_clock_irq, sun4c_clear_clock_irq, BTFIXUPCALL_NORM);
  211. BTFIXUPSET_CALL(clear_profile_irq, sun4c_clear_profile_irq, BTFIXUPCALL_NOP);
  212. BTFIXUPSET_CALL(load_profile_irq, sun4c_load_profile_irq, BTFIXUPCALL_NOP);
  213. BTFIXUPSET_CALL(__irq_itoa, sun4m_irq_itoa, BTFIXUPCALL_NORM);
  214. sparc_init_timers = sun4c_init_timers;
  215. #ifdef CONFIG_SMP
  216. BTFIXUPSET_CALL(set_cpu_int, sun4c_nop, BTFIXUPCALL_NOP);
  217. BTFIXUPSET_CALL(clear_cpu_int, sun4c_nop, BTFIXUPCALL_NOP);
  218. BTFIXUPSET_CALL(set_irq_udt, sun4c_nop, BTFIXUPCALL_NOP);
  219. #endif
  220. *interrupt_enable = (SUN4C_INT_ENABLE);
  221. /* Cannot enable interrupts until OBP ticker is disabled. */
  222. }