entry.S 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * arch/sh64/kernel/entry.S
  7. *
  8. * Copyright (C) 2000, 2001 Paolo Alberelli
  9. * Copyright (C) 2004, 2005 Paul Mundt
  10. * Copyright (C) 2003, 2004 Richard Curnow
  11. *
  12. */
  13. #include <linux/config.h>
  14. #include <linux/errno.h>
  15. #include <linux/sys.h>
  16. #include <asm/processor.h>
  17. #include <asm/registers.h>
  18. #include <asm/unistd.h>
  19. #include <asm/thread_info.h>
  20. #include <asm/asm-offsets.h>
  21. /*
  22. * SR fields.
  23. */
  24. #define SR_ASID_MASK 0x00ff0000
  25. #define SR_FD_MASK 0x00008000
  26. #define SR_SS 0x08000000
  27. #define SR_BL 0x10000000
  28. #define SR_MD 0x40000000
  29. /*
  30. * Event code.
  31. */
  32. #define EVENT_INTERRUPT 0
  33. #define EVENT_FAULT_TLB 1
  34. #define EVENT_FAULT_NOT_TLB 2
  35. #define EVENT_DEBUG 3
  36. /* EXPEVT values */
  37. #define RESET_CAUSE 0x20
  38. #define DEBUGSS_CAUSE 0x980
  39. /*
  40. * Frame layout. Quad index.
  41. */
  42. #define FRAME_T(x) FRAME_TBASE+(x*8)
  43. #define FRAME_R(x) FRAME_RBASE+(x*8)
  44. #define FRAME_S(x) FRAME_SBASE+(x*8)
  45. #define FSPC 0
  46. #define FSSR 1
  47. #define FSYSCALL_ID 2
  48. /* Arrange the save frame to be a multiple of 32 bytes long */
  49. #define FRAME_SBASE 0
  50. #define FRAME_RBASE (FRAME_SBASE+(3*8)) /* SYSCALL_ID - SSR - SPC */
  51. #define FRAME_TBASE (FRAME_RBASE+(63*8)) /* r0 - r62 */
  52. #define FRAME_PBASE (FRAME_TBASE+(8*8)) /* tr0 -tr7 */
  53. #define FRAME_SIZE (FRAME_PBASE+(2*8)) /* pad0-pad1 */
  54. #define FP_FRAME_SIZE FP_FRAME_BASE+(33*8) /* dr0 - dr31 + fpscr */
  55. #define FP_FRAME_BASE 0
  56. #define SAVED_R2 0*8
  57. #define SAVED_R3 1*8
  58. #define SAVED_R4 2*8
  59. #define SAVED_R5 3*8
  60. #define SAVED_R18 4*8
  61. #define SAVED_R6 5*8
  62. #define SAVED_TR0 6*8
  63. /* These are the registers saved in the TLB path that aren't saved in the first
  64. level of the normal one. */
  65. #define TLB_SAVED_R25 7*8
  66. #define TLB_SAVED_TR1 8*8
  67. #define TLB_SAVED_TR2 9*8
  68. #define TLB_SAVED_TR3 10*8
  69. #define TLB_SAVED_TR4 11*8
  70. /* Save R0/R1 : PT-migrating compiler currently dishounours -ffixed-r0 and -ffixed-r1 causing
  71. breakage otherwise. */
  72. #define TLB_SAVED_R0 12*8
  73. #define TLB_SAVED_R1 13*8
  74. #define CLI() \
  75. getcon SR, r6; \
  76. ori r6, 0xf0, r6; \
  77. putcon r6, SR;
  78. #define STI() \
  79. getcon SR, r6; \
  80. andi r6, ~0xf0, r6; \
  81. putcon r6, SR;
  82. #ifdef CONFIG_PREEMPT
  83. # define preempt_stop() CLI()
  84. #else
  85. # define preempt_stop()
  86. # define resume_kernel restore_all
  87. #endif
  88. .section .data, "aw"
  89. #define FAST_TLBMISS_STACK_CACHELINES 4
  90. #define FAST_TLBMISS_STACK_QUADWORDS (4*FAST_TLBMISS_STACK_CACHELINES)
  91. /* Register back-up area for all exceptions */
  92. .balign 32
  93. /* Allow for 16 quadwords to be pushed by fast tlbmiss handling
  94. * register saves etc. */
  95. .fill FAST_TLBMISS_STACK_QUADWORDS, 8, 0x0
  96. /* This is 32 byte aligned by construction */
  97. /* Register back-up area for all exceptions */
  98. reg_save_area:
  99. .quad 0
  100. .quad 0
  101. .quad 0
  102. .quad 0
  103. .quad 0
  104. .quad 0
  105. .quad 0
  106. .quad 0
  107. .quad 0
  108. .quad 0
  109. .quad 0
  110. .quad 0
  111. .quad 0
  112. .quad 0
  113. /* Save area for RESVEC exceptions. We cannot use reg_save_area because of
  114. * reentrancy. Note this area may be accessed via physical address.
  115. * Align so this fits a whole single cache line, for ease of purging.
  116. */
  117. .balign 32,0,32
  118. resvec_save_area:
  119. .quad 0
  120. .quad 0
  121. .quad 0
  122. .quad 0
  123. .quad 0
  124. .balign 32,0,32
  125. /* Jump table of 3rd level handlers */
  126. trap_jtable:
  127. .long do_exception_error /* 0x000 */
  128. .long do_exception_error /* 0x020 */
  129. .long tlb_miss_load /* 0x040 */
  130. .long tlb_miss_store /* 0x060 */
  131. ! ARTIFICIAL pseudo-EXPEVT setting
  132. .long do_debug_interrupt /* 0x080 */
  133. .long tlb_miss_load /* 0x0A0 */
  134. .long tlb_miss_store /* 0x0C0 */
  135. .long do_address_error_load /* 0x0E0 */
  136. .long do_address_error_store /* 0x100 */
  137. #ifdef CONFIG_SH_FPU
  138. .long do_fpu_error /* 0x120 */
  139. #else
  140. .long do_exception_error /* 0x120 */
  141. #endif
  142. .long do_exception_error /* 0x140 */
  143. .long system_call /* 0x160 */
  144. .long do_reserved_inst /* 0x180 */
  145. .long do_illegal_slot_inst /* 0x1A0 */
  146. .long do_NMI /* 0x1C0 */
  147. .long do_exception_error /* 0x1E0 */
  148. .rept 15
  149. .long do_IRQ /* 0x200 - 0x3C0 */
  150. .endr
  151. .long do_exception_error /* 0x3E0 */
  152. .rept 32
  153. .long do_IRQ /* 0x400 - 0x7E0 */
  154. .endr
  155. .long fpu_error_or_IRQA /* 0x800 */
  156. .long fpu_error_or_IRQB /* 0x820 */
  157. .long do_IRQ /* 0x840 */
  158. .long do_IRQ /* 0x860 */
  159. .rept 6
  160. .long do_exception_error /* 0x880 - 0x920 */
  161. .endr
  162. .long do_software_break_point /* 0x940 */
  163. .long do_exception_error /* 0x960 */
  164. .long do_single_step /* 0x980 */
  165. .rept 3
  166. .long do_exception_error /* 0x9A0 - 0x9E0 */
  167. .endr
  168. .long do_IRQ /* 0xA00 */
  169. .long do_IRQ /* 0xA20 */
  170. .long itlb_miss_or_IRQ /* 0xA40 */
  171. .long do_IRQ /* 0xA60 */
  172. .long do_IRQ /* 0xA80 */
  173. .long itlb_miss_or_IRQ /* 0xAA0 */
  174. .long do_exception_error /* 0xAC0 */
  175. .long do_address_error_exec /* 0xAE0 */
  176. .rept 8
  177. .long do_exception_error /* 0xB00 - 0xBE0 */
  178. .endr
  179. .rept 18
  180. .long do_IRQ /* 0xC00 - 0xE20 */
  181. .endr
  182. .section .text64, "ax"
  183. /*
  184. * --- Exception/Interrupt/Event Handling Section
  185. */
  186. /*
  187. * VBR and RESVEC blocks.
  188. *
  189. * First level handler for VBR-based exceptions.
  190. *
  191. * To avoid waste of space, align to the maximum text block size.
  192. * This is assumed to be at most 128 bytes or 32 instructions.
  193. * DO NOT EXCEED 32 instructions on the first level handlers !
  194. *
  195. * Also note that RESVEC is contained within the VBR block
  196. * where the room left (1KB - TEXT_SIZE) allows placing
  197. * the RESVEC block (at most 512B + TEXT_SIZE).
  198. *
  199. * So first (and only) level handler for RESVEC-based exceptions.
  200. *
  201. * Where the fault/interrupt is handled (not_a_tlb_miss, tlb_miss
  202. * and interrupt) we are a lot tight with register space until
  203. * saving onto the stack frame, which is done in handle_exception().
  204. *
  205. */
  206. #define TEXT_SIZE 128
  207. #define BLOCK_SIZE 1664 /* Dynamic check, 13*128 */
  208. .balign TEXT_SIZE
  209. LVBR_block:
  210. .space 256, 0 /* Power-on class handler, */
  211. /* not required here */
  212. not_a_tlb_miss:
  213. synco /* TAKum03020 (but probably a good idea anyway.) */
  214. /* Save original stack pointer into KCR1 */
  215. putcon SP, KCR1
  216. /* Save other original registers into reg_save_area */
  217. movi reg_save_area, SP
  218. st.q SP, SAVED_R2, r2
  219. st.q SP, SAVED_R3, r3
  220. st.q SP, SAVED_R4, r4
  221. st.q SP, SAVED_R5, r5
  222. st.q SP, SAVED_R6, r6
  223. st.q SP, SAVED_R18, r18
  224. gettr tr0, r3
  225. st.q SP, SAVED_TR0, r3
  226. /* Set args for Non-debug, Not a TLB miss class handler */
  227. getcon EXPEVT, r2
  228. movi ret_from_exception, r3
  229. ori r3, 1, r3
  230. movi EVENT_FAULT_NOT_TLB, r4
  231. or SP, ZERO, r5
  232. getcon KCR1, SP
  233. pta handle_exception, tr0
  234. blink tr0, ZERO
  235. .balign 256
  236. ! VBR+0x200
  237. nop
  238. .balign 256
  239. ! VBR+0x300
  240. nop
  241. .balign 256
  242. /*
  243. * Instead of the natural .balign 1024 place RESVEC here
  244. * respecting the final 1KB alignment.
  245. */
  246. .balign TEXT_SIZE
  247. /*
  248. * Instead of '.space 1024-TEXT_SIZE' place the RESVEC
  249. * block making sure the final alignment is correct.
  250. */
  251. tlb_miss:
  252. synco /* TAKum03020 (but probably a good idea anyway.) */
  253. putcon SP, KCR1
  254. movi reg_save_area, SP
  255. /* SP is guaranteed 32-byte aligned. */
  256. st.q SP, TLB_SAVED_R0 , r0
  257. st.q SP, TLB_SAVED_R1 , r1
  258. st.q SP, SAVED_R2 , r2
  259. st.q SP, SAVED_R3 , r3
  260. st.q SP, SAVED_R4 , r4
  261. st.q SP, SAVED_R5 , r5
  262. st.q SP, SAVED_R6 , r6
  263. st.q SP, SAVED_R18, r18
  264. /* Save R25 for safety; as/ld may want to use it to achieve the call to
  265. * the code in mm/tlbmiss.c */
  266. st.q SP, TLB_SAVED_R25, r25
  267. gettr tr0, r2
  268. gettr tr1, r3
  269. gettr tr2, r4
  270. gettr tr3, r5
  271. gettr tr4, r18
  272. st.q SP, SAVED_TR0 , r2
  273. st.q SP, TLB_SAVED_TR1 , r3
  274. st.q SP, TLB_SAVED_TR2 , r4
  275. st.q SP, TLB_SAVED_TR3 , r5
  276. st.q SP, TLB_SAVED_TR4 , r18
  277. pt do_fast_page_fault, tr0
  278. getcon SSR, r2
  279. getcon EXPEVT, r3
  280. getcon TEA, r4
  281. shlri r2, 30, r2
  282. andi r2, 1, r2 /* r2 = SSR.MD */
  283. blink tr0, LINK
  284. pt fixup_to_invoke_general_handler, tr1
  285. /* If the fast path handler fixed the fault, just drop through quickly
  286. to the restore code right away to return to the excepting context.
  287. */
  288. beqi/u r2, 0, tr1
  289. fast_tlb_miss_restore:
  290. ld.q SP, SAVED_TR0, r2
  291. ld.q SP, TLB_SAVED_TR1, r3
  292. ld.q SP, TLB_SAVED_TR2, r4
  293. ld.q SP, TLB_SAVED_TR3, r5
  294. ld.q SP, TLB_SAVED_TR4, r18
  295. ptabs r2, tr0
  296. ptabs r3, tr1
  297. ptabs r4, tr2
  298. ptabs r5, tr3
  299. ptabs r18, tr4
  300. ld.q SP, TLB_SAVED_R0, r0
  301. ld.q SP, TLB_SAVED_R1, r1
  302. ld.q SP, SAVED_R2, r2
  303. ld.q SP, SAVED_R3, r3
  304. ld.q SP, SAVED_R4, r4
  305. ld.q SP, SAVED_R5, r5
  306. ld.q SP, SAVED_R6, r6
  307. ld.q SP, SAVED_R18, r18
  308. ld.q SP, TLB_SAVED_R25, r25
  309. getcon KCR1, SP
  310. rte
  311. nop /* for safety, in case the code is run on sh5-101 cut1.x */
  312. fixup_to_invoke_general_handler:
  313. /* OK, new method. Restore stuff that's not expected to get saved into
  314. the 'first-level' reg save area, then just fall through to setting
  315. up the registers and calling the second-level handler. */
  316. /* 2nd level expects r2,3,4,5,6,18,tr0 to be saved. So we must restore
  317. r25,tr1-4 and save r6 to get into the right state. */
  318. ld.q SP, TLB_SAVED_TR1, r3
  319. ld.q SP, TLB_SAVED_TR2, r4
  320. ld.q SP, TLB_SAVED_TR3, r5
  321. ld.q SP, TLB_SAVED_TR4, r18
  322. ld.q SP, TLB_SAVED_R25, r25
  323. ld.q SP, TLB_SAVED_R0, r0
  324. ld.q SP, TLB_SAVED_R1, r1
  325. ptabs/u r3, tr1
  326. ptabs/u r4, tr2
  327. ptabs/u r5, tr3
  328. ptabs/u r18, tr4
  329. /* Set args for Non-debug, TLB miss class handler */
  330. getcon EXPEVT, r2
  331. movi ret_from_exception, r3
  332. ori r3, 1, r3
  333. movi EVENT_FAULT_TLB, r4
  334. or SP, ZERO, r5
  335. getcon KCR1, SP
  336. pta handle_exception, tr0
  337. blink tr0, ZERO
  338. /* NB TAKE GREAT CARE HERE TO ENSURE THAT THE INTERRUPT CODE
  339. DOES END UP AT VBR+0x600 */
  340. nop
  341. nop
  342. nop
  343. nop
  344. nop
  345. nop
  346. .balign 256
  347. /* VBR + 0x600 */
  348. interrupt:
  349. synco /* TAKum03020 (but probably a good idea anyway.) */
  350. /* Save original stack pointer into KCR1 */
  351. putcon SP, KCR1
  352. /* Save other original registers into reg_save_area */
  353. movi reg_save_area, SP
  354. st.q SP, SAVED_R2, r2
  355. st.q SP, SAVED_R3, r3
  356. st.q SP, SAVED_R4, r4
  357. st.q SP, SAVED_R5, r5
  358. st.q SP, SAVED_R6, r6
  359. st.q SP, SAVED_R18, r18
  360. gettr tr0, r3
  361. st.q SP, SAVED_TR0, r3
  362. /* Set args for interrupt class handler */
  363. getcon INTEVT, r2
  364. movi ret_from_irq, r3
  365. ori r3, 1, r3
  366. movi EVENT_INTERRUPT, r4
  367. or SP, ZERO, r5
  368. getcon KCR1, SP
  369. pta handle_exception, tr0
  370. blink tr0, ZERO
  371. .balign TEXT_SIZE /* let's waste the bare minimum */
  372. LVBR_block_end: /* Marker. Used for total checking */
  373. .balign 256
  374. LRESVEC_block:
  375. /* Panic handler. Called with MMU off. Possible causes/actions:
  376. * - Reset: Jump to program start.
  377. * - Single Step: Turn off Single Step & return.
  378. * - Others: Call panic handler, passing PC as arg.
  379. * (this may need to be extended...)
  380. */
  381. reset_or_panic:
  382. synco /* TAKum03020 (but probably a good idea anyway.) */
  383. putcon SP, DCR
  384. /* First save r0-1 and tr0, as we need to use these */
  385. movi resvec_save_area-CONFIG_CACHED_MEMORY_OFFSET, SP
  386. st.q SP, 0, r0
  387. st.q SP, 8, r1
  388. gettr tr0, r0
  389. st.q SP, 32, r0
  390. /* Check cause */
  391. getcon EXPEVT, r0
  392. movi RESET_CAUSE, r1
  393. sub r1, r0, r1 /* r1=0 if reset */
  394. movi _stext-CONFIG_CACHED_MEMORY_OFFSET, r0
  395. ori r0, 1, r0
  396. ptabs r0, tr0
  397. beqi r1, 0, tr0 /* Jump to start address if reset */
  398. getcon EXPEVT, r0
  399. movi DEBUGSS_CAUSE, r1
  400. sub r1, r0, r1 /* r1=0 if single step */
  401. pta single_step_panic, tr0
  402. beqi r1, 0, tr0 /* jump if single step */
  403. /* Now jump to where we save the registers. */
  404. movi panic_stash_regs-CONFIG_CACHED_MEMORY_OFFSET, r1
  405. ptabs r1, tr0
  406. blink tr0, r63
  407. single_step_panic:
  408. /* We are in a handler with Single Step set. We need to resume the
  409. * handler, by turning on MMU & turning off Single Step. */
  410. getcon SSR, r0
  411. movi SR_MMU, r1
  412. or r0, r1, r0
  413. movi ~SR_SS, r1
  414. and r0, r1, r0
  415. putcon r0, SSR
  416. /* Restore EXPEVT, as the rte won't do this */
  417. getcon PEXPEVT, r0
  418. putcon r0, EXPEVT
  419. /* Restore regs */
  420. ld.q SP, 32, r0
  421. ptabs r0, tr0
  422. ld.q SP, 0, r0
  423. ld.q SP, 8, r1
  424. getcon DCR, SP
  425. synco
  426. rte
  427. .balign 256
  428. debug_exception:
  429. synco /* TAKum03020 (but probably a good idea anyway.) */
  430. /*
  431. * Single step/software_break_point first level handler.
  432. * Called with MMU off, so the first thing we do is enable it
  433. * by doing an rte with appropriate SSR.
  434. */
  435. putcon SP, DCR
  436. /* Save SSR & SPC, together with R0 & R1, as we need to use 2 regs. */
  437. movi resvec_save_area-CONFIG_CACHED_MEMORY_OFFSET, SP
  438. /* With the MMU off, we are bypassing the cache, so purge any
  439. * data that will be made stale by the following stores.
  440. */
  441. ocbp SP, 0
  442. synco
  443. st.q SP, 0, r0
  444. st.q SP, 8, r1
  445. getcon SPC, r0
  446. st.q SP, 16, r0
  447. getcon SSR, r0
  448. st.q SP, 24, r0
  449. /* Enable MMU, block exceptions, set priv mode, disable single step */
  450. movi SR_MMU | SR_BL | SR_MD, r1
  451. or r0, r1, r0
  452. movi ~SR_SS, r1
  453. and r0, r1, r0
  454. putcon r0, SSR
  455. /* Force control to debug_exception_2 when rte is executed */
  456. movi debug_exeception_2, r0
  457. ori r0, 1, r0 /* force SHmedia, just in case */
  458. putcon r0, SPC
  459. getcon DCR, SP
  460. synco
  461. rte
  462. debug_exeception_2:
  463. /* Restore saved regs */
  464. putcon SP, KCR1
  465. movi resvec_save_area, SP
  466. ld.q SP, 24, r0
  467. putcon r0, SSR
  468. ld.q SP, 16, r0
  469. putcon r0, SPC
  470. ld.q SP, 0, r0
  471. ld.q SP, 8, r1
  472. /* Save other original registers into reg_save_area */
  473. movi reg_save_area, SP
  474. st.q SP, SAVED_R2, r2
  475. st.q SP, SAVED_R3, r3
  476. st.q SP, SAVED_R4, r4
  477. st.q SP, SAVED_R5, r5
  478. st.q SP, SAVED_R6, r6
  479. st.q SP, SAVED_R18, r18
  480. gettr tr0, r3
  481. st.q SP, SAVED_TR0, r3
  482. /* Set args for debug class handler */
  483. getcon EXPEVT, r2
  484. movi ret_from_exception, r3
  485. ori r3, 1, r3
  486. movi EVENT_DEBUG, r4
  487. or SP, ZERO, r5
  488. getcon KCR1, SP
  489. pta handle_exception, tr0
  490. blink tr0, ZERO
  491. .balign 256
  492. debug_interrupt:
  493. /* !!! WE COME HERE IN REAL MODE !!! */
  494. /* Hook-up debug interrupt to allow various debugging options to be
  495. * hooked into its handler. */
  496. /* Save original stack pointer into KCR1 */
  497. synco
  498. putcon SP, KCR1
  499. movi resvec_save_area-CONFIG_CACHED_MEMORY_OFFSET, SP
  500. ocbp SP, 0
  501. ocbp SP, 32
  502. synco
  503. /* Save other original registers into reg_save_area thru real addresses */
  504. st.q SP, SAVED_R2, r2
  505. st.q SP, SAVED_R3, r3
  506. st.q SP, SAVED_R4, r4
  507. st.q SP, SAVED_R5, r5
  508. st.q SP, SAVED_R6, r6
  509. st.q SP, SAVED_R18, r18
  510. gettr tr0, r3
  511. st.q SP, SAVED_TR0, r3
  512. /* move (spc,ssr)->(pspc,pssr). The rte will shift
  513. them back again, so that they look like the originals
  514. as far as the real handler code is concerned. */
  515. getcon spc, r6
  516. putcon r6, pspc
  517. getcon ssr, r6
  518. putcon r6, pssr
  519. ! construct useful SR for handle_exception
  520. movi 3, r6
  521. shlli r6, 30, r6
  522. getcon sr, r18
  523. or r18, r6, r6
  524. putcon r6, ssr
  525. ! SSR is now the current SR with the MD and MMU bits set
  526. ! i.e. the rte will switch back to priv mode and put
  527. ! the mmu back on
  528. ! construct spc
  529. movi handle_exception, r18
  530. ori r18, 1, r18 ! for safety (do we need this?)
  531. putcon r18, spc
  532. /* Set args for Non-debug, Not a TLB miss class handler */
  533. ! EXPEVT==0x80 is unused, so 'steal' this value to put the
  534. ! debug interrupt handler in the vectoring table
  535. movi 0x80, r2
  536. movi ret_from_exception, r3
  537. ori r3, 1, r3
  538. movi EVENT_FAULT_NOT_TLB, r4
  539. or SP, ZERO, r5
  540. movi CONFIG_CACHED_MEMORY_OFFSET, r6
  541. add r6, r5, r5
  542. getcon KCR1, SP
  543. synco ! for safety
  544. rte ! -> handle_exception, switch back to priv mode again
  545. LRESVEC_block_end: /* Marker. Unused. */
  546. .balign TEXT_SIZE
  547. /*
  548. * Second level handler for VBR-based exceptions. Pre-handler.
  549. * In common to all stack-frame sensitive handlers.
  550. *
  551. * Inputs:
  552. * (KCR0) Current [current task union]
  553. * (KCR1) Original SP
  554. * (r2) INTEVT/EXPEVT
  555. * (r3) appropriate return address
  556. * (r4) Event (0 = interrupt, 1 = TLB miss fault, 2 = Not TLB miss fault, 3=debug)
  557. * (r5) Pointer to reg_save_area
  558. * (SP) Original SP
  559. *
  560. * Available registers:
  561. * (r6)
  562. * (r18)
  563. * (tr0)
  564. *
  565. */
  566. handle_exception:
  567. /* Common 2nd level handler. */
  568. /* First thing we need an appropriate stack pointer */
  569. getcon SSR, r6
  570. shlri r6, 30, r6
  571. andi r6, 1, r6
  572. pta stack_ok, tr0
  573. bne r6, ZERO, tr0 /* Original stack pointer is fine */
  574. /* Set stack pointer for user fault */
  575. getcon KCR0, SP
  576. movi THREAD_SIZE, r6 /* Point to the end */
  577. add SP, r6, SP
  578. stack_ok:
  579. /* DEBUG : check for underflow/overflow of the kernel stack */
  580. pta no_underflow, tr0
  581. getcon KCR0, r6
  582. movi 1024, r18
  583. add r6, r18, r6
  584. bge SP, r6, tr0 ! ? below 1k from bottom of stack : danger zone
  585. /* Just panic to cause a crash. */
  586. bad_sp:
  587. ld.b r63, 0, r6
  588. nop
  589. no_underflow:
  590. pta bad_sp, tr0
  591. getcon kcr0, r6
  592. movi THREAD_SIZE, r18
  593. add r18, r6, r6
  594. bgt SP, r6, tr0 ! sp above the stack
  595. /* Make some room for the BASIC frame. */
  596. movi -(FRAME_SIZE), r6
  597. add SP, r6, SP
  598. /* Could do this with no stalling if we had another spare register, but the
  599. code below will be OK. */
  600. ld.q r5, SAVED_R2, r6
  601. ld.q r5, SAVED_R3, r18
  602. st.q SP, FRAME_R(2), r6
  603. ld.q r5, SAVED_R4, r6
  604. st.q SP, FRAME_R(3), r18
  605. ld.q r5, SAVED_R5, r18
  606. st.q SP, FRAME_R(4), r6
  607. ld.q r5, SAVED_R6, r6
  608. st.q SP, FRAME_R(5), r18
  609. ld.q r5, SAVED_R18, r18
  610. st.q SP, FRAME_R(6), r6
  611. ld.q r5, SAVED_TR0, r6
  612. st.q SP, FRAME_R(18), r18
  613. st.q SP, FRAME_T(0), r6
  614. /* Keep old SP around */
  615. getcon KCR1, r6
  616. /* Save the rest of the general purpose registers */
  617. st.q SP, FRAME_R(0), r0
  618. st.q SP, FRAME_R(1), r1
  619. st.q SP, FRAME_R(7), r7
  620. st.q SP, FRAME_R(8), r8
  621. st.q SP, FRAME_R(9), r9
  622. st.q SP, FRAME_R(10), r10
  623. st.q SP, FRAME_R(11), r11
  624. st.q SP, FRAME_R(12), r12
  625. st.q SP, FRAME_R(13), r13
  626. st.q SP, FRAME_R(14), r14
  627. /* SP is somewhere else */
  628. st.q SP, FRAME_R(15), r6
  629. st.q SP, FRAME_R(16), r16
  630. st.q SP, FRAME_R(17), r17
  631. /* r18 is saved earlier. */
  632. st.q SP, FRAME_R(19), r19
  633. st.q SP, FRAME_R(20), r20
  634. st.q SP, FRAME_R(21), r21
  635. st.q SP, FRAME_R(22), r22
  636. st.q SP, FRAME_R(23), r23
  637. st.q SP, FRAME_R(24), r24
  638. st.q SP, FRAME_R(25), r25
  639. st.q SP, FRAME_R(26), r26
  640. st.q SP, FRAME_R(27), r27
  641. st.q SP, FRAME_R(28), r28
  642. st.q SP, FRAME_R(29), r29
  643. st.q SP, FRAME_R(30), r30
  644. st.q SP, FRAME_R(31), r31
  645. st.q SP, FRAME_R(32), r32
  646. st.q SP, FRAME_R(33), r33
  647. st.q SP, FRAME_R(34), r34
  648. st.q SP, FRAME_R(35), r35
  649. st.q SP, FRAME_R(36), r36
  650. st.q SP, FRAME_R(37), r37
  651. st.q SP, FRAME_R(38), r38
  652. st.q SP, FRAME_R(39), r39
  653. st.q SP, FRAME_R(40), r40
  654. st.q SP, FRAME_R(41), r41
  655. st.q SP, FRAME_R(42), r42
  656. st.q SP, FRAME_R(43), r43
  657. st.q SP, FRAME_R(44), r44
  658. st.q SP, FRAME_R(45), r45
  659. st.q SP, FRAME_R(46), r46
  660. st.q SP, FRAME_R(47), r47
  661. st.q SP, FRAME_R(48), r48
  662. st.q SP, FRAME_R(49), r49
  663. st.q SP, FRAME_R(50), r50
  664. st.q SP, FRAME_R(51), r51
  665. st.q SP, FRAME_R(52), r52
  666. st.q SP, FRAME_R(53), r53
  667. st.q SP, FRAME_R(54), r54
  668. st.q SP, FRAME_R(55), r55
  669. st.q SP, FRAME_R(56), r56
  670. st.q SP, FRAME_R(57), r57
  671. st.q SP, FRAME_R(58), r58
  672. st.q SP, FRAME_R(59), r59
  673. st.q SP, FRAME_R(60), r60
  674. st.q SP, FRAME_R(61), r61
  675. st.q SP, FRAME_R(62), r62
  676. /*
  677. * Save the S* registers.
  678. */
  679. getcon SSR, r61
  680. st.q SP, FRAME_S(FSSR), r61
  681. getcon SPC, r62
  682. st.q SP, FRAME_S(FSPC), r62
  683. movi -1, r62 /* Reset syscall_nr */
  684. st.q SP, FRAME_S(FSYSCALL_ID), r62
  685. /* Save the rest of the target registers */
  686. gettr tr1, r6
  687. st.q SP, FRAME_T(1), r6
  688. gettr tr2, r6
  689. st.q SP, FRAME_T(2), r6
  690. gettr tr3, r6
  691. st.q SP, FRAME_T(3), r6
  692. gettr tr4, r6
  693. st.q SP, FRAME_T(4), r6
  694. gettr tr5, r6
  695. st.q SP, FRAME_T(5), r6
  696. gettr tr6, r6
  697. st.q SP, FRAME_T(6), r6
  698. gettr tr7, r6
  699. st.q SP, FRAME_T(7), r6
  700. ! setup FP so that unwinder can wind back through nested kernel mode
  701. ! exceptions
  702. add SP, ZERO, r14
  703. #ifdef CONFIG_POOR_MANS_STRACE
  704. /* We've pushed all the registers now, so only r2-r4 hold anything
  705. * useful. Move them into callee save registers */
  706. or r2, ZERO, r28
  707. or r3, ZERO, r29
  708. or r4, ZERO, r30
  709. /* Preserve r2 as the event code */
  710. movi evt_debug, r3
  711. ori r3, 1, r3
  712. ptabs r3, tr0
  713. or SP, ZERO, r6
  714. getcon TRA, r5
  715. blink tr0, LINK
  716. or r28, ZERO, r2
  717. or r29, ZERO, r3
  718. or r30, ZERO, r4
  719. #endif
  720. /* For syscall and debug race condition, get TRA now */
  721. getcon TRA, r5
  722. /* We are in a safe position to turn SR.BL off, but set IMASK=0xf
  723. * Also set FD, to catch FPU usage in the kernel.
  724. *
  725. * benedict.gaster@superh.com 29/07/2002
  726. *
  727. * On all SH5-101 revisions it is unsafe to raise the IMASK and at the
  728. * same time change BL from 1->0, as any pending interrupt of a level
  729. * higher than he previous value of IMASK will leak through and be
  730. * taken unexpectedly.
  731. *
  732. * To avoid this we raise the IMASK and then issue another PUTCON to
  733. * enable interrupts.
  734. */
  735. getcon SR, r6
  736. movi SR_IMASK | SR_FD, r7
  737. or r6, r7, r6
  738. putcon r6, SR
  739. movi SR_UNBLOCK_EXC, r7
  740. and r6, r7, r6
  741. putcon r6, SR
  742. /* Now call the appropriate 3rd level handler */
  743. or r3, ZERO, LINK
  744. movi trap_jtable, r3
  745. shlri r2, 3, r2
  746. ldx.l r2, r3, r3
  747. shlri r2, 2, r2
  748. ptabs r3, tr0
  749. or SP, ZERO, r3
  750. blink tr0, ZERO
  751. /*
  752. * Second level handler for VBR-based exceptions. Post-handlers.
  753. *
  754. * Post-handlers for interrupts (ret_from_irq), exceptions
  755. * (ret_from_exception) and common reentrance doors (restore_all
  756. * to get back to the original context, ret_from_syscall loop to
  757. * check kernel exiting).
  758. *
  759. * ret_with_reschedule and work_notifysig are an inner lables of
  760. * the ret_from_syscall loop.
  761. *
  762. * In common to all stack-frame sensitive handlers.
  763. *
  764. * Inputs:
  765. * (SP) struct pt_regs *, original register's frame pointer (basic)
  766. *
  767. */
  768. .global ret_from_irq
  769. ret_from_irq:
  770. #ifdef CONFIG_POOR_MANS_STRACE
  771. pta evt_debug_ret_from_irq, tr0
  772. ori SP, 0, r2
  773. blink tr0, LINK
  774. #endif
  775. ld.q SP, FRAME_S(FSSR), r6
  776. shlri r6, 30, r6
  777. andi r6, 1, r6
  778. pta resume_kernel, tr0
  779. bne r6, ZERO, tr0 /* no further checks */
  780. STI()
  781. pta ret_with_reschedule, tr0
  782. blink tr0, ZERO /* Do not check softirqs */
  783. .global ret_from_exception
  784. ret_from_exception:
  785. preempt_stop()
  786. #ifdef CONFIG_POOR_MANS_STRACE
  787. pta evt_debug_ret_from_exc, tr0
  788. ori SP, 0, r2
  789. blink tr0, LINK
  790. #endif
  791. ld.q SP, FRAME_S(FSSR), r6
  792. shlri r6, 30, r6
  793. andi r6, 1, r6
  794. pta resume_kernel, tr0
  795. bne r6, ZERO, tr0 /* no further checks */
  796. /* Check softirqs */
  797. #ifdef CONFIG_PREEMPT
  798. pta ret_from_syscall, tr0
  799. blink tr0, ZERO
  800. resume_kernel:
  801. pta restore_all, tr0
  802. getcon KCR0, r6
  803. ld.l r6, TI_PRE_COUNT, r7
  804. beq/u r7, ZERO, tr0
  805. need_resched:
  806. ld.l r6, TI_FLAGS, r7
  807. movi (1 << TIF_NEED_RESCHED), r8
  808. and r8, r7, r8
  809. bne r8, ZERO, tr0
  810. getcon SR, r7
  811. andi r7, 0xf0, r7
  812. bne r7, ZERO, tr0
  813. movi ((PREEMPT_ACTIVE >> 16) & 65535), r8
  814. shori (PREEMPT_ACTIVE & 65535), r8
  815. st.l r6, TI_PRE_COUNT, r8
  816. STI()
  817. movi schedule, r7
  818. ori r7, 1, r7
  819. ptabs r7, tr1
  820. blink tr1, LINK
  821. st.l r6, TI_PRE_COUNT, ZERO
  822. CLI()
  823. pta need_resched, tr1
  824. blink tr1, ZERO
  825. #endif
  826. .global ret_from_syscall
  827. ret_from_syscall:
  828. ret_with_reschedule:
  829. getcon KCR0, r6 ! r6 contains current_thread_info
  830. ld.l r6, TI_FLAGS, r7 ! r7 contains current_thread_info->flags
  831. ! FIXME:!!!
  832. ! no handling of TIF_SYSCALL_TRACE yet!!
  833. movi (1 << TIF_NEED_RESCHED), r8
  834. and r8, r7, r8
  835. pta work_resched, tr0
  836. bne r8, ZERO, tr0
  837. pta restore_all, tr1
  838. movi (1 << TIF_SIGPENDING), r8
  839. and r8, r7, r8
  840. pta work_notifysig, tr0
  841. bne r8, ZERO, tr0
  842. blink tr1, ZERO
  843. work_resched:
  844. pta ret_from_syscall, tr0
  845. gettr tr0, LINK
  846. movi schedule, r6
  847. ptabs r6, tr0
  848. blink tr0, ZERO /* Call schedule(), return on top */
  849. work_notifysig:
  850. gettr tr1, LINK
  851. movi do_signal, r6
  852. ptabs r6, tr0
  853. or SP, ZERO, r2
  854. or ZERO, ZERO, r3
  855. blink tr0, LINK /* Call do_signal(regs, 0), return here */
  856. restore_all:
  857. /* Do prefetches */
  858. ld.q SP, FRAME_T(0), r6
  859. ld.q SP, FRAME_T(1), r7
  860. ld.q SP, FRAME_T(2), r8
  861. ld.q SP, FRAME_T(3), r9
  862. ptabs r6, tr0
  863. ptabs r7, tr1
  864. ptabs r8, tr2
  865. ptabs r9, tr3
  866. ld.q SP, FRAME_T(4), r6
  867. ld.q SP, FRAME_T(5), r7
  868. ld.q SP, FRAME_T(6), r8
  869. ld.q SP, FRAME_T(7), r9
  870. ptabs r6, tr4
  871. ptabs r7, tr5
  872. ptabs r8, tr6
  873. ptabs r9, tr7
  874. ld.q SP, FRAME_R(0), r0
  875. ld.q SP, FRAME_R(1), r1
  876. ld.q SP, FRAME_R(2), r2
  877. ld.q SP, FRAME_R(3), r3
  878. ld.q SP, FRAME_R(4), r4
  879. ld.q SP, FRAME_R(5), r5
  880. ld.q SP, FRAME_R(6), r6
  881. ld.q SP, FRAME_R(7), r7
  882. ld.q SP, FRAME_R(8), r8
  883. ld.q SP, FRAME_R(9), r9
  884. ld.q SP, FRAME_R(10), r10
  885. ld.q SP, FRAME_R(11), r11
  886. ld.q SP, FRAME_R(12), r12
  887. ld.q SP, FRAME_R(13), r13
  888. ld.q SP, FRAME_R(14), r14
  889. ld.q SP, FRAME_R(16), r16
  890. ld.q SP, FRAME_R(17), r17
  891. ld.q SP, FRAME_R(18), r18
  892. ld.q SP, FRAME_R(19), r19
  893. ld.q SP, FRAME_R(20), r20
  894. ld.q SP, FRAME_R(21), r21
  895. ld.q SP, FRAME_R(22), r22
  896. ld.q SP, FRAME_R(23), r23
  897. ld.q SP, FRAME_R(24), r24
  898. ld.q SP, FRAME_R(25), r25
  899. ld.q SP, FRAME_R(26), r26
  900. ld.q SP, FRAME_R(27), r27
  901. ld.q SP, FRAME_R(28), r28
  902. ld.q SP, FRAME_R(29), r29
  903. ld.q SP, FRAME_R(30), r30
  904. ld.q SP, FRAME_R(31), r31
  905. ld.q SP, FRAME_R(32), r32
  906. ld.q SP, FRAME_R(33), r33
  907. ld.q SP, FRAME_R(34), r34
  908. ld.q SP, FRAME_R(35), r35
  909. ld.q SP, FRAME_R(36), r36
  910. ld.q SP, FRAME_R(37), r37
  911. ld.q SP, FRAME_R(38), r38
  912. ld.q SP, FRAME_R(39), r39
  913. ld.q SP, FRAME_R(40), r40
  914. ld.q SP, FRAME_R(41), r41
  915. ld.q SP, FRAME_R(42), r42
  916. ld.q SP, FRAME_R(43), r43
  917. ld.q SP, FRAME_R(44), r44
  918. ld.q SP, FRAME_R(45), r45
  919. ld.q SP, FRAME_R(46), r46
  920. ld.q SP, FRAME_R(47), r47
  921. ld.q SP, FRAME_R(48), r48
  922. ld.q SP, FRAME_R(49), r49
  923. ld.q SP, FRAME_R(50), r50
  924. ld.q SP, FRAME_R(51), r51
  925. ld.q SP, FRAME_R(52), r52
  926. ld.q SP, FRAME_R(53), r53
  927. ld.q SP, FRAME_R(54), r54
  928. ld.q SP, FRAME_R(55), r55
  929. ld.q SP, FRAME_R(56), r56
  930. ld.q SP, FRAME_R(57), r57
  931. ld.q SP, FRAME_R(58), r58
  932. getcon SR, r59
  933. movi SR_BLOCK_EXC, r60
  934. or r59, r60, r59
  935. putcon r59, SR /* SR.BL = 1, keep nesting out */
  936. ld.q SP, FRAME_S(FSSR), r61
  937. ld.q SP, FRAME_S(FSPC), r62
  938. movi SR_ASID_MASK, r60
  939. and r59, r60, r59
  940. andc r61, r60, r61 /* Clear out older ASID */
  941. or r59, r61, r61 /* Retain current ASID */
  942. putcon r61, SSR
  943. putcon r62, SPC
  944. /* Ignore FSYSCALL_ID */
  945. ld.q SP, FRAME_R(59), r59
  946. ld.q SP, FRAME_R(60), r60
  947. ld.q SP, FRAME_R(61), r61
  948. ld.q SP, FRAME_R(62), r62
  949. /* Last touch */
  950. ld.q SP, FRAME_R(15), SP
  951. rte
  952. nop
  953. /*
  954. * Third level handlers for VBR-based exceptions. Adapting args to
  955. * and/or deflecting to fourth level handlers.
  956. *
  957. * Fourth level handlers interface.
  958. * Most are C-coded handlers directly pointed by the trap_jtable.
  959. * (Third = Fourth level)
  960. * Inputs:
  961. * (r2) fault/interrupt code, entry number (e.g. NMI = 14,
  962. * IRL0-3 (0000) = 16, RTLBMISS = 2, SYSCALL = 11, etc ...)
  963. * (r3) struct pt_regs *, original register's frame pointer
  964. * (r4) Event (0 = interrupt, 1 = TLB miss fault, 2 = Not TLB miss fault)
  965. * (r5) TRA control register (for syscall/debug benefit only)
  966. * (LINK) return address
  967. * (SP) = r3
  968. *
  969. * Kernel TLB fault handlers will get a slightly different interface.
  970. * (r2) struct pt_regs *, original register's frame pointer
  971. * (r3) writeaccess, whether it's a store fault as opposed to load fault
  972. * (r4) execaccess, whether it's a ITLB fault as opposed to DTLB fault
  973. * (r5) Effective Address of fault
  974. * (LINK) return address
  975. * (SP) = r2
  976. *
  977. * fpu_error_or_IRQ? is a helper to deflect to the right cause.
  978. *
  979. */
  980. tlb_miss_load:
  981. or SP, ZERO, r2
  982. or ZERO, ZERO, r3 /* Read */
  983. or ZERO, ZERO, r4 /* Data */
  984. getcon TEA, r5
  985. pta call_do_page_fault, tr0
  986. beq ZERO, ZERO, tr0
  987. tlb_miss_store:
  988. or SP, ZERO, r2
  989. movi 1, r3 /* Write */
  990. or ZERO, ZERO, r4 /* Data */
  991. getcon TEA, r5
  992. pta call_do_page_fault, tr0
  993. beq ZERO, ZERO, tr0
  994. itlb_miss_or_IRQ:
  995. pta its_IRQ, tr0
  996. beqi/u r4, EVENT_INTERRUPT, tr0
  997. or SP, ZERO, r2
  998. or ZERO, ZERO, r3 /* Read */
  999. movi 1, r4 /* Text */
  1000. getcon TEA, r5
  1001. /* Fall through */
  1002. call_do_page_fault:
  1003. movi do_page_fault, r6
  1004. ptabs r6, tr0
  1005. blink tr0, ZERO
  1006. fpu_error_or_IRQA:
  1007. pta its_IRQ, tr0
  1008. beqi/l r4, EVENT_INTERRUPT, tr0
  1009. #ifdef CONFIG_SH_FPU
  1010. movi do_fpu_state_restore, r6
  1011. #else
  1012. movi do_exception_error, r6
  1013. #endif
  1014. ptabs r6, tr0
  1015. blink tr0, ZERO
  1016. fpu_error_or_IRQB:
  1017. pta its_IRQ, tr0
  1018. beqi/l r4, EVENT_INTERRUPT, tr0
  1019. #ifdef CONFIG_SH_FPU
  1020. movi do_fpu_state_restore, r6
  1021. #else
  1022. movi do_exception_error, r6
  1023. #endif
  1024. ptabs r6, tr0
  1025. blink tr0, ZERO
  1026. its_IRQ:
  1027. movi do_IRQ, r6
  1028. ptabs r6, tr0
  1029. blink tr0, ZERO
  1030. /*
  1031. * system_call/unknown_trap third level handler:
  1032. *
  1033. * Inputs:
  1034. * (r2) fault/interrupt code, entry number (TRAP = 11)
  1035. * (r3) struct pt_regs *, original register's frame pointer
  1036. * (r4) Not used. Event (0=interrupt, 1=TLB miss fault, 2=Not TLB miss fault)
  1037. * (r5) TRA Control Reg (0x00xyzzzz: x=1 SYSCALL, y = #args, z=nr)
  1038. * (SP) = r3
  1039. * (LINK) return address: ret_from_exception
  1040. * (*r3) Syscall parms: SC#, arg0, arg1, ..., arg5 in order (Saved r2/r7)
  1041. *
  1042. * Outputs:
  1043. * (*r3) Syscall reply (Saved r2)
  1044. * (LINK) In case of syscall only it can be scrapped.
  1045. * Common second level post handler will be ret_from_syscall.
  1046. * Common (non-trace) exit point to that is syscall_ret (saving
  1047. * result to r2). Common bad exit point is syscall_bad (returning
  1048. * ENOSYS then saved to r2).
  1049. *
  1050. */
  1051. unknown_trap:
  1052. /* Unknown Trap or User Trace */
  1053. movi do_unknown_trapa, r6
  1054. ptabs r6, tr0
  1055. ld.q r3, FRAME_R(9), r2 /* r2 = #arg << 16 | syscall # */
  1056. andi r2, 0x1ff, r2 /* r2 = syscall # */
  1057. blink tr0, LINK
  1058. pta syscall_ret, tr0
  1059. blink tr0, ZERO
  1060. /* New syscall implementation*/
  1061. system_call:
  1062. pta unknown_trap, tr0
  1063. or r5, ZERO, r4 /* TRA (=r5) -> r4 */
  1064. shlri r4, 20, r4
  1065. bnei r4, 1, tr0 /* unknown_trap if not 0x1yzzzz */
  1066. /* It's a system call */
  1067. st.q r3, FRAME_S(FSYSCALL_ID), r5 /* ID (0x1yzzzz) -> stack */
  1068. andi r5, 0x1ff, r5 /* syscall # -> r5 */
  1069. STI()
  1070. pta syscall_allowed, tr0
  1071. movi NR_syscalls - 1, r4 /* Last valid */
  1072. bgeu/l r4, r5, tr0
  1073. syscall_bad:
  1074. /* Return ENOSYS ! */
  1075. movi -(ENOSYS), r2 /* Fall-through */
  1076. .global syscall_ret
  1077. syscall_ret:
  1078. st.q SP, FRAME_R(9), r2 /* Expecting SP back to BASIC frame */
  1079. #ifdef CONFIG_POOR_MANS_STRACE
  1080. /* nothing useful in registers at this point */
  1081. movi evt_debug2, r5
  1082. ori r5, 1, r5
  1083. ptabs r5, tr0
  1084. ld.q SP, FRAME_R(9), r2
  1085. or SP, ZERO, r3
  1086. blink tr0, LINK
  1087. #endif
  1088. ld.q SP, FRAME_S(FSPC), r2
  1089. addi r2, 4, r2 /* Move PC, being pre-execution event */
  1090. st.q SP, FRAME_S(FSPC), r2
  1091. pta ret_from_syscall, tr0
  1092. blink tr0, ZERO
  1093. /* A different return path for ret_from_fork, because we now need
  1094. * to call schedule_tail with the later kernels. Because prev is
  1095. * loaded into r2 by switch_to() means we can just call it straight away
  1096. */
  1097. .global ret_from_fork
  1098. ret_from_fork:
  1099. movi schedule_tail,r5
  1100. ori r5, 1, r5
  1101. ptabs r5, tr0
  1102. blink tr0, LINK
  1103. #ifdef CONFIG_POOR_MANS_STRACE
  1104. /* nothing useful in registers at this point */
  1105. movi evt_debug2, r5
  1106. ori r5, 1, r5
  1107. ptabs r5, tr0
  1108. ld.q SP, FRAME_R(9), r2
  1109. or SP, ZERO, r3
  1110. blink tr0, LINK
  1111. #endif
  1112. ld.q SP, FRAME_S(FSPC), r2
  1113. addi r2, 4, r2 /* Move PC, being pre-execution event */
  1114. st.q SP, FRAME_S(FSPC), r2
  1115. pta ret_from_syscall, tr0
  1116. blink tr0, ZERO
  1117. syscall_allowed:
  1118. /* Use LINK to deflect the exit point, default is syscall_ret */
  1119. pta syscall_ret, tr0
  1120. gettr tr0, LINK
  1121. pta syscall_notrace, tr0
  1122. getcon KCR0, r2
  1123. ld.l r2, TI_FLAGS, r4
  1124. movi (1 << TIF_SYSCALL_TRACE), r6
  1125. and r6, r4, r6
  1126. beq/l r6, ZERO, tr0
  1127. /* Trace it by calling syscall_trace before and after */
  1128. movi syscall_trace, r4
  1129. ptabs r4, tr0
  1130. blink tr0, LINK
  1131. /* Reload syscall number as r5 is trashed by syscall_trace */
  1132. ld.q SP, FRAME_S(FSYSCALL_ID), r5
  1133. andi r5, 0x1ff, r5
  1134. pta syscall_ret_trace, tr0
  1135. gettr tr0, LINK
  1136. syscall_notrace:
  1137. /* Now point to the appropriate 4th level syscall handler */
  1138. movi sys_call_table, r4
  1139. shlli r5, 2, r5
  1140. ldx.l r4, r5, r5
  1141. ptabs r5, tr0
  1142. /* Prepare original args */
  1143. ld.q SP, FRAME_R(2), r2
  1144. ld.q SP, FRAME_R(3), r3
  1145. ld.q SP, FRAME_R(4), r4
  1146. ld.q SP, FRAME_R(5), r5
  1147. ld.q SP, FRAME_R(6), r6
  1148. ld.q SP, FRAME_R(7), r7
  1149. /* And now the trick for those syscalls requiring regs * ! */
  1150. or SP, ZERO, r8
  1151. /* Call it */
  1152. blink tr0, ZERO /* LINK is already properly set */
  1153. syscall_ret_trace:
  1154. /* We get back here only if under trace */
  1155. st.q SP, FRAME_R(9), r2 /* Save return value */
  1156. movi syscall_trace, LINK
  1157. ptabs LINK, tr0
  1158. blink tr0, LINK
  1159. /* This needs to be done after any syscall tracing */
  1160. ld.q SP, FRAME_S(FSPC), r2
  1161. addi r2, 4, r2 /* Move PC, being pre-execution event */
  1162. st.q SP, FRAME_S(FSPC), r2
  1163. pta ret_from_syscall, tr0
  1164. blink tr0, ZERO /* Resume normal return sequence */
  1165. /*
  1166. * --- Switch to running under a particular ASID and return the previous ASID value
  1167. * --- The caller is assumed to have done a cli before calling this.
  1168. *
  1169. * Input r2 : new ASID
  1170. * Output r2 : old ASID
  1171. */
  1172. .global switch_and_save_asid
  1173. switch_and_save_asid:
  1174. getcon sr, r0
  1175. movi 255, r4
  1176. shlli r4, 16, r4 /* r4 = mask to select ASID */
  1177. and r0, r4, r3 /* r3 = shifted old ASID */
  1178. andi r2, 255, r2 /* mask down new ASID */
  1179. shlli r2, 16, r2 /* align new ASID against SR.ASID */
  1180. andc r0, r4, r0 /* efface old ASID from SR */
  1181. or r0, r2, r0 /* insert the new ASID */
  1182. putcon r0, ssr
  1183. movi 1f, r0
  1184. putcon r0, spc
  1185. rte
  1186. nop
  1187. 1:
  1188. ptabs LINK, tr0
  1189. shlri r3, 16, r2 /* r2 = old ASID */
  1190. blink tr0, r63
  1191. .global route_to_panic_handler
  1192. route_to_panic_handler:
  1193. /* Switch to real mode, goto panic_handler, don't return. Useful for
  1194. last-chance debugging, e.g. if no output wants to go to the console.
  1195. */
  1196. movi panic_handler - CONFIG_CACHED_MEMORY_OFFSET, r1
  1197. ptabs r1, tr0
  1198. pta 1f, tr1
  1199. gettr tr1, r0
  1200. putcon r0, spc
  1201. getcon sr, r0
  1202. movi 1, r1
  1203. shlli r1, 31, r1
  1204. andc r0, r1, r0
  1205. putcon r0, ssr
  1206. rte
  1207. nop
  1208. 1: /* Now in real mode */
  1209. blink tr0, r63
  1210. nop
  1211. .global peek_real_address_q
  1212. peek_real_address_q:
  1213. /* Two args:
  1214. r2 : real mode address to peek
  1215. r2(out) : result quadword
  1216. This is provided as a cheapskate way of manipulating device
  1217. registers for debugging (to avoid the need to onchip_remap the debug
  1218. module, and to avoid the need to onchip_remap the watchpoint
  1219. controller in a way that identity maps sufficient bits to avoid the
  1220. SH5-101 cut2 silicon defect).
  1221. This code is not performance critical
  1222. */
  1223. add.l r2, r63, r2 /* sign extend address */
  1224. getcon sr, r0 /* r0 = saved original SR */
  1225. movi 1, r1
  1226. shlli r1, 28, r1
  1227. or r0, r1, r1 /* r0 with block bit set */
  1228. putcon r1, sr /* now in critical section */
  1229. movi 1, r36
  1230. shlli r36, 31, r36
  1231. andc r1, r36, r1 /* turn sr.mmu off in real mode section */
  1232. putcon r1, ssr
  1233. movi .peek0 - CONFIG_CACHED_MEMORY_OFFSET, r36 /* real mode target address */
  1234. movi 1f, r37 /* virtual mode return addr */
  1235. putcon r36, spc
  1236. synco
  1237. rte
  1238. nop
  1239. .peek0: /* come here in real mode, don't touch caches!!
  1240. still in critical section (sr.bl==1) */
  1241. putcon r0, ssr
  1242. putcon r37, spc
  1243. /* Here's the actual peek. If the address is bad, all bets are now off
  1244. * what will happen (handlers invoked in real-mode = bad news) */
  1245. ld.q r2, 0, r2
  1246. synco
  1247. rte /* Back to virtual mode */
  1248. nop
  1249. 1:
  1250. ptabs LINK, tr0
  1251. blink tr0, r63
  1252. .global poke_real_address_q
  1253. poke_real_address_q:
  1254. /* Two args:
  1255. r2 : real mode address to poke
  1256. r3 : quadword value to write.
  1257. This is provided as a cheapskate way of manipulating device
  1258. registers for debugging (to avoid the need to onchip_remap the debug
  1259. module, and to avoid the need to onchip_remap the watchpoint
  1260. controller in a way that identity maps sufficient bits to avoid the
  1261. SH5-101 cut2 silicon defect).
  1262. This code is not performance critical
  1263. */
  1264. add.l r2, r63, r2 /* sign extend address */
  1265. getcon sr, r0 /* r0 = saved original SR */
  1266. movi 1, r1
  1267. shlli r1, 28, r1
  1268. or r0, r1, r1 /* r0 with block bit set */
  1269. putcon r1, sr /* now in critical section */
  1270. movi 1, r36
  1271. shlli r36, 31, r36
  1272. andc r1, r36, r1 /* turn sr.mmu off in real mode section */
  1273. putcon r1, ssr
  1274. movi .poke0-CONFIG_CACHED_MEMORY_OFFSET, r36 /* real mode target address */
  1275. movi 1f, r37 /* virtual mode return addr */
  1276. putcon r36, spc
  1277. synco
  1278. rte
  1279. nop
  1280. .poke0: /* come here in real mode, don't touch caches!!
  1281. still in critical section (sr.bl==1) */
  1282. putcon r0, ssr
  1283. putcon r37, spc
  1284. /* Here's the actual poke. If the address is bad, all bets are now off
  1285. * what will happen (handlers invoked in real-mode = bad news) */
  1286. st.q r2, 0, r3
  1287. synco
  1288. rte /* Back to virtual mode */
  1289. nop
  1290. 1:
  1291. ptabs LINK, tr0
  1292. blink tr0, r63
  1293. /*
  1294. * --- User Access Handling Section
  1295. */
  1296. /*
  1297. * User Access support. It all moved to non inlined Assembler
  1298. * functions in here.
  1299. *
  1300. * __kernel_size_t __copy_user(void *__to, const void *__from,
  1301. * __kernel_size_t __n)
  1302. *
  1303. * Inputs:
  1304. * (r2) target address
  1305. * (r3) source address
  1306. * (r4) size in bytes
  1307. *
  1308. * Ouputs:
  1309. * (*r2) target data
  1310. * (r2) non-copied bytes
  1311. *
  1312. * If a fault occurs on the user pointer, bail out early and return the
  1313. * number of bytes not copied in r2.
  1314. * Strategy : for large blocks, call a real memcpy function which can
  1315. * move >1 byte at a time using unaligned ld/st instructions, and can
  1316. * manipulate the cache using prefetch + alloco to improve the speed
  1317. * further. If a fault occurs in that function, just revert to the
  1318. * byte-by-byte approach used for small blocks; this is rare so the
  1319. * performance hit for that case does not matter.
  1320. *
  1321. * For small blocks it's not worth the overhead of setting up and calling
  1322. * the memcpy routine; do the copy a byte at a time.
  1323. *
  1324. */
  1325. .global __copy_user
  1326. __copy_user:
  1327. pta __copy_user_byte_by_byte, tr1
  1328. movi 16, r0 ! this value is a best guess, should tune it by benchmarking
  1329. bge/u r0, r4, tr1
  1330. pta copy_user_memcpy, tr0
  1331. addi SP, -32, SP
  1332. /* Save arguments in case we have to fix-up unhandled page fault */
  1333. st.q SP, 0, r2
  1334. st.q SP, 8, r3
  1335. st.q SP, 16, r4
  1336. st.q SP, 24, r35 ! r35 is callee-save
  1337. /* Save LINK in a register to reduce RTS time later (otherwise
  1338. ld SP,*,LINK;ptabs LINK;trn;blink trn,r63 becomes a critical path) */
  1339. ori LINK, 0, r35
  1340. blink tr0, LINK
  1341. /* Copy completed normally if we get back here */
  1342. ptabs r35, tr0
  1343. ld.q SP, 24, r35
  1344. /* don't restore r2-r4, pointless */
  1345. /* set result=r2 to zero as the copy must have succeeded. */
  1346. or r63, r63, r2
  1347. addi SP, 32, SP
  1348. blink tr0, r63 ! RTS
  1349. .global __copy_user_fixup
  1350. __copy_user_fixup:
  1351. /* Restore stack frame */
  1352. ori r35, 0, LINK
  1353. ld.q SP, 24, r35
  1354. ld.q SP, 16, r4
  1355. ld.q SP, 8, r3
  1356. ld.q SP, 0, r2
  1357. addi SP, 32, SP
  1358. /* Fall through to original code, in the 'same' state we entered with */
  1359. /* The slow byte-by-byte method is used if the fast copy traps due to a bad
  1360. user address. In that rare case, the speed drop can be tolerated. */
  1361. __copy_user_byte_by_byte:
  1362. pta ___copy_user_exit, tr1
  1363. pta ___copy_user1, tr0
  1364. beq/u r4, r63, tr1 /* early exit for zero length copy */
  1365. sub r2, r3, r0
  1366. addi r0, -1, r0
  1367. ___copy_user1:
  1368. ld.b r3, 0, r5 /* Fault address 1 */
  1369. /* Could rewrite this to use just 1 add, but the second comes 'free'
  1370. due to load latency */
  1371. addi r3, 1, r3
  1372. addi r4, -1, r4 /* No real fixup required */
  1373. ___copy_user2:
  1374. stx.b r3, r0, r5 /* Fault address 2 */
  1375. bne r4, ZERO, tr0
  1376. ___copy_user_exit:
  1377. or r4, ZERO, r2
  1378. ptabs LINK, tr0
  1379. blink tr0, ZERO
  1380. /*
  1381. * __kernel_size_t __clear_user(void *addr, __kernel_size_t size)
  1382. *
  1383. * Inputs:
  1384. * (r2) target address
  1385. * (r3) size in bytes
  1386. *
  1387. * Ouputs:
  1388. * (*r2) zero-ed target data
  1389. * (r2) non-zero-ed bytes
  1390. */
  1391. .global __clear_user
  1392. __clear_user:
  1393. pta ___clear_user_exit, tr1
  1394. pta ___clear_user1, tr0
  1395. beq/u r3, r63, tr1
  1396. ___clear_user1:
  1397. st.b r2, 0, ZERO /* Fault address */
  1398. addi r2, 1, r2
  1399. addi r3, -1, r3 /* No real fixup required */
  1400. bne r3, ZERO, tr0
  1401. ___clear_user_exit:
  1402. or r3, ZERO, r2
  1403. ptabs LINK, tr0
  1404. blink tr0, ZERO
  1405. /*
  1406. * int __strncpy_from_user(unsigned long __dest, unsigned long __src,
  1407. * int __count)
  1408. *
  1409. * Inputs:
  1410. * (r2) target address
  1411. * (r3) source address
  1412. * (r4) maximum size in bytes
  1413. *
  1414. * Ouputs:
  1415. * (*r2) copied data
  1416. * (r2) -EFAULT (in case of faulting)
  1417. * copied data (otherwise)
  1418. */
  1419. .global __strncpy_from_user
  1420. __strncpy_from_user:
  1421. pta ___strncpy_from_user1, tr0
  1422. pta ___strncpy_from_user_done, tr1
  1423. or r4, ZERO, r5 /* r5 = original count */
  1424. beq/u r4, r63, tr1 /* early exit if r4==0 */
  1425. movi -(EFAULT), r6 /* r6 = reply, no real fixup */
  1426. or ZERO, ZERO, r7 /* r7 = data, clear top byte of data */
  1427. ___strncpy_from_user1:
  1428. ld.b r3, 0, r7 /* Fault address: only in reading */
  1429. st.b r2, 0, r7
  1430. addi r2, 1, r2
  1431. addi r3, 1, r3
  1432. beq/u ZERO, r7, tr1
  1433. addi r4, -1, r4 /* return real number of copied bytes */
  1434. bne/l ZERO, r4, tr0
  1435. ___strncpy_from_user_done:
  1436. sub r5, r4, r6 /* If done, return copied */
  1437. ___strncpy_from_user_exit:
  1438. or r6, ZERO, r2
  1439. ptabs LINK, tr0
  1440. blink tr0, ZERO
  1441. /*
  1442. * extern long __strnlen_user(const char *__s, long __n)
  1443. *
  1444. * Inputs:
  1445. * (r2) source address
  1446. * (r3) source size in bytes
  1447. *
  1448. * Ouputs:
  1449. * (r2) -EFAULT (in case of faulting)
  1450. * string length (otherwise)
  1451. */
  1452. .global __strnlen_user
  1453. __strnlen_user:
  1454. pta ___strnlen_user_set_reply, tr0
  1455. pta ___strnlen_user1, tr1
  1456. or ZERO, ZERO, r5 /* r5 = counter */
  1457. movi -(EFAULT), r6 /* r6 = reply, no real fixup */
  1458. or ZERO, ZERO, r7 /* r7 = data, clear top byte of data */
  1459. beq r3, ZERO, tr0
  1460. ___strnlen_user1:
  1461. ldx.b r2, r5, r7 /* Fault address: only in reading */
  1462. addi r3, -1, r3 /* No real fixup */
  1463. addi r5, 1, r5
  1464. beq r3, ZERO, tr0
  1465. bne r7, ZERO, tr1
  1466. ! The line below used to be active. This meant led to a junk byte lying between each pair
  1467. ! of entries in the argv & envp structures in memory. Whilst the program saw the right data
  1468. ! via the argv and envp arguments to main, it meant the 'flat' representation visible through
  1469. ! /proc/$pid/cmdline was corrupt, causing trouble with ps, for example.
  1470. ! addi r5, 1, r5 /* Include '\0' */
  1471. ___strnlen_user_set_reply:
  1472. or r5, ZERO, r6 /* If done, return counter */
  1473. ___strnlen_user_exit:
  1474. or r6, ZERO, r2
  1475. ptabs LINK, tr0
  1476. blink tr0, ZERO
  1477. /*
  1478. * extern long __get_user_asm_?(void *val, long addr)
  1479. *
  1480. * Inputs:
  1481. * (r2) dest address
  1482. * (r3) source address (in User Space)
  1483. *
  1484. * Ouputs:
  1485. * (r2) -EFAULT (faulting)
  1486. * 0 (not faulting)
  1487. */
  1488. .global __get_user_asm_b
  1489. __get_user_asm_b:
  1490. or r2, ZERO, r4
  1491. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1492. ___get_user_asm_b1:
  1493. ld.b r3, 0, r5 /* r5 = data */
  1494. st.b r4, 0, r5
  1495. or ZERO, ZERO, r2
  1496. ___get_user_asm_b_exit:
  1497. ptabs LINK, tr0
  1498. blink tr0, ZERO
  1499. .global __get_user_asm_w
  1500. __get_user_asm_w:
  1501. or r2, ZERO, r4
  1502. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1503. ___get_user_asm_w1:
  1504. ld.w r3, 0, r5 /* r5 = data */
  1505. st.w r4, 0, r5
  1506. or ZERO, ZERO, r2
  1507. ___get_user_asm_w_exit:
  1508. ptabs LINK, tr0
  1509. blink tr0, ZERO
  1510. .global __get_user_asm_l
  1511. __get_user_asm_l:
  1512. or r2, ZERO, r4
  1513. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1514. ___get_user_asm_l1:
  1515. ld.l r3, 0, r5 /* r5 = data */
  1516. st.l r4, 0, r5
  1517. or ZERO, ZERO, r2
  1518. ___get_user_asm_l_exit:
  1519. ptabs LINK, tr0
  1520. blink tr0, ZERO
  1521. .global __get_user_asm_q
  1522. __get_user_asm_q:
  1523. or r2, ZERO, r4
  1524. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1525. ___get_user_asm_q1:
  1526. ld.q r3, 0, r5 /* r5 = data */
  1527. st.q r4, 0, r5
  1528. or ZERO, ZERO, r2
  1529. ___get_user_asm_q_exit:
  1530. ptabs LINK, tr0
  1531. blink tr0, ZERO
  1532. /*
  1533. * extern long __put_user_asm_?(void *pval, long addr)
  1534. *
  1535. * Inputs:
  1536. * (r2) kernel pointer to value
  1537. * (r3) dest address (in User Space)
  1538. *
  1539. * Ouputs:
  1540. * (r2) -EFAULT (faulting)
  1541. * 0 (not faulting)
  1542. */
  1543. .global __put_user_asm_b
  1544. __put_user_asm_b:
  1545. ld.b r2, 0, r4 /* r4 = data */
  1546. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1547. ___put_user_asm_b1:
  1548. st.b r3, 0, r4
  1549. or ZERO, ZERO, r2
  1550. ___put_user_asm_b_exit:
  1551. ptabs LINK, tr0
  1552. blink tr0, ZERO
  1553. .global __put_user_asm_w
  1554. __put_user_asm_w:
  1555. ld.w r2, 0, r4 /* r4 = data */
  1556. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1557. ___put_user_asm_w1:
  1558. st.w r3, 0, r4
  1559. or ZERO, ZERO, r2
  1560. ___put_user_asm_w_exit:
  1561. ptabs LINK, tr0
  1562. blink tr0, ZERO
  1563. .global __put_user_asm_l
  1564. __put_user_asm_l:
  1565. ld.l r2, 0, r4 /* r4 = data */
  1566. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1567. ___put_user_asm_l1:
  1568. st.l r3, 0, r4
  1569. or ZERO, ZERO, r2
  1570. ___put_user_asm_l_exit:
  1571. ptabs LINK, tr0
  1572. blink tr0, ZERO
  1573. .global __put_user_asm_q
  1574. __put_user_asm_q:
  1575. ld.q r2, 0, r4 /* r4 = data */
  1576. movi -(EFAULT), r2 /* r2 = reply, no real fixup */
  1577. ___put_user_asm_q1:
  1578. st.q r3, 0, r4
  1579. or ZERO, ZERO, r2
  1580. ___put_user_asm_q_exit:
  1581. ptabs LINK, tr0
  1582. blink tr0, ZERO
  1583. panic_stash_regs:
  1584. /* The idea is : when we get an unhandled panic, we dump the registers
  1585. to a known memory location, the just sit in a tight loop.
  1586. This allows the human to look at the memory region through the GDB
  1587. session (assuming the debug module's SHwy initiator isn't locked up
  1588. or anything), to hopefully analyze the cause of the panic. */
  1589. /* On entry, former r15 (SP) is in DCR
  1590. former r0 is at resvec_saved_area + 0
  1591. former r1 is at resvec_saved_area + 8
  1592. former tr0 is at resvec_saved_area + 32
  1593. DCR is the only register whose value is lost altogether.
  1594. */
  1595. movi 0xffffffff80000000, r0 ! phy of dump area
  1596. ld.q SP, 0x000, r1 ! former r0
  1597. st.q r0, 0x000, r1
  1598. ld.q SP, 0x008, r1 ! former r1
  1599. st.q r0, 0x008, r1
  1600. st.q r0, 0x010, r2
  1601. st.q r0, 0x018, r3
  1602. st.q r0, 0x020, r4
  1603. st.q r0, 0x028, r5
  1604. st.q r0, 0x030, r6
  1605. st.q r0, 0x038, r7
  1606. st.q r0, 0x040, r8
  1607. st.q r0, 0x048, r9
  1608. st.q r0, 0x050, r10
  1609. st.q r0, 0x058, r11
  1610. st.q r0, 0x060, r12
  1611. st.q r0, 0x068, r13
  1612. st.q r0, 0x070, r14
  1613. getcon dcr, r14
  1614. st.q r0, 0x078, r14
  1615. st.q r0, 0x080, r16
  1616. st.q r0, 0x088, r17
  1617. st.q r0, 0x090, r18
  1618. st.q r0, 0x098, r19
  1619. st.q r0, 0x0a0, r20
  1620. st.q r0, 0x0a8, r21
  1621. st.q r0, 0x0b0, r22
  1622. st.q r0, 0x0b8, r23
  1623. st.q r0, 0x0c0, r24
  1624. st.q r0, 0x0c8, r25
  1625. st.q r0, 0x0d0, r26
  1626. st.q r0, 0x0d8, r27
  1627. st.q r0, 0x0e0, r28
  1628. st.q r0, 0x0e8, r29
  1629. st.q r0, 0x0f0, r30
  1630. st.q r0, 0x0f8, r31
  1631. st.q r0, 0x100, r32
  1632. st.q r0, 0x108, r33
  1633. st.q r0, 0x110, r34
  1634. st.q r0, 0x118, r35
  1635. st.q r0, 0x120, r36
  1636. st.q r0, 0x128, r37
  1637. st.q r0, 0x130, r38
  1638. st.q r0, 0x138, r39
  1639. st.q r0, 0x140, r40
  1640. st.q r0, 0x148, r41
  1641. st.q r0, 0x150, r42
  1642. st.q r0, 0x158, r43
  1643. st.q r0, 0x160, r44
  1644. st.q r0, 0x168, r45
  1645. st.q r0, 0x170, r46
  1646. st.q r0, 0x178, r47
  1647. st.q r0, 0x180, r48
  1648. st.q r0, 0x188, r49
  1649. st.q r0, 0x190, r50
  1650. st.q r0, 0x198, r51
  1651. st.q r0, 0x1a0, r52
  1652. st.q r0, 0x1a8, r53
  1653. st.q r0, 0x1b0, r54
  1654. st.q r0, 0x1b8, r55
  1655. st.q r0, 0x1c0, r56
  1656. st.q r0, 0x1c8, r57
  1657. st.q r0, 0x1d0, r58
  1658. st.q r0, 0x1d8, r59
  1659. st.q r0, 0x1e0, r60
  1660. st.q r0, 0x1e8, r61
  1661. st.q r0, 0x1f0, r62
  1662. st.q r0, 0x1f8, r63 ! bogus, but for consistency's sake...
  1663. ld.q SP, 0x020, r1 ! former tr0
  1664. st.q r0, 0x200, r1
  1665. gettr tr1, r1
  1666. st.q r0, 0x208, r1
  1667. gettr tr2, r1
  1668. st.q r0, 0x210, r1
  1669. gettr tr3, r1
  1670. st.q r0, 0x218, r1
  1671. gettr tr4, r1
  1672. st.q r0, 0x220, r1
  1673. gettr tr5, r1
  1674. st.q r0, 0x228, r1
  1675. gettr tr6, r1
  1676. st.q r0, 0x230, r1
  1677. gettr tr7, r1
  1678. st.q r0, 0x238, r1
  1679. getcon sr, r1
  1680. getcon ssr, r2
  1681. getcon pssr, r3
  1682. getcon spc, r4
  1683. getcon pspc, r5
  1684. getcon intevt, r6
  1685. getcon expevt, r7
  1686. getcon pexpevt, r8
  1687. getcon tra, r9
  1688. getcon tea, r10
  1689. getcon kcr0, r11
  1690. getcon kcr1, r12
  1691. getcon vbr, r13
  1692. getcon resvec, r14
  1693. st.q r0, 0x240, r1
  1694. st.q r0, 0x248, r2
  1695. st.q r0, 0x250, r3
  1696. st.q r0, 0x258, r4
  1697. st.q r0, 0x260, r5
  1698. st.q r0, 0x268, r6
  1699. st.q r0, 0x270, r7
  1700. st.q r0, 0x278, r8
  1701. st.q r0, 0x280, r9
  1702. st.q r0, 0x288, r10
  1703. st.q r0, 0x290, r11
  1704. st.q r0, 0x298, r12
  1705. st.q r0, 0x2a0, r13
  1706. st.q r0, 0x2a8, r14
  1707. getcon SPC,r2
  1708. getcon SSR,r3
  1709. getcon EXPEVT,r4
  1710. /* Prepare to jump to C - physical address */
  1711. movi panic_handler-CONFIG_CACHED_MEMORY_OFFSET, r1
  1712. ori r1, 1, r1
  1713. ptabs r1, tr0
  1714. getcon DCR, SP
  1715. blink tr0, ZERO
  1716. nop
  1717. nop
  1718. nop
  1719. nop
  1720. /*
  1721. * --- Signal Handling Section
  1722. */
  1723. /*
  1724. * extern long long _sa_default_rt_restorer
  1725. * extern long long _sa_default_restorer
  1726. *
  1727. * or, better,
  1728. *
  1729. * extern void _sa_default_rt_restorer(void)
  1730. * extern void _sa_default_restorer(void)
  1731. *
  1732. * Code prototypes to do a sys_rt_sigreturn() or sys_sysreturn()
  1733. * from user space. Copied into user space by signal management.
  1734. * Both must be quad aligned and 2 quad long (4 instructions).
  1735. *
  1736. */
  1737. .balign 8
  1738. .global sa_default_rt_restorer
  1739. sa_default_rt_restorer:
  1740. movi 0x10, r9
  1741. shori __NR_rt_sigreturn, r9
  1742. trapa r9
  1743. nop
  1744. .balign 8
  1745. .global sa_default_restorer
  1746. sa_default_restorer:
  1747. movi 0x10, r9
  1748. shori __NR_sigreturn, r9
  1749. trapa r9
  1750. nop
  1751. /*
  1752. * --- __ex_table Section
  1753. */
  1754. /*
  1755. * User Access Exception Table.
  1756. */
  1757. .section __ex_table, "a"
  1758. .global asm_uaccess_start /* Just a marker */
  1759. asm_uaccess_start:
  1760. .long ___copy_user1, ___copy_user_exit
  1761. .long ___copy_user2, ___copy_user_exit
  1762. .long ___clear_user1, ___clear_user_exit
  1763. .long ___strncpy_from_user1, ___strncpy_from_user_exit
  1764. .long ___strnlen_user1, ___strnlen_user_exit
  1765. .long ___get_user_asm_b1, ___get_user_asm_b_exit
  1766. .long ___get_user_asm_w1, ___get_user_asm_w_exit
  1767. .long ___get_user_asm_l1, ___get_user_asm_l_exit
  1768. .long ___get_user_asm_q1, ___get_user_asm_q_exit
  1769. .long ___put_user_asm_b1, ___put_user_asm_b_exit
  1770. .long ___put_user_asm_w1, ___put_user_asm_w_exit
  1771. .long ___put_user_asm_l1, ___put_user_asm_l_exit
  1772. .long ___put_user_asm_q1, ___put_user_asm_q_exit
  1773. .global asm_uaccess_end /* Just a marker */
  1774. asm_uaccess_end:
  1775. /*
  1776. * --- .text.init Section
  1777. */
  1778. .section .text.init, "ax"
  1779. /*
  1780. * void trap_init (void)
  1781. *
  1782. */
  1783. .global trap_init
  1784. trap_init:
  1785. addi SP, -24, SP /* Room to save r28/r29/r30 */
  1786. st.q SP, 0, r28
  1787. st.q SP, 8, r29
  1788. st.q SP, 16, r30
  1789. /* Set VBR and RESVEC */
  1790. movi LVBR_block, r19
  1791. andi r19, -4, r19 /* reset MMUOFF + reserved */
  1792. /* For RESVEC exceptions we force the MMU off, which means we need the
  1793. physical address. */
  1794. movi LRESVEC_block-CONFIG_CACHED_MEMORY_OFFSET, r20
  1795. andi r20, -4, r20 /* reset reserved */
  1796. ori r20, 1, r20 /* set MMUOFF */
  1797. putcon r19, VBR
  1798. putcon r20, RESVEC
  1799. /* Sanity check */
  1800. movi LVBR_block_end, r21
  1801. andi r21, -4, r21
  1802. movi BLOCK_SIZE, r29 /* r29 = expected size */
  1803. or r19, ZERO, r30
  1804. add r19, r29, r19
  1805. /*
  1806. * Ugly, but better loop forever now than crash afterwards.
  1807. * We should print a message, but if we touch LVBR or
  1808. * LRESVEC blocks we should not be surprised if we get stuck
  1809. * in trap_init().
  1810. */
  1811. pta trap_init_loop, tr1
  1812. gettr tr1, r28 /* r28 = trap_init_loop */
  1813. sub r21, r30, r30 /* r30 = actual size */
  1814. /*
  1815. * VBR/RESVEC handlers overlap by being bigger than
  1816. * allowed. Very bad. Just loop forever.
  1817. * (r28) panic/loop address
  1818. * (r29) expected size
  1819. * (r30) actual size
  1820. */
  1821. trap_init_loop:
  1822. bne r19, r21, tr1
  1823. /* Now that exception vectors are set up reset SR.BL */
  1824. getcon SR, r22
  1825. movi SR_UNBLOCK_EXC, r23
  1826. and r22, r23, r22
  1827. putcon r22, SR
  1828. addi SP, 24, SP
  1829. ptabs LINK, tr0
  1830. blink tr0, ZERO