irq_ipr.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339
  1. /* $Id: irq_ipr.c,v 1.1.2.1 2002/11/17 10:53:43 mrbrown Exp $
  2. *
  3. * linux/arch/sh/kernel/irq_ipr.c
  4. *
  5. * Copyright (C) 1999 Niibe Yutaka & Takeshi Yaegashi
  6. * Copyright (C) 2000 Kazumoto Kojima
  7. * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
  8. *
  9. * Interrupt handling for IPR-based IRQ.
  10. *
  11. * Supported system:
  12. * On-chip supporting modules (TMU, RTC, etc.).
  13. * On-chip supporting modules for SH7709/SH7709A/SH7729/SH7300.
  14. * Hitachi SolutionEngine external I/O:
  15. * MS7709SE01, MS7709ASE01, and MS7750SE01
  16. *
  17. */
  18. #include <linux/config.h>
  19. #include <linux/init.h>
  20. #include <linux/irq.h>
  21. #include <linux/module.h>
  22. #include <asm/system.h>
  23. #include <asm/io.h>
  24. #include <asm/machvec.h>
  25. struct ipr_data {
  26. unsigned int addr; /* Address of Interrupt Priority Register */
  27. int shift; /* Shifts of the 16-bit data */
  28. int priority; /* The priority */
  29. };
  30. static struct ipr_data ipr_data[NR_IRQS];
  31. static void enable_ipr_irq(unsigned int irq);
  32. static void disable_ipr_irq(unsigned int irq);
  33. /* shutdown is same as "disable" */
  34. #define shutdown_ipr_irq disable_ipr_irq
  35. static void mask_and_ack_ipr(unsigned int);
  36. static void end_ipr_irq(unsigned int irq);
  37. static unsigned int startup_ipr_irq(unsigned int irq)
  38. {
  39. enable_ipr_irq(irq);
  40. return 0; /* never anything pending */
  41. }
  42. static struct hw_interrupt_type ipr_irq_type = {
  43. "IPR-IRQ",
  44. startup_ipr_irq,
  45. shutdown_ipr_irq,
  46. enable_ipr_irq,
  47. disable_ipr_irq,
  48. mask_and_ack_ipr,
  49. end_ipr_irq
  50. };
  51. static void disable_ipr_irq(unsigned int irq)
  52. {
  53. unsigned long val, flags;
  54. unsigned int addr = ipr_data[irq].addr;
  55. unsigned short mask = 0xffff ^ (0x0f << ipr_data[irq].shift);
  56. /* Set the priority in IPR to 0 */
  57. local_irq_save(flags);
  58. val = ctrl_inw(addr);
  59. val &= mask;
  60. ctrl_outw(val, addr);
  61. local_irq_restore(flags);
  62. }
  63. static void enable_ipr_irq(unsigned int irq)
  64. {
  65. unsigned long val, flags;
  66. unsigned int addr = ipr_data[irq].addr;
  67. int priority = ipr_data[irq].priority;
  68. unsigned short value = (priority << ipr_data[irq].shift);
  69. /* Set priority in IPR back to original value */
  70. local_irq_save(flags);
  71. val = ctrl_inw(addr);
  72. val |= value;
  73. ctrl_outw(val, addr);
  74. local_irq_restore(flags);
  75. }
  76. static void mask_and_ack_ipr(unsigned int irq)
  77. {
  78. disable_ipr_irq(irq);
  79. #if defined(CONFIG_CPU_SUBTYPE_SH7707) || defined(CONFIG_CPU_SUBTYPE_SH7709) || \
  80. defined(CONFIG_CPU_SUBTYPE_SH7300) || defined(CONFIG_CPU_SUBTYPE_SH7705)
  81. /* This is needed when we use edge triggered setting */
  82. /* XXX: Is it really needed? */
  83. if (IRQ0_IRQ <= irq && irq <= IRQ5_IRQ) {
  84. /* Clear external interrupt request */
  85. int a = ctrl_inb(INTC_IRR0);
  86. a &= ~(1 << (irq - IRQ0_IRQ));
  87. ctrl_outb(a, INTC_IRR0);
  88. }
  89. #endif
  90. }
  91. static void end_ipr_irq(unsigned int irq)
  92. {
  93. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  94. enable_ipr_irq(irq);
  95. }
  96. void make_ipr_irq(unsigned int irq, unsigned int addr, int pos, int priority)
  97. {
  98. disable_irq_nosync(irq);
  99. ipr_data[irq].addr = addr;
  100. ipr_data[irq].shift = pos*4; /* POSition (0-3) x 4 means shift */
  101. ipr_data[irq].priority = priority;
  102. irq_desc[irq].handler = &ipr_irq_type;
  103. disable_ipr_irq(irq);
  104. }
  105. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  106. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  107. defined(CONFIG_CPU_SUBTYPE_SH7709)
  108. static unsigned char pint_map[256];
  109. static unsigned long portcr_mask = 0;
  110. static void enable_pint_irq(unsigned int irq);
  111. static void disable_pint_irq(unsigned int irq);
  112. /* shutdown is same as "disable" */
  113. #define shutdown_pint_irq disable_pint_irq
  114. static void mask_and_ack_pint(unsigned int);
  115. static void end_pint_irq(unsigned int irq);
  116. static unsigned int startup_pint_irq(unsigned int irq)
  117. {
  118. enable_pint_irq(irq);
  119. return 0; /* never anything pending */
  120. }
  121. static struct hw_interrupt_type pint_irq_type = {
  122. "PINT-IRQ",
  123. startup_pint_irq,
  124. shutdown_pint_irq,
  125. enable_pint_irq,
  126. disable_pint_irq,
  127. mask_and_ack_pint,
  128. end_pint_irq
  129. };
  130. static void disable_pint_irq(unsigned int irq)
  131. {
  132. unsigned long val, flags;
  133. local_irq_save(flags);
  134. val = ctrl_inw(INTC_INTER);
  135. val &= ~(1 << (irq - PINT_IRQ_BASE));
  136. ctrl_outw(val, INTC_INTER); /* disable PINTn */
  137. portcr_mask &= ~(3 << (irq - PINT_IRQ_BASE)*2);
  138. local_irq_restore(flags);
  139. }
  140. static void enable_pint_irq(unsigned int irq)
  141. {
  142. unsigned long val, flags;
  143. local_irq_save(flags);
  144. val = ctrl_inw(INTC_INTER);
  145. val |= 1 << (irq - PINT_IRQ_BASE);
  146. ctrl_outw(val, INTC_INTER); /* enable PINTn */
  147. portcr_mask |= 3 << (irq - PINT_IRQ_BASE)*2;
  148. local_irq_restore(flags);
  149. }
  150. static void mask_and_ack_pint(unsigned int irq)
  151. {
  152. disable_pint_irq(irq);
  153. }
  154. static void end_pint_irq(unsigned int irq)
  155. {
  156. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  157. enable_pint_irq(irq);
  158. }
  159. void make_pint_irq(unsigned int irq)
  160. {
  161. disable_irq_nosync(irq);
  162. irq_desc[irq].handler = &pint_irq_type;
  163. disable_pint_irq(irq);
  164. }
  165. #endif
  166. void __init init_IRQ(void)
  167. {
  168. #if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
  169. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  170. defined(CONFIG_CPU_SUBTYPE_SH7709)
  171. int i;
  172. #endif
  173. make_ipr_irq(TIMER_IRQ, TIMER_IPR_ADDR, TIMER_IPR_POS, TIMER_PRIORITY);
  174. make_ipr_irq(TIMER1_IRQ, TIMER1_IPR_ADDR, TIMER1_IPR_POS, TIMER1_PRIORITY);
  175. #if defined(CONFIG_SH_RTC)
  176. make_ipr_irq(RTC_IRQ, RTC_IPR_ADDR, RTC_IPR_POS, RTC_PRIORITY);
  177. #endif
  178. #ifdef SCI_ERI_IRQ
  179. make_ipr_irq(SCI_ERI_IRQ, SCI_IPR_ADDR, SCI_IPR_POS, SCI_PRIORITY);
  180. make_ipr_irq(SCI_RXI_IRQ, SCI_IPR_ADDR, SCI_IPR_POS, SCI_PRIORITY);
  181. make_ipr_irq(SCI_TXI_IRQ, SCI_IPR_ADDR, SCI_IPR_POS, SCI_PRIORITY);
  182. #endif
  183. #ifdef SCIF1_ERI_IRQ
  184. make_ipr_irq(SCIF1_ERI_IRQ, SCIF1_IPR_ADDR, SCIF1_IPR_POS, SCIF1_PRIORITY);
  185. make_ipr_irq(SCIF1_RXI_IRQ, SCIF1_IPR_ADDR, SCIF1_IPR_POS, SCIF1_PRIORITY);
  186. make_ipr_irq(SCIF1_BRI_IRQ, SCIF1_IPR_ADDR, SCIF1_IPR_POS, SCIF1_PRIORITY);
  187. make_ipr_irq(SCIF1_TXI_IRQ, SCIF1_IPR_ADDR, SCIF1_IPR_POS, SCIF1_PRIORITY);
  188. #endif
  189. #if defined(CONFIG_CPU_SUBTYPE_SH7300)
  190. make_ipr_irq(SCIF0_IRQ, SCIF0_IPR_ADDR, SCIF0_IPR_POS, SCIF0_PRIORITY);
  191. make_ipr_irq(DMTE2_IRQ, DMA1_IPR_ADDR, DMA1_IPR_POS, DMA1_PRIORITY);
  192. make_ipr_irq(DMTE3_IRQ, DMA1_IPR_ADDR, DMA1_IPR_POS, DMA1_PRIORITY);
  193. make_ipr_irq(VIO_IRQ, VIO_IPR_ADDR, VIO_IPR_POS, VIO_PRIORITY);
  194. #endif
  195. #ifdef SCIF_ERI_IRQ
  196. make_ipr_irq(SCIF_ERI_IRQ, SCIF_IPR_ADDR, SCIF_IPR_POS, SCIF_PRIORITY);
  197. make_ipr_irq(SCIF_RXI_IRQ, SCIF_IPR_ADDR, SCIF_IPR_POS, SCIF_PRIORITY);
  198. make_ipr_irq(SCIF_BRI_IRQ, SCIF_IPR_ADDR, SCIF_IPR_POS, SCIF_PRIORITY);
  199. make_ipr_irq(SCIF_TXI_IRQ, SCIF_IPR_ADDR, SCIF_IPR_POS, SCIF_PRIORITY);
  200. #endif
  201. #ifdef IRDA_ERI_IRQ
  202. make_ipr_irq(IRDA_ERI_IRQ, IRDA_IPR_ADDR, IRDA_IPR_POS, IRDA_PRIORITY);
  203. make_ipr_irq(IRDA_RXI_IRQ, IRDA_IPR_ADDR, IRDA_IPR_POS, IRDA_PRIORITY);
  204. make_ipr_irq(IRDA_BRI_IRQ, IRDA_IPR_ADDR, IRDA_IPR_POS, IRDA_PRIORITY);
  205. make_ipr_irq(IRDA_TXI_IRQ, IRDA_IPR_ADDR, IRDA_IPR_POS, IRDA_PRIORITY);
  206. #endif
  207. #if defined(CONFIG_CPU_SUBTYPE_SH7707) || defined(CONFIG_CPU_SUBTYPE_SH7709) || \
  208. defined(CONFIG_CPU_SUBTYPE_SH7300) || defined(CONFIG_CPU_SUBTYPE_SH7705)
  209. /*
  210. * Initialize the Interrupt Controller (INTC)
  211. * registers to their power on values
  212. */
  213. /*
  214. * Enable external irq (INTC IRQ mode).
  215. * You should set corresponding bits of PFC to "00"
  216. * to enable these interrupts.
  217. */
  218. make_ipr_irq(IRQ0_IRQ, IRQ0_IPR_ADDR, IRQ0_IPR_POS, IRQ0_PRIORITY);
  219. make_ipr_irq(IRQ1_IRQ, IRQ1_IPR_ADDR, IRQ1_IPR_POS, IRQ1_PRIORITY);
  220. make_ipr_irq(IRQ2_IRQ, IRQ2_IPR_ADDR, IRQ2_IPR_POS, IRQ2_PRIORITY);
  221. make_ipr_irq(IRQ3_IRQ, IRQ3_IPR_ADDR, IRQ3_IPR_POS, IRQ3_PRIORITY);
  222. make_ipr_irq(IRQ4_IRQ, IRQ4_IPR_ADDR, IRQ4_IPR_POS, IRQ4_PRIORITY);
  223. make_ipr_irq(IRQ5_IRQ, IRQ5_IPR_ADDR, IRQ5_IPR_POS, IRQ5_PRIORITY);
  224. #if !defined(CONFIG_CPU_SUBTYPE_SH7300)
  225. make_ipr_irq(PINT0_IRQ, PINT0_IPR_ADDR, PINT0_IPR_POS, PINT0_PRIORITY);
  226. make_ipr_irq(PINT8_IRQ, PINT8_IPR_ADDR, PINT8_IPR_POS, PINT8_PRIORITY);
  227. enable_ipr_irq(PINT0_IRQ);
  228. enable_ipr_irq(PINT8_IRQ);
  229. for(i = 0; i < 16; i++)
  230. make_pint_irq(PINT_IRQ_BASE + i);
  231. for(i = 0; i < 256; i++)
  232. {
  233. if(i & 1) pint_map[i] = 0;
  234. else if(i & 2) pint_map[i] = 1;
  235. else if(i & 4) pint_map[i] = 2;
  236. else if(i & 8) pint_map[i] = 3;
  237. else if(i & 0x10) pint_map[i] = 4;
  238. else if(i & 0x20) pint_map[i] = 5;
  239. else if(i & 0x40) pint_map[i] = 6;
  240. else if(i & 0x80) pint_map[i] = 7;
  241. }
  242. #endif /* !CONFIG_CPU_SUBTYPE_SH7300 */
  243. #endif /* CONFIG_CPU_SUBTYPE_SH7707 || CONFIG_CPU_SUBTYPE_SH7709 || CONFIG_CPU_SUBTYPE_SH7300*/
  244. #ifdef CONFIG_CPU_SUBTYPE_ST40
  245. init_IRQ_intc2();
  246. #endif
  247. /* Perform the machine specific initialisation */
  248. if (sh_mv.mv_init_irq != NULL) {
  249. sh_mv.mv_init_irq();
  250. }
  251. }
  252. #if defined(CONFIG_CPU_SUBTYPE_SH7707) || defined(CONFIG_CPU_SUBTYPE_SH7709) || \
  253. defined(CONFIG_CPU_SUBTYPE_SH7300) || defined(CONFIG_CPU_SUBTYPE_SH7705)
  254. int ipr_irq_demux(int irq)
  255. {
  256. #if !defined(CONFIG_CPU_SUBTYPE_SH7300)
  257. unsigned long creg, dreg, d, sav;
  258. if(irq == PINT0_IRQ)
  259. {
  260. #if defined(CONFIG_CPU_SUBTYPE_SH7707)
  261. creg = PORT_PACR;
  262. dreg = PORT_PADR;
  263. #else
  264. creg = PORT_PCCR;
  265. dreg = PORT_PCDR;
  266. #endif
  267. sav = ctrl_inw(creg);
  268. ctrl_outw(sav | portcr_mask, creg);
  269. d = (~ctrl_inb(dreg) ^ ctrl_inw(INTC_ICR2)) & ctrl_inw(INTC_INTER) & 0xff;
  270. ctrl_outw(sav, creg);
  271. if(d == 0) return irq;
  272. return PINT_IRQ_BASE + pint_map[d];
  273. }
  274. else if(irq == PINT8_IRQ)
  275. {
  276. #if defined(CONFIG_CPU_SUBTYPE_SH7707)
  277. creg = PORT_PBCR;
  278. dreg = PORT_PBDR;
  279. #else
  280. creg = PORT_PFCR;
  281. dreg = PORT_PFDR;
  282. #endif
  283. sav = ctrl_inw(creg);
  284. ctrl_outw(sav | (portcr_mask >> 16), creg);
  285. d = (~ctrl_inb(dreg) ^ (ctrl_inw(INTC_ICR2) >> 8)) & (ctrl_inw(INTC_INTER) >> 8) & 0xff;
  286. ctrl_outw(sav, creg);
  287. if(d == 0) return irq;
  288. return PINT_IRQ_BASE + 8 + pint_map[d];
  289. }
  290. #endif
  291. return irq;
  292. }
  293. #endif
  294. EXPORT_SYMBOL(make_ipr_irq);