setup.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278
  1. /*
  2. * arch/sh/boards/superh/microdev/setup.c
  3. *
  4. * Copyright (C) 2003 Sean McGoogan (Sean.McGoogan@superh.com)
  5. * Copyright (C) 2003, 2004 SuperH, Inc.
  6. * Copyright (C) 2004 Paul Mundt
  7. *
  8. * SuperH SH4-202 MicroDev board support.
  9. *
  10. * May be copied or modified under the terms of the GNU General Public
  11. * License. See linux/COPYING for more information.
  12. */
  13. #include <linux/config.h>
  14. #include <linux/init.h>
  15. #include <linux/device.h>
  16. #include <linux/ioport.h>
  17. #include <asm/io.h>
  18. #include <asm/mach/irq.h>
  19. #include <asm/mach/io.h>
  20. #include <asm/machvec.h>
  21. #include <asm/machvec_init.h>
  22. extern void microdev_heartbeat(void);
  23. /*
  24. * The Machine Vector
  25. */
  26. struct sh_machine_vector mv_sh4202_microdev __initmv = {
  27. .mv_nr_irqs = 72, /* QQQ need to check this - use the MACRO */
  28. .mv_inb = microdev_inb,
  29. .mv_inw = microdev_inw,
  30. .mv_inl = microdev_inl,
  31. .mv_outb = microdev_outb,
  32. .mv_outw = microdev_outw,
  33. .mv_outl = microdev_outl,
  34. .mv_inb_p = microdev_inb_p,
  35. .mv_inw_p = microdev_inw_p,
  36. .mv_inl_p = microdev_inl_p,
  37. .mv_outb_p = microdev_outb_p,
  38. .mv_outw_p = microdev_outw_p,
  39. .mv_outl_p = microdev_outl_p,
  40. .mv_insb = microdev_insb,
  41. .mv_insw = microdev_insw,
  42. .mv_insl = microdev_insl,
  43. .mv_outsb = microdev_outsb,
  44. .mv_outsw = microdev_outsw,
  45. .mv_outsl = microdev_outsl,
  46. .mv_isa_port2addr = microdev_isa_port2addr,
  47. .mv_init_irq = init_microdev_irq,
  48. #ifdef CONFIG_HEARTBEAT
  49. .mv_heartbeat = microdev_heartbeat,
  50. #endif
  51. };
  52. ALIAS_MV(sh4202_microdev)
  53. /****************************************************************************/
  54. /*
  55. * Setup for the SMSC FDC37C93xAPM
  56. */
  57. #define SMSC_CONFIG_PORT_ADDR (0x3F0)
  58. #define SMSC_INDEX_PORT_ADDR SMSC_CONFIG_PORT_ADDR
  59. #define SMSC_DATA_PORT_ADDR (SMSC_INDEX_PORT_ADDR + 1)
  60. #define SMSC_ENTER_CONFIG_KEY 0x55
  61. #define SMSC_EXIT_CONFIG_KEY 0xaa
  62. #define SMCS_LOGICAL_DEV_INDEX 0x07 /* Logical Device Number */
  63. #define SMSC_DEVICE_ID_INDEX 0x20 /* Device ID */
  64. #define SMSC_DEVICE_REV_INDEX 0x21 /* Device Revision */
  65. #define SMSC_ACTIVATE_INDEX 0x30 /* Activate */
  66. #define SMSC_PRIMARY_BASE_INDEX 0x60 /* Primary Base Address */
  67. #define SMSC_SECONDARY_BASE_INDEX 0x62 /* Secondary Base Address */
  68. #define SMSC_PRIMARY_INT_INDEX 0x70 /* Primary Interrupt Select */
  69. #define SMSC_SECONDARY_INT_INDEX 0x72 /* Secondary Interrupt Select */
  70. #define SMSC_HDCS0_INDEX 0xf0 /* HDCS0 Address Decoder */
  71. #define SMSC_HDCS1_INDEX 0xf1 /* HDCS1 Address Decoder */
  72. #define SMSC_IDE1_DEVICE 1 /* IDE #1 logical device */
  73. #define SMSC_IDE2_DEVICE 2 /* IDE #2 logical device */
  74. #define SMSC_PARALLEL_DEVICE 3 /* Parallel Port logical device */
  75. #define SMSC_SERIAL1_DEVICE 4 /* Serial #1 logical device */
  76. #define SMSC_SERIAL2_DEVICE 5 /* Serial #2 logical device */
  77. #define SMSC_KEYBOARD_DEVICE 7 /* Keyboard logical device */
  78. #define SMSC_CONFIG_REGISTERS 8 /* Configuration Registers (Aux I/O) */
  79. #define SMSC_READ_INDEXED(index) ({ \
  80. outb((index), SMSC_INDEX_PORT_ADDR); \
  81. inb(SMSC_DATA_PORT_ADDR); })
  82. #define SMSC_WRITE_INDEXED(val, index) ({ \
  83. outb((index), SMSC_INDEX_PORT_ADDR); \
  84. outb((val), SMSC_DATA_PORT_ADDR); })
  85. #define IDE1_PRIMARY_BASE 0x01f0 /* Task File Registe base for IDE #1 */
  86. #define IDE1_SECONDARY_BASE 0x03f6 /* Miscellaneous AT registers for IDE #1 */
  87. #define IDE2_PRIMARY_BASE 0x0170 /* Task File Registe base for IDE #2 */
  88. #define IDE2_SECONDARY_BASE 0x0376 /* Miscellaneous AT registers for IDE #2 */
  89. #define SERIAL1_PRIMARY_BASE 0x03f8
  90. #define SERIAL2_PRIMARY_BASE 0x02f8
  91. #define MSB(x) ( (x) >> 8 )
  92. #define LSB(x) ( (x) & 0xff )
  93. /* General-Purpose base address on CPU-board FPGA */
  94. #define MICRODEV_FPGA_GP_BASE 0xa6100000ul
  95. /* assume a Keyboard Controller is present */
  96. int microdev_kbd_controller_present = 1;
  97. const char *get_system_type(void)
  98. {
  99. return "SH4-202 MicroDev";
  100. }
  101. static struct resource smc91x_resources[] = {
  102. [0] = {
  103. .start = 0x300,
  104. .end = 0x300 + 0x0001000 - 1,
  105. .flags = IORESOURCE_MEM,
  106. },
  107. [1] = {
  108. .start = MICRODEV_LINUX_IRQ_ETHERNET,
  109. .end = MICRODEV_LINUX_IRQ_ETHERNET,
  110. .flags = IORESOURCE_IRQ,
  111. },
  112. };
  113. static struct platform_device smc91x_device = {
  114. .name = "smc91x",
  115. .id = -1,
  116. .num_resources = ARRAY_SIZE(smc91x_resources),
  117. .resource = smc91x_resources,
  118. };
  119. static int __init smc91x_setup(void)
  120. {
  121. return platform_device_register(&smc91x_device);
  122. }
  123. __initcall(smc91x_setup);
  124. /*
  125. * Initialize the board
  126. */
  127. void __init platform_setup(void)
  128. {
  129. int * const fpgaRevisionRegister = (int*)(MICRODEV_FPGA_GP_BASE + 0x8ul);
  130. const int fpgaRevision = *fpgaRevisionRegister;
  131. int * const CacheControlRegister = (int*)CCR;
  132. printk("SuperH %s board (FPGA rev: 0x%0x, CCR: 0x%0x)\n",
  133. get_system_type(), fpgaRevision, *CacheControlRegister);
  134. }
  135. /****************************************************************************/
  136. /*
  137. * Setup for the SMSC FDC37C93xAPM
  138. */
  139. static int __init smsc_superio_setup(void)
  140. {
  141. unsigned char devid, devrev;
  142. /* Initially the chip is in run state */
  143. /* Put it into configuration state */
  144. outb(SMSC_ENTER_CONFIG_KEY, SMSC_CONFIG_PORT_ADDR);
  145. /* Read device ID info */
  146. devid = SMSC_READ_INDEXED(SMSC_DEVICE_ID_INDEX);
  147. devrev = SMSC_READ_INDEXED(SMSC_DEVICE_REV_INDEX);
  148. if ( (devid==0x30) && (devrev==0x01) )
  149. {
  150. printk("SMSC FDC37C93xAPM SuperIO device detected\n");
  151. }
  152. else
  153. { /* not the device identity we expected */
  154. printk("Not detected a SMSC FDC37C93xAPM SuperIO device (devid=0x%02x, rev=0x%02x)\n",
  155. devid, devrev);
  156. /* inform the keyboard driver that we have no keyboard controller */
  157. microdev_kbd_controller_present = 0;
  158. /* little point in doing anything else in this functon */
  159. return 0;
  160. }
  161. /* Select the keyboard device */
  162. SMSC_WRITE_INDEXED(SMSC_KEYBOARD_DEVICE, SMCS_LOGICAL_DEV_INDEX);
  163. /* enable it */
  164. SMSC_WRITE_INDEXED(1, SMSC_ACTIVATE_INDEX);
  165. /* enable the interrupts */
  166. SMSC_WRITE_INDEXED(MICRODEV_FPGA_IRQ_KEYBOARD, SMSC_PRIMARY_INT_INDEX);
  167. SMSC_WRITE_INDEXED(MICRODEV_FPGA_IRQ_MOUSE, SMSC_SECONDARY_INT_INDEX);
  168. /* Select the Serial #1 device */
  169. SMSC_WRITE_INDEXED(SMSC_SERIAL1_DEVICE, SMCS_LOGICAL_DEV_INDEX);
  170. /* enable it */
  171. SMSC_WRITE_INDEXED(1, SMSC_ACTIVATE_INDEX);
  172. /* program with port addresses */
  173. SMSC_WRITE_INDEXED(MSB(SERIAL1_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+0);
  174. SMSC_WRITE_INDEXED(LSB(SERIAL1_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+1);
  175. SMSC_WRITE_INDEXED(0x00, SMSC_HDCS0_INDEX);
  176. /* enable the interrupts */
  177. SMSC_WRITE_INDEXED(MICRODEV_FPGA_IRQ_SERIAL1, SMSC_PRIMARY_INT_INDEX);
  178. /* Select the Serial #2 device */
  179. SMSC_WRITE_INDEXED(SMSC_SERIAL2_DEVICE, SMCS_LOGICAL_DEV_INDEX);
  180. /* enable it */
  181. SMSC_WRITE_INDEXED(1, SMSC_ACTIVATE_INDEX);
  182. /* program with port addresses */
  183. SMSC_WRITE_INDEXED(MSB(SERIAL2_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+0);
  184. SMSC_WRITE_INDEXED(LSB(SERIAL2_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+1);
  185. SMSC_WRITE_INDEXED(0x00, SMSC_HDCS0_INDEX);
  186. /* enable the interrupts */
  187. SMSC_WRITE_INDEXED(MICRODEV_FPGA_IRQ_SERIAL2, SMSC_PRIMARY_INT_INDEX);
  188. /* Select the IDE#1 device */
  189. SMSC_WRITE_INDEXED(SMSC_IDE1_DEVICE, SMCS_LOGICAL_DEV_INDEX);
  190. /* enable it */
  191. SMSC_WRITE_INDEXED(1, SMSC_ACTIVATE_INDEX);
  192. /* program with port addresses */
  193. SMSC_WRITE_INDEXED(MSB(IDE1_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+0);
  194. SMSC_WRITE_INDEXED(LSB(IDE1_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+1);
  195. SMSC_WRITE_INDEXED(MSB(IDE1_SECONDARY_BASE), SMSC_SECONDARY_BASE_INDEX+0);
  196. SMSC_WRITE_INDEXED(LSB(IDE1_SECONDARY_BASE), SMSC_SECONDARY_BASE_INDEX+1);
  197. SMSC_WRITE_INDEXED(0x0c, SMSC_HDCS0_INDEX);
  198. SMSC_WRITE_INDEXED(0x00, SMSC_HDCS1_INDEX);
  199. /* select the interrupt */
  200. SMSC_WRITE_INDEXED(MICRODEV_FPGA_IRQ_IDE1, SMSC_PRIMARY_INT_INDEX);
  201. /* Select the IDE#2 device */
  202. SMSC_WRITE_INDEXED(SMSC_IDE2_DEVICE, SMCS_LOGICAL_DEV_INDEX);
  203. /* enable it */
  204. SMSC_WRITE_INDEXED(1, SMSC_ACTIVATE_INDEX);
  205. /* program with port addresses */
  206. SMSC_WRITE_INDEXED(MSB(IDE2_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+0);
  207. SMSC_WRITE_INDEXED(LSB(IDE2_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+1);
  208. SMSC_WRITE_INDEXED(MSB(IDE2_SECONDARY_BASE), SMSC_SECONDARY_BASE_INDEX+0);
  209. SMSC_WRITE_INDEXED(LSB(IDE2_SECONDARY_BASE), SMSC_SECONDARY_BASE_INDEX+1);
  210. /* select the interrupt */
  211. SMSC_WRITE_INDEXED(MICRODEV_FPGA_IRQ_IDE2, SMSC_PRIMARY_INT_INDEX);
  212. /* Select the configuration registers */
  213. SMSC_WRITE_INDEXED(SMSC_CONFIG_REGISTERS, SMCS_LOGICAL_DEV_INDEX);
  214. /* enable the appropriate GPIO pins for IDE functionality:
  215. * bit[0] In/Out 1==input; 0==output
  216. * bit[1] Polarity 1==invert; 0==no invert
  217. * bit[2] Int Enb #1 1==Enable Combined IRQ #1; 0==disable
  218. * bit[3:4] Function Select 00==original; 01==Alternate Function #1
  219. */
  220. SMSC_WRITE_INDEXED(0x00, 0xc2); /* GP42 = nIDE1_OE */
  221. SMSC_WRITE_INDEXED(0x01, 0xc5); /* GP45 = IDE1_IRQ */
  222. SMSC_WRITE_INDEXED(0x00, 0xc6); /* GP46 = nIOROP */
  223. SMSC_WRITE_INDEXED(0x00, 0xc7); /* GP47 = nIOWOP */
  224. SMSC_WRITE_INDEXED(0x08, 0xe8); /* GP20 = nIDE2_OE */
  225. /* Exit the configuraton state */
  226. outb(SMSC_EXIT_CONFIG_KEY, SMSC_CONFIG_PORT_ADDR);
  227. return 0;
  228. }
  229. /* This is grotty, but, because kernel is always referenced on the link line
  230. * before any devices, this is safe.
  231. */
  232. __initcall(smsc_superio_setup);