irq.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137
  1. /*
  2. * arch/sh/boards/se/73180/irq.c
  3. *
  4. * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
  5. * Based on arch/sh/boards/se/7300/irq.c
  6. *
  7. * Modified for SH-Mobile SolutionEngine 73180 Support
  8. * by YOSHII Takashi <yoshii-takashi@hitachi-ul.co.jp>
  9. *
  10. *
  11. */
  12. #include <linux/config.h>
  13. #include <linux/init.h>
  14. #include <linux/irq.h>
  15. #include <asm/irq.h>
  16. #include <asm/io.h>
  17. #include <asm/mach/se73180.h>
  18. static int
  19. intreq2irq(int i)
  20. {
  21. if (i == 5)
  22. return 10;
  23. return 32 + 7 - i;
  24. }
  25. static int
  26. irq2intreq(int irq)
  27. {
  28. if (irq == 10)
  29. return 5;
  30. return 7 - (irq - 32);
  31. }
  32. static void
  33. disable_intreq_irq(unsigned int irq)
  34. {
  35. ctrl_outb(1 << (7 - irq2intreq(irq)), INTMSK0);
  36. }
  37. static void
  38. enable_intreq_irq(unsigned int irq)
  39. {
  40. ctrl_outb(1 << (7 - irq2intreq(irq)), INTMSKCLR0);
  41. }
  42. static void
  43. mask_and_ack_intreq_irq(unsigned int irq)
  44. {
  45. disable_intreq_irq(irq);
  46. }
  47. static unsigned int
  48. startup_intreq_irq(unsigned int irq)
  49. {
  50. enable_intreq_irq(irq);
  51. return 0;
  52. }
  53. static void
  54. shutdown_intreq_irq(unsigned int irq)
  55. {
  56. disable_intreq_irq(irq);
  57. }
  58. static void
  59. end_intreq_irq(unsigned int irq)
  60. {
  61. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  62. enable_intreq_irq(irq);
  63. }
  64. static struct hw_interrupt_type intreq_irq_type = {
  65. .typename = "intreq",
  66. .startup = startup_intreq_irq,
  67. .shutdown = shutdown_intreq_irq,
  68. .enable = enable_intreq_irq,
  69. .disable = disable_intreq_irq,
  70. .ack = mask_and_ack_intreq_irq,
  71. .end = end_intreq_irq
  72. };
  73. void
  74. make_intreq_irq(unsigned int irq)
  75. {
  76. disable_irq_nosync(irq);
  77. irq_desc[irq].handler = &intreq_irq_type;
  78. disable_intreq_irq(irq);
  79. }
  80. int
  81. shmse_irq_demux(int irq)
  82. {
  83. if (irq == IRQ5_IRQ)
  84. return 10;
  85. return irq;
  86. }
  87. /*
  88. * Initialize IRQ setting
  89. */
  90. void __init
  91. init_73180se_IRQ(void)
  92. {
  93. make_ipr_irq(SIOF0_IRQ, SIOF0_IPR_ADDR, SIOF0_IPR_POS, SIOF0_PRIORITY);
  94. ctrl_outw(0x2000, 0xb03fffec); /* mrshpc irq enable */
  95. ctrl_outw(0x2000, 0xb07fffec); /* mrshpc irq enable */
  96. ctrl_outl(3 << ((7 - 5) * 4), INTC_INTPRI0); /* irq5 pri=3 */
  97. ctrl_outw(2 << ((7 - 5) * 2), INTC_ICR1); /* low-level irq */
  98. make_intreq_irq(10);
  99. make_ipr_irq(VPU_IRQ, VPU_IPR_ADDR, VPU_IPR_POS, 8);
  100. ctrl_outb(0x0f, INTC_IMCR5); /* enable SCIF IRQ */
  101. make_ipr_irq(DMTE2_IRQ, DMA1_IPR_ADDR, DMA1_IPR_POS, DMA1_PRIORITY);
  102. make_ipr_irq(DMTE3_IRQ, DMA1_IPR_ADDR, DMA1_IPR_POS, DMA1_PRIORITY);
  103. make_ipr_irq(DMTE4_IRQ, DMA2_IPR_ADDR, DMA2_IPR_POS, DMA2_PRIORITY);
  104. make_ipr_irq(IIC0_ALI_IRQ, IIC0_IPR_ADDR, IIC0_IPR_POS, IIC0_PRIORITY);
  105. make_ipr_irq(IIC0_TACKI_IRQ, IIC0_IPR_ADDR, IIC0_IPR_POS,
  106. IIC0_PRIORITY);
  107. make_ipr_irq(IIC0_WAITI_IRQ, IIC0_IPR_ADDR, IIC0_IPR_POS,
  108. IIC0_PRIORITY);
  109. make_ipr_irq(IIC0_DTEI_IRQ, IIC0_IPR_ADDR, IIC0_IPR_POS, IIC0_PRIORITY);
  110. make_ipr_irq(SIOF0_IRQ, SIOF0_IPR_ADDR, SIOF0_IPR_POS, SIOF0_PRIORITY);
  111. make_ipr_irq(SIU_IRQ, SIU_IPR_ADDR, SIU_IPR_POS, SIU_PRIORITY);
  112. /* VIO interrupt */
  113. make_ipr_irq(CEU_IRQ, VIO_IPR_ADDR, VIO_IPR_POS, VIO_PRIORITY);
  114. make_ipr_irq(BEU_IRQ, VIO_IPR_ADDR, VIO_IPR_POS, VIO_PRIORITY);
  115. make_ipr_irq(VEU_IRQ, VIO_IPR_ADDR, VIO_IPR_POS, VIO_PRIORITY);
  116. make_ipr_irq(LCDC_IRQ, LCDC_IPR_ADDR, LCDC_IPR_POS, LCDC_PRIORITY);
  117. ctrl_outw(0x2000, PA_MRSHPC + 0x0c); /* mrshpc irq enable */
  118. }