pci.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150
  1. /*
  2. * linux/arch/sh/kernel/pci-hs7751rvoip.c
  3. *
  4. * Author: Ian DaSilva (idasilva@mvista.com)
  5. *
  6. * Highly leveraged from pci-bigsur.c, written by Dustin McIntire.
  7. *
  8. * May be copied or modified under the terms of the GNU General Public
  9. * License. See linux/COPYING for more information.
  10. *
  11. * PCI initialization for the Renesas SH7751R HS7751RVoIP board
  12. */
  13. #include <linux/config.h>
  14. #include <linux/kernel.h>
  15. #include <linux/types.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/pci.h>
  19. #include <linux/module.h>
  20. #include <asm/io.h>
  21. #include "../../../drivers/pci/pci-sh7751.h"
  22. #include <asm/hs7751rvoip/hs7751rvoip.h>
  23. #define PCIMCR_MRSET_OFF 0xBFFFFFFF
  24. #define PCIMCR_RFSH_OFF 0xFFFFFFFB
  25. /*
  26. * Only long word accesses of the PCIC's internal local registers and the
  27. * configuration registers from the CPU is supported.
  28. */
  29. #define PCIC_WRITE(x,v) writel((v), PCI_REG(x))
  30. #define PCIC_READ(x) readl(PCI_REG(x))
  31. /*
  32. * Description: This function sets up and initializes the pcic, sets
  33. * up the BARS, maps the DRAM into the address space etc, etc.
  34. */
  35. int __init pcibios_init_platform(void)
  36. {
  37. unsigned long bcr1, wcr1, wcr2, wcr3, mcr;
  38. unsigned short bcr2, bcr3;
  39. /*
  40. * Initialize the slave bus controller on the pcic. The values used
  41. * here should not be hardcoded, but they should be taken from the bsc
  42. * on the processor, to make this function as generic as possible.
  43. * (i.e. Another sbc may usr different SDRAM timing settings -- in order
  44. * for the pcic to work, its settings need to be exactly the same.)
  45. */
  46. bcr1 = (*(volatile unsigned long *)(SH7751_BCR1));
  47. bcr2 = (*(volatile unsigned short *)(SH7751_BCR2));
  48. bcr3 = (*(volatile unsigned short *)(SH7751_BCR3));
  49. wcr1 = (*(volatile unsigned long *)(SH7751_WCR1));
  50. wcr2 = (*(volatile unsigned long *)(SH7751_WCR2));
  51. wcr3 = (*(volatile unsigned long *)(SH7751_WCR3));
  52. mcr = (*(volatile unsigned long *)(SH7751_MCR));
  53. bcr1 = bcr1 | 0x00080000; /* Enable Bit 19, BREQEN */
  54. (*(volatile unsigned long *)(SH7751_BCR1)) = bcr1;
  55. bcr1 = bcr1 | 0x40080000; /* Enable Bit 19 BREQEN, set PCIC to slave */
  56. PCIC_WRITE(SH7751_PCIBCR1, bcr1); /* PCIC BCR1 */
  57. PCIC_WRITE(SH7751_PCIBCR2, bcr2); /* PCIC BCR2 */
  58. PCIC_WRITE(SH7751_PCIBCR3, bcr3); /* PCIC BCR3 */
  59. PCIC_WRITE(SH7751_PCIWCR1, wcr1); /* PCIC WCR1 */
  60. PCIC_WRITE(SH7751_PCIWCR2, wcr2); /* PCIC WCR2 */
  61. PCIC_WRITE(SH7751_PCIWCR3, wcr3); /* PCIC WCR3 */
  62. mcr = (mcr & PCIMCR_MRSET_OFF) & PCIMCR_RFSH_OFF;
  63. PCIC_WRITE(SH7751_PCIMCR, mcr); /* PCIC MCR */
  64. /* Enable all interrupts, so we know what to fix */
  65. PCIC_WRITE(SH7751_PCIINTM, 0x0000c3ff);
  66. PCIC_WRITE(SH7751_PCIAINTM, 0x0000380f);
  67. /* Set up standard PCI config registers */
  68. PCIC_WRITE(SH7751_PCICONF1, 0xFB900047); /* Bus Master, Mem & I/O access */
  69. PCIC_WRITE(SH7751_PCICONF2, 0x00000000); /* PCI Class code & Revision ID */
  70. PCIC_WRITE(SH7751_PCICONF4, 0xab000001); /* PCI I/O address (local regs) */
  71. PCIC_WRITE(SH7751_PCICONF5, 0x0c000000); /* PCI MEM address (local RAM) */
  72. PCIC_WRITE(SH7751_PCICONF6, 0xd0000000); /* PCI MEM address (unused) */
  73. PCIC_WRITE(SH7751_PCICONF11, 0x35051054); /* PCI Subsystem ID & Vendor ID */
  74. PCIC_WRITE(SH7751_PCILSR0, 0x03f00000); /* MEM (full 64M exposed) */
  75. PCIC_WRITE(SH7751_PCILSR1, 0x00000000); /* MEM (unused) */
  76. PCIC_WRITE(SH7751_PCILAR0, 0x0c000000); /* MEM (direct map from PCI) */
  77. PCIC_WRITE(SH7751_PCILAR1, 0x00000000); /* MEM (unused) */
  78. /* Now turn it on... */
  79. PCIC_WRITE(SH7751_PCICR, 0xa5000001);
  80. /*
  81. * Set PCIMBR and PCIIOBR here, assuming a single window
  82. * (16M MEM, 256K IO) is enough. If a larger space is
  83. * needed, the readx/writex and inx/outx functions will
  84. * have to do more (e.g. setting registers for each call).
  85. */
  86. /*
  87. * Set the MBR so PCI address is one-to-one with window,
  88. * meaning all calls go straight through... use ifdef to
  89. * catch erroneous assumption.
  90. */
  91. BUG_ON(PCIBIOS_MIN_MEM != SH7751_PCI_MEMORY_BASE);
  92. PCIC_WRITE(SH7751_PCIMBR, PCIBIOS_MIN_MEM);
  93. /* Set IOBR for window containing area specified in pci.h */
  94. PCIC_WRITE(SH7751_PCIIOBR, (PCIBIOS_MIN_IO & SH7751_PCIIOBR_MASK));
  95. /* All done, may as well say so... */
  96. printk("SH7751R PCI: Finished initialization of the PCI controller\n");
  97. return 1;
  98. }
  99. int __init pcibios_map_platform_irq(u8 slot, u8 pin)
  100. {
  101. switch (slot) {
  102. case 0: return IRQ_PCISLOT; /* PCI Extend slot */
  103. case 1: return IRQ_PCMCIA; /* PCI Cardbus Bridge */
  104. case 2: return IRQ_PCIETH; /* Realtek Ethernet controller */
  105. case 3: return IRQ_PCIHUB; /* Realtek Ethernet Hub controller */
  106. default:
  107. printk("PCI: Bad IRQ mapping request for slot %d\n", slot);
  108. return -1;
  109. }
  110. }
  111. static struct resource sh7751_io_resource = {
  112. .name = "SH7751_IO",
  113. .start = 0x4000,
  114. .end = 0x4000 + SH7751_PCI_IO_SIZE - 1,
  115. .flags = IORESOURCE_IO
  116. };
  117. static struct resource sh7751_mem_resource = {
  118. .name = "SH7751_mem",
  119. .start = SH7751_PCI_MEMORY_BASE,
  120. .end = SH7751_PCI_MEMORY_BASE + SH7751_PCI_MEM_SIZE - 1,
  121. .flags = IORESOURCE_MEM
  122. };
  123. extern struct pci_ops sh7751_pci_ops;
  124. struct pci_channel board_pci_channels[] = {
  125. { &sh7751_pci_ops, &sh7751_io_resource, &sh7751_mem_resource, 0, 0xff },
  126. { NULL, NULL, NULL, 0, 0 },
  127. };
  128. EXPORT_SYMBOL(board_pci_channels);