time.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119
  1. /*
  2. * arch/sh/boards/overdrive/time.c
  3. *
  4. * Copyright (C) 2000 Stuart Menefy (stuart.menefy@st.com)
  5. * Copyright (C) 2002 Paul Mundt (lethal@chaoticdreams.org)
  6. *
  7. * May be copied or modified under the terms of the GNU General Public
  8. * License. See linux/COPYING for more information.
  9. *
  10. * STMicroelectronics Overdrive Support.
  11. */
  12. void od_time_init(void)
  13. {
  14. struct frqcr_data {
  15. unsigned short frqcr;
  16. struct {
  17. unsigned char multiplier;
  18. unsigned char divisor;
  19. } factor[3];
  20. };
  21. static struct frqcr_data st40_frqcr_table[] = {
  22. { 0x000, {{1,1}, {1,1}, {1,2}}},
  23. { 0x002, {{1,1}, {1,1}, {1,4}}},
  24. { 0x004, {{1,1}, {1,1}, {1,8}}},
  25. { 0x008, {{1,1}, {1,2}, {1,2}}},
  26. { 0x00A, {{1,1}, {1,2}, {1,4}}},
  27. { 0x00C, {{1,1}, {1,2}, {1,8}}},
  28. { 0x011, {{1,1}, {2,3}, {1,6}}},
  29. { 0x013, {{1,1}, {2,3}, {1,3}}},
  30. { 0x01A, {{1,1}, {1,2}, {1,4}}},
  31. { 0x01C, {{1,1}, {1,2}, {1,8}}},
  32. { 0x023, {{1,1}, {2,3}, {1,3}}},
  33. { 0x02C, {{1,1}, {1,2}, {1,8}}},
  34. { 0x048, {{1,2}, {1,2}, {1,4}}},
  35. { 0x04A, {{1,2}, {1,2}, {1,6}}},
  36. { 0x04C, {{1,2}, {1,2}, {1,8}}},
  37. { 0x05A, {{1,2}, {1,3}, {1,6}}},
  38. { 0x05C, {{1,2}, {1,3}, {1,6}}},
  39. { 0x063, {{1,2}, {1,4}, {1,4}}},
  40. { 0x06C, {{1,2}, {1,4}, {1,8}}},
  41. { 0x091, {{1,3}, {1,3}, {1,6}}},
  42. { 0x093, {{1,3}, {1,3}, {1,6}}},
  43. { 0x0A3, {{1,3}, {1,6}, {1,6}}},
  44. { 0x0DA, {{1,4}, {1,4}, {1,8}}},
  45. { 0x0DC, {{1,4}, {1,4}, {1,8}}},
  46. { 0x0EC, {{1,4}, {1,8}, {1,8}}},
  47. { 0x123, {{1,4}, {1,4}, {1,8}}},
  48. { 0x16C, {{1,4}, {1,8}, {1,8}}},
  49. };
  50. struct memclk_data {
  51. unsigned char multiplier;
  52. unsigned char divisor;
  53. };
  54. static struct memclk_data st40_memclk_table[8] = {
  55. {1,1}, // 000
  56. {1,2}, // 001
  57. {1,3}, // 010
  58. {2,3}, // 011
  59. {1,4}, // 100
  60. {1,6}, // 101
  61. {1,8}, // 110
  62. {1,8} // 111
  63. };
  64. unsigned long pvr;
  65. /*
  66. * This should probably be moved into the SH3 probing code, and then
  67. * use the processor structure to determine which CPU we are running
  68. * on.
  69. */
  70. pvr = ctrl_inl(CCN_PVR);
  71. printk("PVR %08x\n", pvr);
  72. if (((pvr >> CCN_PVR_CHIP_SHIFT) & CCN_PVR_CHIP_MASK) == CCN_PVR_CHIP_ST40STB1) {
  73. /*
  74. * Unfortunatly the STB1 FRQCR values are different from the
  75. * 7750 ones.
  76. */
  77. struct frqcr_data *d;
  78. int a;
  79. unsigned long memclkcr;
  80. struct memclk_data *e;
  81. for (a=0; a<ARRAY_SIZE(st40_frqcr_table); a++) {
  82. d = &st40_frqcr_table[a];
  83. if (d->frqcr == (frqcr & 0x1ff))
  84. break;
  85. }
  86. if (a == ARRAY_SIZE(st40_frqcr_table)) {
  87. d = st40_frqcr_table;
  88. printk("ERROR: Unrecognised FRQCR value, using default multipliers\n");
  89. }
  90. memclkcr = ctrl_inl(CLOCKGEN_MEMCLKCR);
  91. e = &st40_memclk_table[memclkcr & MEMCLKCR_RATIO_MASK];
  92. printk("Clock multipliers: CPU: %d/%d Bus: %d/%d Mem: %d/%d Periph: %d/%d\n",
  93. d->factor[0].multiplier, d->factor[0].divisor,
  94. d->factor[1].multiplier, d->factor[1].divisor,
  95. e->multiplier, e->divisor,
  96. d->factor[2].multiplier, d->factor[2].divisor);
  97. current_cpu_data.master_clock = current_cpu_data.module_clock *
  98. d->factor[2].divisor /
  99. d->factor[2].multiplier;
  100. current_cpu_data.bus_clock = current_cpu_data.master_clock *
  101. d->factor[1].multiplier /
  102. d->factor[1].divisor;
  103. current_cpu_data.memory_clock = current_cpu_data.master_clock *
  104. e->multiplier / e->divisor;
  105. current_cpu_data.cpu_clock = current_cpu_data.master_clock *
  106. d->factor[0].multiplier /
  107. d->factor[0].divisor;
  108. }