xics.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747
  1. /*
  2. * arch/ppc64/kernel/xics.c
  3. *
  4. * Copyright 2000 IBM Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/config.h>
  12. #include <linux/types.h>
  13. #include <linux/threads.h>
  14. #include <linux/kernel.h>
  15. #include <linux/irq.h>
  16. #include <linux/smp.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/signal.h>
  19. #include <linux/init.h>
  20. #include <linux/gfp.h>
  21. #include <linux/radix-tree.h>
  22. #include <linux/cpu.h>
  23. #include <asm/prom.h>
  24. #include <asm/io.h>
  25. #include <asm/pgtable.h>
  26. #include <asm/smp.h>
  27. #include <asm/rtas.h>
  28. #include <asm/xics.h>
  29. #include <asm/hvcall.h>
  30. #include <asm/machdep.h>
  31. #include "i8259.h"
  32. static unsigned int xics_startup(unsigned int irq);
  33. static void xics_enable_irq(unsigned int irq);
  34. static void xics_disable_irq(unsigned int irq);
  35. static void xics_mask_and_ack_irq(unsigned int irq);
  36. static void xics_end_irq(unsigned int irq);
  37. static void xics_set_affinity(unsigned int irq_nr, cpumask_t cpumask);
  38. struct hw_interrupt_type xics_pic = {
  39. .typename = " XICS ",
  40. .startup = xics_startup,
  41. .enable = xics_enable_irq,
  42. .disable = xics_disable_irq,
  43. .ack = xics_mask_and_ack_irq,
  44. .end = xics_end_irq,
  45. .set_affinity = xics_set_affinity
  46. };
  47. struct hw_interrupt_type xics_8259_pic = {
  48. .typename = " XICS/8259",
  49. .ack = xics_mask_and_ack_irq,
  50. };
  51. /* This is used to map real irq numbers to virtual */
  52. static struct radix_tree_root irq_map = RADIX_TREE_INIT(GFP_ATOMIC);
  53. #define XICS_IPI 2
  54. #define XICS_IRQ_SPURIOUS 0
  55. /* Want a priority other than 0. Various HW issues require this. */
  56. #define DEFAULT_PRIORITY 5
  57. /*
  58. * Mark IPIs as higher priority so we can take them inside interrupts that
  59. * arent marked SA_INTERRUPT
  60. */
  61. #define IPI_PRIORITY 4
  62. struct xics_ipl {
  63. union {
  64. u32 word;
  65. u8 bytes[4];
  66. } xirr_poll;
  67. union {
  68. u32 word;
  69. u8 bytes[4];
  70. } xirr;
  71. u32 dummy;
  72. union {
  73. u32 word;
  74. u8 bytes[4];
  75. } qirr;
  76. };
  77. static struct xics_ipl __iomem *xics_per_cpu[NR_CPUS];
  78. static int xics_irq_8259_cascade = 0;
  79. static int xics_irq_8259_cascade_real = 0;
  80. static unsigned int default_server = 0xFF;
  81. /* also referenced in smp.c... */
  82. unsigned int default_distrib_server = 0;
  83. unsigned int interrupt_server_size = 8;
  84. /*
  85. * XICS only has a single IPI, so encode the messages per CPU
  86. */
  87. struct xics_ipi_struct xics_ipi_message[NR_CPUS] __cacheline_aligned;
  88. /* RTAS service tokens */
  89. int ibm_get_xive;
  90. int ibm_set_xive;
  91. int ibm_int_on;
  92. int ibm_int_off;
  93. typedef struct {
  94. int (*xirr_info_get)(int cpu);
  95. void (*xirr_info_set)(int cpu, int val);
  96. void (*cppr_info)(int cpu, u8 val);
  97. void (*qirr_info)(int cpu, u8 val);
  98. } xics_ops;
  99. /* SMP */
  100. static int pSeries_xirr_info_get(int n_cpu)
  101. {
  102. return in_be32(&xics_per_cpu[n_cpu]->xirr.word);
  103. }
  104. static void pSeries_xirr_info_set(int n_cpu, int value)
  105. {
  106. out_be32(&xics_per_cpu[n_cpu]->xirr.word, value);
  107. }
  108. static void pSeries_cppr_info(int n_cpu, u8 value)
  109. {
  110. out_8(&xics_per_cpu[n_cpu]->xirr.bytes[0], value);
  111. }
  112. static void pSeries_qirr_info(int n_cpu, u8 value)
  113. {
  114. out_8(&xics_per_cpu[n_cpu]->qirr.bytes[0], value);
  115. }
  116. static xics_ops pSeries_ops = {
  117. pSeries_xirr_info_get,
  118. pSeries_xirr_info_set,
  119. pSeries_cppr_info,
  120. pSeries_qirr_info
  121. };
  122. static xics_ops *ops = &pSeries_ops;
  123. /* LPAR */
  124. static inline long plpar_eoi(unsigned long xirr)
  125. {
  126. return plpar_hcall_norets(H_EOI, xirr);
  127. }
  128. static inline long plpar_cppr(unsigned long cppr)
  129. {
  130. return plpar_hcall_norets(H_CPPR, cppr);
  131. }
  132. static inline long plpar_ipi(unsigned long servernum, unsigned long mfrr)
  133. {
  134. return plpar_hcall_norets(H_IPI, servernum, mfrr);
  135. }
  136. static inline long plpar_xirr(unsigned long *xirr_ret)
  137. {
  138. unsigned long dummy;
  139. return plpar_hcall(H_XIRR, 0, 0, 0, 0, xirr_ret, &dummy, &dummy);
  140. }
  141. static int pSeriesLP_xirr_info_get(int n_cpu)
  142. {
  143. unsigned long lpar_rc;
  144. unsigned long return_value;
  145. lpar_rc = plpar_xirr(&return_value);
  146. if (lpar_rc != H_Success)
  147. panic(" bad return code xirr - rc = %lx \n", lpar_rc);
  148. return (int)return_value;
  149. }
  150. static void pSeriesLP_xirr_info_set(int n_cpu, int value)
  151. {
  152. unsigned long lpar_rc;
  153. unsigned long val64 = value & 0xffffffff;
  154. lpar_rc = plpar_eoi(val64);
  155. if (lpar_rc != H_Success)
  156. panic("bad return code EOI - rc = %ld, value=%lx\n", lpar_rc,
  157. val64);
  158. }
  159. void pSeriesLP_cppr_info(int n_cpu, u8 value)
  160. {
  161. unsigned long lpar_rc;
  162. lpar_rc = plpar_cppr(value);
  163. if (lpar_rc != H_Success)
  164. panic("bad return code cppr - rc = %lx\n", lpar_rc);
  165. }
  166. static void pSeriesLP_qirr_info(int n_cpu , u8 value)
  167. {
  168. unsigned long lpar_rc;
  169. lpar_rc = plpar_ipi(get_hard_smp_processor_id(n_cpu), value);
  170. if (lpar_rc != H_Success)
  171. panic("bad return code qirr - rc = %lx\n", lpar_rc);
  172. }
  173. xics_ops pSeriesLP_ops = {
  174. pSeriesLP_xirr_info_get,
  175. pSeriesLP_xirr_info_set,
  176. pSeriesLP_cppr_info,
  177. pSeriesLP_qirr_info
  178. };
  179. static unsigned int xics_startup(unsigned int virq)
  180. {
  181. unsigned int irq;
  182. irq = irq_offset_down(virq);
  183. if (radix_tree_insert(&irq_map, virt_irq_to_real(irq),
  184. &virt_irq_to_real_map[irq]) == -ENOMEM)
  185. printk(KERN_CRIT "Out of memory creating real -> virtual"
  186. " IRQ mapping for irq %u (real 0x%x)\n",
  187. virq, virt_irq_to_real(irq));
  188. xics_enable_irq(virq);
  189. return 0; /* return value is ignored */
  190. }
  191. static unsigned int real_irq_to_virt(unsigned int real_irq)
  192. {
  193. unsigned int *ptr;
  194. ptr = radix_tree_lookup(&irq_map, real_irq);
  195. if (ptr == NULL)
  196. return NO_IRQ;
  197. return ptr - virt_irq_to_real_map;
  198. }
  199. #ifdef CONFIG_SMP
  200. static int get_irq_server(unsigned int irq)
  201. {
  202. unsigned int server;
  203. /* For the moment only implement delivery to all cpus or one cpu */
  204. cpumask_t cpumask = irq_affinity[irq];
  205. cpumask_t tmp = CPU_MASK_NONE;
  206. if (!distribute_irqs)
  207. return default_server;
  208. if (cpus_equal(cpumask, CPU_MASK_ALL)) {
  209. server = default_distrib_server;
  210. } else {
  211. cpus_and(tmp, cpu_online_map, cpumask);
  212. if (cpus_empty(tmp))
  213. server = default_distrib_server;
  214. else
  215. server = get_hard_smp_processor_id(first_cpu(tmp));
  216. }
  217. return server;
  218. }
  219. #else
  220. static int get_irq_server(unsigned int irq)
  221. {
  222. return default_server;
  223. }
  224. #endif
  225. static void xics_enable_irq(unsigned int virq)
  226. {
  227. unsigned int irq;
  228. int call_status;
  229. unsigned int server;
  230. irq = virt_irq_to_real(irq_offset_down(virq));
  231. if (irq == XICS_IPI)
  232. return;
  233. server = get_irq_server(virq);
  234. call_status = rtas_call(ibm_set_xive, 3, 1, NULL, irq, server,
  235. DEFAULT_PRIORITY);
  236. if (call_status != 0) {
  237. printk(KERN_ERR "xics_enable_irq: irq=%d: ibm_set_xive "
  238. "returned %x\n", irq, call_status);
  239. return;
  240. }
  241. /* Now unmask the interrupt (often a no-op) */
  242. call_status = rtas_call(ibm_int_on, 1, 1, NULL, irq);
  243. if (call_status != 0) {
  244. printk(KERN_ERR "xics_enable_irq: irq=%d: ibm_int_on "
  245. "returned %x\n", irq, call_status);
  246. return;
  247. }
  248. }
  249. static void xics_disable_real_irq(unsigned int irq)
  250. {
  251. int call_status;
  252. unsigned int server;
  253. if (irq == XICS_IPI)
  254. return;
  255. call_status = rtas_call(ibm_int_off, 1, 1, NULL, irq);
  256. if (call_status != 0) {
  257. printk(KERN_ERR "xics_disable_real_irq: irq=%d: "
  258. "ibm_int_off returned %x\n", irq, call_status);
  259. return;
  260. }
  261. server = get_irq_server(irq);
  262. /* Have to set XIVE to 0xff to be able to remove a slot */
  263. call_status = rtas_call(ibm_set_xive, 3, 1, NULL, irq, server, 0xff);
  264. if (call_status != 0) {
  265. printk(KERN_ERR "xics_disable_irq: irq=%d: ibm_set_xive(0xff)"
  266. " returned %x\n", irq, call_status);
  267. return;
  268. }
  269. }
  270. static void xics_disable_irq(unsigned int virq)
  271. {
  272. unsigned int irq;
  273. irq = virt_irq_to_real(irq_offset_down(virq));
  274. xics_disable_real_irq(irq);
  275. }
  276. static void xics_end_irq(unsigned int irq)
  277. {
  278. int cpu = smp_processor_id();
  279. iosync();
  280. ops->xirr_info_set(cpu, ((0xff << 24) |
  281. (virt_irq_to_real(irq_offset_down(irq)))));
  282. }
  283. static void xics_mask_and_ack_irq(unsigned int irq)
  284. {
  285. int cpu = smp_processor_id();
  286. if (irq < irq_offset_value()) {
  287. i8259_pic.ack(irq);
  288. iosync();
  289. ops->xirr_info_set(cpu, ((0xff<<24) |
  290. xics_irq_8259_cascade_real));
  291. iosync();
  292. }
  293. }
  294. int xics_get_irq(struct pt_regs *regs)
  295. {
  296. unsigned int cpu = smp_processor_id();
  297. unsigned int vec;
  298. int irq;
  299. vec = ops->xirr_info_get(cpu);
  300. /* (vec >> 24) == old priority */
  301. vec &= 0x00ffffff;
  302. /* for sanity, this had better be < NR_IRQS - 16 */
  303. if (vec == xics_irq_8259_cascade_real) {
  304. irq = i8259_irq(cpu);
  305. if (irq == -1) {
  306. /* Spurious cascaded interrupt. Still must ack xics */
  307. xics_end_irq(irq_offset_up(xics_irq_8259_cascade));
  308. irq = -1;
  309. }
  310. } else if (vec == XICS_IRQ_SPURIOUS) {
  311. irq = -1;
  312. } else {
  313. irq = real_irq_to_virt(vec);
  314. if (irq == NO_IRQ)
  315. irq = real_irq_to_virt_slowpath(vec);
  316. if (irq == NO_IRQ) {
  317. printk(KERN_ERR "Interrupt %d (real) is invalid,"
  318. " disabling it.\n", vec);
  319. xics_disable_real_irq(vec);
  320. } else
  321. irq = irq_offset_up(irq);
  322. }
  323. return irq;
  324. }
  325. #ifdef CONFIG_SMP
  326. irqreturn_t xics_ipi_action(int irq, void *dev_id, struct pt_regs *regs)
  327. {
  328. int cpu = smp_processor_id();
  329. ops->qirr_info(cpu, 0xff);
  330. WARN_ON(cpu_is_offline(cpu));
  331. while (xics_ipi_message[cpu].value) {
  332. if (test_and_clear_bit(PPC_MSG_CALL_FUNCTION,
  333. &xics_ipi_message[cpu].value)) {
  334. mb();
  335. smp_message_recv(PPC_MSG_CALL_FUNCTION, regs);
  336. }
  337. if (test_and_clear_bit(PPC_MSG_RESCHEDULE,
  338. &xics_ipi_message[cpu].value)) {
  339. mb();
  340. smp_message_recv(PPC_MSG_RESCHEDULE, regs);
  341. }
  342. #if 0
  343. if (test_and_clear_bit(PPC_MSG_MIGRATE_TASK,
  344. &xics_ipi_message[cpu].value)) {
  345. mb();
  346. smp_message_recv(PPC_MSG_MIGRATE_TASK, regs);
  347. }
  348. #endif
  349. #ifdef CONFIG_DEBUGGER
  350. if (test_and_clear_bit(PPC_MSG_DEBUGGER_BREAK,
  351. &xics_ipi_message[cpu].value)) {
  352. mb();
  353. smp_message_recv(PPC_MSG_DEBUGGER_BREAK, regs);
  354. }
  355. #endif
  356. }
  357. return IRQ_HANDLED;
  358. }
  359. void xics_cause_IPI(int cpu)
  360. {
  361. ops->qirr_info(cpu, IPI_PRIORITY);
  362. }
  363. #endif /* CONFIG_SMP */
  364. void xics_setup_cpu(void)
  365. {
  366. int cpu = smp_processor_id();
  367. ops->cppr_info(cpu, 0xff);
  368. iosync();
  369. /*
  370. * Put the calling processor into the GIQ. This is really only
  371. * necessary from a secondary thread as the OF start-cpu interface
  372. * performs this function for us on primary threads.
  373. *
  374. * XXX: undo of teardown on kexec needs this too, as may hotplug
  375. */
  376. rtas_set_indicator(GLOBAL_INTERRUPT_QUEUE,
  377. (1UL << interrupt_server_size) - 1 - default_distrib_server, 1);
  378. }
  379. void xics_init_IRQ(void)
  380. {
  381. int i;
  382. unsigned long intr_size = 0;
  383. struct device_node *np;
  384. uint *ireg, ilen, indx = 0;
  385. unsigned long intr_base = 0;
  386. struct xics_interrupt_node {
  387. unsigned long addr;
  388. unsigned long size;
  389. } intnodes[NR_CPUS];
  390. ppc64_boot_msg(0x20, "XICS Init");
  391. ibm_get_xive = rtas_token("ibm,get-xive");
  392. ibm_set_xive = rtas_token("ibm,set-xive");
  393. ibm_int_on = rtas_token("ibm,int-on");
  394. ibm_int_off = rtas_token("ibm,int-off");
  395. np = of_find_node_by_type(NULL, "PowerPC-External-Interrupt-Presentation");
  396. if (!np)
  397. panic("xics_init_IRQ: can't find interrupt presentation");
  398. nextnode:
  399. ireg = (uint *)get_property(np, "ibm,interrupt-server-ranges", NULL);
  400. if (ireg) {
  401. /*
  402. * set node starting index for this node
  403. */
  404. indx = *ireg;
  405. }
  406. ireg = (uint *)get_property(np, "reg", &ilen);
  407. if (!ireg)
  408. panic("xics_init_IRQ: can't find interrupt reg property");
  409. while (ilen) {
  410. intnodes[indx].addr = (unsigned long)*ireg++ << 32;
  411. ilen -= sizeof(uint);
  412. intnodes[indx].addr |= *ireg++;
  413. ilen -= sizeof(uint);
  414. intnodes[indx].size = (unsigned long)*ireg++ << 32;
  415. ilen -= sizeof(uint);
  416. intnodes[indx].size |= *ireg++;
  417. ilen -= sizeof(uint);
  418. indx++;
  419. if (indx >= NR_CPUS) break;
  420. }
  421. np = of_find_node_by_type(np, "PowerPC-External-Interrupt-Presentation");
  422. if ((indx < NR_CPUS) && np) goto nextnode;
  423. /* Find the server numbers for the boot cpu. */
  424. for (np = of_find_node_by_type(NULL, "cpu");
  425. np;
  426. np = of_find_node_by_type(np, "cpu")) {
  427. ireg = (uint *)get_property(np, "reg", &ilen);
  428. if (ireg && ireg[0] == boot_cpuid_phys) {
  429. ireg = (uint *)get_property(np, "ibm,ppc-interrupt-gserver#s",
  430. &ilen);
  431. i = ilen / sizeof(int);
  432. if (ireg && i > 0) {
  433. default_server = ireg[0];
  434. default_distrib_server = ireg[i-1]; /* take last element */
  435. }
  436. ireg = (uint *)get_property(np,
  437. "ibm,interrupt-server#-size", NULL);
  438. if (ireg)
  439. interrupt_server_size = *ireg;
  440. break;
  441. }
  442. }
  443. of_node_put(np);
  444. intr_base = intnodes[0].addr;
  445. intr_size = intnodes[0].size;
  446. np = of_find_node_by_type(NULL, "interrupt-controller");
  447. if (!np) {
  448. printk(KERN_WARNING "xics: no ISA interrupt controller\n");
  449. xics_irq_8259_cascade_real = -1;
  450. xics_irq_8259_cascade = -1;
  451. } else {
  452. ireg = (uint *) get_property(np, "interrupts", NULL);
  453. if (!ireg)
  454. panic("xics_init_IRQ: can't find ISA interrupts property");
  455. xics_irq_8259_cascade_real = *ireg;
  456. xics_irq_8259_cascade
  457. = virt_irq_create_mapping(xics_irq_8259_cascade_real);
  458. of_node_put(np);
  459. }
  460. if (systemcfg->platform == PLATFORM_PSERIES) {
  461. #ifdef CONFIG_SMP
  462. for_each_cpu(i) {
  463. int hard_id;
  464. /* FIXME: Do this dynamically! --RR */
  465. if (!cpu_present(i))
  466. continue;
  467. hard_id = get_hard_smp_processor_id(i);
  468. xics_per_cpu[i] = ioremap(intnodes[hard_id].addr,
  469. intnodes[hard_id].size);
  470. }
  471. #else
  472. xics_per_cpu[0] = ioremap(intr_base, intr_size);
  473. #endif /* CONFIG_SMP */
  474. } else if (systemcfg->platform == PLATFORM_PSERIES_LPAR) {
  475. ops = &pSeriesLP_ops;
  476. }
  477. xics_8259_pic.enable = i8259_pic.enable;
  478. xics_8259_pic.disable = i8259_pic.disable;
  479. for (i = 0; i < 16; ++i)
  480. get_irq_desc(i)->handler = &xics_8259_pic;
  481. for (; i < NR_IRQS; ++i)
  482. get_irq_desc(i)->handler = &xics_pic;
  483. xics_setup_cpu();
  484. ppc64_boot_msg(0x21, "XICS Done");
  485. }
  486. /*
  487. * We cant do this in init_IRQ because we need the memory subsystem up for
  488. * request_irq()
  489. */
  490. static int __init xics_setup_i8259(void)
  491. {
  492. if (ppc64_interrupt_controller == IC_PPC_XIC &&
  493. xics_irq_8259_cascade != -1) {
  494. if (request_irq(irq_offset_up(xics_irq_8259_cascade),
  495. no_action, 0, "8259 cascade", NULL))
  496. printk(KERN_ERR "xics_setup_i8259: couldn't get 8259 "
  497. "cascade\n");
  498. i8259_init(0);
  499. }
  500. return 0;
  501. }
  502. arch_initcall(xics_setup_i8259);
  503. #ifdef CONFIG_SMP
  504. void xics_request_IPIs(void)
  505. {
  506. virt_irq_to_real_map[XICS_IPI] = XICS_IPI;
  507. /* IPIs are marked SA_INTERRUPT as they must run with irqs disabled */
  508. request_irq(irq_offset_up(XICS_IPI), xics_ipi_action, SA_INTERRUPT,
  509. "IPI", NULL);
  510. get_irq_desc(irq_offset_up(XICS_IPI))->status |= IRQ_PER_CPU;
  511. }
  512. #endif
  513. static void xics_set_affinity(unsigned int virq, cpumask_t cpumask)
  514. {
  515. unsigned int irq;
  516. int status;
  517. int xics_status[2];
  518. unsigned long newmask;
  519. cpumask_t tmp = CPU_MASK_NONE;
  520. irq = virt_irq_to_real(irq_offset_down(virq));
  521. if (irq == XICS_IPI || irq == NO_IRQ)
  522. return;
  523. status = rtas_call(ibm_get_xive, 1, 3, xics_status, irq);
  524. if (status) {
  525. printk(KERN_ERR "xics_set_affinity: irq=%d ibm,get-xive "
  526. "returns %d\n", irq, status);
  527. return;
  528. }
  529. /* For the moment only implement delivery to all cpus or one cpu */
  530. if (cpus_equal(cpumask, CPU_MASK_ALL)) {
  531. newmask = default_distrib_server;
  532. } else {
  533. cpus_and(tmp, cpu_online_map, cpumask);
  534. if (cpus_empty(tmp))
  535. return;
  536. newmask = get_hard_smp_processor_id(first_cpu(tmp));
  537. }
  538. status = rtas_call(ibm_set_xive, 3, 1, NULL,
  539. irq, newmask, xics_status[1]);
  540. if (status) {
  541. printk(KERN_ERR "xics_set_affinity: irq=%d ibm,set-xive "
  542. "returns %d\n", irq, status);
  543. return;
  544. }
  545. }
  546. void xics_teardown_cpu(int secondary)
  547. {
  548. int cpu = smp_processor_id();
  549. ops->cppr_info(cpu, 0x00);
  550. iosync();
  551. /*
  552. * Some machines need to have at least one cpu in the GIQ,
  553. * so leave the master cpu in the group.
  554. */
  555. if (secondary) {
  556. /*
  557. * we need to EOI the IPI if we got here from kexec down IPI
  558. *
  559. * probably need to check all the other interrupts too
  560. * should we be flagging idle loop instead?
  561. * or creating some task to be scheduled?
  562. */
  563. ops->xirr_info_set(cpu, XICS_IPI);
  564. rtas_set_indicator(GLOBAL_INTERRUPT_QUEUE,
  565. (1UL << interrupt_server_size) - 1 -
  566. default_distrib_server, 0);
  567. }
  568. }
  569. #ifdef CONFIG_HOTPLUG_CPU
  570. /* Interrupts are disabled. */
  571. void xics_migrate_irqs_away(void)
  572. {
  573. int status;
  574. unsigned int irq, virq, cpu = smp_processor_id();
  575. /* Reject any interrupt that was queued to us... */
  576. ops->cppr_info(cpu, 0);
  577. iosync();
  578. /* remove ourselves from the global interrupt queue */
  579. status = rtas_set_indicator(GLOBAL_INTERRUPT_QUEUE,
  580. (1UL << interrupt_server_size) - 1 - default_distrib_server, 0);
  581. WARN_ON(status < 0);
  582. /* Allow IPIs again... */
  583. ops->cppr_info(cpu, DEFAULT_PRIORITY);
  584. iosync();
  585. for_each_irq(virq) {
  586. irq_desc_t *desc;
  587. int xics_status[2];
  588. unsigned long flags;
  589. /* We cant set affinity on ISA interrupts */
  590. if (virq < irq_offset_value())
  591. continue;
  592. desc = get_irq_desc(virq);
  593. irq = virt_irq_to_real(irq_offset_down(virq));
  594. /* We need to get IPIs still. */
  595. if (irq == XICS_IPI || irq == NO_IRQ)
  596. continue;
  597. /* We only need to migrate enabled IRQS */
  598. if (desc == NULL || desc->handler == NULL
  599. || desc->action == NULL
  600. || desc->handler->set_affinity == NULL)
  601. continue;
  602. spin_lock_irqsave(&desc->lock, flags);
  603. status = rtas_call(ibm_get_xive, 1, 3, xics_status, irq);
  604. if (status) {
  605. printk(KERN_ERR "migrate_irqs_away: irq=%d "
  606. "ibm,get-xive returns %d\n",
  607. virq, status);
  608. goto unlock;
  609. }
  610. /*
  611. * We only support delivery to all cpus or to one cpu.
  612. * The irq has to be migrated only in the single cpu
  613. * case.
  614. */
  615. if (xics_status[0] != get_hard_smp_processor_id(cpu))
  616. goto unlock;
  617. printk(KERN_WARNING "IRQ %d affinity broken off cpu %u\n",
  618. virq, cpu);
  619. /* Reset affinity to all cpus */
  620. desc->handler->set_affinity(virq, CPU_MASK_ALL);
  621. irq_affinity[virq] = CPU_MASK_ALL;
  622. unlock:
  623. spin_unlock_irqrestore(&desc->lock, flags);
  624. }
  625. }
  626. #endif